xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/mlx5/main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013-2020, Mellanox Technologies inc. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/debugfs.h>
7*4882a593Smuzhiyun #include <linux/highmem.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/bitmap.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/sched/mm.h>
17*4882a593Smuzhiyun #include <linux/sched/task.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
20*4882a593Smuzhiyun #include <rdma/ib_addr.h>
21*4882a593Smuzhiyun #include <rdma/ib_cache.h>
22*4882a593Smuzhiyun #include <linux/mlx5/port.h>
23*4882a593Smuzhiyun #include <linux/mlx5/vport.h>
24*4882a593Smuzhiyun #include <linux/mlx5/fs.h>
25*4882a593Smuzhiyun #include <linux/mlx5/eswitch.h>
26*4882a593Smuzhiyun #include <linux/list.h>
27*4882a593Smuzhiyun #include <rdma/ib_smi.h>
28*4882a593Smuzhiyun #include <rdma/ib_umem.h>
29*4882a593Smuzhiyun #include <rdma/lag.h>
30*4882a593Smuzhiyun #include <linux/in.h>
31*4882a593Smuzhiyun #include <linux/etherdevice.h>
32*4882a593Smuzhiyun #include "mlx5_ib.h"
33*4882a593Smuzhiyun #include "ib_rep.h"
34*4882a593Smuzhiyun #include "cmd.h"
35*4882a593Smuzhiyun #include "devx.h"
36*4882a593Smuzhiyun #include "fs.h"
37*4882a593Smuzhiyun #include "srq.h"
38*4882a593Smuzhiyun #include "qp.h"
39*4882a593Smuzhiyun #include "wr.h"
40*4882a593Smuzhiyun #include "restrack.h"
41*4882a593Smuzhiyun #include "counters.h"
42*4882a593Smuzhiyun #include <linux/mlx5/accel.h>
43*4882a593Smuzhiyun #include <rdma/uverbs_std_types.h>
44*4882a593Smuzhiyun #include <rdma/mlx5_user_ioctl_verbs.h>
45*4882a593Smuzhiyun #include <rdma/mlx5_user_ioctl_cmds.h>
46*4882a593Smuzhiyun #include <rdma/ib_umem_odp.h>
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define UVERBS_MODULE_NAME mlx5_ib
49*4882a593Smuzhiyun #include <rdma/uverbs_named_ioctl.h>
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
52*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox 5th generation network adapters (ConnectX series) IB driver");
53*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct mlx5_ib_event_work {
56*4882a593Smuzhiyun 	struct work_struct	work;
57*4882a593Smuzhiyun 	union {
58*4882a593Smuzhiyun 		struct mlx5_ib_dev	      *dev;
59*4882a593Smuzhiyun 		struct mlx5_ib_multiport_info *mpi;
60*4882a593Smuzhiyun 	};
61*4882a593Smuzhiyun 	bool			is_slave;
62*4882a593Smuzhiyun 	unsigned int		event;
63*4882a593Smuzhiyun 	void			*param;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun enum {
67*4882a593Smuzhiyun 	MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static struct workqueue_struct *mlx5_ib_event_wq;
71*4882a593Smuzhiyun static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
72*4882a593Smuzhiyun static LIST_HEAD(mlx5_ib_dev_list);
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * This mutex should be held when accessing either of the above lists
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* We can't use an array for xlt_emergency_page because dma_map_single
79*4882a593Smuzhiyun  * doesn't work on kernel modules memory
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun static unsigned long xlt_emergency_page;
82*4882a593Smuzhiyun static struct mutex xlt_emergency_page_mutex;
83*4882a593Smuzhiyun 
mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info * mpi)84*4882a593Smuzhiyun struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	mutex_lock(&mlx5_ib_multiport_mutex);
89*4882a593Smuzhiyun 	dev = mpi->ibdev;
90*4882a593Smuzhiyun 	mutex_unlock(&mlx5_ib_multiport_mutex);
91*4882a593Smuzhiyun 	return dev;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static enum rdma_link_layer
mlx5_port_type_cap_to_rdma_ll(int port_type_cap)95*4882a593Smuzhiyun mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	switch (port_type_cap) {
98*4882a593Smuzhiyun 	case MLX5_CAP_PORT_TYPE_IB:
99*4882a593Smuzhiyun 		return IB_LINK_LAYER_INFINIBAND;
100*4882a593Smuzhiyun 	case MLX5_CAP_PORT_TYPE_ETH:
101*4882a593Smuzhiyun 		return IB_LINK_LAYER_ETHERNET;
102*4882a593Smuzhiyun 	default:
103*4882a593Smuzhiyun 		return IB_LINK_LAYER_UNSPECIFIED;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static enum rdma_link_layer
mlx5_ib_port_link_layer(struct ib_device * device,u8 port_num)108*4882a593Smuzhiyun mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(device);
111*4882a593Smuzhiyun 	int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
get_port_state(struct ib_device * ibdev,u8 port_num,enum ib_port_state * state)116*4882a593Smuzhiyun static int get_port_state(struct ib_device *ibdev,
117*4882a593Smuzhiyun 			  u8 port_num,
118*4882a593Smuzhiyun 			  enum ib_port_state *state)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct ib_port_attr attr;
121*4882a593Smuzhiyun 	int ret;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	memset(&attr, 0, sizeof(attr));
124*4882a593Smuzhiyun 	ret = ibdev->ops.query_port(ibdev, port_num, &attr);
125*4882a593Smuzhiyun 	if (!ret)
126*4882a593Smuzhiyun 		*state = attr.state;
127*4882a593Smuzhiyun 	return ret;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
mlx5_get_rep_roce(struct mlx5_ib_dev * dev,struct net_device * ndev,u8 * port_num)130*4882a593Smuzhiyun static struct mlx5_roce *mlx5_get_rep_roce(struct mlx5_ib_dev *dev,
131*4882a593Smuzhiyun 					   struct net_device *ndev,
132*4882a593Smuzhiyun 					   u8 *port_num)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct mlx5_eswitch *esw = dev->mdev->priv.eswitch;
135*4882a593Smuzhiyun 	struct net_device *rep_ndev;
136*4882a593Smuzhiyun 	struct mlx5_ib_port *port;
137*4882a593Smuzhiyun 	int i;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	for (i = 0; i < dev->num_ports; i++) {
140*4882a593Smuzhiyun 		port  = &dev->port[i];
141*4882a593Smuzhiyun 		if (!port->rep)
142*4882a593Smuzhiyun 			continue;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		read_lock(&port->roce.netdev_lock);
145*4882a593Smuzhiyun 		rep_ndev = mlx5_ib_get_rep_netdev(esw,
146*4882a593Smuzhiyun 						  port->rep->vport);
147*4882a593Smuzhiyun 		if (rep_ndev == ndev) {
148*4882a593Smuzhiyun 			read_unlock(&port->roce.netdev_lock);
149*4882a593Smuzhiyun 			*port_num = i + 1;
150*4882a593Smuzhiyun 			return &port->roce;
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 		read_unlock(&port->roce.netdev_lock);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return NULL;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mlx5_netdev_event(struct notifier_block * this,unsigned long event,void * ptr)158*4882a593Smuzhiyun static int mlx5_netdev_event(struct notifier_block *this,
159*4882a593Smuzhiyun 			     unsigned long event, void *ptr)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
162*4882a593Smuzhiyun 	struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
163*4882a593Smuzhiyun 	u8 port_num = roce->native_port_num;
164*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev;
165*4882a593Smuzhiyun 	struct mlx5_ib_dev *ibdev;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	ibdev = roce->dev;
168*4882a593Smuzhiyun 	mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
169*4882a593Smuzhiyun 	if (!mdev)
170*4882a593Smuzhiyun 		return NOTIFY_DONE;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	switch (event) {
173*4882a593Smuzhiyun 	case NETDEV_REGISTER:
174*4882a593Smuzhiyun 		/* Should already be registered during the load */
175*4882a593Smuzhiyun 		if (ibdev->is_rep)
176*4882a593Smuzhiyun 			break;
177*4882a593Smuzhiyun 		write_lock(&roce->netdev_lock);
178*4882a593Smuzhiyun 		if (ndev->dev.parent == mdev->device)
179*4882a593Smuzhiyun 			roce->netdev = ndev;
180*4882a593Smuzhiyun 		write_unlock(&roce->netdev_lock);
181*4882a593Smuzhiyun 		break;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	case NETDEV_UNREGISTER:
184*4882a593Smuzhiyun 		/* In case of reps, ib device goes away before the netdevs */
185*4882a593Smuzhiyun 		write_lock(&roce->netdev_lock);
186*4882a593Smuzhiyun 		if (roce->netdev == ndev)
187*4882a593Smuzhiyun 			roce->netdev = NULL;
188*4882a593Smuzhiyun 		write_unlock(&roce->netdev_lock);
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	case NETDEV_CHANGE:
192*4882a593Smuzhiyun 	case NETDEV_UP:
193*4882a593Smuzhiyun 	case NETDEV_DOWN: {
194*4882a593Smuzhiyun 		struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
195*4882a593Smuzhiyun 		struct net_device *upper = NULL;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 		if (lag_ndev) {
198*4882a593Smuzhiyun 			upper = netdev_master_upper_dev_get(lag_ndev);
199*4882a593Smuzhiyun 			dev_put(lag_ndev);
200*4882a593Smuzhiyun 		}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 		if (ibdev->is_rep)
203*4882a593Smuzhiyun 			roce = mlx5_get_rep_roce(ibdev, ndev, &port_num);
204*4882a593Smuzhiyun 		if (!roce)
205*4882a593Smuzhiyun 			return NOTIFY_DONE;
206*4882a593Smuzhiyun 		if ((upper == ndev || (!upper && ndev == roce->netdev))
207*4882a593Smuzhiyun 		    && ibdev->ib_active) {
208*4882a593Smuzhiyun 			struct ib_event ibev = { };
209*4882a593Smuzhiyun 			enum ib_port_state port_state;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 			if (get_port_state(&ibdev->ib_dev, port_num,
212*4882a593Smuzhiyun 					   &port_state))
213*4882a593Smuzhiyun 				goto done;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 			if (roce->last_port_state == port_state)
216*4882a593Smuzhiyun 				goto done;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 			roce->last_port_state = port_state;
219*4882a593Smuzhiyun 			ibev.device = &ibdev->ib_dev;
220*4882a593Smuzhiyun 			if (port_state == IB_PORT_DOWN)
221*4882a593Smuzhiyun 				ibev.event = IB_EVENT_PORT_ERR;
222*4882a593Smuzhiyun 			else if (port_state == IB_PORT_ACTIVE)
223*4882a593Smuzhiyun 				ibev.event = IB_EVENT_PORT_ACTIVE;
224*4882a593Smuzhiyun 			else
225*4882a593Smuzhiyun 				goto done;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 			ibev.element.port_num = port_num;
228*4882a593Smuzhiyun 			ib_dispatch_event(&ibev);
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	default:
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun done:
237*4882a593Smuzhiyun 	mlx5_ib_put_native_port_mdev(ibdev, port_num);
238*4882a593Smuzhiyun 	return NOTIFY_DONE;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
mlx5_ib_get_netdev(struct ib_device * device,u8 port_num)241*4882a593Smuzhiyun static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
242*4882a593Smuzhiyun 					     u8 port_num)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct mlx5_ib_dev *ibdev = to_mdev(device);
245*4882a593Smuzhiyun 	struct net_device *ndev;
246*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
249*4882a593Smuzhiyun 	if (!mdev)
250*4882a593Smuzhiyun 		return NULL;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ndev = mlx5_lag_get_roce_netdev(mdev);
253*4882a593Smuzhiyun 	if (ndev)
254*4882a593Smuzhiyun 		goto out;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Ensure ndev does not disappear before we invoke dev_hold()
257*4882a593Smuzhiyun 	 */
258*4882a593Smuzhiyun 	read_lock(&ibdev->port[port_num - 1].roce.netdev_lock);
259*4882a593Smuzhiyun 	ndev = ibdev->port[port_num - 1].roce.netdev;
260*4882a593Smuzhiyun 	if (ndev)
261*4882a593Smuzhiyun 		dev_hold(ndev);
262*4882a593Smuzhiyun 	read_unlock(&ibdev->port[port_num - 1].roce.netdev_lock);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun out:
265*4882a593Smuzhiyun 	mlx5_ib_put_native_port_mdev(ibdev, port_num);
266*4882a593Smuzhiyun 	return ndev;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev * ibdev,u8 ib_port_num,u8 * native_port_num)269*4882a593Smuzhiyun struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
270*4882a593Smuzhiyun 						   u8 ib_port_num,
271*4882a593Smuzhiyun 						   u8 *native_port_num)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
274*4882a593Smuzhiyun 							  ib_port_num);
275*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = NULL;
276*4882a593Smuzhiyun 	struct mlx5_ib_multiport_info *mpi;
277*4882a593Smuzhiyun 	struct mlx5_ib_port *port;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (!mlx5_core_mp_enabled(ibdev->mdev) ||
280*4882a593Smuzhiyun 	    ll != IB_LINK_LAYER_ETHERNET) {
281*4882a593Smuzhiyun 		if (native_port_num)
282*4882a593Smuzhiyun 			*native_port_num = ib_port_num;
283*4882a593Smuzhiyun 		return ibdev->mdev;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (native_port_num)
287*4882a593Smuzhiyun 		*native_port_num = 1;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	port = &ibdev->port[ib_port_num - 1];
290*4882a593Smuzhiyun 	spin_lock(&port->mp.mpi_lock);
291*4882a593Smuzhiyun 	mpi = ibdev->port[ib_port_num - 1].mp.mpi;
292*4882a593Smuzhiyun 	if (mpi && !mpi->unaffiliate) {
293*4882a593Smuzhiyun 		mdev = mpi->mdev;
294*4882a593Smuzhiyun 		/* If it's the master no need to refcount, it'll exist
295*4882a593Smuzhiyun 		 * as long as the ib_dev exists.
296*4882a593Smuzhiyun 		 */
297*4882a593Smuzhiyun 		if (!mpi->is_master)
298*4882a593Smuzhiyun 			mpi->mdev_refcnt++;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 	spin_unlock(&port->mp.mpi_lock);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return mdev;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev * ibdev,u8 port_num)305*4882a593Smuzhiyun void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
308*4882a593Smuzhiyun 							  port_num);
309*4882a593Smuzhiyun 	struct mlx5_ib_multiport_info *mpi;
310*4882a593Smuzhiyun 	struct mlx5_ib_port *port;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
313*4882a593Smuzhiyun 		return;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	port = &ibdev->port[port_num - 1];
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	spin_lock(&port->mp.mpi_lock);
318*4882a593Smuzhiyun 	mpi = ibdev->port[port_num - 1].mp.mpi;
319*4882a593Smuzhiyun 	if (mpi->is_master)
320*4882a593Smuzhiyun 		goto out;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mpi->mdev_refcnt--;
323*4882a593Smuzhiyun 	if (mpi->unaffiliate)
324*4882a593Smuzhiyun 		complete(&mpi->unref_comp);
325*4882a593Smuzhiyun out:
326*4882a593Smuzhiyun 	spin_unlock(&port->mp.mpi_lock);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
translate_eth_legacy_proto_oper(u32 eth_proto_oper,u16 * active_speed,u8 * active_width)329*4882a593Smuzhiyun static int translate_eth_legacy_proto_oper(u32 eth_proto_oper,
330*4882a593Smuzhiyun 					   u16 *active_speed, u8 *active_width)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	switch (eth_proto_oper) {
333*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
334*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
335*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
336*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
337*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
338*4882a593Smuzhiyun 		*active_speed = IB_SPEED_SDR;
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
341*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
342*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
343*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
344*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
345*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
346*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
347*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
348*4882a593Smuzhiyun 		*active_speed = IB_SPEED_QDR;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
351*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
352*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
353*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
354*4882a593Smuzhiyun 		*active_speed = IB_SPEED_EDR;
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
357*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
358*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
359*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
360*4882a593Smuzhiyun 		*active_width = IB_WIDTH_4X;
361*4882a593Smuzhiyun 		*active_speed = IB_SPEED_QDR;
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
364*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
365*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
366*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
367*4882a593Smuzhiyun 		*active_speed = IB_SPEED_HDR;
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
370*4882a593Smuzhiyun 		*active_width = IB_WIDTH_4X;
371*4882a593Smuzhiyun 		*active_speed = IB_SPEED_FDR;
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
374*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
375*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
376*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
377*4882a593Smuzhiyun 		*active_width = IB_WIDTH_4X;
378*4882a593Smuzhiyun 		*active_speed = IB_SPEED_EDR;
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	default:
381*4882a593Smuzhiyun 		return -EINVAL;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
translate_eth_ext_proto_oper(u32 eth_proto_oper,u16 * active_speed,u8 * active_width)387*4882a593Smuzhiyun static int translate_eth_ext_proto_oper(u32 eth_proto_oper, u16 *active_speed,
388*4882a593Smuzhiyun 					u8 *active_width)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	switch (eth_proto_oper) {
391*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_SGMII_100M):
392*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_1000BASE_X_SGMII):
393*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
394*4882a593Smuzhiyun 		*active_speed = IB_SPEED_SDR;
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_5GBASE_R):
397*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
398*4882a593Smuzhiyun 		*active_speed = IB_SPEED_DDR;
399*4882a593Smuzhiyun 		break;
400*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_10GBASE_XFI_XAUI_1):
401*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
402*4882a593Smuzhiyun 		*active_speed = IB_SPEED_QDR;
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_40GBASE_XLAUI_4_XLPPI_4):
405*4882a593Smuzhiyun 		*active_width = IB_WIDTH_4X;
406*4882a593Smuzhiyun 		*active_speed = IB_SPEED_QDR;
407*4882a593Smuzhiyun 		break;
408*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_25GAUI_1_25GBASE_CR_KR):
409*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
410*4882a593Smuzhiyun 		*active_speed = IB_SPEED_EDR;
411*4882a593Smuzhiyun 		break;
412*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_50GAUI_2_LAUI_2_50GBASE_CR2_KR2):
413*4882a593Smuzhiyun 		*active_width = IB_WIDTH_2X;
414*4882a593Smuzhiyun 		*active_speed = IB_SPEED_EDR;
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_50GAUI_1_LAUI_1_50GBASE_CR_KR):
417*4882a593Smuzhiyun 		*active_width = IB_WIDTH_1X;
418*4882a593Smuzhiyun 		*active_speed = IB_SPEED_HDR;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_CAUI_4_100GBASE_CR4_KR4):
421*4882a593Smuzhiyun 		*active_width = IB_WIDTH_4X;
422*4882a593Smuzhiyun 		*active_speed = IB_SPEED_EDR;
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_100GAUI_2_100GBASE_CR2_KR2):
425*4882a593Smuzhiyun 		*active_width = IB_WIDTH_2X;
426*4882a593Smuzhiyun 		*active_speed = IB_SPEED_HDR;
427*4882a593Smuzhiyun 		break;
428*4882a593Smuzhiyun 	case MLX5E_PROT_MASK(MLX5E_200GAUI_4_200GBASE_CR4_KR4):
429*4882a593Smuzhiyun 		*active_width = IB_WIDTH_4X;
430*4882a593Smuzhiyun 		*active_speed = IB_SPEED_HDR;
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 	default:
433*4882a593Smuzhiyun 		return -EINVAL;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
translate_eth_proto_oper(u32 eth_proto_oper,u16 * active_speed,u8 * active_width,bool ext)439*4882a593Smuzhiyun static int translate_eth_proto_oper(u32 eth_proto_oper, u16 *active_speed,
440*4882a593Smuzhiyun 				    u8 *active_width, bool ext)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	return ext ?
443*4882a593Smuzhiyun 		translate_eth_ext_proto_oper(eth_proto_oper, active_speed,
444*4882a593Smuzhiyun 					     active_width) :
445*4882a593Smuzhiyun 		translate_eth_legacy_proto_oper(eth_proto_oper, active_speed,
446*4882a593Smuzhiyun 						active_width);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
mlx5_query_port_roce(struct ib_device * device,u8 port_num,struct ib_port_attr * props)449*4882a593Smuzhiyun static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
450*4882a593Smuzhiyun 				struct ib_port_attr *props)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(device);
453*4882a593Smuzhiyun 	u32 out[MLX5_ST_SZ_DW(ptys_reg)] = {0};
454*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev;
455*4882a593Smuzhiyun 	struct net_device *ndev, *upper;
456*4882a593Smuzhiyun 	enum ib_mtu ndev_ib_mtu;
457*4882a593Smuzhiyun 	bool put_mdev = true;
458*4882a593Smuzhiyun 	u16 qkey_viol_cntr;
459*4882a593Smuzhiyun 	u32 eth_prot_oper;
460*4882a593Smuzhiyun 	u8 mdev_port_num;
461*4882a593Smuzhiyun 	bool ext;
462*4882a593Smuzhiyun 	int err;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
465*4882a593Smuzhiyun 	if (!mdev) {
466*4882a593Smuzhiyun 		/* This means the port isn't affiliated yet. Get the
467*4882a593Smuzhiyun 		 * info for the master port instead.
468*4882a593Smuzhiyun 		 */
469*4882a593Smuzhiyun 		put_mdev = false;
470*4882a593Smuzhiyun 		mdev = dev->mdev;
471*4882a593Smuzhiyun 		mdev_port_num = 1;
472*4882a593Smuzhiyun 		port_num = 1;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Possible bad flows are checked before filling out props so in case
476*4882a593Smuzhiyun 	 * of an error it will still be zeroed out.
477*4882a593Smuzhiyun 	 * Use native port in case of reps
478*4882a593Smuzhiyun 	 */
479*4882a593Smuzhiyun 	if (dev->is_rep)
480*4882a593Smuzhiyun 		err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN,
481*4882a593Smuzhiyun 					   1);
482*4882a593Smuzhiyun 	else
483*4882a593Smuzhiyun 		err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN,
484*4882a593Smuzhiyun 					   mdev_port_num);
485*4882a593Smuzhiyun 	if (err)
486*4882a593Smuzhiyun 		goto out;
487*4882a593Smuzhiyun 	ext = !!MLX5_GET_ETH_PROTO(ptys_reg, out, true, eth_proto_capability);
488*4882a593Smuzhiyun 	eth_prot_oper = MLX5_GET_ETH_PROTO(ptys_reg, out, ext, eth_proto_oper);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	props->active_width     = IB_WIDTH_4X;
491*4882a593Smuzhiyun 	props->active_speed     = IB_SPEED_QDR;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
494*4882a593Smuzhiyun 				 &props->active_width, ext);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	props->port_cap_flags |= IB_PORT_CM_SUP;
497*4882a593Smuzhiyun 	props->ip_gids = true;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	props->gid_tbl_len      = MLX5_CAP_ROCE(dev->mdev,
500*4882a593Smuzhiyun 						roce_address_table_size);
501*4882a593Smuzhiyun 	props->max_mtu          = IB_MTU_4096;
502*4882a593Smuzhiyun 	props->max_msg_sz       = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
503*4882a593Smuzhiyun 	props->pkey_tbl_len     = 1;
504*4882a593Smuzhiyun 	props->state            = IB_PORT_DOWN;
505*4882a593Smuzhiyun 	props->phys_state       = IB_PORT_PHYS_STATE_DISABLED;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
508*4882a593Smuzhiyun 	props->qkey_viol_cntr = qkey_viol_cntr;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* If this is a stub query for an unaffiliated port stop here */
511*4882a593Smuzhiyun 	if (!put_mdev)
512*4882a593Smuzhiyun 		goto out;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ndev = mlx5_ib_get_netdev(device, port_num);
515*4882a593Smuzhiyun 	if (!ndev)
516*4882a593Smuzhiyun 		goto out;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (dev->lag_active) {
519*4882a593Smuzhiyun 		rcu_read_lock();
520*4882a593Smuzhiyun 		upper = netdev_master_upper_dev_get_rcu(ndev);
521*4882a593Smuzhiyun 		if (upper) {
522*4882a593Smuzhiyun 			dev_put(ndev);
523*4882a593Smuzhiyun 			ndev = upper;
524*4882a593Smuzhiyun 			dev_hold(ndev);
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 		rcu_read_unlock();
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (netif_running(ndev) && netif_carrier_ok(ndev)) {
530*4882a593Smuzhiyun 		props->state      = IB_PORT_ACTIVE;
531*4882a593Smuzhiyun 		props->phys_state = IB_PORT_PHYS_STATE_LINK_UP;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	dev_put(ndev);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	props->active_mtu	= min(props->max_mtu, ndev_ib_mtu);
539*4882a593Smuzhiyun out:
540*4882a593Smuzhiyun 	if (put_mdev)
541*4882a593Smuzhiyun 		mlx5_ib_put_native_port_mdev(dev, port_num);
542*4882a593Smuzhiyun 	return err;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
set_roce_addr(struct mlx5_ib_dev * dev,u8 port_num,unsigned int index,const union ib_gid * gid,const struct ib_gid_attr * attr)545*4882a593Smuzhiyun static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
546*4882a593Smuzhiyun 			 unsigned int index, const union ib_gid *gid,
547*4882a593Smuzhiyun 			 const struct ib_gid_attr *attr)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	enum ib_gid_type gid_type = IB_GID_TYPE_ROCE;
550*4882a593Smuzhiyun 	u16 vlan_id = 0xffff;
551*4882a593Smuzhiyun 	u8 roce_version = 0;
552*4882a593Smuzhiyun 	u8 roce_l3_type = 0;
553*4882a593Smuzhiyun 	u8 mac[ETH_ALEN];
554*4882a593Smuzhiyun 	int ret;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (gid) {
557*4882a593Smuzhiyun 		gid_type = attr->gid_type;
558*4882a593Smuzhiyun 		ret = rdma_read_gid_l2_fields(attr, &vlan_id, &mac[0]);
559*4882a593Smuzhiyun 		if (ret)
560*4882a593Smuzhiyun 			return ret;
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	switch (gid_type) {
564*4882a593Smuzhiyun 	case IB_GID_TYPE_ROCE:
565*4882a593Smuzhiyun 		roce_version = MLX5_ROCE_VERSION_1;
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 	case IB_GID_TYPE_ROCE_UDP_ENCAP:
568*4882a593Smuzhiyun 		roce_version = MLX5_ROCE_VERSION_2;
569*4882a593Smuzhiyun 		if (ipv6_addr_v4mapped((void *)gid))
570*4882a593Smuzhiyun 			roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
571*4882a593Smuzhiyun 		else
572*4882a593Smuzhiyun 			roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	default:
576*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
580*4882a593Smuzhiyun 				      roce_l3_type, gid->raw, mac,
581*4882a593Smuzhiyun 				      vlan_id < VLAN_CFI_MASK, vlan_id,
582*4882a593Smuzhiyun 				      port_num);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
mlx5_ib_add_gid(const struct ib_gid_attr * attr,__always_unused void ** context)585*4882a593Smuzhiyun static int mlx5_ib_add_gid(const struct ib_gid_attr *attr,
586*4882a593Smuzhiyun 			   __always_unused void **context)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	return set_roce_addr(to_mdev(attr->device), attr->port_num,
589*4882a593Smuzhiyun 			     attr->index, &attr->gid, attr);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
mlx5_ib_del_gid(const struct ib_gid_attr * attr,__always_unused void ** context)592*4882a593Smuzhiyun static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
593*4882a593Smuzhiyun 			   __always_unused void **context)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	return set_roce_addr(to_mdev(attr->device), attr->port_num,
596*4882a593Smuzhiyun 			     attr->index, NULL, NULL);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
mlx5_get_roce_udp_sport_min(const struct mlx5_ib_dev * dev,const struct ib_gid_attr * attr)599*4882a593Smuzhiyun __be16 mlx5_get_roce_udp_sport_min(const struct mlx5_ib_dev *dev,
600*4882a593Smuzhiyun 				   const struct ib_gid_attr *attr)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
603*4882a593Smuzhiyun 		return 0;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
mlx5_use_mad_ifc(struct mlx5_ib_dev * dev)608*4882a593Smuzhiyun static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
611*4882a593Smuzhiyun 		return !MLX5_CAP_GEN(dev->mdev, ib_virt);
612*4882a593Smuzhiyun 	return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun enum {
616*4882a593Smuzhiyun 	MLX5_VPORT_ACCESS_METHOD_MAD,
617*4882a593Smuzhiyun 	MLX5_VPORT_ACCESS_METHOD_HCA,
618*4882a593Smuzhiyun 	MLX5_VPORT_ACCESS_METHOD_NIC,
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
mlx5_get_vport_access_method(struct ib_device * ibdev)621*4882a593Smuzhiyun static int mlx5_get_vport_access_method(struct ib_device *ibdev)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	if (mlx5_use_mad_ifc(to_mdev(ibdev)))
624*4882a593Smuzhiyun 		return MLX5_VPORT_ACCESS_METHOD_MAD;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (mlx5_ib_port_link_layer(ibdev, 1) ==
627*4882a593Smuzhiyun 	    IB_LINK_LAYER_ETHERNET)
628*4882a593Smuzhiyun 		return MLX5_VPORT_ACCESS_METHOD_NIC;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return MLX5_VPORT_ACCESS_METHOD_HCA;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
get_atomic_caps(struct mlx5_ib_dev * dev,u8 atomic_size_qp,struct ib_device_attr * props)633*4882a593Smuzhiyun static void get_atomic_caps(struct mlx5_ib_dev *dev,
634*4882a593Smuzhiyun 			    u8 atomic_size_qp,
635*4882a593Smuzhiyun 			    struct ib_device_attr *props)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	u8 tmp;
638*4882a593Smuzhiyun 	u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
639*4882a593Smuzhiyun 	u8 atomic_req_8B_endianness_mode =
640*4882a593Smuzhiyun 		MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* Check if HW supports 8 bytes standard atomic operations and capable
643*4882a593Smuzhiyun 	 * of host endianness respond
644*4882a593Smuzhiyun 	 */
645*4882a593Smuzhiyun 	tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
646*4882a593Smuzhiyun 	if (((atomic_operations & tmp) == tmp) &&
647*4882a593Smuzhiyun 	    (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
648*4882a593Smuzhiyun 	    (atomic_req_8B_endianness_mode)) {
649*4882a593Smuzhiyun 		props->atomic_cap = IB_ATOMIC_HCA;
650*4882a593Smuzhiyun 	} else {
651*4882a593Smuzhiyun 		props->atomic_cap = IB_ATOMIC_NONE;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun 
get_atomic_caps_qp(struct mlx5_ib_dev * dev,struct ib_device_attr * props)655*4882a593Smuzhiyun static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
656*4882a593Smuzhiyun 			       struct ib_device_attr *props)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	get_atomic_caps(dev, atomic_size_qp, props);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
mlx5_query_system_image_guid(struct ib_device * ibdev,__be64 * sys_image_guid)663*4882a593Smuzhiyun static int mlx5_query_system_image_guid(struct ib_device *ibdev,
664*4882a593Smuzhiyun 					__be64 *sys_image_guid)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
667*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
668*4882a593Smuzhiyun 	u64 tmp;
669*4882a593Smuzhiyun 	int err;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(ibdev)) {
672*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
673*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_system_image_guid(ibdev,
674*4882a593Smuzhiyun 							    sys_image_guid);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
677*4882a593Smuzhiyun 		err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_NIC:
681*4882a593Smuzhiyun 		err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		return -EINVAL;
686*4882a593Smuzhiyun 	}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (!err)
689*4882a593Smuzhiyun 		*sys_image_guid = cpu_to_be64(tmp);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return err;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
mlx5_query_max_pkeys(struct ib_device * ibdev,u16 * max_pkeys)695*4882a593Smuzhiyun static int mlx5_query_max_pkeys(struct ib_device *ibdev,
696*4882a593Smuzhiyun 				u16 *max_pkeys)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
699*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(ibdev)) {
702*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
703*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
706*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_NIC:
707*4882a593Smuzhiyun 		*max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
708*4882a593Smuzhiyun 						pkey_table_size));
709*4882a593Smuzhiyun 		return 0;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	default:
712*4882a593Smuzhiyun 		return -EINVAL;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
mlx5_query_vendor_id(struct ib_device * ibdev,u32 * vendor_id)716*4882a593Smuzhiyun static int mlx5_query_vendor_id(struct ib_device *ibdev,
717*4882a593Smuzhiyun 				u32 *vendor_id)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(ibdev)) {
722*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
723*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
726*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_NIC:
727*4882a593Smuzhiyun 		return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	default:
730*4882a593Smuzhiyun 		return -EINVAL;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
mlx5_query_node_guid(struct mlx5_ib_dev * dev,__be64 * node_guid)734*4882a593Smuzhiyun static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
735*4882a593Smuzhiyun 				__be64 *node_guid)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	u64 tmp;
738*4882a593Smuzhiyun 	int err;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
741*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
742*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_node_guid(dev, node_guid);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
745*4882a593Smuzhiyun 		err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
746*4882a593Smuzhiyun 		break;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_NIC:
749*4882a593Smuzhiyun 		err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
750*4882a593Smuzhiyun 		break;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	default:
753*4882a593Smuzhiyun 		return -EINVAL;
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (!err)
757*4882a593Smuzhiyun 		*node_guid = cpu_to_be64(tmp);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return err;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun struct mlx5_reg_node_desc {
763*4882a593Smuzhiyun 	u8	desc[IB_DEVICE_NODE_DESC_MAX];
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
mlx5_query_node_desc(struct mlx5_ib_dev * dev,char * node_desc)766*4882a593Smuzhiyun static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	struct mlx5_reg_node_desc in;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (mlx5_use_mad_ifc(dev))
771*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_node_desc(dev, node_desc);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	memset(&in, 0, sizeof(in));
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
776*4882a593Smuzhiyun 				    sizeof(struct mlx5_reg_node_desc),
777*4882a593Smuzhiyun 				    MLX5_REG_NODE_DESC, 0, 0);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
mlx5_ib_query_device(struct ib_device * ibdev,struct ib_device_attr * props,struct ib_udata * uhw)780*4882a593Smuzhiyun static int mlx5_ib_query_device(struct ib_device *ibdev,
781*4882a593Smuzhiyun 				struct ib_device_attr *props,
782*4882a593Smuzhiyun 				struct ib_udata *uhw)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	size_t uhw_outlen = (uhw) ? uhw->outlen : 0;
785*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
786*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
787*4882a593Smuzhiyun 	int err = -ENOMEM;
788*4882a593Smuzhiyun 	int max_sq_desc;
789*4882a593Smuzhiyun 	int max_rq_sg;
790*4882a593Smuzhiyun 	int max_sq_sg;
791*4882a593Smuzhiyun 	u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
792*4882a593Smuzhiyun 	bool raw_support = !mlx5_core_mp_enabled(mdev);
793*4882a593Smuzhiyun 	struct mlx5_ib_query_device_resp resp = {};
794*4882a593Smuzhiyun 	size_t resp_len;
795*4882a593Smuzhiyun 	u64 max_tso;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
798*4882a593Smuzhiyun 	if (uhw_outlen && uhw_outlen < resp_len)
799*4882a593Smuzhiyun 		return -EINVAL;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	resp.response_length = resp_len;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (uhw && uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
804*4882a593Smuzhiyun 		return -EINVAL;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	memset(props, 0, sizeof(*props));
807*4882a593Smuzhiyun 	err = mlx5_query_system_image_guid(ibdev,
808*4882a593Smuzhiyun 					   &props->sys_image_guid);
809*4882a593Smuzhiyun 	if (err)
810*4882a593Smuzhiyun 		return err;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
813*4882a593Smuzhiyun 	if (err)
814*4882a593Smuzhiyun 		return err;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
817*4882a593Smuzhiyun 	if (err)
818*4882a593Smuzhiyun 		return err;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
821*4882a593Smuzhiyun 		(fw_rev_min(dev->mdev) << 16) |
822*4882a593Smuzhiyun 		fw_rev_sub(dev->mdev);
823*4882a593Smuzhiyun 	props->device_cap_flags    = IB_DEVICE_CHANGE_PHY_PORT |
824*4882a593Smuzhiyun 		IB_DEVICE_PORT_ACTIVE_EVENT		|
825*4882a593Smuzhiyun 		IB_DEVICE_SYS_IMAGE_GUID		|
826*4882a593Smuzhiyun 		IB_DEVICE_RC_RNR_NAK_GEN;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, pkv))
829*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
830*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, qkv))
831*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
832*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, apm))
833*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
834*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, xrc))
835*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_XRC;
836*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, imaicl)) {
837*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
838*4882a593Smuzhiyun 					   IB_DEVICE_MEM_WINDOW_TYPE_2B;
839*4882a593Smuzhiyun 		props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
840*4882a593Smuzhiyun 		/* We support 'Gappy' memory registration too */
841*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 	/* IB_WR_REG_MR always requires changing the entity size with UMR */
844*4882a593Smuzhiyun 	if (!MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
845*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
846*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, sho)) {
847*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_INTEGRITY_HANDOVER;
848*4882a593Smuzhiyun 		/* At this stage no support for signature handover */
849*4882a593Smuzhiyun 		props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
850*4882a593Smuzhiyun 				      IB_PROT_T10DIF_TYPE_2 |
851*4882a593Smuzhiyun 				      IB_PROT_T10DIF_TYPE_3;
852*4882a593Smuzhiyun 		props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
853*4882a593Smuzhiyun 				       IB_GUARD_T10DIF_CSUM;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, block_lb_mc))
856*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
859*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, csum_cap)) {
860*4882a593Smuzhiyun 			/* Legacy bit to support old userspace libraries */
861*4882a593Smuzhiyun 			props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
862*4882a593Smuzhiyun 			props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
863*4882a593Smuzhiyun 		}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
866*4882a593Smuzhiyun 			props->raw_packet_caps |=
867*4882a593Smuzhiyun 				IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		if (offsetofend(typeof(resp), tso_caps) <= uhw_outlen) {
870*4882a593Smuzhiyun 			max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
871*4882a593Smuzhiyun 			if (max_tso) {
872*4882a593Smuzhiyun 				resp.tso_caps.max_tso = 1 << max_tso;
873*4882a593Smuzhiyun 				resp.tso_caps.supported_qpts |=
874*4882a593Smuzhiyun 					1 << IB_QPT_RAW_PACKET;
875*4882a593Smuzhiyun 				resp.response_length += sizeof(resp.tso_caps);
876*4882a593Smuzhiyun 			}
877*4882a593Smuzhiyun 		}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 		if (offsetofend(typeof(resp), rss_caps) <= uhw_outlen) {
880*4882a593Smuzhiyun 			resp.rss_caps.rx_hash_function =
881*4882a593Smuzhiyun 						MLX5_RX_HASH_FUNC_TOEPLITZ;
882*4882a593Smuzhiyun 			resp.rss_caps.rx_hash_fields_mask =
883*4882a593Smuzhiyun 						MLX5_RX_HASH_SRC_IPV4 |
884*4882a593Smuzhiyun 						MLX5_RX_HASH_DST_IPV4 |
885*4882a593Smuzhiyun 						MLX5_RX_HASH_SRC_IPV6 |
886*4882a593Smuzhiyun 						MLX5_RX_HASH_DST_IPV6 |
887*4882a593Smuzhiyun 						MLX5_RX_HASH_SRC_PORT_TCP |
888*4882a593Smuzhiyun 						MLX5_RX_HASH_DST_PORT_TCP |
889*4882a593Smuzhiyun 						MLX5_RX_HASH_SRC_PORT_UDP |
890*4882a593Smuzhiyun 						MLX5_RX_HASH_DST_PORT_UDP |
891*4882a593Smuzhiyun 						MLX5_RX_HASH_INNER;
892*4882a593Smuzhiyun 			if (mlx5_accel_ipsec_device_caps(dev->mdev) &
893*4882a593Smuzhiyun 			    MLX5_ACCEL_IPSEC_CAP_DEVICE)
894*4882a593Smuzhiyun 				resp.rss_caps.rx_hash_fields_mask |=
895*4882a593Smuzhiyun 					MLX5_RX_HASH_IPSEC_SPI;
896*4882a593Smuzhiyun 			resp.response_length += sizeof(resp.rss_caps);
897*4882a593Smuzhiyun 		}
898*4882a593Smuzhiyun 	} else {
899*4882a593Smuzhiyun 		if (offsetofend(typeof(resp), tso_caps) <= uhw_outlen)
900*4882a593Smuzhiyun 			resp.response_length += sizeof(resp.tso_caps);
901*4882a593Smuzhiyun 		if (offsetofend(typeof(resp), rss_caps) <= uhw_outlen)
902*4882a593Smuzhiyun 			resp.response_length += sizeof(resp.rss_caps);
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
906*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
907*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_UD_TSO;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
911*4882a593Smuzhiyun 	    MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
912*4882a593Smuzhiyun 	    raw_support)
913*4882a593Smuzhiyun 		props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
916*4882a593Smuzhiyun 	    MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
917*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
920*4882a593Smuzhiyun 	    MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
921*4882a593Smuzhiyun 	    raw_support) {
922*4882a593Smuzhiyun 		/* Legacy bit to support old userspace libraries */
923*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
924*4882a593Smuzhiyun 		props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	if (MLX5_CAP_DEV_MEM(mdev, memic)) {
928*4882a593Smuzhiyun 		props->max_dm_size =
929*4882a593Smuzhiyun 			MLX5_CAP_DEV_MEM(mdev, max_memic_size);
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
933*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, end_pad))
936*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	props->vendor_part_id	   = mdev->pdev->device;
939*4882a593Smuzhiyun 	props->hw_ver		   = mdev->pdev->revision;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	props->max_mr_size	   = ~0ull;
942*4882a593Smuzhiyun 	props->page_size_cap	   = ~(min_page_size - 1);
943*4882a593Smuzhiyun 	props->max_qp		   = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
944*4882a593Smuzhiyun 	props->max_qp_wr	   = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
945*4882a593Smuzhiyun 	max_rq_sg =  MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
946*4882a593Smuzhiyun 		     sizeof(struct mlx5_wqe_data_seg);
947*4882a593Smuzhiyun 	max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
948*4882a593Smuzhiyun 	max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
949*4882a593Smuzhiyun 		     sizeof(struct mlx5_wqe_raddr_seg)) /
950*4882a593Smuzhiyun 		sizeof(struct mlx5_wqe_data_seg);
951*4882a593Smuzhiyun 	props->max_send_sge = max_sq_sg;
952*4882a593Smuzhiyun 	props->max_recv_sge = max_rq_sg;
953*4882a593Smuzhiyun 	props->max_sge_rd	   = MLX5_MAX_SGE_RD;
954*4882a593Smuzhiyun 	props->max_cq		   = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
955*4882a593Smuzhiyun 	props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
956*4882a593Smuzhiyun 	props->max_mr		   = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
957*4882a593Smuzhiyun 	props->max_pd		   = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
958*4882a593Smuzhiyun 	props->max_qp_rd_atom	   = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
959*4882a593Smuzhiyun 	props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
960*4882a593Smuzhiyun 	props->max_srq		   = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
961*4882a593Smuzhiyun 	props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
962*4882a593Smuzhiyun 	props->local_ca_ack_delay  = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
963*4882a593Smuzhiyun 	props->max_res_rd_atom	   = props->max_qp_rd_atom * props->max_qp;
964*4882a593Smuzhiyun 	props->max_srq_sge	   = max_rq_sg - 1;
965*4882a593Smuzhiyun 	props->max_fast_reg_page_list_len =
966*4882a593Smuzhiyun 		1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
967*4882a593Smuzhiyun 	props->max_pi_fast_reg_page_list_len =
968*4882a593Smuzhiyun 		props->max_fast_reg_page_list_len / 2;
969*4882a593Smuzhiyun 	props->max_sgl_rd =
970*4882a593Smuzhiyun 		MLX5_CAP_GEN(mdev, max_sgl_for_optimized_performance);
971*4882a593Smuzhiyun 	get_atomic_caps_qp(dev, props);
972*4882a593Smuzhiyun 	props->masked_atomic_cap   = IB_ATOMIC_NONE;
973*4882a593Smuzhiyun 	props->max_mcast_grp	   = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
974*4882a593Smuzhiyun 	props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
975*4882a593Smuzhiyun 	props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
976*4882a593Smuzhiyun 					   props->max_mcast_grp;
977*4882a593Smuzhiyun 	props->max_ah = INT_MAX;
978*4882a593Smuzhiyun 	props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
979*4882a593Smuzhiyun 	props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) {
982*4882a593Smuzhiyun 		if (dev->odp_caps.general_caps & IB_ODP_SUPPORT)
983*4882a593Smuzhiyun 			props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
984*4882a593Smuzhiyun 		props->odp_caps = dev->odp_caps;
985*4882a593Smuzhiyun 		if (!uhw) {
986*4882a593Smuzhiyun 			/* ODP for kernel QPs is not implemented for receive
987*4882a593Smuzhiyun 			 * WQEs and SRQ WQEs
988*4882a593Smuzhiyun 			 */
989*4882a593Smuzhiyun 			props->odp_caps.per_transport_caps.rc_odp_caps &=
990*4882a593Smuzhiyun 				~(IB_ODP_SUPPORT_READ |
991*4882a593Smuzhiyun 				  IB_ODP_SUPPORT_SRQ_RECV);
992*4882a593Smuzhiyun 			props->odp_caps.per_transport_caps.uc_odp_caps &=
993*4882a593Smuzhiyun 				~(IB_ODP_SUPPORT_READ |
994*4882a593Smuzhiyun 				  IB_ODP_SUPPORT_SRQ_RECV);
995*4882a593Smuzhiyun 			props->odp_caps.per_transport_caps.ud_odp_caps &=
996*4882a593Smuzhiyun 				~(IB_ODP_SUPPORT_READ |
997*4882a593Smuzhiyun 				  IB_ODP_SUPPORT_SRQ_RECV);
998*4882a593Smuzhiyun 			props->odp_caps.per_transport_caps.xrc_odp_caps &=
999*4882a593Smuzhiyun 				~(IB_ODP_SUPPORT_READ |
1000*4882a593Smuzhiyun 				  IB_ODP_SUPPORT_SRQ_RECV);
1001*4882a593Smuzhiyun 		}
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, cd))
1005*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (mlx5_core_is_vf(mdev))
1008*4882a593Smuzhiyun 		props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	if (mlx5_ib_port_link_layer(ibdev, 1) ==
1011*4882a593Smuzhiyun 	    IB_LINK_LAYER_ETHERNET && raw_support) {
1012*4882a593Smuzhiyun 		props->rss_caps.max_rwq_indirection_tables =
1013*4882a593Smuzhiyun 			1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
1014*4882a593Smuzhiyun 		props->rss_caps.max_rwq_indirection_table_size =
1015*4882a593Smuzhiyun 			1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
1016*4882a593Smuzhiyun 		props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
1017*4882a593Smuzhiyun 		props->max_wq_type_rq =
1018*4882a593Smuzhiyun 			1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, tag_matching)) {
1022*4882a593Smuzhiyun 		props->tm_caps.max_num_tags =
1023*4882a593Smuzhiyun 			(1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
1024*4882a593Smuzhiyun 		props->tm_caps.max_ops =
1025*4882a593Smuzhiyun 			1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
1026*4882a593Smuzhiyun 		props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, tag_matching) &&
1030*4882a593Smuzhiyun 	    MLX5_CAP_GEN(mdev, rndv_offload_rc)) {
1031*4882a593Smuzhiyun 		props->tm_caps.flags = IB_TM_CAP_RNDV_RC;
1032*4882a593Smuzhiyun 		props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
1033*4882a593Smuzhiyun 	}
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
1036*4882a593Smuzhiyun 		props->cq_caps.max_cq_moderation_count =
1037*4882a593Smuzhiyun 						MLX5_MAX_CQ_COUNT;
1038*4882a593Smuzhiyun 		props->cq_caps.max_cq_moderation_period =
1039*4882a593Smuzhiyun 						MLX5_MAX_CQ_PERIOD;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), cqe_comp_caps) <= uhw_outlen) {
1043*4882a593Smuzhiyun 		resp.response_length += sizeof(resp.cqe_comp_caps);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 		if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) {
1046*4882a593Smuzhiyun 			resp.cqe_comp_caps.max_num =
1047*4882a593Smuzhiyun 				MLX5_CAP_GEN(dev->mdev,
1048*4882a593Smuzhiyun 					     cqe_compression_max_num);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 			resp.cqe_comp_caps.supported_format =
1051*4882a593Smuzhiyun 				MLX5_IB_CQE_RES_FORMAT_HASH |
1052*4882a593Smuzhiyun 				MLX5_IB_CQE_RES_FORMAT_CSUM;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 			if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index))
1055*4882a593Smuzhiyun 				resp.cqe_comp_caps.supported_format |=
1056*4882a593Smuzhiyun 					MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX;
1057*4882a593Smuzhiyun 		}
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), packet_pacing_caps) <= uhw_outlen &&
1061*4882a593Smuzhiyun 	    raw_support) {
1062*4882a593Smuzhiyun 		if (MLX5_CAP_QOS(mdev, packet_pacing) &&
1063*4882a593Smuzhiyun 		    MLX5_CAP_GEN(mdev, qos)) {
1064*4882a593Smuzhiyun 			resp.packet_pacing_caps.qp_rate_limit_max =
1065*4882a593Smuzhiyun 				MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
1066*4882a593Smuzhiyun 			resp.packet_pacing_caps.qp_rate_limit_min =
1067*4882a593Smuzhiyun 				MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
1068*4882a593Smuzhiyun 			resp.packet_pacing_caps.supported_qpts |=
1069*4882a593Smuzhiyun 				1 << IB_QPT_RAW_PACKET;
1070*4882a593Smuzhiyun 			if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
1071*4882a593Smuzhiyun 			    MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
1072*4882a593Smuzhiyun 				resp.packet_pacing_caps.cap_flags |=
1073*4882a593Smuzhiyun 					MLX5_IB_PP_SUPPORT_BURST;
1074*4882a593Smuzhiyun 		}
1075*4882a593Smuzhiyun 		resp.response_length += sizeof(resp.packet_pacing_caps);
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes) <=
1079*4882a593Smuzhiyun 	    uhw_outlen) {
1080*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
1081*4882a593Smuzhiyun 			resp.mlx5_ib_support_multi_pkt_send_wqes =
1082*4882a593Smuzhiyun 				MLX5_IB_ALLOW_MPW;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
1085*4882a593Smuzhiyun 			resp.mlx5_ib_support_multi_pkt_send_wqes |=
1086*4882a593Smuzhiyun 				MLX5_IB_SUPPORT_EMPW;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		resp.response_length +=
1089*4882a593Smuzhiyun 			sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
1090*4882a593Smuzhiyun 	}
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), flags) <= uhw_outlen) {
1093*4882a593Smuzhiyun 		resp.response_length += sizeof(resp.flags);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		if (MLX5_CAP_GEN(mdev, cqe_compression_128))
1096*4882a593Smuzhiyun 			resp.flags |=
1097*4882a593Smuzhiyun 				MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 		if (MLX5_CAP_GEN(mdev, cqe_128_always))
1100*4882a593Smuzhiyun 			resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
1101*4882a593Smuzhiyun 		if (MLX5_CAP_GEN(mdev, qp_packet_based))
1102*4882a593Smuzhiyun 			resp.flags |=
1103*4882a593Smuzhiyun 				MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), sw_parsing_caps) <= uhw_outlen) {
1109*4882a593Smuzhiyun 		resp.response_length += sizeof(resp.sw_parsing_caps);
1110*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, swp)) {
1111*4882a593Smuzhiyun 			resp.sw_parsing_caps.sw_parsing_offloads |=
1112*4882a593Smuzhiyun 				MLX5_IB_SW_PARSING;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 			if (MLX5_CAP_ETH(mdev, swp_csum))
1115*4882a593Smuzhiyun 				resp.sw_parsing_caps.sw_parsing_offloads |=
1116*4882a593Smuzhiyun 					MLX5_IB_SW_PARSING_CSUM;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 			if (MLX5_CAP_ETH(mdev, swp_lso))
1119*4882a593Smuzhiyun 				resp.sw_parsing_caps.sw_parsing_offloads |=
1120*4882a593Smuzhiyun 					MLX5_IB_SW_PARSING_LSO;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 			if (resp.sw_parsing_caps.sw_parsing_offloads)
1123*4882a593Smuzhiyun 				resp.sw_parsing_caps.supported_qpts =
1124*4882a593Smuzhiyun 					BIT(IB_QPT_RAW_PACKET);
1125*4882a593Smuzhiyun 		}
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), striding_rq_caps) <= uhw_outlen &&
1129*4882a593Smuzhiyun 	    raw_support) {
1130*4882a593Smuzhiyun 		resp.response_length += sizeof(resp.striding_rq_caps);
1131*4882a593Smuzhiyun 		if (MLX5_CAP_GEN(mdev, striding_rq)) {
1132*4882a593Smuzhiyun 			resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1133*4882a593Smuzhiyun 				MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1134*4882a593Smuzhiyun 			resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1135*4882a593Smuzhiyun 				MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1136*4882a593Smuzhiyun 			if (MLX5_CAP_GEN(dev->mdev, ext_stride_num_range))
1137*4882a593Smuzhiyun 				resp.striding_rq_caps
1138*4882a593Smuzhiyun 					.min_single_wqe_log_num_of_strides =
1139*4882a593Smuzhiyun 					MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1140*4882a593Smuzhiyun 			else
1141*4882a593Smuzhiyun 				resp.striding_rq_caps
1142*4882a593Smuzhiyun 					.min_single_wqe_log_num_of_strides =
1143*4882a593Smuzhiyun 					MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1144*4882a593Smuzhiyun 			resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1145*4882a593Smuzhiyun 				MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1146*4882a593Smuzhiyun 			resp.striding_rq_caps.supported_qpts =
1147*4882a593Smuzhiyun 				BIT(IB_QPT_RAW_PACKET);
1148*4882a593Smuzhiyun 		}
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	if (offsetofend(typeof(resp), tunnel_offloads_caps) <= uhw_outlen) {
1152*4882a593Smuzhiyun 		resp.response_length += sizeof(resp.tunnel_offloads_caps);
1153*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1154*4882a593Smuzhiyun 			resp.tunnel_offloads_caps |=
1155*4882a593Smuzhiyun 				MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1156*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1157*4882a593Smuzhiyun 			resp.tunnel_offloads_caps |=
1158*4882a593Smuzhiyun 				MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1159*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1160*4882a593Smuzhiyun 			resp.tunnel_offloads_caps |=
1161*4882a593Smuzhiyun 				MLX5_IB_TUNNELED_OFFLOADS_GRE;
1162*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_gre))
1163*4882a593Smuzhiyun 			resp.tunnel_offloads_caps |=
1164*4882a593Smuzhiyun 				MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
1165*4882a593Smuzhiyun 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_udp))
1166*4882a593Smuzhiyun 			resp.tunnel_offloads_caps |=
1167*4882a593Smuzhiyun 				MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	if (uhw_outlen) {
1171*4882a593Smuzhiyun 		err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		if (err)
1174*4882a593Smuzhiyun 			return err;
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
translate_active_width(struct ib_device * ibdev,u16 active_width,u8 * ib_width)1180*4882a593Smuzhiyun static void translate_active_width(struct ib_device *ibdev, u16 active_width,
1181*4882a593Smuzhiyun 				   u8 *ib_width)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (active_width & MLX5_PTYS_WIDTH_1X)
1186*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_1X;
1187*4882a593Smuzhiyun 	else if (active_width & MLX5_PTYS_WIDTH_2X)
1188*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_2X;
1189*4882a593Smuzhiyun 	else if (active_width & MLX5_PTYS_WIDTH_4X)
1190*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_4X;
1191*4882a593Smuzhiyun 	else if (active_width & MLX5_PTYS_WIDTH_8X)
1192*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_8X;
1193*4882a593Smuzhiyun 	else if (active_width & MLX5_PTYS_WIDTH_12X)
1194*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_12X;
1195*4882a593Smuzhiyun 	else {
1196*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Invalid active_width %d, setting width to default value: 4x\n",
1197*4882a593Smuzhiyun 			    active_width);
1198*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_4X;
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	return;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
mlx5_mtu_to_ib_mtu(int mtu)1204*4882a593Smuzhiyun static int mlx5_mtu_to_ib_mtu(int mtu)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	switch (mtu) {
1207*4882a593Smuzhiyun 	case 256: return 1;
1208*4882a593Smuzhiyun 	case 512: return 2;
1209*4882a593Smuzhiyun 	case 1024: return 3;
1210*4882a593Smuzhiyun 	case 2048: return 4;
1211*4882a593Smuzhiyun 	case 4096: return 5;
1212*4882a593Smuzhiyun 	default:
1213*4882a593Smuzhiyun 		pr_warn("invalid mtu\n");
1214*4882a593Smuzhiyun 		return -1;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun enum ib_max_vl_num {
1219*4882a593Smuzhiyun 	__IB_MAX_VL_0		= 1,
1220*4882a593Smuzhiyun 	__IB_MAX_VL_0_1		= 2,
1221*4882a593Smuzhiyun 	__IB_MAX_VL_0_3		= 3,
1222*4882a593Smuzhiyun 	__IB_MAX_VL_0_7		= 4,
1223*4882a593Smuzhiyun 	__IB_MAX_VL_0_14	= 5,
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun enum mlx5_vl_hw_cap {
1227*4882a593Smuzhiyun 	MLX5_VL_HW_0	= 1,
1228*4882a593Smuzhiyun 	MLX5_VL_HW_0_1	= 2,
1229*4882a593Smuzhiyun 	MLX5_VL_HW_0_2	= 3,
1230*4882a593Smuzhiyun 	MLX5_VL_HW_0_3	= 4,
1231*4882a593Smuzhiyun 	MLX5_VL_HW_0_4	= 5,
1232*4882a593Smuzhiyun 	MLX5_VL_HW_0_5	= 6,
1233*4882a593Smuzhiyun 	MLX5_VL_HW_0_6	= 7,
1234*4882a593Smuzhiyun 	MLX5_VL_HW_0_7	= 8,
1235*4882a593Smuzhiyun 	MLX5_VL_HW_0_14	= 15
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
translate_max_vl_num(struct ib_device * ibdev,u8 vl_hw_cap,u8 * max_vl_num)1238*4882a593Smuzhiyun static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1239*4882a593Smuzhiyun 				u8 *max_vl_num)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	switch (vl_hw_cap) {
1242*4882a593Smuzhiyun 	case MLX5_VL_HW_0:
1243*4882a593Smuzhiyun 		*max_vl_num = __IB_MAX_VL_0;
1244*4882a593Smuzhiyun 		break;
1245*4882a593Smuzhiyun 	case MLX5_VL_HW_0_1:
1246*4882a593Smuzhiyun 		*max_vl_num = __IB_MAX_VL_0_1;
1247*4882a593Smuzhiyun 		break;
1248*4882a593Smuzhiyun 	case MLX5_VL_HW_0_3:
1249*4882a593Smuzhiyun 		*max_vl_num = __IB_MAX_VL_0_3;
1250*4882a593Smuzhiyun 		break;
1251*4882a593Smuzhiyun 	case MLX5_VL_HW_0_7:
1252*4882a593Smuzhiyun 		*max_vl_num = __IB_MAX_VL_0_7;
1253*4882a593Smuzhiyun 		break;
1254*4882a593Smuzhiyun 	case MLX5_VL_HW_0_14:
1255*4882a593Smuzhiyun 		*max_vl_num = __IB_MAX_VL_0_14;
1256*4882a593Smuzhiyun 		break;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	default:
1259*4882a593Smuzhiyun 		return -EINVAL;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	return 0;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
mlx5_query_hca_port(struct ib_device * ibdev,u8 port,struct ib_port_attr * props)1265*4882a593Smuzhiyun static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1266*4882a593Smuzhiyun 			       struct ib_port_attr *props)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1269*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
1270*4882a593Smuzhiyun 	struct mlx5_hca_vport_context *rep;
1271*4882a593Smuzhiyun 	u16 max_mtu;
1272*4882a593Smuzhiyun 	u16 oper_mtu;
1273*4882a593Smuzhiyun 	int err;
1274*4882a593Smuzhiyun 	u16 ib_link_width_oper;
1275*4882a593Smuzhiyun 	u8 vl_hw_cap;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1278*4882a593Smuzhiyun 	if (!rep) {
1279*4882a593Smuzhiyun 		err = -ENOMEM;
1280*4882a593Smuzhiyun 		goto out;
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* props being zeroed by the caller, avoid zeroing it here */
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1286*4882a593Smuzhiyun 	if (err)
1287*4882a593Smuzhiyun 		goto out;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	props->lid		= rep->lid;
1290*4882a593Smuzhiyun 	props->lmc		= rep->lmc;
1291*4882a593Smuzhiyun 	props->sm_lid		= rep->sm_lid;
1292*4882a593Smuzhiyun 	props->sm_sl		= rep->sm_sl;
1293*4882a593Smuzhiyun 	props->state		= rep->vport_state;
1294*4882a593Smuzhiyun 	props->phys_state	= rep->port_physical_state;
1295*4882a593Smuzhiyun 	props->port_cap_flags	= rep->cap_mask1;
1296*4882a593Smuzhiyun 	props->gid_tbl_len	= mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1297*4882a593Smuzhiyun 	props->max_msg_sz	= 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1298*4882a593Smuzhiyun 	props->pkey_tbl_len	= mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1299*4882a593Smuzhiyun 	props->bad_pkey_cntr	= rep->pkey_violation_counter;
1300*4882a593Smuzhiyun 	props->qkey_viol_cntr	= rep->qkey_violation_counter;
1301*4882a593Smuzhiyun 	props->subnet_timeout	= rep->subnet_timeout;
1302*4882a593Smuzhiyun 	props->init_type_reply	= rep->init_type_reply;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	if (props->port_cap_flags & IB_PORT_CAP_MASK2_SUP)
1305*4882a593Smuzhiyun 		props->port_cap_flags2 = rep->cap_mask2;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	err = mlx5_query_ib_port_oper(mdev, &ib_link_width_oper,
1308*4882a593Smuzhiyun 				      &props->active_speed, port);
1309*4882a593Smuzhiyun 	if (err)
1310*4882a593Smuzhiyun 		goto out;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	translate_active_width(ibdev, ib_link_width_oper, &props->active_width);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	mlx5_query_port_max_mtu(mdev, &max_mtu, port);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1323*4882a593Smuzhiyun 	if (err)
1324*4882a593Smuzhiyun 		goto out;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	err = translate_max_vl_num(ibdev, vl_hw_cap,
1327*4882a593Smuzhiyun 				   &props->max_vl_num);
1328*4882a593Smuzhiyun out:
1329*4882a593Smuzhiyun 	kfree(rep);
1330*4882a593Smuzhiyun 	return err;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
mlx5_ib_query_port(struct ib_device * ibdev,u8 port,struct ib_port_attr * props)1333*4882a593Smuzhiyun int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1334*4882a593Smuzhiyun 		       struct ib_port_attr *props)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun 	unsigned int count;
1337*4882a593Smuzhiyun 	int ret;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(ibdev)) {
1340*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
1341*4882a593Smuzhiyun 		ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1342*4882a593Smuzhiyun 		break;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
1345*4882a593Smuzhiyun 		ret = mlx5_query_hca_port(ibdev, port, props);
1346*4882a593Smuzhiyun 		break;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_NIC:
1349*4882a593Smuzhiyun 		ret = mlx5_query_port_roce(ibdev, port, props);
1350*4882a593Smuzhiyun 		break;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	default:
1353*4882a593Smuzhiyun 		ret = -EINVAL;
1354*4882a593Smuzhiyun 	}
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (!ret && props) {
1357*4882a593Smuzhiyun 		struct mlx5_ib_dev *dev = to_mdev(ibdev);
1358*4882a593Smuzhiyun 		struct mlx5_core_dev *mdev;
1359*4882a593Smuzhiyun 		bool put_mdev = true;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 		mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1362*4882a593Smuzhiyun 		if (!mdev) {
1363*4882a593Smuzhiyun 			/* If the port isn't affiliated yet query the master.
1364*4882a593Smuzhiyun 			 * The master and slave will have the same values.
1365*4882a593Smuzhiyun 			 */
1366*4882a593Smuzhiyun 			mdev = dev->mdev;
1367*4882a593Smuzhiyun 			port = 1;
1368*4882a593Smuzhiyun 			put_mdev = false;
1369*4882a593Smuzhiyun 		}
1370*4882a593Smuzhiyun 		count = mlx5_core_reserved_gids_count(mdev);
1371*4882a593Smuzhiyun 		if (put_mdev)
1372*4882a593Smuzhiyun 			mlx5_ib_put_native_port_mdev(dev, port);
1373*4882a593Smuzhiyun 		props->gid_tbl_len -= count;
1374*4882a593Smuzhiyun 	}
1375*4882a593Smuzhiyun 	return ret;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun 
mlx5_ib_rep_query_port(struct ib_device * ibdev,u8 port,struct ib_port_attr * props)1378*4882a593Smuzhiyun static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
1379*4882a593Smuzhiyun 				  struct ib_port_attr *props)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun 	int ret;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	/* Only link layer == ethernet is valid for representors
1384*4882a593Smuzhiyun 	 * and we always use port 1
1385*4882a593Smuzhiyun 	 */
1386*4882a593Smuzhiyun 	ret = mlx5_query_port_roce(ibdev, port, props);
1387*4882a593Smuzhiyun 	if (ret || !props)
1388*4882a593Smuzhiyun 		return ret;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	/* We don't support GIDS */
1391*4882a593Smuzhiyun 	props->gid_tbl_len = 0;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	return ret;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun 
mlx5_ib_query_gid(struct ib_device * ibdev,u8 port,int index,union ib_gid * gid)1396*4882a593Smuzhiyun static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1397*4882a593Smuzhiyun 			     union ib_gid *gid)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1400*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(ibdev)) {
1403*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
1404*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
1407*4882a593Smuzhiyun 		return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	default:
1410*4882a593Smuzhiyun 		return -EINVAL;
1411*4882a593Smuzhiyun 	}
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
mlx5_query_hca_nic_pkey(struct ib_device * ibdev,u8 port,u16 index,u16 * pkey)1415*4882a593Smuzhiyun static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
1416*4882a593Smuzhiyun 				   u16 index, u16 *pkey)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1419*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev;
1420*4882a593Smuzhiyun 	bool put_mdev = true;
1421*4882a593Smuzhiyun 	u8 mdev_port_num;
1422*4882a593Smuzhiyun 	int err;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1425*4882a593Smuzhiyun 	if (!mdev) {
1426*4882a593Smuzhiyun 		/* The port isn't affiliated yet, get the PKey from the master
1427*4882a593Smuzhiyun 		 * port. For RoCE the PKey tables will be the same.
1428*4882a593Smuzhiyun 		 */
1429*4882a593Smuzhiyun 		put_mdev = false;
1430*4882a593Smuzhiyun 		mdev = dev->mdev;
1431*4882a593Smuzhiyun 		mdev_port_num = 1;
1432*4882a593Smuzhiyun 	}
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1435*4882a593Smuzhiyun 					index, pkey);
1436*4882a593Smuzhiyun 	if (put_mdev)
1437*4882a593Smuzhiyun 		mlx5_ib_put_native_port_mdev(dev, port);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	return err;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
mlx5_ib_query_pkey(struct ib_device * ibdev,u8 port,u16 index,u16 * pkey)1442*4882a593Smuzhiyun static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1443*4882a593Smuzhiyun 			      u16 *pkey)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	switch (mlx5_get_vport_access_method(ibdev)) {
1446*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_MAD:
1447*4882a593Smuzhiyun 		return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_HCA:
1450*4882a593Smuzhiyun 	case MLX5_VPORT_ACCESS_METHOD_NIC:
1451*4882a593Smuzhiyun 		return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
1452*4882a593Smuzhiyun 	default:
1453*4882a593Smuzhiyun 		return -EINVAL;
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun 
mlx5_ib_modify_device(struct ib_device * ibdev,int mask,struct ib_device_modify * props)1457*4882a593Smuzhiyun static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1458*4882a593Smuzhiyun 				 struct ib_device_modify *props)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1461*4882a593Smuzhiyun 	struct mlx5_reg_node_desc in;
1462*4882a593Smuzhiyun 	struct mlx5_reg_node_desc out;
1463*4882a593Smuzhiyun 	int err;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1466*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1469*4882a593Smuzhiyun 		return 0;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/*
1472*4882a593Smuzhiyun 	 * If possible, pass node desc to FW, so it can generate
1473*4882a593Smuzhiyun 	 * a 144 trap.  If cmd fails, just ignore.
1474*4882a593Smuzhiyun 	 */
1475*4882a593Smuzhiyun 	memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
1476*4882a593Smuzhiyun 	err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
1477*4882a593Smuzhiyun 				   sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1478*4882a593Smuzhiyun 	if (err)
1479*4882a593Smuzhiyun 		return err;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	return err;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
set_port_caps_atomic(struct mlx5_ib_dev * dev,u8 port_num,u32 mask,u32 value)1486*4882a593Smuzhiyun static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1487*4882a593Smuzhiyun 				u32 value)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun 	struct mlx5_hca_vport_context ctx = {};
1490*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev;
1491*4882a593Smuzhiyun 	u8 mdev_port_num;
1492*4882a593Smuzhiyun 	int err;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1495*4882a593Smuzhiyun 	if (!mdev)
1496*4882a593Smuzhiyun 		return -ENODEV;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
1499*4882a593Smuzhiyun 	if (err)
1500*4882a593Smuzhiyun 		goto out;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	if (~ctx.cap_mask1_perm & mask) {
1503*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1504*4882a593Smuzhiyun 			     mask, ctx.cap_mask1_perm);
1505*4882a593Smuzhiyun 		err = -EINVAL;
1506*4882a593Smuzhiyun 		goto out;
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	ctx.cap_mask1 = value;
1510*4882a593Smuzhiyun 	ctx.cap_mask1_perm = mask;
1511*4882a593Smuzhiyun 	err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1512*4882a593Smuzhiyun 						 0, &ctx);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun out:
1515*4882a593Smuzhiyun 	mlx5_ib_put_native_port_mdev(dev, port_num);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	return err;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun 
mlx5_ib_modify_port(struct ib_device * ibdev,u8 port,int mask,struct ib_port_modify * props)1520*4882a593Smuzhiyun static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1521*4882a593Smuzhiyun 			       struct ib_port_modify *props)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1524*4882a593Smuzhiyun 	struct ib_port_attr attr;
1525*4882a593Smuzhiyun 	u32 tmp;
1526*4882a593Smuzhiyun 	int err;
1527*4882a593Smuzhiyun 	u32 change_mask;
1528*4882a593Smuzhiyun 	u32 value;
1529*4882a593Smuzhiyun 	bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1530*4882a593Smuzhiyun 		      IB_LINK_LAYER_INFINIBAND);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	/* CM layer calls ib_modify_port() regardless of the link layer. For
1533*4882a593Smuzhiyun 	 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1534*4882a593Smuzhiyun 	 */
1535*4882a593Smuzhiyun 	if (!is_ib)
1536*4882a593Smuzhiyun 		return 0;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1539*4882a593Smuzhiyun 		change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1540*4882a593Smuzhiyun 		value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1541*4882a593Smuzhiyun 		return set_port_caps_atomic(dev, port, change_mask, value);
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	mutex_lock(&dev->cap_mask_mutex);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	err = ib_query_port(ibdev, port, &attr);
1547*4882a593Smuzhiyun 	if (err)
1548*4882a593Smuzhiyun 		goto out;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1551*4882a593Smuzhiyun 		~props->clr_port_cap_mask;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	err = mlx5_set_port_caps(dev->mdev, port, tmp);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun out:
1556*4882a593Smuzhiyun 	mutex_unlock(&dev->cap_mask_mutex);
1557*4882a593Smuzhiyun 	return err;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
print_lib_caps(struct mlx5_ib_dev * dev,u64 caps)1560*4882a593Smuzhiyun static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1563*4882a593Smuzhiyun 		    caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun 
calc_dynamic_bfregs(int uars_per_sys_page)1566*4882a593Smuzhiyun static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	/* Large page with non 4k uar support might limit the dynamic size */
1569*4882a593Smuzhiyun 	if (uars_per_sys_page == 1  && PAGE_SIZE > 4096)
1570*4882a593Smuzhiyun 		return MLX5_MIN_DYN_BFREGS;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	return MLX5_MAX_DYN_BFREGS;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun 
calc_total_bfregs(struct mlx5_ib_dev * dev,bool lib_uar_4k,struct mlx5_ib_alloc_ucontext_req_v2 * req,struct mlx5_bfreg_info * bfregi)1575*4882a593Smuzhiyun static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1576*4882a593Smuzhiyun 			     struct mlx5_ib_alloc_ucontext_req_v2 *req,
1577*4882a593Smuzhiyun 			     struct mlx5_bfreg_info *bfregi)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	int uars_per_sys_page;
1580*4882a593Smuzhiyun 	int bfregs_per_sys_page;
1581*4882a593Smuzhiyun 	int ref_bfregs = req->total_num_bfregs;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	if (req->total_num_bfregs == 0)
1584*4882a593Smuzhiyun 		return -EINVAL;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1587*4882a593Smuzhiyun 	BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1590*4882a593Smuzhiyun 		return -ENOMEM;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1593*4882a593Smuzhiyun 	bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1594*4882a593Smuzhiyun 	/* This holds the required static allocation asked by the user */
1595*4882a593Smuzhiyun 	req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1596*4882a593Smuzhiyun 	if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1597*4882a593Smuzhiyun 		return -EINVAL;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1600*4882a593Smuzhiyun 	bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1601*4882a593Smuzhiyun 	bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1602*4882a593Smuzhiyun 	bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
1605*4882a593Smuzhiyun 		    MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1606*4882a593Smuzhiyun 		    lib_uar_4k ? "yes" : "no", ref_bfregs,
1607*4882a593Smuzhiyun 		    req->total_num_bfregs, bfregi->total_num_bfregs,
1608*4882a593Smuzhiyun 		    bfregi->num_sys_pages);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	return 0;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun 
allocate_uars(struct mlx5_ib_dev * dev,struct mlx5_ib_ucontext * context)1613*4882a593Smuzhiyun static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	struct mlx5_bfreg_info *bfregi;
1616*4882a593Smuzhiyun 	int err;
1617*4882a593Smuzhiyun 	int i;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	bfregi = &context->bfregi;
1620*4882a593Smuzhiyun 	for (i = 0; i < bfregi->num_static_sys_pages; i++) {
1621*4882a593Smuzhiyun 		err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1622*4882a593Smuzhiyun 		if (err)
1623*4882a593Smuzhiyun 			goto error;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1629*4882a593Smuzhiyun 		bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	return 0;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun error:
1634*4882a593Smuzhiyun 	for (--i; i >= 0; i--)
1635*4882a593Smuzhiyun 		if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1636*4882a593Smuzhiyun 			mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	return err;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
deallocate_uars(struct mlx5_ib_dev * dev,struct mlx5_ib_ucontext * context)1641*4882a593Smuzhiyun static void deallocate_uars(struct mlx5_ib_dev *dev,
1642*4882a593Smuzhiyun 			    struct mlx5_ib_ucontext *context)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	struct mlx5_bfreg_info *bfregi;
1645*4882a593Smuzhiyun 	int i;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	bfregi = &context->bfregi;
1648*4882a593Smuzhiyun 	for (i = 0; i < bfregi->num_sys_pages; i++)
1649*4882a593Smuzhiyun 		if (i < bfregi->num_static_sys_pages ||
1650*4882a593Smuzhiyun 		    bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX)
1651*4882a593Smuzhiyun 			mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun 
mlx5_ib_enable_lb(struct mlx5_ib_dev * dev,bool td,bool qp)1654*4882a593Smuzhiyun int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp)
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun 	int err = 0;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	mutex_lock(&dev->lb.mutex);
1659*4882a593Smuzhiyun 	if (td)
1660*4882a593Smuzhiyun 		dev->lb.user_td++;
1661*4882a593Smuzhiyun 	if (qp)
1662*4882a593Smuzhiyun 		dev->lb.qps++;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	if (dev->lb.user_td == 2 ||
1665*4882a593Smuzhiyun 	    dev->lb.qps == 1) {
1666*4882a593Smuzhiyun 		if (!dev->lb.enabled) {
1667*4882a593Smuzhiyun 			err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1668*4882a593Smuzhiyun 			dev->lb.enabled = true;
1669*4882a593Smuzhiyun 		}
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	mutex_unlock(&dev->lb.mutex);
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	return err;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun 
mlx5_ib_disable_lb(struct mlx5_ib_dev * dev,bool td,bool qp)1677*4882a593Smuzhiyun void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun 	mutex_lock(&dev->lb.mutex);
1680*4882a593Smuzhiyun 	if (td)
1681*4882a593Smuzhiyun 		dev->lb.user_td--;
1682*4882a593Smuzhiyun 	if (qp)
1683*4882a593Smuzhiyun 		dev->lb.qps--;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (dev->lb.user_td == 1 &&
1686*4882a593Smuzhiyun 	    dev->lb.qps == 0) {
1687*4882a593Smuzhiyun 		if (dev->lb.enabled) {
1688*4882a593Smuzhiyun 			mlx5_nic_vport_update_local_lb(dev->mdev, false);
1689*4882a593Smuzhiyun 			dev->lb.enabled = false;
1690*4882a593Smuzhiyun 		}
1691*4882a593Smuzhiyun 	}
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	mutex_unlock(&dev->lb.mutex);
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev * dev,u32 * tdn,u16 uid)1696*4882a593Smuzhiyun static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn,
1697*4882a593Smuzhiyun 					  u16 uid)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	int err;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1702*4882a593Smuzhiyun 		return 0;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	err = mlx5_cmd_alloc_transport_domain(dev->mdev, tdn, uid);
1705*4882a593Smuzhiyun 	if (err)
1706*4882a593Smuzhiyun 		return err;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1709*4882a593Smuzhiyun 	    (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1710*4882a593Smuzhiyun 	     !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
1711*4882a593Smuzhiyun 		return err;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	return mlx5_ib_enable_lb(dev, true, false);
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun 
mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev * dev,u32 tdn,u16 uid)1716*4882a593Smuzhiyun static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn,
1717*4882a593Smuzhiyun 					     u16 uid)
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun 	if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1720*4882a593Smuzhiyun 		return;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	mlx5_cmd_dealloc_transport_domain(dev->mdev, tdn, uid);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1725*4882a593Smuzhiyun 	    (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1726*4882a593Smuzhiyun 	     !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
1727*4882a593Smuzhiyun 		return;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	mlx5_ib_disable_lb(dev, true, false);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
set_ucontext_resp(struct ib_ucontext * uctx,struct mlx5_ib_alloc_ucontext_resp * resp)1732*4882a593Smuzhiyun static int set_ucontext_resp(struct ib_ucontext *uctx,
1733*4882a593Smuzhiyun 			     struct mlx5_ib_alloc_ucontext_resp *resp)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	struct ib_device *ibdev = uctx->device;
1736*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1737*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *context = to_mucontext(uctx);
1738*4882a593Smuzhiyun 	struct mlx5_bfreg_info *bfregi = &context->bfregi;
1739*4882a593Smuzhiyun 	int err;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
1742*4882a593Smuzhiyun 		err = mlx5_cmd_dump_fill_mkey(dev->mdev,
1743*4882a593Smuzhiyun 					      &resp->dump_fill_mkey);
1744*4882a593Smuzhiyun 		if (err)
1745*4882a593Smuzhiyun 			return err;
1746*4882a593Smuzhiyun 		resp->comp_mask |=
1747*4882a593Smuzhiyun 			MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	resp->qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
1751*4882a593Smuzhiyun 	if (dev->wc_support)
1752*4882a593Smuzhiyun 		resp->bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev,
1753*4882a593Smuzhiyun 						      log_bf_reg_size);
1754*4882a593Smuzhiyun 	resp->cache_line_size = cache_line_size();
1755*4882a593Smuzhiyun 	resp->max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1756*4882a593Smuzhiyun 	resp->max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1757*4882a593Smuzhiyun 	resp->max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1758*4882a593Smuzhiyun 	resp->max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1759*4882a593Smuzhiyun 	resp->max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
1760*4882a593Smuzhiyun 	resp->cqe_version = context->cqe_version;
1761*4882a593Smuzhiyun 	resp->log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1762*4882a593Smuzhiyun 				MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1763*4882a593Smuzhiyun 	resp->num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1764*4882a593Smuzhiyun 					MLX5_CAP_GEN(dev->mdev,
1765*4882a593Smuzhiyun 						     num_of_uars_per_page) : 1;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	if (mlx5_accel_ipsec_device_caps(dev->mdev) &
1768*4882a593Smuzhiyun 				MLX5_ACCEL_IPSEC_CAP_DEVICE) {
1769*4882a593Smuzhiyun 		if (mlx5_get_flow_namespace(dev->mdev,
1770*4882a593Smuzhiyun 				MLX5_FLOW_NAMESPACE_EGRESS))
1771*4882a593Smuzhiyun 			resp->flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
1772*4882a593Smuzhiyun 		if (mlx5_accel_ipsec_device_caps(dev->mdev) &
1773*4882a593Smuzhiyun 				MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
1774*4882a593Smuzhiyun 			resp->flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
1775*4882a593Smuzhiyun 		if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
1776*4882a593Smuzhiyun 			resp->flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
1777*4882a593Smuzhiyun 		if (mlx5_accel_ipsec_device_caps(dev->mdev) &
1778*4882a593Smuzhiyun 				MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
1779*4882a593Smuzhiyun 			resp->flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
1780*4882a593Smuzhiyun 		/* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
1781*4882a593Smuzhiyun 	}
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	resp->tot_bfregs = bfregi->lib_uar_dyn ? 0 :
1784*4882a593Smuzhiyun 			bfregi->total_num_bfregs - bfregi->num_dyn_bfregs;
1785*4882a593Smuzhiyun 	resp->num_ports = dev->num_ports;
1786*4882a593Smuzhiyun 	resp->cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1787*4882a593Smuzhiyun 				      MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1790*4882a593Smuzhiyun 		mlx5_query_min_inline(dev->mdev, &resp->eth_min_inline);
1791*4882a593Smuzhiyun 		resp->eth_min_inline++;
1792*4882a593Smuzhiyun 	}
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	if (dev->mdev->clock_info)
1795*4882a593Smuzhiyun 		resp->clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	/*
1798*4882a593Smuzhiyun 	 * We don't want to expose information from the PCI bar that is located
1799*4882a593Smuzhiyun 	 * after 4096 bytes, so if the arch only supports larger pages, let's
1800*4882a593Smuzhiyun 	 * pretend we don't support reading the HCA's core clock. This is also
1801*4882a593Smuzhiyun 	 * forced by mmap function.
1802*4882a593Smuzhiyun 	 */
1803*4882a593Smuzhiyun 	if (PAGE_SIZE <= 4096) {
1804*4882a593Smuzhiyun 		resp->comp_mask |=
1805*4882a593Smuzhiyun 			MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1806*4882a593Smuzhiyun 		resp->hca_core_clock_offset =
1807*4882a593Smuzhiyun 			offsetof(struct mlx5_init_seg,
1808*4882a593Smuzhiyun 				 internal_timer_h) % PAGE_SIZE;
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(dev->mdev, ece_support))
1812*4882a593Smuzhiyun 		resp->comp_mask |= MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_ECE;
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	resp->num_dyn_bfregs = bfregi->num_dyn_bfregs;
1815*4882a593Smuzhiyun 	return 0;
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun 
mlx5_ib_alloc_ucontext(struct ib_ucontext * uctx,struct ib_udata * udata)1818*4882a593Smuzhiyun static int mlx5_ib_alloc_ucontext(struct ib_ucontext *uctx,
1819*4882a593Smuzhiyun 				  struct ib_udata *udata)
1820*4882a593Smuzhiyun {
1821*4882a593Smuzhiyun 	struct ib_device *ibdev = uctx->device;
1822*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1823*4882a593Smuzhiyun 	struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1824*4882a593Smuzhiyun 	struct mlx5_ib_alloc_ucontext_resp resp = {};
1825*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *context = to_mucontext(uctx);
1826*4882a593Smuzhiyun 	struct mlx5_bfreg_info *bfregi;
1827*4882a593Smuzhiyun 	int ver;
1828*4882a593Smuzhiyun 	int err;
1829*4882a593Smuzhiyun 	size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1830*4882a593Smuzhiyun 				     max_cqe_version);
1831*4882a593Smuzhiyun 	bool lib_uar_4k;
1832*4882a593Smuzhiyun 	bool lib_uar_dyn;
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	if (!dev->ib_active)
1835*4882a593Smuzhiyun 		return -EAGAIN;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1838*4882a593Smuzhiyun 		ver = 0;
1839*4882a593Smuzhiyun 	else if (udata->inlen >= min_req_v2)
1840*4882a593Smuzhiyun 		ver = 2;
1841*4882a593Smuzhiyun 	else
1842*4882a593Smuzhiyun 		return -EINVAL;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
1845*4882a593Smuzhiyun 	if (err)
1846*4882a593Smuzhiyun 		return err;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX)
1849*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
1852*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1855*4882a593Smuzhiyun 				    MLX5_NON_FP_BFREGS_PER_UAR);
1856*4882a593Smuzhiyun 	if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
1857*4882a593Smuzhiyun 		return -EINVAL;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
1860*4882a593Smuzhiyun 	lib_uar_dyn = req.lib_caps & MLX5_LIB_CAP_DYN_UAR;
1861*4882a593Smuzhiyun 	bfregi = &context->bfregi;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	if (lib_uar_dyn) {
1864*4882a593Smuzhiyun 		bfregi->lib_uar_dyn = lib_uar_dyn;
1865*4882a593Smuzhiyun 		goto uar_done;
1866*4882a593Smuzhiyun 	}
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	/* updates req->total_num_bfregs */
1869*4882a593Smuzhiyun 	err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
1870*4882a593Smuzhiyun 	if (err)
1871*4882a593Smuzhiyun 		goto out_ctx;
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	mutex_init(&bfregi->lock);
1874*4882a593Smuzhiyun 	bfregi->lib_uar_4k = lib_uar_4k;
1875*4882a593Smuzhiyun 	bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
1876*4882a593Smuzhiyun 				GFP_KERNEL);
1877*4882a593Smuzhiyun 	if (!bfregi->count) {
1878*4882a593Smuzhiyun 		err = -ENOMEM;
1879*4882a593Smuzhiyun 		goto out_ctx;
1880*4882a593Smuzhiyun 	}
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1883*4882a593Smuzhiyun 				    sizeof(*bfregi->sys_pages),
1884*4882a593Smuzhiyun 				    GFP_KERNEL);
1885*4882a593Smuzhiyun 	if (!bfregi->sys_pages) {
1886*4882a593Smuzhiyun 		err = -ENOMEM;
1887*4882a593Smuzhiyun 		goto out_count;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	err = allocate_uars(dev, context);
1891*4882a593Smuzhiyun 	if (err)
1892*4882a593Smuzhiyun 		goto out_sys_pages;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun uar_done:
1895*4882a593Smuzhiyun 	if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) {
1896*4882a593Smuzhiyun 		err = mlx5_ib_devx_create(dev, true);
1897*4882a593Smuzhiyun 		if (err < 0)
1898*4882a593Smuzhiyun 			goto out_uars;
1899*4882a593Smuzhiyun 		context->devx_uid = err;
1900*4882a593Smuzhiyun 	}
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	err = mlx5_ib_alloc_transport_domain(dev, &context->tdn,
1903*4882a593Smuzhiyun 					     context->devx_uid);
1904*4882a593Smuzhiyun 	if (err)
1905*4882a593Smuzhiyun 		goto out_devx;
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	INIT_LIST_HEAD(&context->db_page_list);
1908*4882a593Smuzhiyun 	mutex_init(&context->db_page_mutex);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	context->cqe_version = min_t(__u8,
1911*4882a593Smuzhiyun 				 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1912*4882a593Smuzhiyun 				 req.max_cqe_version);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	err = set_ucontext_resp(uctx, &resp);
1915*4882a593Smuzhiyun 	if (err)
1916*4882a593Smuzhiyun 		goto out_mdev;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	resp.response_length = min(udata->outlen, sizeof(resp));
1919*4882a593Smuzhiyun 	err = ib_copy_to_udata(udata, &resp, resp.response_length);
1920*4882a593Smuzhiyun 	if (err)
1921*4882a593Smuzhiyun 		goto out_mdev;
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	bfregi->ver = ver;
1924*4882a593Smuzhiyun 	bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
1925*4882a593Smuzhiyun 	context->lib_caps = req.lib_caps;
1926*4882a593Smuzhiyun 	print_lib_caps(dev, context->lib_caps);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	if (mlx5_ib_lag_should_assign_affinity(dev)) {
1929*4882a593Smuzhiyun 		u8 port = mlx5_core_native_port_num(dev->mdev) - 1;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 		atomic_set(&context->tx_port_affinity,
1932*4882a593Smuzhiyun 			   atomic_add_return(
1933*4882a593Smuzhiyun 				   1, &dev->port[port].roce.tx_port_affinity));
1934*4882a593Smuzhiyun 	}
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	return 0;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun out_mdev:
1939*4882a593Smuzhiyun 	mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid);
1940*4882a593Smuzhiyun out_devx:
1941*4882a593Smuzhiyun 	if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX)
1942*4882a593Smuzhiyun 		mlx5_ib_devx_destroy(dev, context->devx_uid);
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun out_uars:
1945*4882a593Smuzhiyun 	deallocate_uars(dev, context);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun out_sys_pages:
1948*4882a593Smuzhiyun 	kfree(bfregi->sys_pages);
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun out_count:
1951*4882a593Smuzhiyun 	kfree(bfregi->count);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun out_ctx:
1954*4882a593Smuzhiyun 	return err;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun 
mlx5_ib_query_ucontext(struct ib_ucontext * ibcontext,struct uverbs_attr_bundle * attrs)1957*4882a593Smuzhiyun static int mlx5_ib_query_ucontext(struct ib_ucontext *ibcontext,
1958*4882a593Smuzhiyun 				  struct uverbs_attr_bundle *attrs)
1959*4882a593Smuzhiyun {
1960*4882a593Smuzhiyun 	struct mlx5_ib_alloc_ucontext_resp uctx_resp = {};
1961*4882a593Smuzhiyun 	int ret;
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	ret = set_ucontext_resp(ibcontext, &uctx_resp);
1964*4882a593Smuzhiyun 	if (ret)
1965*4882a593Smuzhiyun 		return ret;
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	uctx_resp.response_length =
1968*4882a593Smuzhiyun 		min_t(size_t,
1969*4882a593Smuzhiyun 		      uverbs_attr_get_len(attrs,
1970*4882a593Smuzhiyun 				MLX5_IB_ATTR_QUERY_CONTEXT_RESP_UCTX),
1971*4882a593Smuzhiyun 		      sizeof(uctx_resp));
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	ret = uverbs_copy_to_struct_or_zero(attrs,
1974*4882a593Smuzhiyun 					MLX5_IB_ATTR_QUERY_CONTEXT_RESP_UCTX,
1975*4882a593Smuzhiyun 					&uctx_resp,
1976*4882a593Smuzhiyun 					sizeof(uctx_resp));
1977*4882a593Smuzhiyun 	return ret;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun 
mlx5_ib_dealloc_ucontext(struct ib_ucontext * ibcontext)1980*4882a593Smuzhiyun static void mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1983*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1984*4882a593Smuzhiyun 	struct mlx5_bfreg_info *bfregi;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	bfregi = &context->bfregi;
1987*4882a593Smuzhiyun 	mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid);
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	if (context->devx_uid)
1990*4882a593Smuzhiyun 		mlx5_ib_devx_destroy(dev, context->devx_uid);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	deallocate_uars(dev, context);
1993*4882a593Smuzhiyun 	kfree(bfregi->sys_pages);
1994*4882a593Smuzhiyun 	kfree(bfregi->count);
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun 
uar_index2pfn(struct mlx5_ib_dev * dev,int uar_idx)1997*4882a593Smuzhiyun static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1998*4882a593Smuzhiyun 				 int uar_idx)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun 	int fw_uars_per_page;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	return (dev->mdev->bar_addr >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun 
uar_index2paddress(struct mlx5_ib_dev * dev,int uar_idx)2007*4882a593Smuzhiyun static u64 uar_index2paddress(struct mlx5_ib_dev *dev,
2008*4882a593Smuzhiyun 				 int uar_idx)
2009*4882a593Smuzhiyun {
2010*4882a593Smuzhiyun 	unsigned int fw_uars_per_page;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
2013*4882a593Smuzhiyun 				MLX5_UARS_IN_PAGE : 1;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	return (dev->mdev->bar_addr + (uar_idx / fw_uars_per_page) * PAGE_SIZE);
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun 
get_command(unsigned long offset)2018*4882a593Smuzhiyun static int get_command(unsigned long offset)
2019*4882a593Smuzhiyun {
2020*4882a593Smuzhiyun 	return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun 
get_arg(unsigned long offset)2023*4882a593Smuzhiyun static int get_arg(unsigned long offset)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun 	return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
get_index(unsigned long offset)2028*4882a593Smuzhiyun static int get_index(unsigned long offset)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun 	return get_arg(offset);
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun /* Index resides in an extra byte to enable larger values than 255 */
get_extended_index(unsigned long offset)2034*4882a593Smuzhiyun static int get_extended_index(unsigned long offset)
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun 	return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 
mlx5_ib_disassociate_ucontext(struct ib_ucontext * ibcontext)2040*4882a593Smuzhiyun static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun 
mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)2044*4882a593Smuzhiyun static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
2045*4882a593Smuzhiyun {
2046*4882a593Smuzhiyun 	switch (cmd) {
2047*4882a593Smuzhiyun 	case MLX5_IB_MMAP_WC_PAGE:
2048*4882a593Smuzhiyun 		return "WC";
2049*4882a593Smuzhiyun 	case MLX5_IB_MMAP_REGULAR_PAGE:
2050*4882a593Smuzhiyun 		return "best effort WC";
2051*4882a593Smuzhiyun 	case MLX5_IB_MMAP_NC_PAGE:
2052*4882a593Smuzhiyun 		return "NC";
2053*4882a593Smuzhiyun 	case MLX5_IB_MMAP_DEVICE_MEM:
2054*4882a593Smuzhiyun 		return "Device Memory";
2055*4882a593Smuzhiyun 	default:
2056*4882a593Smuzhiyun 		return NULL;
2057*4882a593Smuzhiyun 	}
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun 
mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev * dev,struct vm_area_struct * vma,struct mlx5_ib_ucontext * context)2060*4882a593Smuzhiyun static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
2061*4882a593Smuzhiyun 					struct vm_area_struct *vma,
2062*4882a593Smuzhiyun 					struct mlx5_ib_ucontext *context)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun 	if ((vma->vm_end - vma->vm_start != PAGE_SIZE) ||
2065*4882a593Smuzhiyun 	    !(vma->vm_flags & VM_SHARED))
2066*4882a593Smuzhiyun 		return -EINVAL;
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
2069*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (vma->vm_flags & (VM_WRITE | VM_EXEC))
2072*4882a593Smuzhiyun 		return -EPERM;
2073*4882a593Smuzhiyun 	vma->vm_flags &= ~VM_MAYWRITE;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	if (!dev->mdev->clock_info)
2076*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 	return vm_insert_page(vma, vma->vm_start,
2079*4882a593Smuzhiyun 			      virt_to_page(dev->mdev->clock_info));
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun 
mlx5_ib_mmap_free(struct rdma_user_mmap_entry * entry)2082*4882a593Smuzhiyun static void mlx5_ib_mmap_free(struct rdma_user_mmap_entry *entry)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *mentry = to_mmmap(entry);
2085*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(entry->ucontext->device);
2086*4882a593Smuzhiyun 	struct mlx5_var_table *var_table = &dev->var_table;
2087*4882a593Smuzhiyun 	struct mlx5_ib_dm *mdm;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	switch (mentry->mmap_flag) {
2090*4882a593Smuzhiyun 	case MLX5_IB_MMAP_TYPE_MEMIC:
2091*4882a593Smuzhiyun 		mdm = container_of(mentry, struct mlx5_ib_dm, mentry);
2092*4882a593Smuzhiyun 		mlx5_cmd_dealloc_memic(&dev->dm, mdm->dev_addr,
2093*4882a593Smuzhiyun 				       mdm->size);
2094*4882a593Smuzhiyun 		kfree(mdm);
2095*4882a593Smuzhiyun 		break;
2096*4882a593Smuzhiyun 	case MLX5_IB_MMAP_TYPE_VAR:
2097*4882a593Smuzhiyun 		mutex_lock(&var_table->bitmap_lock);
2098*4882a593Smuzhiyun 		clear_bit(mentry->page_idx, var_table->bitmap);
2099*4882a593Smuzhiyun 		mutex_unlock(&var_table->bitmap_lock);
2100*4882a593Smuzhiyun 		kfree(mentry);
2101*4882a593Smuzhiyun 		break;
2102*4882a593Smuzhiyun 	case MLX5_IB_MMAP_TYPE_UAR_WC:
2103*4882a593Smuzhiyun 	case MLX5_IB_MMAP_TYPE_UAR_NC:
2104*4882a593Smuzhiyun 		mlx5_cmd_free_uar(dev->mdev, mentry->page_idx);
2105*4882a593Smuzhiyun 		kfree(mentry);
2106*4882a593Smuzhiyun 		break;
2107*4882a593Smuzhiyun 	default:
2108*4882a593Smuzhiyun 		WARN_ON(true);
2109*4882a593Smuzhiyun 	}
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun 
uar_mmap(struct mlx5_ib_dev * dev,enum mlx5_ib_mmap_cmd cmd,struct vm_area_struct * vma,struct mlx5_ib_ucontext * context)2112*4882a593Smuzhiyun static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
2113*4882a593Smuzhiyun 		    struct vm_area_struct *vma,
2114*4882a593Smuzhiyun 		    struct mlx5_ib_ucontext *context)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun 	struct mlx5_bfreg_info *bfregi = &context->bfregi;
2117*4882a593Smuzhiyun 	int err;
2118*4882a593Smuzhiyun 	unsigned long idx;
2119*4882a593Smuzhiyun 	phys_addr_t pfn;
2120*4882a593Smuzhiyun 	pgprot_t prot;
2121*4882a593Smuzhiyun 	u32 bfreg_dyn_idx = 0;
2122*4882a593Smuzhiyun 	u32 uar_index;
2123*4882a593Smuzhiyun 	int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2124*4882a593Smuzhiyun 	int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2125*4882a593Smuzhiyun 				bfregi->num_static_sys_pages;
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	if (bfregi->lib_uar_dyn)
2128*4882a593Smuzhiyun 		return -EINVAL;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2131*4882a593Smuzhiyun 		return -EINVAL;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	if (dyn_uar)
2134*4882a593Smuzhiyun 		idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2135*4882a593Smuzhiyun 	else
2136*4882a593Smuzhiyun 		idx = get_index(vma->vm_pgoff);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	if (idx >= max_valid_idx) {
2139*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2140*4882a593Smuzhiyun 			     idx, max_valid_idx);
2141*4882a593Smuzhiyun 		return -EINVAL;
2142*4882a593Smuzhiyun 	}
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	switch (cmd) {
2145*4882a593Smuzhiyun 	case MLX5_IB_MMAP_WC_PAGE:
2146*4882a593Smuzhiyun 	case MLX5_IB_MMAP_ALLOC_WC:
2147*4882a593Smuzhiyun 	case MLX5_IB_MMAP_REGULAR_PAGE:
2148*4882a593Smuzhiyun 		/* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2149*4882a593Smuzhiyun 		prot = pgprot_writecombine(vma->vm_page_prot);
2150*4882a593Smuzhiyun 		break;
2151*4882a593Smuzhiyun 	case MLX5_IB_MMAP_NC_PAGE:
2152*4882a593Smuzhiyun 		prot = pgprot_noncached(vma->vm_page_prot);
2153*4882a593Smuzhiyun 		break;
2154*4882a593Smuzhiyun 	default:
2155*4882a593Smuzhiyun 		return -EINVAL;
2156*4882a593Smuzhiyun 	}
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	if (dyn_uar) {
2159*4882a593Smuzhiyun 		int uars_per_page;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 		uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2162*4882a593Smuzhiyun 		bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2163*4882a593Smuzhiyun 		if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2164*4882a593Smuzhiyun 			mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2165*4882a593Smuzhiyun 				     bfreg_dyn_idx, bfregi->total_num_bfregs);
2166*4882a593Smuzhiyun 			return -EINVAL;
2167*4882a593Smuzhiyun 		}
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 		mutex_lock(&bfregi->lock);
2170*4882a593Smuzhiyun 		/* Fail if uar already allocated, first bfreg index of each
2171*4882a593Smuzhiyun 		 * page holds its count.
2172*4882a593Smuzhiyun 		 */
2173*4882a593Smuzhiyun 		if (bfregi->count[bfreg_dyn_idx]) {
2174*4882a593Smuzhiyun 			mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2175*4882a593Smuzhiyun 			mutex_unlock(&bfregi->lock);
2176*4882a593Smuzhiyun 			return -EINVAL;
2177*4882a593Smuzhiyun 		}
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 		bfregi->count[bfreg_dyn_idx]++;
2180*4882a593Smuzhiyun 		mutex_unlock(&bfregi->lock);
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 		err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
2183*4882a593Smuzhiyun 		if (err) {
2184*4882a593Smuzhiyun 			mlx5_ib_warn(dev, "UAR alloc failed\n");
2185*4882a593Smuzhiyun 			goto free_bfreg;
2186*4882a593Smuzhiyun 		}
2187*4882a593Smuzhiyun 	} else {
2188*4882a593Smuzhiyun 		uar_index = bfregi->sys_pages[idx];
2189*4882a593Smuzhiyun 	}
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	pfn = uar_index2pfn(dev, uar_index);
2192*4882a593Smuzhiyun 	mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	err = rdma_user_mmap_io(&context->ibucontext, vma, pfn, PAGE_SIZE,
2195*4882a593Smuzhiyun 				prot, NULL);
2196*4882a593Smuzhiyun 	if (err) {
2197*4882a593Smuzhiyun 		mlx5_ib_err(dev,
2198*4882a593Smuzhiyun 			    "rdma_user_mmap_io failed with error=%d, mmap_cmd=%s\n",
2199*4882a593Smuzhiyun 			    err, mmap_cmd2str(cmd));
2200*4882a593Smuzhiyun 		goto err;
2201*4882a593Smuzhiyun 	}
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	if (dyn_uar)
2204*4882a593Smuzhiyun 		bfregi->sys_pages[idx] = uar_index;
2205*4882a593Smuzhiyun 	return 0;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun err:
2208*4882a593Smuzhiyun 	if (!dyn_uar)
2209*4882a593Smuzhiyun 		return err;
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	mlx5_cmd_free_uar(dev->mdev, idx);
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun free_bfreg:
2214*4882a593Smuzhiyun 	mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	return err;
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun 
add_dm_mmap_entry(struct ib_ucontext * context,struct mlx5_ib_dm * mdm,u64 address)2219*4882a593Smuzhiyun static int add_dm_mmap_entry(struct ib_ucontext *context,
2220*4882a593Smuzhiyun 			     struct mlx5_ib_dm *mdm,
2221*4882a593Smuzhiyun 			     u64 address)
2222*4882a593Smuzhiyun {
2223*4882a593Smuzhiyun 	mdm->mentry.mmap_flag = MLX5_IB_MMAP_TYPE_MEMIC;
2224*4882a593Smuzhiyun 	mdm->mentry.address = address;
2225*4882a593Smuzhiyun 	return rdma_user_mmap_entry_insert_range(
2226*4882a593Smuzhiyun 			context, &mdm->mentry.rdma_entry,
2227*4882a593Smuzhiyun 			mdm->size,
2228*4882a593Smuzhiyun 			MLX5_IB_MMAP_DEVICE_MEM << 16,
2229*4882a593Smuzhiyun 			(MLX5_IB_MMAP_DEVICE_MEM << 16) + (1UL << 16) - 1);
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun 
mlx5_vma_to_pgoff(struct vm_area_struct * vma)2232*4882a593Smuzhiyun static unsigned long mlx5_vma_to_pgoff(struct vm_area_struct *vma)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun 	unsigned long idx;
2235*4882a593Smuzhiyun 	u8 command;
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	command = get_command(vma->vm_pgoff);
2238*4882a593Smuzhiyun 	idx = get_extended_index(vma->vm_pgoff);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	return (command << 16 | idx);
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun 
mlx5_ib_mmap_offset(struct mlx5_ib_dev * dev,struct vm_area_struct * vma,struct ib_ucontext * ucontext)2243*4882a593Smuzhiyun static int mlx5_ib_mmap_offset(struct mlx5_ib_dev *dev,
2244*4882a593Smuzhiyun 			       struct vm_area_struct *vma,
2245*4882a593Smuzhiyun 			       struct ib_ucontext *ucontext)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *mentry;
2248*4882a593Smuzhiyun 	struct rdma_user_mmap_entry *entry;
2249*4882a593Smuzhiyun 	unsigned long pgoff;
2250*4882a593Smuzhiyun 	pgprot_t prot;
2251*4882a593Smuzhiyun 	phys_addr_t pfn;
2252*4882a593Smuzhiyun 	int ret;
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	pgoff = mlx5_vma_to_pgoff(vma);
2255*4882a593Smuzhiyun 	entry = rdma_user_mmap_entry_get_pgoff(ucontext, pgoff);
2256*4882a593Smuzhiyun 	if (!entry)
2257*4882a593Smuzhiyun 		return -EINVAL;
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	mentry = to_mmmap(entry);
2260*4882a593Smuzhiyun 	pfn = (mentry->address >> PAGE_SHIFT);
2261*4882a593Smuzhiyun 	if (mentry->mmap_flag == MLX5_IB_MMAP_TYPE_VAR ||
2262*4882a593Smuzhiyun 	    mentry->mmap_flag == MLX5_IB_MMAP_TYPE_UAR_NC)
2263*4882a593Smuzhiyun 		prot = pgprot_noncached(vma->vm_page_prot);
2264*4882a593Smuzhiyun 	else
2265*4882a593Smuzhiyun 		prot = pgprot_writecombine(vma->vm_page_prot);
2266*4882a593Smuzhiyun 	ret = rdma_user_mmap_io(ucontext, vma, pfn,
2267*4882a593Smuzhiyun 				entry->npages * PAGE_SIZE,
2268*4882a593Smuzhiyun 				prot,
2269*4882a593Smuzhiyun 				entry);
2270*4882a593Smuzhiyun 	rdma_user_mmap_entry_put(&mentry->rdma_entry);
2271*4882a593Smuzhiyun 	return ret;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun 
mlx5_entry_to_mmap_offset(struct mlx5_user_mmap_entry * entry)2274*4882a593Smuzhiyun static u64 mlx5_entry_to_mmap_offset(struct mlx5_user_mmap_entry *entry)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun 	u64 cmd = (entry->rdma_entry.start_pgoff >> 16) & 0xFFFF;
2277*4882a593Smuzhiyun 	u64 index = entry->rdma_entry.start_pgoff & 0xFFFF;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	return (((index >> 8) << 16) | (cmd << MLX5_IB_MMAP_CMD_SHIFT) |
2280*4882a593Smuzhiyun 		(index & 0xFF)) << PAGE_SHIFT;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun 
mlx5_ib_mmap(struct ib_ucontext * ibcontext,struct vm_area_struct * vma)2283*4882a593Smuzhiyun static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2284*4882a593Smuzhiyun {
2285*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2286*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
2287*4882a593Smuzhiyun 	unsigned long command;
2288*4882a593Smuzhiyun 	phys_addr_t pfn;
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	command = get_command(vma->vm_pgoff);
2291*4882a593Smuzhiyun 	switch (command) {
2292*4882a593Smuzhiyun 	case MLX5_IB_MMAP_WC_PAGE:
2293*4882a593Smuzhiyun 	case MLX5_IB_MMAP_ALLOC_WC:
2294*4882a593Smuzhiyun 		if (!dev->wc_support)
2295*4882a593Smuzhiyun 			return -EPERM;
2296*4882a593Smuzhiyun 		fallthrough;
2297*4882a593Smuzhiyun 	case MLX5_IB_MMAP_NC_PAGE:
2298*4882a593Smuzhiyun 	case MLX5_IB_MMAP_REGULAR_PAGE:
2299*4882a593Smuzhiyun 		return uar_mmap(dev, command, vma, context);
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2302*4882a593Smuzhiyun 		return -ENOSYS;
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	case MLX5_IB_MMAP_CORE_CLOCK:
2305*4882a593Smuzhiyun 		if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2306*4882a593Smuzhiyun 			return -EINVAL;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 		if (vma->vm_flags & VM_WRITE)
2309*4882a593Smuzhiyun 			return -EPERM;
2310*4882a593Smuzhiyun 		vma->vm_flags &= ~VM_MAYWRITE;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 		/* Don't expose to user-space information it shouldn't have */
2313*4882a593Smuzhiyun 		if (PAGE_SIZE > 4096)
2314*4882a593Smuzhiyun 			return -EOPNOTSUPP;
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 		pfn = (dev->mdev->iseg_base +
2317*4882a593Smuzhiyun 		       offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2318*4882a593Smuzhiyun 			PAGE_SHIFT;
2319*4882a593Smuzhiyun 		return rdma_user_mmap_io(&context->ibucontext, vma, pfn,
2320*4882a593Smuzhiyun 					 PAGE_SIZE,
2321*4882a593Smuzhiyun 					 pgprot_noncached(vma->vm_page_prot),
2322*4882a593Smuzhiyun 					 NULL);
2323*4882a593Smuzhiyun 	case MLX5_IB_MMAP_CLOCK_INFO:
2324*4882a593Smuzhiyun 		return mlx5_ib_mmap_clock_info_page(dev, vma, context);
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	default:
2327*4882a593Smuzhiyun 		return mlx5_ib_mmap_offset(dev, vma, ibcontext);
2328*4882a593Smuzhiyun 	}
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	return 0;
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun 
check_dm_type_support(struct mlx5_ib_dev * dev,u32 type)2333*4882a593Smuzhiyun static inline int check_dm_type_support(struct mlx5_ib_dev *dev,
2334*4882a593Smuzhiyun 					u32 type)
2335*4882a593Smuzhiyun {
2336*4882a593Smuzhiyun 	switch (type) {
2337*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_MEMIC:
2338*4882a593Smuzhiyun 		if (!MLX5_CAP_DEV_MEM(dev->mdev, memic))
2339*4882a593Smuzhiyun 			return -EOPNOTSUPP;
2340*4882a593Smuzhiyun 		break;
2341*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM:
2342*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM:
2343*4882a593Smuzhiyun 		if (!capable(CAP_SYS_RAWIO) ||
2344*4882a593Smuzhiyun 		    !capable(CAP_NET_RAW))
2345*4882a593Smuzhiyun 			return -EPERM;
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun 		if (!(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) ||
2348*4882a593Smuzhiyun 		      MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, sw_owner) ||
2349*4882a593Smuzhiyun 		      MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2) ||
2350*4882a593Smuzhiyun 		      MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, sw_owner_v2)))
2351*4882a593Smuzhiyun 			return -EOPNOTSUPP;
2352*4882a593Smuzhiyun 		break;
2353*4882a593Smuzhiyun 	}
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	return 0;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun 
handle_alloc_dm_memic(struct ib_ucontext * ctx,struct mlx5_ib_dm * dm,struct ib_dm_alloc_attr * attr,struct uverbs_attr_bundle * attrs)2358*4882a593Smuzhiyun static int handle_alloc_dm_memic(struct ib_ucontext *ctx,
2359*4882a593Smuzhiyun 				 struct mlx5_ib_dm *dm,
2360*4882a593Smuzhiyun 				 struct ib_dm_alloc_attr *attr,
2361*4882a593Smuzhiyun 				 struct uverbs_attr_bundle *attrs)
2362*4882a593Smuzhiyun {
2363*4882a593Smuzhiyun 	struct mlx5_dm *dm_db = &to_mdev(ctx->device)->dm;
2364*4882a593Smuzhiyun 	u64 start_offset;
2365*4882a593Smuzhiyun 	u16 page_idx;
2366*4882a593Smuzhiyun 	int err;
2367*4882a593Smuzhiyun 	u64 address;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	dm->size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	err = mlx5_cmd_alloc_memic(dm_db, &dm->dev_addr,
2372*4882a593Smuzhiyun 				   dm->size, attr->alignment);
2373*4882a593Smuzhiyun 	if (err)
2374*4882a593Smuzhiyun 		return err;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	address = dm->dev_addr & PAGE_MASK;
2377*4882a593Smuzhiyun 	err = add_dm_mmap_entry(ctx, dm, address);
2378*4882a593Smuzhiyun 	if (err)
2379*4882a593Smuzhiyun 		goto err_dealloc;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	page_idx = dm->mentry.rdma_entry.start_pgoff & 0xFFFF;
2382*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs,
2383*4882a593Smuzhiyun 			     MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
2384*4882a593Smuzhiyun 			     &page_idx,
2385*4882a593Smuzhiyun 			     sizeof(page_idx));
2386*4882a593Smuzhiyun 	if (err)
2387*4882a593Smuzhiyun 		goto err_copy;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	start_offset = dm->dev_addr & ~PAGE_MASK;
2390*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs,
2391*4882a593Smuzhiyun 			     MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
2392*4882a593Smuzhiyun 			     &start_offset, sizeof(start_offset));
2393*4882a593Smuzhiyun 	if (err)
2394*4882a593Smuzhiyun 		goto err_copy;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	return 0;
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun err_copy:
2399*4882a593Smuzhiyun 	rdma_user_mmap_entry_remove(&dm->mentry.rdma_entry);
2400*4882a593Smuzhiyun err_dealloc:
2401*4882a593Smuzhiyun 	mlx5_cmd_dealloc_memic(dm_db, dm->dev_addr, dm->size);
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 	return err;
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun 
handle_alloc_dm_sw_icm(struct ib_ucontext * ctx,struct mlx5_ib_dm * dm,struct ib_dm_alloc_attr * attr,struct uverbs_attr_bundle * attrs,int type)2406*4882a593Smuzhiyun static int handle_alloc_dm_sw_icm(struct ib_ucontext *ctx,
2407*4882a593Smuzhiyun 				  struct mlx5_ib_dm *dm,
2408*4882a593Smuzhiyun 				  struct ib_dm_alloc_attr *attr,
2409*4882a593Smuzhiyun 				  struct uverbs_attr_bundle *attrs,
2410*4882a593Smuzhiyun 				  int type)
2411*4882a593Smuzhiyun {
2412*4882a593Smuzhiyun 	struct mlx5_core_dev *dev = to_mdev(ctx->device)->mdev;
2413*4882a593Smuzhiyun 	u64 act_size;
2414*4882a593Smuzhiyun 	int err;
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	/* Allocation size must a multiple of the basic block size
2417*4882a593Smuzhiyun 	 * and a power of 2.
2418*4882a593Smuzhiyun 	 */
2419*4882a593Smuzhiyun 	act_size = round_up(attr->length, MLX5_SW_ICM_BLOCK_SIZE(dev));
2420*4882a593Smuzhiyun 	act_size = roundup_pow_of_two(act_size);
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	dm->size = act_size;
2423*4882a593Smuzhiyun 	err = mlx5_dm_sw_icm_alloc(dev, type, act_size, attr->alignment,
2424*4882a593Smuzhiyun 				   to_mucontext(ctx)->devx_uid, &dm->dev_addr,
2425*4882a593Smuzhiyun 				   &dm->icm_dm.obj_id);
2426*4882a593Smuzhiyun 	if (err)
2427*4882a593Smuzhiyun 		return err;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs,
2430*4882a593Smuzhiyun 			     MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
2431*4882a593Smuzhiyun 			     &dm->dev_addr, sizeof(dm->dev_addr));
2432*4882a593Smuzhiyun 	if (err)
2433*4882a593Smuzhiyun 		mlx5_dm_sw_icm_dealloc(dev, type, dm->size,
2434*4882a593Smuzhiyun 				       to_mucontext(ctx)->devx_uid, dm->dev_addr,
2435*4882a593Smuzhiyun 				       dm->icm_dm.obj_id);
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 	return err;
2438*4882a593Smuzhiyun }
2439*4882a593Smuzhiyun 
mlx5_ib_alloc_dm(struct ib_device * ibdev,struct ib_ucontext * context,struct ib_dm_alloc_attr * attr,struct uverbs_attr_bundle * attrs)2440*4882a593Smuzhiyun struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
2441*4882a593Smuzhiyun 			       struct ib_ucontext *context,
2442*4882a593Smuzhiyun 			       struct ib_dm_alloc_attr *attr,
2443*4882a593Smuzhiyun 			       struct uverbs_attr_bundle *attrs)
2444*4882a593Smuzhiyun {
2445*4882a593Smuzhiyun 	struct mlx5_ib_dm *dm;
2446*4882a593Smuzhiyun 	enum mlx5_ib_uapi_dm_type type;
2447*4882a593Smuzhiyun 	int err;
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	err = uverbs_get_const_default(&type, attrs,
2450*4882a593Smuzhiyun 				       MLX5_IB_ATTR_ALLOC_DM_REQ_TYPE,
2451*4882a593Smuzhiyun 				       MLX5_IB_UAPI_DM_TYPE_MEMIC);
2452*4882a593Smuzhiyun 	if (err)
2453*4882a593Smuzhiyun 		return ERR_PTR(err);
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 	mlx5_ib_dbg(to_mdev(ibdev), "alloc_dm req: dm_type=%d user_length=0x%llx log_alignment=%d\n",
2456*4882a593Smuzhiyun 		    type, attr->length, attr->alignment);
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	err = check_dm_type_support(to_mdev(ibdev), type);
2459*4882a593Smuzhiyun 	if (err)
2460*4882a593Smuzhiyun 		return ERR_PTR(err);
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 	dm = kzalloc(sizeof(*dm), GFP_KERNEL);
2463*4882a593Smuzhiyun 	if (!dm)
2464*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 	dm->type = type;
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	switch (type) {
2469*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_MEMIC:
2470*4882a593Smuzhiyun 		err = handle_alloc_dm_memic(context, dm,
2471*4882a593Smuzhiyun 					    attr,
2472*4882a593Smuzhiyun 					    attrs);
2473*4882a593Smuzhiyun 		break;
2474*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM:
2475*4882a593Smuzhiyun 		err = handle_alloc_dm_sw_icm(context, dm,
2476*4882a593Smuzhiyun 					     attr, attrs,
2477*4882a593Smuzhiyun 					     MLX5_SW_ICM_TYPE_STEERING);
2478*4882a593Smuzhiyun 		break;
2479*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM:
2480*4882a593Smuzhiyun 		err = handle_alloc_dm_sw_icm(context, dm,
2481*4882a593Smuzhiyun 					     attr, attrs,
2482*4882a593Smuzhiyun 					     MLX5_SW_ICM_TYPE_HEADER_MODIFY);
2483*4882a593Smuzhiyun 		break;
2484*4882a593Smuzhiyun 	default:
2485*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
2486*4882a593Smuzhiyun 	}
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	if (err)
2489*4882a593Smuzhiyun 		goto err_free;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	return &dm->ibdm;
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun err_free:
2494*4882a593Smuzhiyun 	kfree(dm);
2495*4882a593Smuzhiyun 	return ERR_PTR(err);
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun 
mlx5_ib_dealloc_dm(struct ib_dm * ibdm,struct uverbs_attr_bundle * attrs)2498*4882a593Smuzhiyun int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs)
2499*4882a593Smuzhiyun {
2500*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *ctx = rdma_udata_to_drv_context(
2501*4882a593Smuzhiyun 		&attrs->driver_udata, struct mlx5_ib_ucontext, ibucontext);
2502*4882a593Smuzhiyun 	struct mlx5_core_dev *dev = to_mdev(ibdm->device)->mdev;
2503*4882a593Smuzhiyun 	struct mlx5_ib_dm *dm = to_mdm(ibdm);
2504*4882a593Smuzhiyun 	int ret;
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	switch (dm->type) {
2507*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_MEMIC:
2508*4882a593Smuzhiyun 		rdma_user_mmap_entry_remove(&dm->mentry.rdma_entry);
2509*4882a593Smuzhiyun 		return 0;
2510*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM:
2511*4882a593Smuzhiyun 		ret = mlx5_dm_sw_icm_dealloc(dev, MLX5_SW_ICM_TYPE_STEERING,
2512*4882a593Smuzhiyun 					     dm->size, ctx->devx_uid, dm->dev_addr,
2513*4882a593Smuzhiyun 					     dm->icm_dm.obj_id);
2514*4882a593Smuzhiyun 		if (ret)
2515*4882a593Smuzhiyun 			return ret;
2516*4882a593Smuzhiyun 		break;
2517*4882a593Smuzhiyun 	case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM:
2518*4882a593Smuzhiyun 		ret = mlx5_dm_sw_icm_dealloc(dev, MLX5_SW_ICM_TYPE_HEADER_MODIFY,
2519*4882a593Smuzhiyun 					     dm->size, ctx->devx_uid, dm->dev_addr,
2520*4882a593Smuzhiyun 					     dm->icm_dm.obj_id);
2521*4882a593Smuzhiyun 		if (ret)
2522*4882a593Smuzhiyun 			return ret;
2523*4882a593Smuzhiyun 		break;
2524*4882a593Smuzhiyun 	default:
2525*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2526*4882a593Smuzhiyun 	}
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	kfree(dm);
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	return 0;
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun 
mlx5_ib_alloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)2533*4882a593Smuzhiyun static int mlx5_ib_alloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun 	struct mlx5_ib_pd *pd = to_mpd(ibpd);
2536*4882a593Smuzhiyun 	struct ib_device *ibdev = ibpd->device;
2537*4882a593Smuzhiyun 	struct mlx5_ib_alloc_pd_resp resp;
2538*4882a593Smuzhiyun 	int err;
2539*4882a593Smuzhiyun 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {};
2540*4882a593Smuzhiyun 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {};
2541*4882a593Smuzhiyun 	u16 uid = 0;
2542*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
2543*4882a593Smuzhiyun 		udata, struct mlx5_ib_ucontext, ibucontext);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	uid = context ? context->devx_uid : 0;
2546*4882a593Smuzhiyun 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
2547*4882a593Smuzhiyun 	MLX5_SET(alloc_pd_in, in, uid, uid);
2548*4882a593Smuzhiyun 	err = mlx5_cmd_exec_inout(to_mdev(ibdev)->mdev, alloc_pd, in, out);
2549*4882a593Smuzhiyun 	if (err)
2550*4882a593Smuzhiyun 		return err;
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	pd->pdn = MLX5_GET(alloc_pd_out, out, pd);
2553*4882a593Smuzhiyun 	pd->uid = uid;
2554*4882a593Smuzhiyun 	if (udata) {
2555*4882a593Smuzhiyun 		resp.pdn = pd->pdn;
2556*4882a593Smuzhiyun 		if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
2557*4882a593Smuzhiyun 			mlx5_cmd_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn, uid);
2558*4882a593Smuzhiyun 			return -EFAULT;
2559*4882a593Smuzhiyun 		}
2560*4882a593Smuzhiyun 	}
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	return 0;
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun 
mlx5_ib_dealloc_pd(struct ib_pd * pd,struct ib_udata * udata)2565*4882a593Smuzhiyun static int mlx5_ib_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata)
2566*4882a593Smuzhiyun {
2567*4882a593Smuzhiyun 	struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2568*4882a593Smuzhiyun 	struct mlx5_ib_pd *mpd = to_mpd(pd);
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	return mlx5_cmd_dealloc_pd(mdev->mdev, mpd->pdn, mpd->uid);
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun 
mlx5_ib_mcg_attach(struct ib_qp * ibqp,union ib_gid * gid,u16 lid)2573*4882a593Smuzhiyun static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2574*4882a593Smuzhiyun {
2575*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2576*4882a593Smuzhiyun 	struct mlx5_ib_qp *mqp = to_mqp(ibqp);
2577*4882a593Smuzhiyun 	int err;
2578*4882a593Smuzhiyun 	u16 uid;
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	uid = ibqp->pd ?
2581*4882a593Smuzhiyun 		to_mpd(ibqp->pd)->uid : 0;
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	if (mqp->flags & IB_QP_CREATE_SOURCE_QPN) {
2584*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
2585*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2586*4882a593Smuzhiyun 	}
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	err = mlx5_cmd_attach_mcg(dev->mdev, gid, ibqp->qp_num, uid);
2589*4882a593Smuzhiyun 	if (err)
2590*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2591*4882a593Smuzhiyun 			     ibqp->qp_num, gid->raw);
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 	return err;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun 
mlx5_ib_mcg_detach(struct ib_qp * ibqp,union ib_gid * gid,u16 lid)2596*4882a593Smuzhiyun static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2597*4882a593Smuzhiyun {
2598*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2599*4882a593Smuzhiyun 	int err;
2600*4882a593Smuzhiyun 	u16 uid;
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	uid = ibqp->pd ?
2603*4882a593Smuzhiyun 		to_mpd(ibqp->pd)->uid : 0;
2604*4882a593Smuzhiyun 	err = mlx5_cmd_detach_mcg(dev->mdev, gid, ibqp->qp_num, uid);
2605*4882a593Smuzhiyun 	if (err)
2606*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2607*4882a593Smuzhiyun 			     ibqp->qp_num, gid->raw);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	return err;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun 
init_node_data(struct mlx5_ib_dev * dev)2612*4882a593Smuzhiyun static int init_node_data(struct mlx5_ib_dev *dev)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun 	int err;
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
2617*4882a593Smuzhiyun 	if (err)
2618*4882a593Smuzhiyun 		return err;
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 	dev->mdev->rev_id = dev->mdev->pdev->revision;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun 
fw_pages_show(struct device * device,struct device_attribute * attr,char * buf)2625*4882a593Smuzhiyun static ssize_t fw_pages_show(struct device *device,
2626*4882a593Smuzhiyun 			     struct device_attribute *attr, char *buf)
2627*4882a593Smuzhiyun {
2628*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev =
2629*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun static DEVICE_ATTR_RO(fw_pages);
2634*4882a593Smuzhiyun 
reg_pages_show(struct device * device,struct device_attribute * attr,char * buf)2635*4882a593Smuzhiyun static ssize_t reg_pages_show(struct device *device,
2636*4882a593Smuzhiyun 			      struct device_attribute *attr, char *buf)
2637*4882a593Smuzhiyun {
2638*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev =
2639*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
2642*4882a593Smuzhiyun }
2643*4882a593Smuzhiyun static DEVICE_ATTR_RO(reg_pages);
2644*4882a593Smuzhiyun 
hca_type_show(struct device * device,struct device_attribute * attr,char * buf)2645*4882a593Smuzhiyun static ssize_t hca_type_show(struct device *device,
2646*4882a593Smuzhiyun 			     struct device_attribute *attr, char *buf)
2647*4882a593Smuzhiyun {
2648*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev =
2649*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun static DEVICE_ATTR_RO(hca_type);
2654*4882a593Smuzhiyun 
hw_rev_show(struct device * device,struct device_attribute * attr,char * buf)2655*4882a593Smuzhiyun static ssize_t hw_rev_show(struct device *device,
2656*4882a593Smuzhiyun 			   struct device_attribute *attr, char *buf)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev =
2659*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", dev->mdev->rev_id);
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun static DEVICE_ATTR_RO(hw_rev);
2664*4882a593Smuzhiyun 
board_id_show(struct device * device,struct device_attribute * attr,char * buf)2665*4882a593Smuzhiyun static ssize_t board_id_show(struct device *device,
2666*4882a593Smuzhiyun 			     struct device_attribute *attr, char *buf)
2667*4882a593Smuzhiyun {
2668*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev =
2669*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 	return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
2672*4882a593Smuzhiyun 		       dev->mdev->board_id);
2673*4882a593Smuzhiyun }
2674*4882a593Smuzhiyun static DEVICE_ATTR_RO(board_id);
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun static struct attribute *mlx5_class_attributes[] = {
2677*4882a593Smuzhiyun 	&dev_attr_hw_rev.attr,
2678*4882a593Smuzhiyun 	&dev_attr_hca_type.attr,
2679*4882a593Smuzhiyun 	&dev_attr_board_id.attr,
2680*4882a593Smuzhiyun 	&dev_attr_fw_pages.attr,
2681*4882a593Smuzhiyun 	&dev_attr_reg_pages.attr,
2682*4882a593Smuzhiyun 	NULL,
2683*4882a593Smuzhiyun };
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun static const struct attribute_group mlx5_attr_group = {
2686*4882a593Smuzhiyun 	.attrs = mlx5_class_attributes,
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun 
pkey_change_handler(struct work_struct * work)2689*4882a593Smuzhiyun static void pkey_change_handler(struct work_struct *work)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun 	struct mlx5_ib_port_resources *ports =
2692*4882a593Smuzhiyun 		container_of(work, struct mlx5_ib_port_resources,
2693*4882a593Smuzhiyun 			     pkey_change_work);
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	mlx5_ib_gsi_pkey_change(ports->gsi);
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun 
mlx5_ib_handle_internal_error(struct mlx5_ib_dev * ibdev)2698*4882a593Smuzhiyun static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2699*4882a593Smuzhiyun {
2700*4882a593Smuzhiyun 	struct mlx5_ib_qp *mqp;
2701*4882a593Smuzhiyun 	struct mlx5_ib_cq *send_mcq, *recv_mcq;
2702*4882a593Smuzhiyun 	struct mlx5_core_cq *mcq;
2703*4882a593Smuzhiyun 	struct list_head cq_armed_list;
2704*4882a593Smuzhiyun 	unsigned long flags_qp;
2705*4882a593Smuzhiyun 	unsigned long flags_cq;
2706*4882a593Smuzhiyun 	unsigned long flags;
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	INIT_LIST_HEAD(&cq_armed_list);
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	/* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2711*4882a593Smuzhiyun 	spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2712*4882a593Smuzhiyun 	list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2713*4882a593Smuzhiyun 		spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2714*4882a593Smuzhiyun 		if (mqp->sq.tail != mqp->sq.head) {
2715*4882a593Smuzhiyun 			send_mcq = to_mcq(mqp->ibqp.send_cq);
2716*4882a593Smuzhiyun 			spin_lock_irqsave(&send_mcq->lock, flags_cq);
2717*4882a593Smuzhiyun 			if (send_mcq->mcq.comp &&
2718*4882a593Smuzhiyun 			    mqp->ibqp.send_cq->comp_handler) {
2719*4882a593Smuzhiyun 				if (!send_mcq->mcq.reset_notify_added) {
2720*4882a593Smuzhiyun 					send_mcq->mcq.reset_notify_added = 1;
2721*4882a593Smuzhiyun 					list_add_tail(&send_mcq->mcq.reset_notify,
2722*4882a593Smuzhiyun 						      &cq_armed_list);
2723*4882a593Smuzhiyun 				}
2724*4882a593Smuzhiyun 			}
2725*4882a593Smuzhiyun 			spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2726*4882a593Smuzhiyun 		}
2727*4882a593Smuzhiyun 		spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2728*4882a593Smuzhiyun 		spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2729*4882a593Smuzhiyun 		/* no handling is needed for SRQ */
2730*4882a593Smuzhiyun 		if (!mqp->ibqp.srq) {
2731*4882a593Smuzhiyun 			if (mqp->rq.tail != mqp->rq.head) {
2732*4882a593Smuzhiyun 				recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2733*4882a593Smuzhiyun 				spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2734*4882a593Smuzhiyun 				if (recv_mcq->mcq.comp &&
2735*4882a593Smuzhiyun 				    mqp->ibqp.recv_cq->comp_handler) {
2736*4882a593Smuzhiyun 					if (!recv_mcq->mcq.reset_notify_added) {
2737*4882a593Smuzhiyun 						recv_mcq->mcq.reset_notify_added = 1;
2738*4882a593Smuzhiyun 						list_add_tail(&recv_mcq->mcq.reset_notify,
2739*4882a593Smuzhiyun 							      &cq_armed_list);
2740*4882a593Smuzhiyun 					}
2741*4882a593Smuzhiyun 				}
2742*4882a593Smuzhiyun 				spin_unlock_irqrestore(&recv_mcq->lock,
2743*4882a593Smuzhiyun 						       flags_cq);
2744*4882a593Smuzhiyun 			}
2745*4882a593Smuzhiyun 		}
2746*4882a593Smuzhiyun 		spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2747*4882a593Smuzhiyun 	}
2748*4882a593Smuzhiyun 	/*At that point all inflight post send were put to be executed as of we
2749*4882a593Smuzhiyun 	 * lock/unlock above locks Now need to arm all involved CQs.
2750*4882a593Smuzhiyun 	 */
2751*4882a593Smuzhiyun 	list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2752*4882a593Smuzhiyun 		mcq->comp(mcq, NULL);
2753*4882a593Smuzhiyun 	}
2754*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2755*4882a593Smuzhiyun }
2756*4882a593Smuzhiyun 
delay_drop_handler(struct work_struct * work)2757*4882a593Smuzhiyun static void delay_drop_handler(struct work_struct *work)
2758*4882a593Smuzhiyun {
2759*4882a593Smuzhiyun 	int err;
2760*4882a593Smuzhiyun 	struct mlx5_ib_delay_drop *delay_drop =
2761*4882a593Smuzhiyun 		container_of(work, struct mlx5_ib_delay_drop,
2762*4882a593Smuzhiyun 			     delay_drop_work);
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun 	atomic_inc(&delay_drop->events_cnt);
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	mutex_lock(&delay_drop->lock);
2767*4882a593Smuzhiyun 	err = mlx5_core_set_delay_drop(delay_drop->dev, delay_drop->timeout);
2768*4882a593Smuzhiyun 	if (err) {
2769*4882a593Smuzhiyun 		mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
2770*4882a593Smuzhiyun 			     delay_drop->timeout);
2771*4882a593Smuzhiyun 		delay_drop->activate = false;
2772*4882a593Smuzhiyun 	}
2773*4882a593Smuzhiyun 	mutex_unlock(&delay_drop->lock);
2774*4882a593Smuzhiyun }
2775*4882a593Smuzhiyun 
handle_general_event(struct mlx5_ib_dev * ibdev,struct mlx5_eqe * eqe,struct ib_event * ibev)2776*4882a593Smuzhiyun static void handle_general_event(struct mlx5_ib_dev *ibdev, struct mlx5_eqe *eqe,
2777*4882a593Smuzhiyun 				 struct ib_event *ibev)
2778*4882a593Smuzhiyun {
2779*4882a593Smuzhiyun 	u8 port = (eqe->data.port.port >> 4) & 0xf;
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun 	switch (eqe->sub_type) {
2782*4882a593Smuzhiyun 	case MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT:
2783*4882a593Smuzhiyun 		if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2784*4882a593Smuzhiyun 					    IB_LINK_LAYER_ETHERNET)
2785*4882a593Smuzhiyun 			schedule_work(&ibdev->delay_drop.delay_drop_work);
2786*4882a593Smuzhiyun 		break;
2787*4882a593Smuzhiyun 	default: /* do nothing */
2788*4882a593Smuzhiyun 		return;
2789*4882a593Smuzhiyun 	}
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun 
handle_port_change(struct mlx5_ib_dev * ibdev,struct mlx5_eqe * eqe,struct ib_event * ibev)2792*4882a593Smuzhiyun static int handle_port_change(struct mlx5_ib_dev *ibdev, struct mlx5_eqe *eqe,
2793*4882a593Smuzhiyun 			      struct ib_event *ibev)
2794*4882a593Smuzhiyun {
2795*4882a593Smuzhiyun 	u8 port = (eqe->data.port.port >> 4) & 0xf;
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun 	ibev->element.port_num = port;
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun 	switch (eqe->sub_type) {
2800*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
2801*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
2802*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED:
2803*4882a593Smuzhiyun 		/* In RoCE, port up/down events are handled in
2804*4882a593Smuzhiyun 		 * mlx5_netdev_event().
2805*4882a593Smuzhiyun 		 */
2806*4882a593Smuzhiyun 		if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2807*4882a593Smuzhiyun 					    IB_LINK_LAYER_ETHERNET)
2808*4882a593Smuzhiyun 			return -EINVAL;
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 		ibev->event = (eqe->sub_type == MLX5_PORT_CHANGE_SUBTYPE_ACTIVE) ?
2811*4882a593Smuzhiyun 				IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
2812*4882a593Smuzhiyun 		break;
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_LID:
2815*4882a593Smuzhiyun 		ibev->event = IB_EVENT_LID_CHANGE;
2816*4882a593Smuzhiyun 		break;
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_PKEY:
2819*4882a593Smuzhiyun 		ibev->event = IB_EVENT_PKEY_CHANGE;
2820*4882a593Smuzhiyun 		schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
2821*4882a593Smuzhiyun 		break;
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_GUID:
2824*4882a593Smuzhiyun 		ibev->event = IB_EVENT_GID_CHANGE;
2825*4882a593Smuzhiyun 		break;
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 	case MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG:
2828*4882a593Smuzhiyun 		ibev->event = IB_EVENT_CLIENT_REREGISTER;
2829*4882a593Smuzhiyun 		break;
2830*4882a593Smuzhiyun 	default:
2831*4882a593Smuzhiyun 		return -EINVAL;
2832*4882a593Smuzhiyun 	}
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 	return 0;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun 
mlx5_ib_handle_event(struct work_struct * _work)2837*4882a593Smuzhiyun static void mlx5_ib_handle_event(struct work_struct *_work)
2838*4882a593Smuzhiyun {
2839*4882a593Smuzhiyun 	struct mlx5_ib_event_work *work =
2840*4882a593Smuzhiyun 		container_of(_work, struct mlx5_ib_event_work, work);
2841*4882a593Smuzhiyun 	struct mlx5_ib_dev *ibdev;
2842*4882a593Smuzhiyun 	struct ib_event ibev;
2843*4882a593Smuzhiyun 	bool fatal = false;
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 	if (work->is_slave) {
2846*4882a593Smuzhiyun 		ibdev = mlx5_ib_get_ibdev_from_mpi(work->mpi);
2847*4882a593Smuzhiyun 		if (!ibdev)
2848*4882a593Smuzhiyun 			goto out;
2849*4882a593Smuzhiyun 	} else {
2850*4882a593Smuzhiyun 		ibdev = work->dev;
2851*4882a593Smuzhiyun 	}
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	switch (work->event) {
2854*4882a593Smuzhiyun 	case MLX5_DEV_EVENT_SYS_ERROR:
2855*4882a593Smuzhiyun 		ibev.event = IB_EVENT_DEVICE_FATAL;
2856*4882a593Smuzhiyun 		mlx5_ib_handle_internal_error(ibdev);
2857*4882a593Smuzhiyun 		ibev.element.port_num  = (u8)(unsigned long)work->param;
2858*4882a593Smuzhiyun 		fatal = true;
2859*4882a593Smuzhiyun 		break;
2860*4882a593Smuzhiyun 	case MLX5_EVENT_TYPE_PORT_CHANGE:
2861*4882a593Smuzhiyun 		if (handle_port_change(ibdev, work->param, &ibev))
2862*4882a593Smuzhiyun 			goto out;
2863*4882a593Smuzhiyun 		break;
2864*4882a593Smuzhiyun 	case MLX5_EVENT_TYPE_GENERAL_EVENT:
2865*4882a593Smuzhiyun 		handle_general_event(ibdev, work->param, &ibev);
2866*4882a593Smuzhiyun 		fallthrough;
2867*4882a593Smuzhiyun 	default:
2868*4882a593Smuzhiyun 		goto out;
2869*4882a593Smuzhiyun 	}
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	ibev.device = &ibdev->ib_dev;
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	if (!rdma_is_port_valid(&ibdev->ib_dev, ibev.element.port_num)) {
2874*4882a593Smuzhiyun 		mlx5_ib_warn(ibdev, "warning: event on port %d\n",  ibev.element.port_num);
2875*4882a593Smuzhiyun 		goto out;
2876*4882a593Smuzhiyun 	}
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	if (ibdev->ib_active)
2879*4882a593Smuzhiyun 		ib_dispatch_event(&ibev);
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	if (fatal)
2882*4882a593Smuzhiyun 		ibdev->ib_active = false;
2883*4882a593Smuzhiyun out:
2884*4882a593Smuzhiyun 	kfree(work);
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun 
mlx5_ib_event(struct notifier_block * nb,unsigned long event,void * param)2887*4882a593Smuzhiyun static int mlx5_ib_event(struct notifier_block *nb,
2888*4882a593Smuzhiyun 			 unsigned long event, void *param)
2889*4882a593Smuzhiyun {
2890*4882a593Smuzhiyun 	struct mlx5_ib_event_work *work;
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	work = kmalloc(sizeof(*work), GFP_ATOMIC);
2893*4882a593Smuzhiyun 	if (!work)
2894*4882a593Smuzhiyun 		return NOTIFY_DONE;
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	INIT_WORK(&work->work, mlx5_ib_handle_event);
2897*4882a593Smuzhiyun 	work->dev = container_of(nb, struct mlx5_ib_dev, mdev_events);
2898*4882a593Smuzhiyun 	work->is_slave = false;
2899*4882a593Smuzhiyun 	work->param = param;
2900*4882a593Smuzhiyun 	work->event = event;
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	queue_work(mlx5_ib_event_wq, &work->work);
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	return NOTIFY_OK;
2905*4882a593Smuzhiyun }
2906*4882a593Smuzhiyun 
mlx5_ib_event_slave_port(struct notifier_block * nb,unsigned long event,void * param)2907*4882a593Smuzhiyun static int mlx5_ib_event_slave_port(struct notifier_block *nb,
2908*4882a593Smuzhiyun 				    unsigned long event, void *param)
2909*4882a593Smuzhiyun {
2910*4882a593Smuzhiyun 	struct mlx5_ib_event_work *work;
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	work = kmalloc(sizeof(*work), GFP_ATOMIC);
2913*4882a593Smuzhiyun 	if (!work)
2914*4882a593Smuzhiyun 		return NOTIFY_DONE;
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	INIT_WORK(&work->work, mlx5_ib_handle_event);
2917*4882a593Smuzhiyun 	work->mpi = container_of(nb, struct mlx5_ib_multiport_info, mdev_events);
2918*4882a593Smuzhiyun 	work->is_slave = true;
2919*4882a593Smuzhiyun 	work->param = param;
2920*4882a593Smuzhiyun 	work->event = event;
2921*4882a593Smuzhiyun 	queue_work(mlx5_ib_event_wq, &work->work);
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun 	return NOTIFY_OK;
2924*4882a593Smuzhiyun }
2925*4882a593Smuzhiyun 
set_has_smi_cap(struct mlx5_ib_dev * dev)2926*4882a593Smuzhiyun static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2927*4882a593Smuzhiyun {
2928*4882a593Smuzhiyun 	struct mlx5_hca_vport_context vport_ctx;
2929*4882a593Smuzhiyun 	int err;
2930*4882a593Smuzhiyun 	int port;
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	for (port = 1; port <= ARRAY_SIZE(dev->mdev->port_caps); port++) {
2933*4882a593Smuzhiyun 		dev->mdev->port_caps[port - 1].has_smi = false;
2934*4882a593Smuzhiyun 		if (MLX5_CAP_GEN(dev->mdev, port_type) ==
2935*4882a593Smuzhiyun 		    MLX5_CAP_PORT_TYPE_IB) {
2936*4882a593Smuzhiyun 			if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
2937*4882a593Smuzhiyun 				err = mlx5_query_hca_vport_context(dev->mdev, 0,
2938*4882a593Smuzhiyun 								   port, 0,
2939*4882a593Smuzhiyun 								   &vport_ctx);
2940*4882a593Smuzhiyun 				if (err) {
2941*4882a593Smuzhiyun 					mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2942*4882a593Smuzhiyun 						    port, err);
2943*4882a593Smuzhiyun 					return err;
2944*4882a593Smuzhiyun 				}
2945*4882a593Smuzhiyun 				dev->mdev->port_caps[port - 1].has_smi =
2946*4882a593Smuzhiyun 					vport_ctx.has_smi;
2947*4882a593Smuzhiyun 			} else {
2948*4882a593Smuzhiyun 				dev->mdev->port_caps[port - 1].has_smi = true;
2949*4882a593Smuzhiyun 			}
2950*4882a593Smuzhiyun 		}
2951*4882a593Smuzhiyun 	}
2952*4882a593Smuzhiyun 	return 0;
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun 
get_ext_port_caps(struct mlx5_ib_dev * dev)2955*4882a593Smuzhiyun static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun 	int port;
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	for (port = 1; port <= dev->num_ports; port++)
2960*4882a593Smuzhiyun 		mlx5_query_ext_port_caps(dev, port);
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun 
__get_port_caps(struct mlx5_ib_dev * dev,u8 port)2963*4882a593Smuzhiyun static int __get_port_caps(struct mlx5_ib_dev *dev, u8 port)
2964*4882a593Smuzhiyun {
2965*4882a593Smuzhiyun 	struct ib_device_attr *dprops = NULL;
2966*4882a593Smuzhiyun 	struct ib_port_attr *pprops = NULL;
2967*4882a593Smuzhiyun 	int err = -ENOMEM;
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun 	pprops = kzalloc(sizeof(*pprops), GFP_KERNEL);
2970*4882a593Smuzhiyun 	if (!pprops)
2971*4882a593Smuzhiyun 		goto out;
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2974*4882a593Smuzhiyun 	if (!dprops)
2975*4882a593Smuzhiyun 		goto out;
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	err = mlx5_ib_query_device(&dev->ib_dev, dprops, NULL);
2978*4882a593Smuzhiyun 	if (err) {
2979*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "query_device failed %d\n", err);
2980*4882a593Smuzhiyun 		goto out;
2981*4882a593Smuzhiyun 	}
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2984*4882a593Smuzhiyun 	if (err) {
2985*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "query_port %d failed %d\n",
2986*4882a593Smuzhiyun 			     port, err);
2987*4882a593Smuzhiyun 		goto out;
2988*4882a593Smuzhiyun 	}
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	dev->mdev->port_caps[port - 1].pkey_table_len =
2991*4882a593Smuzhiyun 					dprops->max_pkeys;
2992*4882a593Smuzhiyun 	dev->mdev->port_caps[port - 1].gid_table_len =
2993*4882a593Smuzhiyun 					pprops->gid_tbl_len;
2994*4882a593Smuzhiyun 	mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
2995*4882a593Smuzhiyun 		    port, dprops->max_pkeys, pprops->gid_tbl_len);
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun out:
2998*4882a593Smuzhiyun 	kfree(pprops);
2999*4882a593Smuzhiyun 	kfree(dprops);
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 	return err;
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun 
get_port_caps(struct mlx5_ib_dev * dev,u8 port)3004*4882a593Smuzhiyun static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
3005*4882a593Smuzhiyun {
3006*4882a593Smuzhiyun 	/* For representors use port 1, is this is the only native
3007*4882a593Smuzhiyun 	 * port
3008*4882a593Smuzhiyun 	 */
3009*4882a593Smuzhiyun 	if (dev->is_rep)
3010*4882a593Smuzhiyun 		return __get_port_caps(dev, 1);
3011*4882a593Smuzhiyun 	return __get_port_caps(dev, port);
3012*4882a593Smuzhiyun }
3013*4882a593Smuzhiyun 
mlx5_get_umr_fence(u8 umr_fence_cap)3014*4882a593Smuzhiyun static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3015*4882a593Smuzhiyun {
3016*4882a593Smuzhiyun 	switch (umr_fence_cap) {
3017*4882a593Smuzhiyun 	case MLX5_CAP_UMR_FENCE_NONE:
3018*4882a593Smuzhiyun 		return MLX5_FENCE_MODE_NONE;
3019*4882a593Smuzhiyun 	case MLX5_CAP_UMR_FENCE_SMALL:
3020*4882a593Smuzhiyun 		return MLX5_FENCE_MODE_INITIATOR_SMALL;
3021*4882a593Smuzhiyun 	default:
3022*4882a593Smuzhiyun 		return MLX5_FENCE_MODE_STRONG_ORDERING;
3023*4882a593Smuzhiyun 	}
3024*4882a593Smuzhiyun }
3025*4882a593Smuzhiyun 
mlx5_ib_dev_res_init(struct mlx5_ib_dev * dev)3026*4882a593Smuzhiyun static int mlx5_ib_dev_res_init(struct mlx5_ib_dev *dev)
3027*4882a593Smuzhiyun {
3028*4882a593Smuzhiyun 	struct mlx5_ib_resources *devr = &dev->devr;
3029*4882a593Smuzhiyun 	struct ib_srq_init_attr attr;
3030*4882a593Smuzhiyun 	struct ib_device *ibdev;
3031*4882a593Smuzhiyun 	struct ib_cq_init_attr cq_attr = {.cqe = 1};
3032*4882a593Smuzhiyun 	int port;
3033*4882a593Smuzhiyun 	int ret = 0;
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun 	ibdev = &dev->ib_dev;
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	if (!MLX5_CAP_GEN(dev->mdev, xrc))
3038*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	mutex_init(&devr->mutex);
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	devr->p0 = rdma_zalloc_drv_obj(ibdev, ib_pd);
3043*4882a593Smuzhiyun 	if (!devr->p0)
3044*4882a593Smuzhiyun 		return -ENOMEM;
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	devr->p0->device  = ibdev;
3047*4882a593Smuzhiyun 	devr->p0->uobject = NULL;
3048*4882a593Smuzhiyun 	atomic_set(&devr->p0->usecnt, 0);
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 	ret = mlx5_ib_alloc_pd(devr->p0, NULL);
3051*4882a593Smuzhiyun 	if (ret)
3052*4882a593Smuzhiyun 		goto error0;
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	devr->c0 = rdma_zalloc_drv_obj(ibdev, ib_cq);
3055*4882a593Smuzhiyun 	if (!devr->c0) {
3056*4882a593Smuzhiyun 		ret = -ENOMEM;
3057*4882a593Smuzhiyun 		goto error1;
3058*4882a593Smuzhiyun 	}
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	devr->c0->device = &dev->ib_dev;
3061*4882a593Smuzhiyun 	atomic_set(&devr->c0->usecnt, 0);
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	ret = mlx5_ib_create_cq(devr->c0, &cq_attr, NULL);
3064*4882a593Smuzhiyun 	if (ret)
3065*4882a593Smuzhiyun 		goto err_create_cq;
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	ret = mlx5_cmd_xrcd_alloc(dev->mdev, &devr->xrcdn0, 0);
3068*4882a593Smuzhiyun 	if (ret)
3069*4882a593Smuzhiyun 		goto error2;
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	ret = mlx5_cmd_xrcd_alloc(dev->mdev, &devr->xrcdn1, 0);
3072*4882a593Smuzhiyun 	if (ret)
3073*4882a593Smuzhiyun 		goto error3;
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 	memset(&attr, 0, sizeof(attr));
3076*4882a593Smuzhiyun 	attr.attr.max_sge = 1;
3077*4882a593Smuzhiyun 	attr.attr.max_wr = 1;
3078*4882a593Smuzhiyun 	attr.srq_type = IB_SRQT_XRC;
3079*4882a593Smuzhiyun 	attr.ext.cq = devr->c0;
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun 	devr->s0 = rdma_zalloc_drv_obj(ibdev, ib_srq);
3082*4882a593Smuzhiyun 	if (!devr->s0) {
3083*4882a593Smuzhiyun 		ret = -ENOMEM;
3084*4882a593Smuzhiyun 		goto error4;
3085*4882a593Smuzhiyun 	}
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun 	devr->s0->device	= &dev->ib_dev;
3088*4882a593Smuzhiyun 	devr->s0->pd		= devr->p0;
3089*4882a593Smuzhiyun 	devr->s0->srq_type      = IB_SRQT_XRC;
3090*4882a593Smuzhiyun 	devr->s0->ext.cq	= devr->c0;
3091*4882a593Smuzhiyun 	ret = mlx5_ib_create_srq(devr->s0, &attr, NULL);
3092*4882a593Smuzhiyun 	if (ret)
3093*4882a593Smuzhiyun 		goto err_create;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	atomic_inc(&devr->s0->ext.cq->usecnt);
3096*4882a593Smuzhiyun 	atomic_inc(&devr->p0->usecnt);
3097*4882a593Smuzhiyun 	atomic_set(&devr->s0->usecnt, 0);
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	memset(&attr, 0, sizeof(attr));
3100*4882a593Smuzhiyun 	attr.attr.max_sge = 1;
3101*4882a593Smuzhiyun 	attr.attr.max_wr = 1;
3102*4882a593Smuzhiyun 	attr.srq_type = IB_SRQT_BASIC;
3103*4882a593Smuzhiyun 	devr->s1 = rdma_zalloc_drv_obj(ibdev, ib_srq);
3104*4882a593Smuzhiyun 	if (!devr->s1) {
3105*4882a593Smuzhiyun 		ret = -ENOMEM;
3106*4882a593Smuzhiyun 		goto error5;
3107*4882a593Smuzhiyun 	}
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	devr->s1->device	= &dev->ib_dev;
3110*4882a593Smuzhiyun 	devr->s1->pd		= devr->p0;
3111*4882a593Smuzhiyun 	devr->s1->srq_type      = IB_SRQT_BASIC;
3112*4882a593Smuzhiyun 	devr->s1->ext.cq	= devr->c0;
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	ret = mlx5_ib_create_srq(devr->s1, &attr, NULL);
3115*4882a593Smuzhiyun 	if (ret)
3116*4882a593Smuzhiyun 		goto error6;
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	atomic_inc(&devr->p0->usecnt);
3119*4882a593Smuzhiyun 	atomic_set(&devr->s1->usecnt, 0);
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun 	for (port = 0; port < ARRAY_SIZE(devr->ports); ++port)
3122*4882a593Smuzhiyun 		INIT_WORK(&devr->ports[port].pkey_change_work,
3123*4882a593Smuzhiyun 			  pkey_change_handler);
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 	return 0;
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun error6:
3128*4882a593Smuzhiyun 	kfree(devr->s1);
3129*4882a593Smuzhiyun error5:
3130*4882a593Smuzhiyun 	mlx5_ib_destroy_srq(devr->s0, NULL);
3131*4882a593Smuzhiyun err_create:
3132*4882a593Smuzhiyun 	kfree(devr->s0);
3133*4882a593Smuzhiyun error4:
3134*4882a593Smuzhiyun 	mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn1, 0);
3135*4882a593Smuzhiyun error3:
3136*4882a593Smuzhiyun 	mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn0, 0);
3137*4882a593Smuzhiyun error2:
3138*4882a593Smuzhiyun 	mlx5_ib_destroy_cq(devr->c0, NULL);
3139*4882a593Smuzhiyun err_create_cq:
3140*4882a593Smuzhiyun 	kfree(devr->c0);
3141*4882a593Smuzhiyun error1:
3142*4882a593Smuzhiyun 	mlx5_ib_dealloc_pd(devr->p0, NULL);
3143*4882a593Smuzhiyun error0:
3144*4882a593Smuzhiyun 	kfree(devr->p0);
3145*4882a593Smuzhiyun 	return ret;
3146*4882a593Smuzhiyun }
3147*4882a593Smuzhiyun 
mlx5_ib_dev_res_cleanup(struct mlx5_ib_dev * dev)3148*4882a593Smuzhiyun static void mlx5_ib_dev_res_cleanup(struct mlx5_ib_dev *dev)
3149*4882a593Smuzhiyun {
3150*4882a593Smuzhiyun 	struct mlx5_ib_resources *devr = &dev->devr;
3151*4882a593Smuzhiyun 	int port;
3152*4882a593Smuzhiyun 
3153*4882a593Smuzhiyun 	mlx5_ib_destroy_srq(devr->s1, NULL);
3154*4882a593Smuzhiyun 	kfree(devr->s1);
3155*4882a593Smuzhiyun 	mlx5_ib_destroy_srq(devr->s0, NULL);
3156*4882a593Smuzhiyun 	kfree(devr->s0);
3157*4882a593Smuzhiyun 	mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn1, 0);
3158*4882a593Smuzhiyun 	mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn0, 0);
3159*4882a593Smuzhiyun 	mlx5_ib_destroy_cq(devr->c0, NULL);
3160*4882a593Smuzhiyun 	kfree(devr->c0);
3161*4882a593Smuzhiyun 	mlx5_ib_dealloc_pd(devr->p0, NULL);
3162*4882a593Smuzhiyun 	kfree(devr->p0);
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	/* Make sure no change P_Key work items are still executing */
3165*4882a593Smuzhiyun 	for (port = 0; port < ARRAY_SIZE(devr->ports); ++port)
3166*4882a593Smuzhiyun 		cancel_work_sync(&devr->ports[port].pkey_change_work);
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun 
get_core_cap_flags(struct ib_device * ibdev,struct mlx5_hca_vport_context * rep)3169*4882a593Smuzhiyun static u32 get_core_cap_flags(struct ib_device *ibdev,
3170*4882a593Smuzhiyun 			      struct mlx5_hca_vport_context *rep)
3171*4882a593Smuzhiyun {
3172*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
3173*4882a593Smuzhiyun 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3174*4882a593Smuzhiyun 	u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3175*4882a593Smuzhiyun 	u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3176*4882a593Smuzhiyun 	bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
3177*4882a593Smuzhiyun 	u32 ret = 0;
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	if (rep->grh_required)
3180*4882a593Smuzhiyun 		ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED;
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	if (ll == IB_LINK_LAYER_INFINIBAND)
3183*4882a593Smuzhiyun 		return ret | RDMA_CORE_PORT_IBA_IB;
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	if (raw_support)
3186*4882a593Smuzhiyun 		ret |= RDMA_CORE_PORT_RAW_PACKET;
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
3189*4882a593Smuzhiyun 		return ret;
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 	if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
3192*4882a593Smuzhiyun 		return ret;
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 	if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3195*4882a593Smuzhiyun 		ret |= RDMA_CORE_PORT_IBA_ROCE;
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3198*4882a593Smuzhiyun 		ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun 	return ret;
3201*4882a593Smuzhiyun }
3202*4882a593Smuzhiyun 
mlx5_port_immutable(struct ib_device * ibdev,u8 port_num,struct ib_port_immutable * immutable)3203*4882a593Smuzhiyun static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3204*4882a593Smuzhiyun 			       struct ib_port_immutable *immutable)
3205*4882a593Smuzhiyun {
3206*4882a593Smuzhiyun 	struct ib_port_attr attr;
3207*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
3208*4882a593Smuzhiyun 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
3209*4882a593Smuzhiyun 	struct mlx5_hca_vport_context rep = {0};
3210*4882a593Smuzhiyun 	int err;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	err = ib_query_port(ibdev, port_num, &attr);
3213*4882a593Smuzhiyun 	if (err)
3214*4882a593Smuzhiyun 		return err;
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun 	if (ll == IB_LINK_LAYER_INFINIBAND) {
3217*4882a593Smuzhiyun 		err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0,
3218*4882a593Smuzhiyun 						   &rep);
3219*4882a593Smuzhiyun 		if (err)
3220*4882a593Smuzhiyun 			return err;
3221*4882a593Smuzhiyun 	}
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
3224*4882a593Smuzhiyun 	immutable->gid_tbl_len = attr.gid_tbl_len;
3225*4882a593Smuzhiyun 	immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep);
3226*4882a593Smuzhiyun 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	return 0;
3229*4882a593Smuzhiyun }
3230*4882a593Smuzhiyun 
mlx5_port_rep_immutable(struct ib_device * ibdev,u8 port_num,struct ib_port_immutable * immutable)3231*4882a593Smuzhiyun static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
3232*4882a593Smuzhiyun 				   struct ib_port_immutable *immutable)
3233*4882a593Smuzhiyun {
3234*4882a593Smuzhiyun 	struct ib_port_attr attr;
3235*4882a593Smuzhiyun 	int err;
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun 	err = ib_query_port(ibdev, port_num, &attr);
3240*4882a593Smuzhiyun 	if (err)
3241*4882a593Smuzhiyun 		return err;
3242*4882a593Smuzhiyun 
3243*4882a593Smuzhiyun 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
3244*4882a593Smuzhiyun 	immutable->gid_tbl_len = attr.gid_tbl_len;
3245*4882a593Smuzhiyun 	immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun 	return 0;
3248*4882a593Smuzhiyun }
3249*4882a593Smuzhiyun 
get_dev_fw_str(struct ib_device * ibdev,char * str)3250*4882a593Smuzhiyun static void get_dev_fw_str(struct ib_device *ibdev, char *str)
3251*4882a593Smuzhiyun {
3252*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev =
3253*4882a593Smuzhiyun 		container_of(ibdev, struct mlx5_ib_dev, ib_dev);
3254*4882a593Smuzhiyun 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3255*4882a593Smuzhiyun 		 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3256*4882a593Smuzhiyun 		 fw_rev_sub(dev->mdev));
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun 
mlx5_eth_lag_init(struct mlx5_ib_dev * dev)3259*4882a593Smuzhiyun static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
3260*4882a593Smuzhiyun {
3261*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
3262*4882a593Smuzhiyun 	struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3263*4882a593Smuzhiyun 								 MLX5_FLOW_NAMESPACE_LAG);
3264*4882a593Smuzhiyun 	struct mlx5_flow_table *ft;
3265*4882a593Smuzhiyun 	int err;
3266*4882a593Smuzhiyun 
3267*4882a593Smuzhiyun 	if (!ns || !mlx5_lag_is_roce(mdev))
3268*4882a593Smuzhiyun 		return 0;
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	err = mlx5_cmd_create_vport_lag(mdev);
3271*4882a593Smuzhiyun 	if (err)
3272*4882a593Smuzhiyun 		return err;
3273*4882a593Smuzhiyun 
3274*4882a593Smuzhiyun 	ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3275*4882a593Smuzhiyun 	if (IS_ERR(ft)) {
3276*4882a593Smuzhiyun 		err = PTR_ERR(ft);
3277*4882a593Smuzhiyun 		goto err_destroy_vport_lag;
3278*4882a593Smuzhiyun 	}
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun 	dev->flow_db->lag_demux_ft = ft;
3281*4882a593Smuzhiyun 	dev->lag_active = true;
3282*4882a593Smuzhiyun 	return 0;
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun err_destroy_vport_lag:
3285*4882a593Smuzhiyun 	mlx5_cmd_destroy_vport_lag(mdev);
3286*4882a593Smuzhiyun 	return err;
3287*4882a593Smuzhiyun }
3288*4882a593Smuzhiyun 
mlx5_eth_lag_cleanup(struct mlx5_ib_dev * dev)3289*4882a593Smuzhiyun static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
3290*4882a593Smuzhiyun {
3291*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	if (dev->lag_active) {
3294*4882a593Smuzhiyun 		dev->lag_active = false;
3295*4882a593Smuzhiyun 
3296*4882a593Smuzhiyun 		mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
3297*4882a593Smuzhiyun 		dev->flow_db->lag_demux_ft = NULL;
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 		mlx5_cmd_destroy_vport_lag(mdev);
3300*4882a593Smuzhiyun 	}
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun 
mlx5_add_netdev_notifier(struct mlx5_ib_dev * dev,u8 port_num)3303*4882a593Smuzhiyun static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
3304*4882a593Smuzhiyun {
3305*4882a593Smuzhiyun 	int err;
3306*4882a593Smuzhiyun 
3307*4882a593Smuzhiyun 	dev->port[port_num].roce.nb.notifier_call = mlx5_netdev_event;
3308*4882a593Smuzhiyun 	err = register_netdevice_notifier(&dev->port[port_num].roce.nb);
3309*4882a593Smuzhiyun 	if (err) {
3310*4882a593Smuzhiyun 		dev->port[port_num].roce.nb.notifier_call = NULL;
3311*4882a593Smuzhiyun 		return err;
3312*4882a593Smuzhiyun 	}
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 	return 0;
3315*4882a593Smuzhiyun }
3316*4882a593Smuzhiyun 
mlx5_remove_netdev_notifier(struct mlx5_ib_dev * dev,u8 port_num)3317*4882a593Smuzhiyun static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
3318*4882a593Smuzhiyun {
3319*4882a593Smuzhiyun 	if (dev->port[port_num].roce.nb.notifier_call) {
3320*4882a593Smuzhiyun 		unregister_netdevice_notifier(&dev->port[port_num].roce.nb);
3321*4882a593Smuzhiyun 		dev->port[port_num].roce.nb.notifier_call = NULL;
3322*4882a593Smuzhiyun 	}
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun 
mlx5_enable_eth(struct mlx5_ib_dev * dev)3325*4882a593Smuzhiyun static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun 	int err;
3328*4882a593Smuzhiyun 
3329*4882a593Smuzhiyun 	err = mlx5_nic_vport_enable_roce(dev->mdev);
3330*4882a593Smuzhiyun 	if (err)
3331*4882a593Smuzhiyun 		return err;
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun 	err = mlx5_eth_lag_init(dev);
3334*4882a593Smuzhiyun 	if (err)
3335*4882a593Smuzhiyun 		goto err_disable_roce;
3336*4882a593Smuzhiyun 
3337*4882a593Smuzhiyun 	return 0;
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun err_disable_roce:
3340*4882a593Smuzhiyun 	mlx5_nic_vport_disable_roce(dev->mdev);
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun 	return err;
3343*4882a593Smuzhiyun }
3344*4882a593Smuzhiyun 
mlx5_disable_eth(struct mlx5_ib_dev * dev)3345*4882a593Smuzhiyun static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
3346*4882a593Smuzhiyun {
3347*4882a593Smuzhiyun 	mlx5_eth_lag_cleanup(dev);
3348*4882a593Smuzhiyun 	mlx5_nic_vport_disable_roce(dev->mdev);
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun 
mlx5_ib_rn_get_params(struct ib_device * device,u8 port_num,enum rdma_netdev_t type,struct rdma_netdev_alloc_params * params)3351*4882a593Smuzhiyun static int mlx5_ib_rn_get_params(struct ib_device *device, u8 port_num,
3352*4882a593Smuzhiyun 				 enum rdma_netdev_t type,
3353*4882a593Smuzhiyun 				 struct rdma_netdev_alloc_params *params)
3354*4882a593Smuzhiyun {
3355*4882a593Smuzhiyun 	if (type != RDMA_NETDEV_IPOIB)
3356*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3357*4882a593Smuzhiyun 
3358*4882a593Smuzhiyun 	return mlx5_rdma_rn_get_params(to_mdev(device)->mdev, device, params);
3359*4882a593Smuzhiyun }
3360*4882a593Smuzhiyun 
delay_drop_timeout_read(struct file * filp,char __user * buf,size_t count,loff_t * pos)3361*4882a593Smuzhiyun static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
3362*4882a593Smuzhiyun 				       size_t count, loff_t *pos)
3363*4882a593Smuzhiyun {
3364*4882a593Smuzhiyun 	struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3365*4882a593Smuzhiyun 	char lbuf[20];
3366*4882a593Smuzhiyun 	int len;
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 	len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
3369*4882a593Smuzhiyun 	return simple_read_from_buffer(buf, count, pos, lbuf, len);
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun 
delay_drop_timeout_write(struct file * filp,const char __user * buf,size_t count,loff_t * pos)3372*4882a593Smuzhiyun static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
3373*4882a593Smuzhiyun 					size_t count, loff_t *pos)
3374*4882a593Smuzhiyun {
3375*4882a593Smuzhiyun 	struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3376*4882a593Smuzhiyun 	u32 timeout;
3377*4882a593Smuzhiyun 	u32 var;
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	if (kstrtouint_from_user(buf, count, 0, &var))
3380*4882a593Smuzhiyun 		return -EFAULT;
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
3383*4882a593Smuzhiyun 			1000);
3384*4882a593Smuzhiyun 	if (timeout != var)
3385*4882a593Smuzhiyun 		mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
3386*4882a593Smuzhiyun 			    timeout);
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	delay_drop->timeout = timeout;
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun 	return count;
3391*4882a593Smuzhiyun }
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun static const struct file_operations fops_delay_drop_timeout = {
3394*4882a593Smuzhiyun 	.owner	= THIS_MODULE,
3395*4882a593Smuzhiyun 	.open	= simple_open,
3396*4882a593Smuzhiyun 	.write	= delay_drop_timeout_write,
3397*4882a593Smuzhiyun 	.read	= delay_drop_timeout_read,
3398*4882a593Smuzhiyun };
3399*4882a593Smuzhiyun 
mlx5_ib_unbind_slave_port(struct mlx5_ib_dev * ibdev,struct mlx5_ib_multiport_info * mpi)3400*4882a593Smuzhiyun static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
3401*4882a593Smuzhiyun 				      struct mlx5_ib_multiport_info *mpi)
3402*4882a593Smuzhiyun {
3403*4882a593Smuzhiyun 	u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
3404*4882a593Smuzhiyun 	struct mlx5_ib_port *port = &ibdev->port[port_num];
3405*4882a593Smuzhiyun 	int comps;
3406*4882a593Smuzhiyun 	int err;
3407*4882a593Smuzhiyun 	int i;
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	lockdep_assert_held(&mlx5_ib_multiport_mutex);
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	spin_lock(&port->mp.mpi_lock);
3414*4882a593Smuzhiyun 	if (!mpi->ibdev) {
3415*4882a593Smuzhiyun 		spin_unlock(&port->mp.mpi_lock);
3416*4882a593Smuzhiyun 		return;
3417*4882a593Smuzhiyun 	}
3418*4882a593Smuzhiyun 
3419*4882a593Smuzhiyun 	mpi->ibdev = NULL;
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	spin_unlock(&port->mp.mpi_lock);
3422*4882a593Smuzhiyun 	if (mpi->mdev_events.notifier_call)
3423*4882a593Smuzhiyun 		mlx5_notifier_unregister(mpi->mdev, &mpi->mdev_events);
3424*4882a593Smuzhiyun 	mpi->mdev_events.notifier_call = NULL;
3425*4882a593Smuzhiyun 	mlx5_remove_netdev_notifier(ibdev, port_num);
3426*4882a593Smuzhiyun 	spin_lock(&port->mp.mpi_lock);
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun 	comps = mpi->mdev_refcnt;
3429*4882a593Smuzhiyun 	if (comps) {
3430*4882a593Smuzhiyun 		mpi->unaffiliate = true;
3431*4882a593Smuzhiyun 		init_completion(&mpi->unref_comp);
3432*4882a593Smuzhiyun 		spin_unlock(&port->mp.mpi_lock);
3433*4882a593Smuzhiyun 
3434*4882a593Smuzhiyun 		for (i = 0; i < comps; i++)
3435*4882a593Smuzhiyun 			wait_for_completion(&mpi->unref_comp);
3436*4882a593Smuzhiyun 
3437*4882a593Smuzhiyun 		spin_lock(&port->mp.mpi_lock);
3438*4882a593Smuzhiyun 		mpi->unaffiliate = false;
3439*4882a593Smuzhiyun 	}
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 	port->mp.mpi = NULL;
3442*4882a593Smuzhiyun 
3443*4882a593Smuzhiyun 	spin_unlock(&port->mp.mpi_lock);
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
3446*4882a593Smuzhiyun 
3447*4882a593Smuzhiyun 	mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
3448*4882a593Smuzhiyun 	/* Log an error, still needed to cleanup the pointers and add
3449*4882a593Smuzhiyun 	 * it back to the list.
3450*4882a593Smuzhiyun 	 */
3451*4882a593Smuzhiyun 	if (err)
3452*4882a593Smuzhiyun 		mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
3453*4882a593Smuzhiyun 			    port_num + 1);
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun 	ibdev->port[port_num].roce.last_port_state = IB_PORT_DOWN;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun 
mlx5_ib_bind_slave_port(struct mlx5_ib_dev * ibdev,struct mlx5_ib_multiport_info * mpi)3458*4882a593Smuzhiyun static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
3459*4882a593Smuzhiyun 				    struct mlx5_ib_multiport_info *mpi)
3460*4882a593Smuzhiyun {
3461*4882a593Smuzhiyun 	u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
3462*4882a593Smuzhiyun 	int err;
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 	lockdep_assert_held(&mlx5_ib_multiport_mutex);
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	spin_lock(&ibdev->port[port_num].mp.mpi_lock);
3467*4882a593Smuzhiyun 	if (ibdev->port[port_num].mp.mpi) {
3468*4882a593Smuzhiyun 		mlx5_ib_dbg(ibdev, "port %d already affiliated.\n",
3469*4882a593Smuzhiyun 			    port_num + 1);
3470*4882a593Smuzhiyun 		spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
3471*4882a593Smuzhiyun 		return false;
3472*4882a593Smuzhiyun 	}
3473*4882a593Smuzhiyun 
3474*4882a593Smuzhiyun 	ibdev->port[port_num].mp.mpi = mpi;
3475*4882a593Smuzhiyun 	mpi->ibdev = ibdev;
3476*4882a593Smuzhiyun 	mpi->mdev_events.notifier_call = NULL;
3477*4882a593Smuzhiyun 	spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
3478*4882a593Smuzhiyun 
3479*4882a593Smuzhiyun 	err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
3480*4882a593Smuzhiyun 	if (err)
3481*4882a593Smuzhiyun 		goto unbind;
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun 	err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
3484*4882a593Smuzhiyun 	if (err)
3485*4882a593Smuzhiyun 		goto unbind;
3486*4882a593Smuzhiyun 
3487*4882a593Smuzhiyun 	err = mlx5_add_netdev_notifier(ibdev, port_num);
3488*4882a593Smuzhiyun 	if (err) {
3489*4882a593Smuzhiyun 		mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
3490*4882a593Smuzhiyun 			    port_num + 1);
3491*4882a593Smuzhiyun 		goto unbind;
3492*4882a593Smuzhiyun 	}
3493*4882a593Smuzhiyun 
3494*4882a593Smuzhiyun 	mpi->mdev_events.notifier_call = mlx5_ib_event_slave_port;
3495*4882a593Smuzhiyun 	mlx5_notifier_register(mpi->mdev, &mpi->mdev_events);
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 	mlx5_ib_init_cong_debugfs(ibdev, port_num);
3498*4882a593Smuzhiyun 
3499*4882a593Smuzhiyun 	return true;
3500*4882a593Smuzhiyun 
3501*4882a593Smuzhiyun unbind:
3502*4882a593Smuzhiyun 	mlx5_ib_unbind_slave_port(ibdev, mpi);
3503*4882a593Smuzhiyun 	return false;
3504*4882a593Smuzhiyun }
3505*4882a593Smuzhiyun 
mlx5_ib_init_multiport_master(struct mlx5_ib_dev * dev)3506*4882a593Smuzhiyun static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
3507*4882a593Smuzhiyun {
3508*4882a593Smuzhiyun 	int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
3509*4882a593Smuzhiyun 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
3510*4882a593Smuzhiyun 							  port_num + 1);
3511*4882a593Smuzhiyun 	struct mlx5_ib_multiport_info *mpi;
3512*4882a593Smuzhiyun 	int err;
3513*4882a593Smuzhiyun 	int i;
3514*4882a593Smuzhiyun 
3515*4882a593Smuzhiyun 	if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
3516*4882a593Smuzhiyun 		return 0;
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
3519*4882a593Smuzhiyun 						     &dev->sys_image_guid);
3520*4882a593Smuzhiyun 	if (err)
3521*4882a593Smuzhiyun 		return err;
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	err = mlx5_nic_vport_enable_roce(dev->mdev);
3524*4882a593Smuzhiyun 	if (err)
3525*4882a593Smuzhiyun 		return err;
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	mutex_lock(&mlx5_ib_multiport_mutex);
3528*4882a593Smuzhiyun 	for (i = 0; i < dev->num_ports; i++) {
3529*4882a593Smuzhiyun 		bool bound = false;
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun 		/* build a stub multiport info struct for the native port. */
3532*4882a593Smuzhiyun 		if (i == port_num) {
3533*4882a593Smuzhiyun 			mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
3534*4882a593Smuzhiyun 			if (!mpi) {
3535*4882a593Smuzhiyun 				mutex_unlock(&mlx5_ib_multiport_mutex);
3536*4882a593Smuzhiyun 				mlx5_nic_vport_disable_roce(dev->mdev);
3537*4882a593Smuzhiyun 				return -ENOMEM;
3538*4882a593Smuzhiyun 			}
3539*4882a593Smuzhiyun 
3540*4882a593Smuzhiyun 			mpi->is_master = true;
3541*4882a593Smuzhiyun 			mpi->mdev = dev->mdev;
3542*4882a593Smuzhiyun 			mpi->sys_image_guid = dev->sys_image_guid;
3543*4882a593Smuzhiyun 			dev->port[i].mp.mpi = mpi;
3544*4882a593Smuzhiyun 			mpi->ibdev = dev;
3545*4882a593Smuzhiyun 			mpi = NULL;
3546*4882a593Smuzhiyun 			continue;
3547*4882a593Smuzhiyun 		}
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun 		list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
3550*4882a593Smuzhiyun 				    list) {
3551*4882a593Smuzhiyun 			if (dev->sys_image_guid == mpi->sys_image_guid &&
3552*4882a593Smuzhiyun 			    (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
3553*4882a593Smuzhiyun 				bound = mlx5_ib_bind_slave_port(dev, mpi);
3554*4882a593Smuzhiyun 			}
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun 			if (bound) {
3557*4882a593Smuzhiyun 				dev_dbg(mpi->mdev->device,
3558*4882a593Smuzhiyun 					"removing port from unaffiliated list.\n");
3559*4882a593Smuzhiyun 				mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
3560*4882a593Smuzhiyun 				list_del(&mpi->list);
3561*4882a593Smuzhiyun 				break;
3562*4882a593Smuzhiyun 			}
3563*4882a593Smuzhiyun 		}
3564*4882a593Smuzhiyun 		if (!bound) {
3565*4882a593Smuzhiyun 			get_port_caps(dev, i + 1);
3566*4882a593Smuzhiyun 			mlx5_ib_dbg(dev, "no free port found for port %d\n",
3567*4882a593Smuzhiyun 				    i + 1);
3568*4882a593Smuzhiyun 		}
3569*4882a593Smuzhiyun 	}
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
3572*4882a593Smuzhiyun 	mutex_unlock(&mlx5_ib_multiport_mutex);
3573*4882a593Smuzhiyun 	return err;
3574*4882a593Smuzhiyun }
3575*4882a593Smuzhiyun 
mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev * dev)3576*4882a593Smuzhiyun static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
3577*4882a593Smuzhiyun {
3578*4882a593Smuzhiyun 	int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
3579*4882a593Smuzhiyun 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
3580*4882a593Smuzhiyun 							  port_num + 1);
3581*4882a593Smuzhiyun 	int i;
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
3584*4882a593Smuzhiyun 		return;
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 	mutex_lock(&mlx5_ib_multiport_mutex);
3587*4882a593Smuzhiyun 	for (i = 0; i < dev->num_ports; i++) {
3588*4882a593Smuzhiyun 		if (dev->port[i].mp.mpi) {
3589*4882a593Smuzhiyun 			/* Destroy the native port stub */
3590*4882a593Smuzhiyun 			if (i == port_num) {
3591*4882a593Smuzhiyun 				kfree(dev->port[i].mp.mpi);
3592*4882a593Smuzhiyun 				dev->port[i].mp.mpi = NULL;
3593*4882a593Smuzhiyun 			} else {
3594*4882a593Smuzhiyun 				mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
3595*4882a593Smuzhiyun 				list_add_tail(&dev->port[i].mp.mpi->list,
3596*4882a593Smuzhiyun 					      &mlx5_ib_unaffiliated_port_list);
3597*4882a593Smuzhiyun 				mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
3598*4882a593Smuzhiyun 			}
3599*4882a593Smuzhiyun 		}
3600*4882a593Smuzhiyun 	}
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	mlx5_ib_dbg(dev, "removing from devlist\n");
3603*4882a593Smuzhiyun 	list_del(&dev->ib_dev_list);
3604*4882a593Smuzhiyun 	mutex_unlock(&mlx5_ib_multiport_mutex);
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	mlx5_nic_vport_disable_roce(dev->mdev);
3607*4882a593Smuzhiyun }
3608*4882a593Smuzhiyun 
mmap_obj_cleanup(struct ib_uobject * uobject,enum rdma_remove_reason why,struct uverbs_attr_bundle * attrs)3609*4882a593Smuzhiyun static int mmap_obj_cleanup(struct ib_uobject *uobject,
3610*4882a593Smuzhiyun 			    enum rdma_remove_reason why,
3611*4882a593Smuzhiyun 			    struct uverbs_attr_bundle *attrs)
3612*4882a593Smuzhiyun {
3613*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *obj = uobject->object;
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	rdma_user_mmap_entry_remove(&obj->rdma_entry);
3616*4882a593Smuzhiyun 	return 0;
3617*4882a593Smuzhiyun }
3618*4882a593Smuzhiyun 
mlx5_rdma_user_mmap_entry_insert(struct mlx5_ib_ucontext * c,struct mlx5_user_mmap_entry * entry,size_t length)3619*4882a593Smuzhiyun static int mlx5_rdma_user_mmap_entry_insert(struct mlx5_ib_ucontext *c,
3620*4882a593Smuzhiyun 					    struct mlx5_user_mmap_entry *entry,
3621*4882a593Smuzhiyun 					    size_t length)
3622*4882a593Smuzhiyun {
3623*4882a593Smuzhiyun 	return rdma_user_mmap_entry_insert_range(
3624*4882a593Smuzhiyun 		&c->ibucontext, &entry->rdma_entry, length,
3625*4882a593Smuzhiyun 		(MLX5_IB_MMAP_OFFSET_START << 16),
3626*4882a593Smuzhiyun 		((MLX5_IB_MMAP_OFFSET_END << 16) + (1UL << 16) - 1));
3627*4882a593Smuzhiyun }
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun static struct mlx5_user_mmap_entry *
alloc_var_entry(struct mlx5_ib_ucontext * c)3630*4882a593Smuzhiyun alloc_var_entry(struct mlx5_ib_ucontext *c)
3631*4882a593Smuzhiyun {
3632*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *entry;
3633*4882a593Smuzhiyun 	struct mlx5_var_table *var_table;
3634*4882a593Smuzhiyun 	u32 page_idx;
3635*4882a593Smuzhiyun 	int err;
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun 	var_table = &to_mdev(c->ibucontext.device)->var_table;
3638*4882a593Smuzhiyun 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
3639*4882a593Smuzhiyun 	if (!entry)
3640*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun 	mutex_lock(&var_table->bitmap_lock);
3643*4882a593Smuzhiyun 	page_idx = find_first_zero_bit(var_table->bitmap,
3644*4882a593Smuzhiyun 				       var_table->num_var_hw_entries);
3645*4882a593Smuzhiyun 	if (page_idx >= var_table->num_var_hw_entries) {
3646*4882a593Smuzhiyun 		err = -ENOSPC;
3647*4882a593Smuzhiyun 		mutex_unlock(&var_table->bitmap_lock);
3648*4882a593Smuzhiyun 		goto end;
3649*4882a593Smuzhiyun 	}
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 	set_bit(page_idx, var_table->bitmap);
3652*4882a593Smuzhiyun 	mutex_unlock(&var_table->bitmap_lock);
3653*4882a593Smuzhiyun 
3654*4882a593Smuzhiyun 	entry->address = var_table->hw_start_addr +
3655*4882a593Smuzhiyun 				(page_idx * var_table->stride_size);
3656*4882a593Smuzhiyun 	entry->page_idx = page_idx;
3657*4882a593Smuzhiyun 	entry->mmap_flag = MLX5_IB_MMAP_TYPE_VAR;
3658*4882a593Smuzhiyun 
3659*4882a593Smuzhiyun 	err = mlx5_rdma_user_mmap_entry_insert(c, entry,
3660*4882a593Smuzhiyun 					       var_table->stride_size);
3661*4882a593Smuzhiyun 	if (err)
3662*4882a593Smuzhiyun 		goto err_insert;
3663*4882a593Smuzhiyun 
3664*4882a593Smuzhiyun 	return entry;
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun err_insert:
3667*4882a593Smuzhiyun 	mutex_lock(&var_table->bitmap_lock);
3668*4882a593Smuzhiyun 	clear_bit(page_idx, var_table->bitmap);
3669*4882a593Smuzhiyun 	mutex_unlock(&var_table->bitmap_lock);
3670*4882a593Smuzhiyun end:
3671*4882a593Smuzhiyun 	kfree(entry);
3672*4882a593Smuzhiyun 	return ERR_PTR(err);
3673*4882a593Smuzhiyun }
3674*4882a593Smuzhiyun 
UVERBS_HANDLER(MLX5_IB_METHOD_VAR_OBJ_ALLOC)3675*4882a593Smuzhiyun static int UVERBS_HANDLER(MLX5_IB_METHOD_VAR_OBJ_ALLOC)(
3676*4882a593Smuzhiyun 	struct uverbs_attr_bundle *attrs)
3677*4882a593Smuzhiyun {
3678*4882a593Smuzhiyun 	struct ib_uobject *uobj = uverbs_attr_get_uobject(
3679*4882a593Smuzhiyun 		attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_HANDLE);
3680*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *c;
3681*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *entry;
3682*4882a593Smuzhiyun 	u64 mmap_offset;
3683*4882a593Smuzhiyun 	u32 length;
3684*4882a593Smuzhiyun 	int err;
3685*4882a593Smuzhiyun 
3686*4882a593Smuzhiyun 	c = to_mucontext(ib_uverbs_get_ucontext(attrs));
3687*4882a593Smuzhiyun 	if (IS_ERR(c))
3688*4882a593Smuzhiyun 		return PTR_ERR(c);
3689*4882a593Smuzhiyun 
3690*4882a593Smuzhiyun 	entry = alloc_var_entry(c);
3691*4882a593Smuzhiyun 	if (IS_ERR(entry))
3692*4882a593Smuzhiyun 		return PTR_ERR(entry);
3693*4882a593Smuzhiyun 
3694*4882a593Smuzhiyun 	mmap_offset = mlx5_entry_to_mmap_offset(entry);
3695*4882a593Smuzhiyun 	length = entry->rdma_entry.npages * PAGE_SIZE;
3696*4882a593Smuzhiyun 	uobj->object = entry;
3697*4882a593Smuzhiyun 	uverbs_finalize_uobj_create(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_HANDLE);
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_OFFSET,
3700*4882a593Smuzhiyun 			     &mmap_offset, sizeof(mmap_offset));
3701*4882a593Smuzhiyun 	if (err)
3702*4882a593Smuzhiyun 		return err;
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_PAGE_ID,
3705*4882a593Smuzhiyun 			     &entry->page_idx, sizeof(entry->page_idx));
3706*4882a593Smuzhiyun 	if (err)
3707*4882a593Smuzhiyun 		return err;
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_LENGTH,
3710*4882a593Smuzhiyun 			     &length, sizeof(length));
3711*4882a593Smuzhiyun 	return err;
3712*4882a593Smuzhiyun }
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun DECLARE_UVERBS_NAMED_METHOD(
3715*4882a593Smuzhiyun 	MLX5_IB_METHOD_VAR_OBJ_ALLOC,
3716*4882a593Smuzhiyun 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_VAR_OBJ_ALLOC_HANDLE,
3717*4882a593Smuzhiyun 			MLX5_IB_OBJECT_VAR,
3718*4882a593Smuzhiyun 			UVERBS_ACCESS_NEW,
3719*4882a593Smuzhiyun 			UA_MANDATORY),
3720*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_VAR_OBJ_ALLOC_PAGE_ID,
3721*4882a593Smuzhiyun 			   UVERBS_ATTR_TYPE(u32),
3722*4882a593Smuzhiyun 			   UA_MANDATORY),
3723*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_LENGTH,
3724*4882a593Smuzhiyun 			   UVERBS_ATTR_TYPE(u32),
3725*4882a593Smuzhiyun 			   UA_MANDATORY),
3726*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_OFFSET,
3727*4882a593Smuzhiyun 			    UVERBS_ATTR_TYPE(u64),
3728*4882a593Smuzhiyun 			    UA_MANDATORY));
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun DECLARE_UVERBS_NAMED_METHOD_DESTROY(
3731*4882a593Smuzhiyun 	MLX5_IB_METHOD_VAR_OBJ_DESTROY,
3732*4882a593Smuzhiyun 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_VAR_OBJ_DESTROY_HANDLE,
3733*4882a593Smuzhiyun 			MLX5_IB_OBJECT_VAR,
3734*4882a593Smuzhiyun 			UVERBS_ACCESS_DESTROY,
3735*4882a593Smuzhiyun 			UA_MANDATORY));
3736*4882a593Smuzhiyun 
3737*4882a593Smuzhiyun DECLARE_UVERBS_NAMED_OBJECT(MLX5_IB_OBJECT_VAR,
3738*4882a593Smuzhiyun 			    UVERBS_TYPE_ALLOC_IDR(mmap_obj_cleanup),
3739*4882a593Smuzhiyun 			    &UVERBS_METHOD(MLX5_IB_METHOD_VAR_OBJ_ALLOC),
3740*4882a593Smuzhiyun 			    &UVERBS_METHOD(MLX5_IB_METHOD_VAR_OBJ_DESTROY));
3741*4882a593Smuzhiyun 
var_is_supported(struct ib_device * device)3742*4882a593Smuzhiyun static bool var_is_supported(struct ib_device *device)
3743*4882a593Smuzhiyun {
3744*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev = to_mdev(device);
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	return (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
3747*4882a593Smuzhiyun 			MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q);
3748*4882a593Smuzhiyun }
3749*4882a593Smuzhiyun 
3750*4882a593Smuzhiyun static struct mlx5_user_mmap_entry *
alloc_uar_entry(struct mlx5_ib_ucontext * c,enum mlx5_ib_uapi_uar_alloc_type alloc_type)3751*4882a593Smuzhiyun alloc_uar_entry(struct mlx5_ib_ucontext *c,
3752*4882a593Smuzhiyun 		enum mlx5_ib_uapi_uar_alloc_type alloc_type)
3753*4882a593Smuzhiyun {
3754*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *entry;
3755*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev;
3756*4882a593Smuzhiyun 	u32 uar_index;
3757*4882a593Smuzhiyun 	int err;
3758*4882a593Smuzhiyun 
3759*4882a593Smuzhiyun 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
3760*4882a593Smuzhiyun 	if (!entry)
3761*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 	dev = to_mdev(c->ibucontext.device);
3764*4882a593Smuzhiyun 	err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
3765*4882a593Smuzhiyun 	if (err)
3766*4882a593Smuzhiyun 		goto end;
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun 	entry->page_idx = uar_index;
3769*4882a593Smuzhiyun 	entry->address = uar_index2paddress(dev, uar_index);
3770*4882a593Smuzhiyun 	if (alloc_type == MLX5_IB_UAPI_UAR_ALLOC_TYPE_BF)
3771*4882a593Smuzhiyun 		entry->mmap_flag = MLX5_IB_MMAP_TYPE_UAR_WC;
3772*4882a593Smuzhiyun 	else
3773*4882a593Smuzhiyun 		entry->mmap_flag = MLX5_IB_MMAP_TYPE_UAR_NC;
3774*4882a593Smuzhiyun 
3775*4882a593Smuzhiyun 	err = mlx5_rdma_user_mmap_entry_insert(c, entry, PAGE_SIZE);
3776*4882a593Smuzhiyun 	if (err)
3777*4882a593Smuzhiyun 		goto err_insert;
3778*4882a593Smuzhiyun 
3779*4882a593Smuzhiyun 	return entry;
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun err_insert:
3782*4882a593Smuzhiyun 	mlx5_cmd_free_uar(dev->mdev, uar_index);
3783*4882a593Smuzhiyun end:
3784*4882a593Smuzhiyun 	kfree(entry);
3785*4882a593Smuzhiyun 	return ERR_PTR(err);
3786*4882a593Smuzhiyun }
3787*4882a593Smuzhiyun 
UVERBS_HANDLER(MLX5_IB_METHOD_UAR_OBJ_ALLOC)3788*4882a593Smuzhiyun static int UVERBS_HANDLER(MLX5_IB_METHOD_UAR_OBJ_ALLOC)(
3789*4882a593Smuzhiyun 	struct uverbs_attr_bundle *attrs)
3790*4882a593Smuzhiyun {
3791*4882a593Smuzhiyun 	struct ib_uobject *uobj = uverbs_attr_get_uobject(
3792*4882a593Smuzhiyun 		attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_HANDLE);
3793*4882a593Smuzhiyun 	enum mlx5_ib_uapi_uar_alloc_type alloc_type;
3794*4882a593Smuzhiyun 	struct mlx5_ib_ucontext *c;
3795*4882a593Smuzhiyun 	struct mlx5_user_mmap_entry *entry;
3796*4882a593Smuzhiyun 	u64 mmap_offset;
3797*4882a593Smuzhiyun 	u32 length;
3798*4882a593Smuzhiyun 	int err;
3799*4882a593Smuzhiyun 
3800*4882a593Smuzhiyun 	c = to_mucontext(ib_uverbs_get_ucontext(attrs));
3801*4882a593Smuzhiyun 	if (IS_ERR(c))
3802*4882a593Smuzhiyun 		return PTR_ERR(c);
3803*4882a593Smuzhiyun 
3804*4882a593Smuzhiyun 	err = uverbs_get_const(&alloc_type, attrs,
3805*4882a593Smuzhiyun 			       MLX5_IB_ATTR_UAR_OBJ_ALLOC_TYPE);
3806*4882a593Smuzhiyun 	if (err)
3807*4882a593Smuzhiyun 		return err;
3808*4882a593Smuzhiyun 
3809*4882a593Smuzhiyun 	if (alloc_type != MLX5_IB_UAPI_UAR_ALLOC_TYPE_BF &&
3810*4882a593Smuzhiyun 	    alloc_type != MLX5_IB_UAPI_UAR_ALLOC_TYPE_NC)
3811*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	if (!to_mdev(c->ibucontext.device)->wc_support &&
3814*4882a593Smuzhiyun 	    alloc_type == MLX5_IB_UAPI_UAR_ALLOC_TYPE_BF)
3815*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	entry = alloc_uar_entry(c, alloc_type);
3818*4882a593Smuzhiyun 	if (IS_ERR(entry))
3819*4882a593Smuzhiyun 		return PTR_ERR(entry);
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	mmap_offset = mlx5_entry_to_mmap_offset(entry);
3822*4882a593Smuzhiyun 	length = entry->rdma_entry.npages * PAGE_SIZE;
3823*4882a593Smuzhiyun 	uobj->object = entry;
3824*4882a593Smuzhiyun 	uverbs_finalize_uobj_create(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_HANDLE);
3825*4882a593Smuzhiyun 
3826*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_OFFSET,
3827*4882a593Smuzhiyun 			     &mmap_offset, sizeof(mmap_offset));
3828*4882a593Smuzhiyun 	if (err)
3829*4882a593Smuzhiyun 		return err;
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_PAGE_ID,
3832*4882a593Smuzhiyun 			     &entry->page_idx, sizeof(entry->page_idx));
3833*4882a593Smuzhiyun 	if (err)
3834*4882a593Smuzhiyun 		return err;
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_LENGTH,
3837*4882a593Smuzhiyun 			     &length, sizeof(length));
3838*4882a593Smuzhiyun 	return err;
3839*4882a593Smuzhiyun }
3840*4882a593Smuzhiyun 
3841*4882a593Smuzhiyun DECLARE_UVERBS_NAMED_METHOD(
3842*4882a593Smuzhiyun 	MLX5_IB_METHOD_UAR_OBJ_ALLOC,
3843*4882a593Smuzhiyun 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_UAR_OBJ_ALLOC_HANDLE,
3844*4882a593Smuzhiyun 			MLX5_IB_OBJECT_UAR,
3845*4882a593Smuzhiyun 			UVERBS_ACCESS_NEW,
3846*4882a593Smuzhiyun 			UA_MANDATORY),
3847*4882a593Smuzhiyun 	UVERBS_ATTR_CONST_IN(MLX5_IB_ATTR_UAR_OBJ_ALLOC_TYPE,
3848*4882a593Smuzhiyun 			     enum mlx5_ib_uapi_uar_alloc_type,
3849*4882a593Smuzhiyun 			     UA_MANDATORY),
3850*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_UAR_OBJ_ALLOC_PAGE_ID,
3851*4882a593Smuzhiyun 			   UVERBS_ATTR_TYPE(u32),
3852*4882a593Smuzhiyun 			   UA_MANDATORY),
3853*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_LENGTH,
3854*4882a593Smuzhiyun 			   UVERBS_ATTR_TYPE(u32),
3855*4882a593Smuzhiyun 			   UA_MANDATORY),
3856*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_OFFSET,
3857*4882a593Smuzhiyun 			    UVERBS_ATTR_TYPE(u64),
3858*4882a593Smuzhiyun 			    UA_MANDATORY));
3859*4882a593Smuzhiyun 
3860*4882a593Smuzhiyun DECLARE_UVERBS_NAMED_METHOD_DESTROY(
3861*4882a593Smuzhiyun 	MLX5_IB_METHOD_UAR_OBJ_DESTROY,
3862*4882a593Smuzhiyun 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_UAR_OBJ_DESTROY_HANDLE,
3863*4882a593Smuzhiyun 			MLX5_IB_OBJECT_UAR,
3864*4882a593Smuzhiyun 			UVERBS_ACCESS_DESTROY,
3865*4882a593Smuzhiyun 			UA_MANDATORY));
3866*4882a593Smuzhiyun 
3867*4882a593Smuzhiyun DECLARE_UVERBS_NAMED_OBJECT(MLX5_IB_OBJECT_UAR,
3868*4882a593Smuzhiyun 			    UVERBS_TYPE_ALLOC_IDR(mmap_obj_cleanup),
3869*4882a593Smuzhiyun 			    &UVERBS_METHOD(MLX5_IB_METHOD_UAR_OBJ_ALLOC),
3870*4882a593Smuzhiyun 			    &UVERBS_METHOD(MLX5_IB_METHOD_UAR_OBJ_DESTROY));
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun ADD_UVERBS_ATTRIBUTES_SIMPLE(
3873*4882a593Smuzhiyun 	mlx5_ib_dm,
3874*4882a593Smuzhiyun 	UVERBS_OBJECT_DM,
3875*4882a593Smuzhiyun 	UVERBS_METHOD_DM_ALLOC,
3876*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
3877*4882a593Smuzhiyun 			    UVERBS_ATTR_TYPE(u64),
3878*4882a593Smuzhiyun 			    UA_MANDATORY),
3879*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
3880*4882a593Smuzhiyun 			    UVERBS_ATTR_TYPE(u16),
3881*4882a593Smuzhiyun 			    UA_OPTIONAL),
3882*4882a593Smuzhiyun 	UVERBS_ATTR_CONST_IN(MLX5_IB_ATTR_ALLOC_DM_REQ_TYPE,
3883*4882a593Smuzhiyun 			     enum mlx5_ib_uapi_dm_type,
3884*4882a593Smuzhiyun 			     UA_OPTIONAL));
3885*4882a593Smuzhiyun 
3886*4882a593Smuzhiyun ADD_UVERBS_ATTRIBUTES_SIMPLE(
3887*4882a593Smuzhiyun 	mlx5_ib_flow_action,
3888*4882a593Smuzhiyun 	UVERBS_OBJECT_FLOW_ACTION,
3889*4882a593Smuzhiyun 	UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
3890*4882a593Smuzhiyun 	UVERBS_ATTR_FLAGS_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
3891*4882a593Smuzhiyun 			     enum mlx5_ib_uapi_flow_action_flags));
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun ADD_UVERBS_ATTRIBUTES_SIMPLE(
3894*4882a593Smuzhiyun 	mlx5_ib_query_context,
3895*4882a593Smuzhiyun 	UVERBS_OBJECT_DEVICE,
3896*4882a593Smuzhiyun 	UVERBS_METHOD_QUERY_CONTEXT,
3897*4882a593Smuzhiyun 	UVERBS_ATTR_PTR_OUT(
3898*4882a593Smuzhiyun 		MLX5_IB_ATTR_QUERY_CONTEXT_RESP_UCTX,
3899*4882a593Smuzhiyun 		UVERBS_ATTR_STRUCT(struct mlx5_ib_alloc_ucontext_resp,
3900*4882a593Smuzhiyun 				   dump_fill_mkey),
3901*4882a593Smuzhiyun 		UA_MANDATORY));
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun static const struct uapi_definition mlx5_ib_defs[] = {
3904*4882a593Smuzhiyun 	UAPI_DEF_CHAIN(mlx5_ib_devx_defs),
3905*4882a593Smuzhiyun 	UAPI_DEF_CHAIN(mlx5_ib_flow_defs),
3906*4882a593Smuzhiyun 	UAPI_DEF_CHAIN(mlx5_ib_qos_defs),
3907*4882a593Smuzhiyun 	UAPI_DEF_CHAIN(mlx5_ib_std_types_defs),
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun 	UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_FLOW_ACTION,
3910*4882a593Smuzhiyun 				&mlx5_ib_flow_action),
3911*4882a593Smuzhiyun 	UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_DM, &mlx5_ib_dm),
3912*4882a593Smuzhiyun 	UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_DEVICE, &mlx5_ib_query_context),
3913*4882a593Smuzhiyun 	UAPI_DEF_CHAIN_OBJ_TREE_NAMED(MLX5_IB_OBJECT_VAR,
3914*4882a593Smuzhiyun 				UAPI_DEF_IS_OBJ_SUPPORTED(var_is_supported)),
3915*4882a593Smuzhiyun 	UAPI_DEF_CHAIN_OBJ_TREE_NAMED(MLX5_IB_OBJECT_UAR),
3916*4882a593Smuzhiyun 	{}
3917*4882a593Smuzhiyun };
3918*4882a593Smuzhiyun 
mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev * dev)3919*4882a593Smuzhiyun static void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
3920*4882a593Smuzhiyun {
3921*4882a593Smuzhiyun 	mlx5_ib_cleanup_multiport_master(dev);
3922*4882a593Smuzhiyun 	WARN_ON(!xa_empty(&dev->odp_mkeys));
3923*4882a593Smuzhiyun 	cleanup_srcu_struct(&dev->odp_srcu);
3924*4882a593Smuzhiyun 	mutex_destroy(&dev->cap_mask_mutex);
3925*4882a593Smuzhiyun 	WARN_ON(!xa_empty(&dev->sig_mrs));
3926*4882a593Smuzhiyun 	WARN_ON(!bitmap_empty(dev->dm.memic_alloc_pages, MLX5_MAX_MEMIC_PAGES));
3927*4882a593Smuzhiyun }
3928*4882a593Smuzhiyun 
mlx5_ib_stage_init_init(struct mlx5_ib_dev * dev)3929*4882a593Smuzhiyun static int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
3930*4882a593Smuzhiyun {
3931*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
3932*4882a593Smuzhiyun 	int err;
3933*4882a593Smuzhiyun 	int i;
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun 	for (i = 0; i < dev->num_ports; i++) {
3936*4882a593Smuzhiyun 		spin_lock_init(&dev->port[i].mp.mpi_lock);
3937*4882a593Smuzhiyun 		rwlock_init(&dev->port[i].roce.netdev_lock);
3938*4882a593Smuzhiyun 		dev->port[i].roce.dev = dev;
3939*4882a593Smuzhiyun 		dev->port[i].roce.native_port_num = i + 1;
3940*4882a593Smuzhiyun 		dev->port[i].roce.last_port_state = IB_PORT_DOWN;
3941*4882a593Smuzhiyun 	}
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 	mlx5_ib_internal_fill_odp_caps(dev);
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun 	err = mlx5_ib_init_multiport_master(dev);
3946*4882a593Smuzhiyun 	if (err)
3947*4882a593Smuzhiyun 		return err;
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun 	err = set_has_smi_cap(dev);
3950*4882a593Smuzhiyun 	if (err)
3951*4882a593Smuzhiyun 		goto err_mp;
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun 	if (!mlx5_core_mp_enabled(mdev)) {
3954*4882a593Smuzhiyun 		for (i = 1; i <= dev->num_ports; i++) {
3955*4882a593Smuzhiyun 			err = get_port_caps(dev, i);
3956*4882a593Smuzhiyun 			if (err)
3957*4882a593Smuzhiyun 				break;
3958*4882a593Smuzhiyun 		}
3959*4882a593Smuzhiyun 	} else {
3960*4882a593Smuzhiyun 		err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
3961*4882a593Smuzhiyun 	}
3962*4882a593Smuzhiyun 	if (err)
3963*4882a593Smuzhiyun 		goto err_mp;
3964*4882a593Smuzhiyun 
3965*4882a593Smuzhiyun 	if (mlx5_use_mad_ifc(dev))
3966*4882a593Smuzhiyun 		get_ext_port_caps(dev);
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 	dev->ib_dev.node_type		= RDMA_NODE_IB_CA;
3969*4882a593Smuzhiyun 	dev->ib_dev.local_dma_lkey	= 0 /* not supported for now */;
3970*4882a593Smuzhiyun 	dev->ib_dev.phys_port_cnt	= dev->num_ports;
3971*4882a593Smuzhiyun 	dev->ib_dev.num_comp_vectors    = mlx5_comp_vectors_count(mdev);
3972*4882a593Smuzhiyun 	dev->ib_dev.dev.parent		= mdev->device;
3973*4882a593Smuzhiyun 	dev->ib_dev.lag_flags		= RDMA_LAG_FLAGS_HASH_ALL_SLAVES;
3974*4882a593Smuzhiyun 
3975*4882a593Smuzhiyun 	err = init_srcu_struct(&dev->odp_srcu);
3976*4882a593Smuzhiyun 	if (err)
3977*4882a593Smuzhiyun 		goto err_mp;
3978*4882a593Smuzhiyun 
3979*4882a593Smuzhiyun 	mutex_init(&dev->cap_mask_mutex);
3980*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dev->qp_list);
3981*4882a593Smuzhiyun 	spin_lock_init(&dev->reset_flow_resource_lock);
3982*4882a593Smuzhiyun 	xa_init(&dev->odp_mkeys);
3983*4882a593Smuzhiyun 	xa_init(&dev->sig_mrs);
3984*4882a593Smuzhiyun 	atomic_set(&dev->mkey_var, 0);
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 	spin_lock_init(&dev->dm.lock);
3987*4882a593Smuzhiyun 	dev->dm.dev = mdev;
3988*4882a593Smuzhiyun 	return 0;
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun err_mp:
3991*4882a593Smuzhiyun 	mlx5_ib_cleanup_multiport_master(dev);
3992*4882a593Smuzhiyun 	return err;
3993*4882a593Smuzhiyun }
3994*4882a593Smuzhiyun 
mlx5_ib_enable_driver(struct ib_device * dev)3995*4882a593Smuzhiyun static int mlx5_ib_enable_driver(struct ib_device *dev)
3996*4882a593Smuzhiyun {
3997*4882a593Smuzhiyun 	struct mlx5_ib_dev *mdev = to_mdev(dev);
3998*4882a593Smuzhiyun 	int ret;
3999*4882a593Smuzhiyun 
4000*4882a593Smuzhiyun 	ret = mlx5_ib_test_wc(mdev);
4001*4882a593Smuzhiyun 	mlx5_ib_dbg(mdev, "Write-Combining %s",
4002*4882a593Smuzhiyun 		    mdev->wc_support ? "supported" : "not supported");
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	return ret;
4005*4882a593Smuzhiyun }
4006*4882a593Smuzhiyun 
4007*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_ops = {
4008*4882a593Smuzhiyun 	.owner = THIS_MODULE,
4009*4882a593Smuzhiyun 	.driver_id = RDMA_DRIVER_MLX5,
4010*4882a593Smuzhiyun 	.uverbs_abi_ver	= MLX5_IB_UVERBS_ABI_VERSION,
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun 	.add_gid = mlx5_ib_add_gid,
4013*4882a593Smuzhiyun 	.alloc_mr = mlx5_ib_alloc_mr,
4014*4882a593Smuzhiyun 	.alloc_mr_integrity = mlx5_ib_alloc_mr_integrity,
4015*4882a593Smuzhiyun 	.alloc_pd = mlx5_ib_alloc_pd,
4016*4882a593Smuzhiyun 	.alloc_ucontext = mlx5_ib_alloc_ucontext,
4017*4882a593Smuzhiyun 	.attach_mcast = mlx5_ib_mcg_attach,
4018*4882a593Smuzhiyun 	.check_mr_status = mlx5_ib_check_mr_status,
4019*4882a593Smuzhiyun 	.create_ah = mlx5_ib_create_ah,
4020*4882a593Smuzhiyun 	.create_cq = mlx5_ib_create_cq,
4021*4882a593Smuzhiyun 	.create_qp = mlx5_ib_create_qp,
4022*4882a593Smuzhiyun 	.create_srq = mlx5_ib_create_srq,
4023*4882a593Smuzhiyun 	.dealloc_pd = mlx5_ib_dealloc_pd,
4024*4882a593Smuzhiyun 	.dealloc_ucontext = mlx5_ib_dealloc_ucontext,
4025*4882a593Smuzhiyun 	.del_gid = mlx5_ib_del_gid,
4026*4882a593Smuzhiyun 	.dereg_mr = mlx5_ib_dereg_mr,
4027*4882a593Smuzhiyun 	.destroy_ah = mlx5_ib_destroy_ah,
4028*4882a593Smuzhiyun 	.destroy_cq = mlx5_ib_destroy_cq,
4029*4882a593Smuzhiyun 	.destroy_qp = mlx5_ib_destroy_qp,
4030*4882a593Smuzhiyun 	.destroy_srq = mlx5_ib_destroy_srq,
4031*4882a593Smuzhiyun 	.detach_mcast = mlx5_ib_mcg_detach,
4032*4882a593Smuzhiyun 	.disassociate_ucontext = mlx5_ib_disassociate_ucontext,
4033*4882a593Smuzhiyun 	.drain_rq = mlx5_ib_drain_rq,
4034*4882a593Smuzhiyun 	.drain_sq = mlx5_ib_drain_sq,
4035*4882a593Smuzhiyun 	.enable_driver = mlx5_ib_enable_driver,
4036*4882a593Smuzhiyun 	.get_dev_fw_str = get_dev_fw_str,
4037*4882a593Smuzhiyun 	.get_dma_mr = mlx5_ib_get_dma_mr,
4038*4882a593Smuzhiyun 	.get_link_layer = mlx5_ib_port_link_layer,
4039*4882a593Smuzhiyun 	.map_mr_sg = mlx5_ib_map_mr_sg,
4040*4882a593Smuzhiyun 	.map_mr_sg_pi = mlx5_ib_map_mr_sg_pi,
4041*4882a593Smuzhiyun 	.mmap = mlx5_ib_mmap,
4042*4882a593Smuzhiyun 	.mmap_free = mlx5_ib_mmap_free,
4043*4882a593Smuzhiyun 	.modify_cq = mlx5_ib_modify_cq,
4044*4882a593Smuzhiyun 	.modify_device = mlx5_ib_modify_device,
4045*4882a593Smuzhiyun 	.modify_port = mlx5_ib_modify_port,
4046*4882a593Smuzhiyun 	.modify_qp = mlx5_ib_modify_qp,
4047*4882a593Smuzhiyun 	.modify_srq = mlx5_ib_modify_srq,
4048*4882a593Smuzhiyun 	.poll_cq = mlx5_ib_poll_cq,
4049*4882a593Smuzhiyun 	.post_recv = mlx5_ib_post_recv_nodrain,
4050*4882a593Smuzhiyun 	.post_send = mlx5_ib_post_send_nodrain,
4051*4882a593Smuzhiyun 	.post_srq_recv = mlx5_ib_post_srq_recv,
4052*4882a593Smuzhiyun 	.process_mad = mlx5_ib_process_mad,
4053*4882a593Smuzhiyun 	.query_ah = mlx5_ib_query_ah,
4054*4882a593Smuzhiyun 	.query_device = mlx5_ib_query_device,
4055*4882a593Smuzhiyun 	.query_gid = mlx5_ib_query_gid,
4056*4882a593Smuzhiyun 	.query_pkey = mlx5_ib_query_pkey,
4057*4882a593Smuzhiyun 	.query_qp = mlx5_ib_query_qp,
4058*4882a593Smuzhiyun 	.query_srq = mlx5_ib_query_srq,
4059*4882a593Smuzhiyun 	.query_ucontext = mlx5_ib_query_ucontext,
4060*4882a593Smuzhiyun 	.reg_user_mr = mlx5_ib_reg_user_mr,
4061*4882a593Smuzhiyun 	.req_notify_cq = mlx5_ib_arm_cq,
4062*4882a593Smuzhiyun 	.rereg_user_mr = mlx5_ib_rereg_user_mr,
4063*4882a593Smuzhiyun 	.resize_cq = mlx5_ib_resize_cq,
4064*4882a593Smuzhiyun 
4065*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_ah, mlx5_ib_ah, ibah),
4066*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_counters, mlx5_ib_mcounters, ibcntrs),
4067*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_cq, mlx5_ib_cq, ibcq),
4068*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_pd, mlx5_ib_pd, ibpd),
4069*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_srq, mlx5_ib_srq, ibsrq),
4070*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_ucontext, mlx5_ib_ucontext, ibucontext),
4071*4882a593Smuzhiyun };
4072*4882a593Smuzhiyun 
4073*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_ipoib_enhanced_ops = {
4074*4882a593Smuzhiyun 	.rdma_netdev_get_params = mlx5_ib_rn_get_params,
4075*4882a593Smuzhiyun };
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_sriov_ops = {
4078*4882a593Smuzhiyun 	.get_vf_config = mlx5_ib_get_vf_config,
4079*4882a593Smuzhiyun 	.get_vf_guid = mlx5_ib_get_vf_guid,
4080*4882a593Smuzhiyun 	.get_vf_stats = mlx5_ib_get_vf_stats,
4081*4882a593Smuzhiyun 	.set_vf_guid = mlx5_ib_set_vf_guid,
4082*4882a593Smuzhiyun 	.set_vf_link_state = mlx5_ib_set_vf_link_state,
4083*4882a593Smuzhiyun };
4084*4882a593Smuzhiyun 
4085*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_mw_ops = {
4086*4882a593Smuzhiyun 	.alloc_mw = mlx5_ib_alloc_mw,
4087*4882a593Smuzhiyun 	.dealloc_mw = mlx5_ib_dealloc_mw,
4088*4882a593Smuzhiyun 
4089*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_mw, mlx5_ib_mw, ibmw),
4090*4882a593Smuzhiyun };
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_xrc_ops = {
4093*4882a593Smuzhiyun 	.alloc_xrcd = mlx5_ib_alloc_xrcd,
4094*4882a593Smuzhiyun 	.dealloc_xrcd = mlx5_ib_dealloc_xrcd,
4095*4882a593Smuzhiyun 
4096*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_xrcd, mlx5_ib_xrcd, ibxrcd),
4097*4882a593Smuzhiyun };
4098*4882a593Smuzhiyun 
4099*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_dm_ops = {
4100*4882a593Smuzhiyun 	.alloc_dm = mlx5_ib_alloc_dm,
4101*4882a593Smuzhiyun 	.dealloc_dm = mlx5_ib_dealloc_dm,
4102*4882a593Smuzhiyun 	.reg_dm_mr = mlx5_ib_reg_dm_mr,
4103*4882a593Smuzhiyun };
4104*4882a593Smuzhiyun 
mlx5_ib_init_var_table(struct mlx5_ib_dev * dev)4105*4882a593Smuzhiyun static int mlx5_ib_init_var_table(struct mlx5_ib_dev *dev)
4106*4882a593Smuzhiyun {
4107*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
4108*4882a593Smuzhiyun 	struct mlx5_var_table *var_table = &dev->var_table;
4109*4882a593Smuzhiyun 	u8 log_doorbell_bar_size;
4110*4882a593Smuzhiyun 	u8 log_doorbell_stride;
4111*4882a593Smuzhiyun 	u64 bar_size;
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 	log_doorbell_bar_size = MLX5_CAP_DEV_VDPA_EMULATION(mdev,
4114*4882a593Smuzhiyun 					log_doorbell_bar_size);
4115*4882a593Smuzhiyun 	log_doorbell_stride = MLX5_CAP_DEV_VDPA_EMULATION(mdev,
4116*4882a593Smuzhiyun 					log_doorbell_stride);
4117*4882a593Smuzhiyun 	var_table->hw_start_addr = dev->mdev->bar_addr +
4118*4882a593Smuzhiyun 				MLX5_CAP64_DEV_VDPA_EMULATION(mdev,
4119*4882a593Smuzhiyun 					doorbell_bar_offset);
4120*4882a593Smuzhiyun 	bar_size = (1ULL << log_doorbell_bar_size) * 4096;
4121*4882a593Smuzhiyun 	var_table->stride_size = 1ULL << log_doorbell_stride;
4122*4882a593Smuzhiyun 	var_table->num_var_hw_entries = div_u64(bar_size,
4123*4882a593Smuzhiyun 						var_table->stride_size);
4124*4882a593Smuzhiyun 	mutex_init(&var_table->bitmap_lock);
4125*4882a593Smuzhiyun 	var_table->bitmap = bitmap_zalloc(var_table->num_var_hw_entries,
4126*4882a593Smuzhiyun 					  GFP_KERNEL);
4127*4882a593Smuzhiyun 	return (var_table->bitmap) ? 0 : -ENOMEM;
4128*4882a593Smuzhiyun }
4129*4882a593Smuzhiyun 
mlx5_ib_stage_caps_cleanup(struct mlx5_ib_dev * dev)4130*4882a593Smuzhiyun static void mlx5_ib_stage_caps_cleanup(struct mlx5_ib_dev *dev)
4131*4882a593Smuzhiyun {
4132*4882a593Smuzhiyun 	bitmap_free(dev->var_table.bitmap);
4133*4882a593Smuzhiyun }
4134*4882a593Smuzhiyun 
mlx5_ib_stage_caps_init(struct mlx5_ib_dev * dev)4135*4882a593Smuzhiyun static int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
4136*4882a593Smuzhiyun {
4137*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
4138*4882a593Smuzhiyun 	int err;
4139*4882a593Smuzhiyun 
4140*4882a593Smuzhiyun 	dev->ib_dev.uverbs_cmd_mask	=
4141*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_GET_CONTEXT)		|
4142*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_QUERY_DEVICE)	|
4143*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_QUERY_PORT)		|
4144*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_ALLOC_PD)		|
4145*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DEALLOC_PD)		|
4146*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_CREATE_AH)		|
4147*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DESTROY_AH)		|
4148*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_REG_MR)		|
4149*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_REREG_MR)		|
4150*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DEREG_MR)		|
4151*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL)	|
4152*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_CREATE_CQ)		|
4153*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_RESIZE_CQ)		|
4154*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DESTROY_CQ)		|
4155*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_CREATE_QP)		|
4156*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_MODIFY_QP)		|
4157*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_QUERY_QP)		|
4158*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DESTROY_QP)		|
4159*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_ATTACH_MCAST)	|
4160*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DETACH_MCAST)	|
4161*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_CREATE_SRQ)		|
4162*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_MODIFY_SRQ)		|
4163*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_QUERY_SRQ)		|
4164*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_DESTROY_SRQ)		|
4165*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_CREATE_XSRQ)		|
4166*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_CMD_OPEN_QP);
4167*4882a593Smuzhiyun 	dev->ib_dev.uverbs_ex_cmd_mask =
4168*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE)	|
4169*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ)	|
4170*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_CREATE_QP)	|
4171*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP)	|
4172*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ)	|
4173*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW)	|
4174*4882a593Smuzhiyun 		(1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4175*4882a593Smuzhiyun 
4176*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
4177*4882a593Smuzhiyun 	    IS_ENABLED(CONFIG_MLX5_CORE_IPOIB))
4178*4882a593Smuzhiyun 		ib_set_device_ops(&dev->ib_dev,
4179*4882a593Smuzhiyun 				  &mlx5_ib_dev_ipoib_enhanced_ops);
4180*4882a593Smuzhiyun 
4181*4882a593Smuzhiyun 	if (mlx5_core_is_pf(mdev))
4182*4882a593Smuzhiyun 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_sriov_ops);
4183*4882a593Smuzhiyun 
4184*4882a593Smuzhiyun 	dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4185*4882a593Smuzhiyun 
4186*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, imaicl)) {
4187*4882a593Smuzhiyun 		dev->ib_dev.uverbs_cmd_mask |=
4188*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_ALLOC_MW)	|
4189*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4190*4882a593Smuzhiyun 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_mw_ops);
4191*4882a593Smuzhiyun 	}
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun 	if (MLX5_CAP_GEN(mdev, xrc)) {
4194*4882a593Smuzhiyun 		dev->ib_dev.uverbs_cmd_mask |=
4195*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4196*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4197*4882a593Smuzhiyun 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_xrc_ops);
4198*4882a593Smuzhiyun 	}
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 	if (MLX5_CAP_DEV_MEM(mdev, memic) ||
4201*4882a593Smuzhiyun 	    MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
4202*4882a593Smuzhiyun 	    MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM)
4203*4882a593Smuzhiyun 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_dm_ops);
4204*4882a593Smuzhiyun 
4205*4882a593Smuzhiyun 	ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_ops);
4206*4882a593Smuzhiyun 
4207*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS))
4208*4882a593Smuzhiyun 		dev->ib_dev.driver_def = mlx5_ib_defs;
4209*4882a593Smuzhiyun 
4210*4882a593Smuzhiyun 	err = init_node_data(dev);
4211*4882a593Smuzhiyun 	if (err)
4212*4882a593Smuzhiyun 		return err;
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 	if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
4215*4882a593Smuzhiyun 	    (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
4216*4882a593Smuzhiyun 	     MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
4217*4882a593Smuzhiyun 		mutex_init(&dev->lb.mutex);
4218*4882a593Smuzhiyun 
4219*4882a593Smuzhiyun 	if (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
4220*4882a593Smuzhiyun 			MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q) {
4221*4882a593Smuzhiyun 		err = mlx5_ib_init_var_table(dev);
4222*4882a593Smuzhiyun 		if (err)
4223*4882a593Smuzhiyun 			return err;
4224*4882a593Smuzhiyun 	}
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun 	dev->ib_dev.use_cq_dim = true;
4227*4882a593Smuzhiyun 
4228*4882a593Smuzhiyun 	return 0;
4229*4882a593Smuzhiyun }
4230*4882a593Smuzhiyun 
4231*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_port_ops = {
4232*4882a593Smuzhiyun 	.get_port_immutable = mlx5_port_immutable,
4233*4882a593Smuzhiyun 	.query_port = mlx5_ib_query_port,
4234*4882a593Smuzhiyun };
4235*4882a593Smuzhiyun 
mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev * dev)4236*4882a593Smuzhiyun static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
4237*4882a593Smuzhiyun {
4238*4882a593Smuzhiyun 	ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_port_ops);
4239*4882a593Smuzhiyun 	return 0;
4240*4882a593Smuzhiyun }
4241*4882a593Smuzhiyun 
4242*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_port_rep_ops = {
4243*4882a593Smuzhiyun 	.get_port_immutable = mlx5_port_rep_immutable,
4244*4882a593Smuzhiyun 	.query_port = mlx5_ib_rep_query_port,
4245*4882a593Smuzhiyun };
4246*4882a593Smuzhiyun 
mlx5_ib_stage_raw_eth_non_default_cb(struct mlx5_ib_dev * dev)4247*4882a593Smuzhiyun static int mlx5_ib_stage_raw_eth_non_default_cb(struct mlx5_ib_dev *dev)
4248*4882a593Smuzhiyun {
4249*4882a593Smuzhiyun 	ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_port_rep_ops);
4250*4882a593Smuzhiyun 	return 0;
4251*4882a593Smuzhiyun }
4252*4882a593Smuzhiyun 
4253*4882a593Smuzhiyun static const struct ib_device_ops mlx5_ib_dev_common_roce_ops = {
4254*4882a593Smuzhiyun 	.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table,
4255*4882a593Smuzhiyun 	.create_wq = mlx5_ib_create_wq,
4256*4882a593Smuzhiyun 	.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table,
4257*4882a593Smuzhiyun 	.destroy_wq = mlx5_ib_destroy_wq,
4258*4882a593Smuzhiyun 	.get_netdev = mlx5_ib_get_netdev,
4259*4882a593Smuzhiyun 	.modify_wq = mlx5_ib_modify_wq,
4260*4882a593Smuzhiyun 
4261*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_rwq_ind_table, mlx5_ib_rwq_ind_table,
4262*4882a593Smuzhiyun 			   ib_rwq_ind_tbl),
4263*4882a593Smuzhiyun };
4264*4882a593Smuzhiyun 
mlx5_ib_roce_init(struct mlx5_ib_dev * dev)4265*4882a593Smuzhiyun static int mlx5_ib_roce_init(struct mlx5_ib_dev *dev)
4266*4882a593Smuzhiyun {
4267*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
4268*4882a593Smuzhiyun 	enum rdma_link_layer ll;
4269*4882a593Smuzhiyun 	int port_type_cap;
4270*4882a593Smuzhiyun 	u8 port_num = 0;
4271*4882a593Smuzhiyun 	int err;
4272*4882a593Smuzhiyun 
4273*4882a593Smuzhiyun 	port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4274*4882a593Smuzhiyun 	ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4275*4882a593Smuzhiyun 
4276*4882a593Smuzhiyun 	if (ll == IB_LINK_LAYER_ETHERNET) {
4277*4882a593Smuzhiyun 		dev->ib_dev.uverbs_ex_cmd_mask |=
4278*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4279*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
4280*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4281*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4282*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
4283*4882a593Smuzhiyun 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_common_roce_ops);
4284*4882a593Smuzhiyun 
4285*4882a593Smuzhiyun 		port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4286*4882a593Smuzhiyun 
4287*4882a593Smuzhiyun 		/* Register only for native ports */
4288*4882a593Smuzhiyun 		err = mlx5_add_netdev_notifier(dev, port_num);
4289*4882a593Smuzhiyun 		if (err || dev->is_rep || !mlx5_is_roce_enabled(mdev))
4290*4882a593Smuzhiyun 			/*
4291*4882a593Smuzhiyun 			 * We don't enable ETH interface for
4292*4882a593Smuzhiyun 			 * 1. IB representors
4293*4882a593Smuzhiyun 			 * 2. User disabled ROCE through devlink interface
4294*4882a593Smuzhiyun 			 */
4295*4882a593Smuzhiyun 			return err;
4296*4882a593Smuzhiyun 
4297*4882a593Smuzhiyun 		err = mlx5_enable_eth(dev);
4298*4882a593Smuzhiyun 		if (err)
4299*4882a593Smuzhiyun 			goto cleanup;
4300*4882a593Smuzhiyun 	}
4301*4882a593Smuzhiyun 
4302*4882a593Smuzhiyun 	return 0;
4303*4882a593Smuzhiyun cleanup:
4304*4882a593Smuzhiyun 	mlx5_remove_netdev_notifier(dev, port_num);
4305*4882a593Smuzhiyun 	return err;
4306*4882a593Smuzhiyun }
4307*4882a593Smuzhiyun 
mlx5_ib_roce_cleanup(struct mlx5_ib_dev * dev)4308*4882a593Smuzhiyun static void mlx5_ib_roce_cleanup(struct mlx5_ib_dev *dev)
4309*4882a593Smuzhiyun {
4310*4882a593Smuzhiyun 	struct mlx5_core_dev *mdev = dev->mdev;
4311*4882a593Smuzhiyun 	enum rdma_link_layer ll;
4312*4882a593Smuzhiyun 	int port_type_cap;
4313*4882a593Smuzhiyun 	u8 port_num;
4314*4882a593Smuzhiyun 
4315*4882a593Smuzhiyun 	port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4316*4882a593Smuzhiyun 	ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4317*4882a593Smuzhiyun 
4318*4882a593Smuzhiyun 	if (ll == IB_LINK_LAYER_ETHERNET) {
4319*4882a593Smuzhiyun 		if (!dev->is_rep)
4320*4882a593Smuzhiyun 			mlx5_disable_eth(dev);
4321*4882a593Smuzhiyun 
4322*4882a593Smuzhiyun 		port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4323*4882a593Smuzhiyun 		mlx5_remove_netdev_notifier(dev, port_num);
4324*4882a593Smuzhiyun 	}
4325*4882a593Smuzhiyun }
4326*4882a593Smuzhiyun 
mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev * dev)4327*4882a593Smuzhiyun static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
4328*4882a593Smuzhiyun {
4329*4882a593Smuzhiyun 	mlx5_ib_init_cong_debugfs(dev,
4330*4882a593Smuzhiyun 				  mlx5_core_native_port_num(dev->mdev) - 1);
4331*4882a593Smuzhiyun 	return 0;
4332*4882a593Smuzhiyun }
4333*4882a593Smuzhiyun 
mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev * dev)4334*4882a593Smuzhiyun static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
4335*4882a593Smuzhiyun {
4336*4882a593Smuzhiyun 	mlx5_ib_cleanup_cong_debugfs(dev,
4337*4882a593Smuzhiyun 				     mlx5_core_native_port_num(dev->mdev) - 1);
4338*4882a593Smuzhiyun }
4339*4882a593Smuzhiyun 
mlx5_ib_stage_uar_init(struct mlx5_ib_dev * dev)4340*4882a593Smuzhiyun static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
4341*4882a593Smuzhiyun {
4342*4882a593Smuzhiyun 	dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4343*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
4344*4882a593Smuzhiyun }
4345*4882a593Smuzhiyun 
mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev * dev)4346*4882a593Smuzhiyun static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
4347*4882a593Smuzhiyun {
4348*4882a593Smuzhiyun 	mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4349*4882a593Smuzhiyun }
4350*4882a593Smuzhiyun 
mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev * dev)4351*4882a593Smuzhiyun static int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
4352*4882a593Smuzhiyun {
4353*4882a593Smuzhiyun 	int err;
4354*4882a593Smuzhiyun 
4355*4882a593Smuzhiyun 	err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4356*4882a593Smuzhiyun 	if (err)
4357*4882a593Smuzhiyun 		return err;
4358*4882a593Smuzhiyun 
4359*4882a593Smuzhiyun 	err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4360*4882a593Smuzhiyun 	if (err)
4361*4882a593Smuzhiyun 		mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4362*4882a593Smuzhiyun 
4363*4882a593Smuzhiyun 	return err;
4364*4882a593Smuzhiyun }
4365*4882a593Smuzhiyun 
mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev * dev)4366*4882a593Smuzhiyun static void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
4367*4882a593Smuzhiyun {
4368*4882a593Smuzhiyun 	mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4369*4882a593Smuzhiyun 	mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4370*4882a593Smuzhiyun }
4371*4882a593Smuzhiyun 
mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev * dev)4372*4882a593Smuzhiyun static int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
4373*4882a593Smuzhiyun {
4374*4882a593Smuzhiyun 	const char *name;
4375*4882a593Smuzhiyun 
4376*4882a593Smuzhiyun 	rdma_set_device_sysfs_group(&dev->ib_dev, &mlx5_attr_group);
4377*4882a593Smuzhiyun 	if (!mlx5_lag_is_roce(dev->mdev))
4378*4882a593Smuzhiyun 		name = "mlx5_%d";
4379*4882a593Smuzhiyun 	else
4380*4882a593Smuzhiyun 		name = "mlx5_bond_%d";
4381*4882a593Smuzhiyun 	return ib_register_device(&dev->ib_dev, name, &dev->mdev->pdev->dev);
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun 
mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev * dev)4384*4882a593Smuzhiyun static void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
4385*4882a593Smuzhiyun {
4386*4882a593Smuzhiyun 	int err;
4387*4882a593Smuzhiyun 
4388*4882a593Smuzhiyun 	err = mlx5_mr_cache_cleanup(dev);
4389*4882a593Smuzhiyun 	if (err)
4390*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "mr cache cleanup failed\n");
4391*4882a593Smuzhiyun 
4392*4882a593Smuzhiyun 	if (dev->umrc.qp)
4393*4882a593Smuzhiyun 		mlx5_ib_destroy_qp(dev->umrc.qp, NULL);
4394*4882a593Smuzhiyun 	if (dev->umrc.cq)
4395*4882a593Smuzhiyun 		ib_free_cq(dev->umrc.cq);
4396*4882a593Smuzhiyun 	if (dev->umrc.pd)
4397*4882a593Smuzhiyun 		ib_dealloc_pd(dev->umrc.pd);
4398*4882a593Smuzhiyun }
4399*4882a593Smuzhiyun 
mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev * dev)4400*4882a593Smuzhiyun static void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
4401*4882a593Smuzhiyun {
4402*4882a593Smuzhiyun 	ib_unregister_device(&dev->ib_dev);
4403*4882a593Smuzhiyun }
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun enum {
4406*4882a593Smuzhiyun 	MAX_UMR_WR = 128,
4407*4882a593Smuzhiyun };
4408*4882a593Smuzhiyun 
mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev * dev)4409*4882a593Smuzhiyun static int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
4410*4882a593Smuzhiyun {
4411*4882a593Smuzhiyun 	struct ib_qp_init_attr *init_attr = NULL;
4412*4882a593Smuzhiyun 	struct ib_qp_attr *attr = NULL;
4413*4882a593Smuzhiyun 	struct ib_pd *pd;
4414*4882a593Smuzhiyun 	struct ib_cq *cq;
4415*4882a593Smuzhiyun 	struct ib_qp *qp;
4416*4882a593Smuzhiyun 	int ret;
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun 	attr = kzalloc(sizeof(*attr), GFP_KERNEL);
4419*4882a593Smuzhiyun 	init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
4420*4882a593Smuzhiyun 	if (!attr || !init_attr) {
4421*4882a593Smuzhiyun 		ret = -ENOMEM;
4422*4882a593Smuzhiyun 		goto error_0;
4423*4882a593Smuzhiyun 	}
4424*4882a593Smuzhiyun 
4425*4882a593Smuzhiyun 	pd = ib_alloc_pd(&dev->ib_dev, 0);
4426*4882a593Smuzhiyun 	if (IS_ERR(pd)) {
4427*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
4428*4882a593Smuzhiyun 		ret = PTR_ERR(pd);
4429*4882a593Smuzhiyun 		goto error_0;
4430*4882a593Smuzhiyun 	}
4431*4882a593Smuzhiyun 
4432*4882a593Smuzhiyun 	cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
4433*4882a593Smuzhiyun 	if (IS_ERR(cq)) {
4434*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
4435*4882a593Smuzhiyun 		ret = PTR_ERR(cq);
4436*4882a593Smuzhiyun 		goto error_2;
4437*4882a593Smuzhiyun 	}
4438*4882a593Smuzhiyun 
4439*4882a593Smuzhiyun 	init_attr->send_cq = cq;
4440*4882a593Smuzhiyun 	init_attr->recv_cq = cq;
4441*4882a593Smuzhiyun 	init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
4442*4882a593Smuzhiyun 	init_attr->cap.max_send_wr = MAX_UMR_WR;
4443*4882a593Smuzhiyun 	init_attr->cap.max_send_sge = 1;
4444*4882a593Smuzhiyun 	init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
4445*4882a593Smuzhiyun 	init_attr->port_num = 1;
4446*4882a593Smuzhiyun 	qp = mlx5_ib_create_qp(pd, init_attr, NULL);
4447*4882a593Smuzhiyun 	if (IS_ERR(qp)) {
4448*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
4449*4882a593Smuzhiyun 		ret = PTR_ERR(qp);
4450*4882a593Smuzhiyun 		goto error_3;
4451*4882a593Smuzhiyun 	}
4452*4882a593Smuzhiyun 	qp->device     = &dev->ib_dev;
4453*4882a593Smuzhiyun 	qp->real_qp    = qp;
4454*4882a593Smuzhiyun 	qp->uobject    = NULL;
4455*4882a593Smuzhiyun 	qp->qp_type    = MLX5_IB_QPT_REG_UMR;
4456*4882a593Smuzhiyun 	qp->send_cq    = init_attr->send_cq;
4457*4882a593Smuzhiyun 	qp->recv_cq    = init_attr->recv_cq;
4458*4882a593Smuzhiyun 
4459*4882a593Smuzhiyun 	attr->qp_state = IB_QPS_INIT;
4460*4882a593Smuzhiyun 	attr->port_num = 1;
4461*4882a593Smuzhiyun 	ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
4462*4882a593Smuzhiyun 				IB_QP_PORT, NULL);
4463*4882a593Smuzhiyun 	if (ret) {
4464*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
4465*4882a593Smuzhiyun 		goto error_4;
4466*4882a593Smuzhiyun 	}
4467*4882a593Smuzhiyun 
4468*4882a593Smuzhiyun 	memset(attr, 0, sizeof(*attr));
4469*4882a593Smuzhiyun 	attr->qp_state = IB_QPS_RTR;
4470*4882a593Smuzhiyun 	attr->path_mtu = IB_MTU_256;
4471*4882a593Smuzhiyun 
4472*4882a593Smuzhiyun 	ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
4473*4882a593Smuzhiyun 	if (ret) {
4474*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
4475*4882a593Smuzhiyun 		goto error_4;
4476*4882a593Smuzhiyun 	}
4477*4882a593Smuzhiyun 
4478*4882a593Smuzhiyun 	memset(attr, 0, sizeof(*attr));
4479*4882a593Smuzhiyun 	attr->qp_state = IB_QPS_RTS;
4480*4882a593Smuzhiyun 	ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
4481*4882a593Smuzhiyun 	if (ret) {
4482*4882a593Smuzhiyun 		mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
4483*4882a593Smuzhiyun 		goto error_4;
4484*4882a593Smuzhiyun 	}
4485*4882a593Smuzhiyun 
4486*4882a593Smuzhiyun 	dev->umrc.qp = qp;
4487*4882a593Smuzhiyun 	dev->umrc.cq = cq;
4488*4882a593Smuzhiyun 	dev->umrc.pd = pd;
4489*4882a593Smuzhiyun 
4490*4882a593Smuzhiyun 	sema_init(&dev->umrc.sem, MAX_UMR_WR);
4491*4882a593Smuzhiyun 	ret = mlx5_mr_cache_init(dev);
4492*4882a593Smuzhiyun 	if (ret) {
4493*4882a593Smuzhiyun 		mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
4494*4882a593Smuzhiyun 		goto error_4;
4495*4882a593Smuzhiyun 	}
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	kfree(attr);
4498*4882a593Smuzhiyun 	kfree(init_attr);
4499*4882a593Smuzhiyun 
4500*4882a593Smuzhiyun 	return 0;
4501*4882a593Smuzhiyun 
4502*4882a593Smuzhiyun error_4:
4503*4882a593Smuzhiyun 	mlx5_ib_destroy_qp(qp, NULL);
4504*4882a593Smuzhiyun 	dev->umrc.qp = NULL;
4505*4882a593Smuzhiyun 
4506*4882a593Smuzhiyun error_3:
4507*4882a593Smuzhiyun 	ib_free_cq(cq);
4508*4882a593Smuzhiyun 	dev->umrc.cq = NULL;
4509*4882a593Smuzhiyun 
4510*4882a593Smuzhiyun error_2:
4511*4882a593Smuzhiyun 	ib_dealloc_pd(pd);
4512*4882a593Smuzhiyun 	dev->umrc.pd = NULL;
4513*4882a593Smuzhiyun 
4514*4882a593Smuzhiyun error_0:
4515*4882a593Smuzhiyun 	kfree(attr);
4516*4882a593Smuzhiyun 	kfree(init_attr);
4517*4882a593Smuzhiyun 	return ret;
4518*4882a593Smuzhiyun }
4519*4882a593Smuzhiyun 
mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev * dev)4520*4882a593Smuzhiyun static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
4521*4882a593Smuzhiyun {
4522*4882a593Smuzhiyun 	struct dentry *root;
4523*4882a593Smuzhiyun 
4524*4882a593Smuzhiyun 	if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4525*4882a593Smuzhiyun 		return 0;
4526*4882a593Smuzhiyun 
4527*4882a593Smuzhiyun 	mutex_init(&dev->delay_drop.lock);
4528*4882a593Smuzhiyun 	dev->delay_drop.dev = dev;
4529*4882a593Smuzhiyun 	dev->delay_drop.activate = false;
4530*4882a593Smuzhiyun 	dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4531*4882a593Smuzhiyun 	INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
4532*4882a593Smuzhiyun 	atomic_set(&dev->delay_drop.rqs_cnt, 0);
4533*4882a593Smuzhiyun 	atomic_set(&dev->delay_drop.events_cnt, 0);
4534*4882a593Smuzhiyun 
4535*4882a593Smuzhiyun 	if (!mlx5_debugfs_root)
4536*4882a593Smuzhiyun 		return 0;
4537*4882a593Smuzhiyun 
4538*4882a593Smuzhiyun 	root = debugfs_create_dir("delay_drop", dev->mdev->priv.dbg_root);
4539*4882a593Smuzhiyun 	dev->delay_drop.dir_debugfs = root;
4540*4882a593Smuzhiyun 
4541*4882a593Smuzhiyun 	debugfs_create_atomic_t("num_timeout_events", 0400, root,
4542*4882a593Smuzhiyun 				&dev->delay_drop.events_cnt);
4543*4882a593Smuzhiyun 	debugfs_create_atomic_t("num_rqs", 0400, root,
4544*4882a593Smuzhiyun 				&dev->delay_drop.rqs_cnt);
4545*4882a593Smuzhiyun 	debugfs_create_file("timeout", 0600, root, &dev->delay_drop,
4546*4882a593Smuzhiyun 			    &fops_delay_drop_timeout);
4547*4882a593Smuzhiyun 	return 0;
4548*4882a593Smuzhiyun }
4549*4882a593Smuzhiyun 
mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev * dev)4550*4882a593Smuzhiyun static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
4551*4882a593Smuzhiyun {
4552*4882a593Smuzhiyun 	if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4553*4882a593Smuzhiyun 		return;
4554*4882a593Smuzhiyun 
4555*4882a593Smuzhiyun 	cancel_work_sync(&dev->delay_drop.delay_drop_work);
4556*4882a593Smuzhiyun 	if (!dev->delay_drop.dir_debugfs)
4557*4882a593Smuzhiyun 		return;
4558*4882a593Smuzhiyun 
4559*4882a593Smuzhiyun 	debugfs_remove_recursive(dev->delay_drop.dir_debugfs);
4560*4882a593Smuzhiyun 	dev->delay_drop.dir_debugfs = NULL;
4561*4882a593Smuzhiyun }
4562*4882a593Smuzhiyun 
mlx5_ib_stage_dev_notifier_init(struct mlx5_ib_dev * dev)4563*4882a593Smuzhiyun static int mlx5_ib_stage_dev_notifier_init(struct mlx5_ib_dev *dev)
4564*4882a593Smuzhiyun {
4565*4882a593Smuzhiyun 	dev->mdev_events.notifier_call = mlx5_ib_event;
4566*4882a593Smuzhiyun 	mlx5_notifier_register(dev->mdev, &dev->mdev_events);
4567*4882a593Smuzhiyun 	return 0;
4568*4882a593Smuzhiyun }
4569*4882a593Smuzhiyun 
mlx5_ib_stage_dev_notifier_cleanup(struct mlx5_ib_dev * dev)4570*4882a593Smuzhiyun static void mlx5_ib_stage_dev_notifier_cleanup(struct mlx5_ib_dev *dev)
4571*4882a593Smuzhiyun {
4572*4882a593Smuzhiyun 	mlx5_notifier_unregister(dev->mdev, &dev->mdev_events);
4573*4882a593Smuzhiyun }
4574*4882a593Smuzhiyun 
__mlx5_ib_remove(struct mlx5_ib_dev * dev,const struct mlx5_ib_profile * profile,int stage)4575*4882a593Smuzhiyun void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
4576*4882a593Smuzhiyun 		      const struct mlx5_ib_profile *profile,
4577*4882a593Smuzhiyun 		      int stage)
4578*4882a593Smuzhiyun {
4579*4882a593Smuzhiyun 	dev->ib_active = false;
4580*4882a593Smuzhiyun 
4581*4882a593Smuzhiyun 	/* Number of stages to cleanup */
4582*4882a593Smuzhiyun 	while (stage) {
4583*4882a593Smuzhiyun 		stage--;
4584*4882a593Smuzhiyun 		if (profile->stage[stage].cleanup)
4585*4882a593Smuzhiyun 			profile->stage[stage].cleanup(dev);
4586*4882a593Smuzhiyun 	}
4587*4882a593Smuzhiyun 
4588*4882a593Smuzhiyun 	kfree(dev->port);
4589*4882a593Smuzhiyun 	ib_dealloc_device(&dev->ib_dev);
4590*4882a593Smuzhiyun }
4591*4882a593Smuzhiyun 
__mlx5_ib_add(struct mlx5_ib_dev * dev,const struct mlx5_ib_profile * profile)4592*4882a593Smuzhiyun void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
4593*4882a593Smuzhiyun 		    const struct mlx5_ib_profile *profile)
4594*4882a593Smuzhiyun {
4595*4882a593Smuzhiyun 	int err;
4596*4882a593Smuzhiyun 	int i;
4597*4882a593Smuzhiyun 
4598*4882a593Smuzhiyun 	dev->profile = profile;
4599*4882a593Smuzhiyun 
4600*4882a593Smuzhiyun 	for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
4601*4882a593Smuzhiyun 		if (profile->stage[i].init) {
4602*4882a593Smuzhiyun 			err = profile->stage[i].init(dev);
4603*4882a593Smuzhiyun 			if (err)
4604*4882a593Smuzhiyun 				goto err_out;
4605*4882a593Smuzhiyun 		}
4606*4882a593Smuzhiyun 	}
4607*4882a593Smuzhiyun 
4608*4882a593Smuzhiyun 	dev->ib_active = true;
4609*4882a593Smuzhiyun 
4610*4882a593Smuzhiyun 	return dev;
4611*4882a593Smuzhiyun 
4612*4882a593Smuzhiyun err_out:
4613*4882a593Smuzhiyun 	__mlx5_ib_remove(dev, profile, i);
4614*4882a593Smuzhiyun 
4615*4882a593Smuzhiyun 	return NULL;
4616*4882a593Smuzhiyun }
4617*4882a593Smuzhiyun 
4618*4882a593Smuzhiyun static const struct mlx5_ib_profile pf_profile = {
4619*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_INIT,
4620*4882a593Smuzhiyun 		     mlx5_ib_stage_init_init,
4621*4882a593Smuzhiyun 		     mlx5_ib_stage_init_cleanup),
4622*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_FS,
4623*4882a593Smuzhiyun 		     mlx5_ib_fs_init,
4624*4882a593Smuzhiyun 		     mlx5_ib_fs_cleanup),
4625*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4626*4882a593Smuzhiyun 		     mlx5_ib_stage_caps_init,
4627*4882a593Smuzhiyun 		     mlx5_ib_stage_caps_cleanup),
4628*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
4629*4882a593Smuzhiyun 		     mlx5_ib_stage_non_default_cb,
4630*4882a593Smuzhiyun 		     NULL),
4631*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_ROCE,
4632*4882a593Smuzhiyun 		     mlx5_ib_roce_init,
4633*4882a593Smuzhiyun 		     mlx5_ib_roce_cleanup),
4634*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_QP,
4635*4882a593Smuzhiyun 		     mlx5_init_qp_table,
4636*4882a593Smuzhiyun 		     mlx5_cleanup_qp_table),
4637*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_SRQ,
4638*4882a593Smuzhiyun 		     mlx5_init_srq_table,
4639*4882a593Smuzhiyun 		     mlx5_cleanup_srq_table),
4640*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4641*4882a593Smuzhiyun 		     mlx5_ib_dev_res_init,
4642*4882a593Smuzhiyun 		     mlx5_ib_dev_res_cleanup),
4643*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_NOTIFIER,
4644*4882a593Smuzhiyun 		     mlx5_ib_stage_dev_notifier_init,
4645*4882a593Smuzhiyun 		     mlx5_ib_stage_dev_notifier_cleanup),
4646*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_ODP,
4647*4882a593Smuzhiyun 		     mlx5_ib_odp_init_one,
4648*4882a593Smuzhiyun 		     mlx5_ib_odp_cleanup_one),
4649*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
4650*4882a593Smuzhiyun 		     mlx5_ib_counters_init,
4651*4882a593Smuzhiyun 		     mlx5_ib_counters_cleanup),
4652*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
4653*4882a593Smuzhiyun 		     mlx5_ib_stage_cong_debugfs_init,
4654*4882a593Smuzhiyun 		     mlx5_ib_stage_cong_debugfs_cleanup),
4655*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_UAR,
4656*4882a593Smuzhiyun 		     mlx5_ib_stage_uar_init,
4657*4882a593Smuzhiyun 		     mlx5_ib_stage_uar_cleanup),
4658*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4659*4882a593Smuzhiyun 		     mlx5_ib_stage_bfrag_init,
4660*4882a593Smuzhiyun 		     mlx5_ib_stage_bfrag_cleanup),
4661*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
4662*4882a593Smuzhiyun 		     NULL,
4663*4882a593Smuzhiyun 		     mlx5_ib_stage_pre_ib_reg_umr_cleanup),
4664*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_WHITELIST_UID,
4665*4882a593Smuzhiyun 		     mlx5_ib_devx_init,
4666*4882a593Smuzhiyun 		     mlx5_ib_devx_cleanup),
4667*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4668*4882a593Smuzhiyun 		     mlx5_ib_stage_ib_reg_init,
4669*4882a593Smuzhiyun 		     mlx5_ib_stage_ib_reg_cleanup),
4670*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
4671*4882a593Smuzhiyun 		     mlx5_ib_stage_post_ib_reg_umr_init,
4672*4882a593Smuzhiyun 		     NULL),
4673*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
4674*4882a593Smuzhiyun 		     mlx5_ib_stage_delay_drop_init,
4675*4882a593Smuzhiyun 		     mlx5_ib_stage_delay_drop_cleanup),
4676*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_RESTRACK,
4677*4882a593Smuzhiyun 		     mlx5_ib_restrack_init,
4678*4882a593Smuzhiyun 		     NULL),
4679*4882a593Smuzhiyun };
4680*4882a593Smuzhiyun 
4681*4882a593Smuzhiyun const struct mlx5_ib_profile raw_eth_profile = {
4682*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_INIT,
4683*4882a593Smuzhiyun 		     mlx5_ib_stage_init_init,
4684*4882a593Smuzhiyun 		     mlx5_ib_stage_init_cleanup),
4685*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_FS,
4686*4882a593Smuzhiyun 		     mlx5_ib_fs_init,
4687*4882a593Smuzhiyun 		     mlx5_ib_fs_cleanup),
4688*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4689*4882a593Smuzhiyun 		     mlx5_ib_stage_caps_init,
4690*4882a593Smuzhiyun 		     mlx5_ib_stage_caps_cleanup),
4691*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
4692*4882a593Smuzhiyun 		     mlx5_ib_stage_raw_eth_non_default_cb,
4693*4882a593Smuzhiyun 		     NULL),
4694*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_ROCE,
4695*4882a593Smuzhiyun 		     mlx5_ib_roce_init,
4696*4882a593Smuzhiyun 		     mlx5_ib_roce_cleanup),
4697*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_QP,
4698*4882a593Smuzhiyun 		     mlx5_init_qp_table,
4699*4882a593Smuzhiyun 		     mlx5_cleanup_qp_table),
4700*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_SRQ,
4701*4882a593Smuzhiyun 		     mlx5_init_srq_table,
4702*4882a593Smuzhiyun 		     mlx5_cleanup_srq_table),
4703*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4704*4882a593Smuzhiyun 		     mlx5_ib_dev_res_init,
4705*4882a593Smuzhiyun 		     mlx5_ib_dev_res_cleanup),
4706*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_NOTIFIER,
4707*4882a593Smuzhiyun 		     mlx5_ib_stage_dev_notifier_init,
4708*4882a593Smuzhiyun 		     mlx5_ib_stage_dev_notifier_cleanup),
4709*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
4710*4882a593Smuzhiyun 		     mlx5_ib_counters_init,
4711*4882a593Smuzhiyun 		     mlx5_ib_counters_cleanup),
4712*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
4713*4882a593Smuzhiyun 		     mlx5_ib_stage_cong_debugfs_init,
4714*4882a593Smuzhiyun 		     mlx5_ib_stage_cong_debugfs_cleanup),
4715*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_UAR,
4716*4882a593Smuzhiyun 		     mlx5_ib_stage_uar_init,
4717*4882a593Smuzhiyun 		     mlx5_ib_stage_uar_cleanup),
4718*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4719*4882a593Smuzhiyun 		     mlx5_ib_stage_bfrag_init,
4720*4882a593Smuzhiyun 		     mlx5_ib_stage_bfrag_cleanup),
4721*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
4722*4882a593Smuzhiyun 		     NULL,
4723*4882a593Smuzhiyun 		     mlx5_ib_stage_pre_ib_reg_umr_cleanup),
4724*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_WHITELIST_UID,
4725*4882a593Smuzhiyun 		     mlx5_ib_devx_init,
4726*4882a593Smuzhiyun 		     mlx5_ib_devx_cleanup),
4727*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4728*4882a593Smuzhiyun 		     mlx5_ib_stage_ib_reg_init,
4729*4882a593Smuzhiyun 		     mlx5_ib_stage_ib_reg_cleanup),
4730*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
4731*4882a593Smuzhiyun 		     mlx5_ib_stage_post_ib_reg_umr_init,
4732*4882a593Smuzhiyun 		     NULL),
4733*4882a593Smuzhiyun 	STAGE_CREATE(MLX5_IB_STAGE_RESTRACK,
4734*4882a593Smuzhiyun 		     mlx5_ib_restrack_init,
4735*4882a593Smuzhiyun 		     NULL),
4736*4882a593Smuzhiyun };
4737*4882a593Smuzhiyun 
mlx5_ib_add_slave_port(struct mlx5_core_dev * mdev)4738*4882a593Smuzhiyun static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev)
4739*4882a593Smuzhiyun {
4740*4882a593Smuzhiyun 	struct mlx5_ib_multiport_info *mpi;
4741*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev;
4742*4882a593Smuzhiyun 	bool bound = false;
4743*4882a593Smuzhiyun 	int err;
4744*4882a593Smuzhiyun 
4745*4882a593Smuzhiyun 	mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4746*4882a593Smuzhiyun 	if (!mpi)
4747*4882a593Smuzhiyun 		return NULL;
4748*4882a593Smuzhiyun 
4749*4882a593Smuzhiyun 	mpi->mdev = mdev;
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun 	err = mlx5_query_nic_vport_system_image_guid(mdev,
4752*4882a593Smuzhiyun 						     &mpi->sys_image_guid);
4753*4882a593Smuzhiyun 	if (err) {
4754*4882a593Smuzhiyun 		kfree(mpi);
4755*4882a593Smuzhiyun 		return NULL;
4756*4882a593Smuzhiyun 	}
4757*4882a593Smuzhiyun 
4758*4882a593Smuzhiyun 	mutex_lock(&mlx5_ib_multiport_mutex);
4759*4882a593Smuzhiyun 	list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
4760*4882a593Smuzhiyun 		if (dev->sys_image_guid == mpi->sys_image_guid)
4761*4882a593Smuzhiyun 			bound = mlx5_ib_bind_slave_port(dev, mpi);
4762*4882a593Smuzhiyun 
4763*4882a593Smuzhiyun 		if (bound) {
4764*4882a593Smuzhiyun 			rdma_roce_rescan_device(&dev->ib_dev);
4765*4882a593Smuzhiyun 			mpi->ibdev->ib_active = true;
4766*4882a593Smuzhiyun 			break;
4767*4882a593Smuzhiyun 		}
4768*4882a593Smuzhiyun 	}
4769*4882a593Smuzhiyun 
4770*4882a593Smuzhiyun 	if (!bound) {
4771*4882a593Smuzhiyun 		list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4772*4882a593Smuzhiyun 		dev_dbg(mdev->device,
4773*4882a593Smuzhiyun 			"no suitable IB device found to bind to, added to unaffiliated list.\n");
4774*4882a593Smuzhiyun 	}
4775*4882a593Smuzhiyun 	mutex_unlock(&mlx5_ib_multiport_mutex);
4776*4882a593Smuzhiyun 
4777*4882a593Smuzhiyun 	return mpi;
4778*4882a593Smuzhiyun }
4779*4882a593Smuzhiyun 
mlx5_ib_add(struct mlx5_core_dev * mdev)4780*4882a593Smuzhiyun static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
4781*4882a593Smuzhiyun {
4782*4882a593Smuzhiyun 	const struct mlx5_ib_profile *profile;
4783*4882a593Smuzhiyun 	enum rdma_link_layer ll;
4784*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev;
4785*4882a593Smuzhiyun 	int port_type_cap;
4786*4882a593Smuzhiyun 	int num_ports;
4787*4882a593Smuzhiyun 
4788*4882a593Smuzhiyun 	if (MLX5_ESWITCH_MANAGER(mdev) &&
4789*4882a593Smuzhiyun 	    mlx5_ib_eswitch_mode(mdev->priv.eswitch) == MLX5_ESWITCH_OFFLOADS) {
4790*4882a593Smuzhiyun 		if (!mlx5_core_mp_enabled(mdev))
4791*4882a593Smuzhiyun 			mlx5_ib_register_vport_reps(mdev);
4792*4882a593Smuzhiyun 		return mdev;
4793*4882a593Smuzhiyun 	}
4794*4882a593Smuzhiyun 
4795*4882a593Smuzhiyun 	port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4796*4882a593Smuzhiyun 	ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun 	if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET)
4799*4882a593Smuzhiyun 		return mlx5_ib_add_slave_port(mdev);
4800*4882a593Smuzhiyun 
4801*4882a593Smuzhiyun 	num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
4802*4882a593Smuzhiyun 			MLX5_CAP_GEN(mdev, num_vhca_ports));
4803*4882a593Smuzhiyun 	dev = ib_alloc_device(mlx5_ib_dev, ib_dev);
4804*4882a593Smuzhiyun 	if (!dev)
4805*4882a593Smuzhiyun 		return NULL;
4806*4882a593Smuzhiyun 	dev->port = kcalloc(num_ports, sizeof(*dev->port),
4807*4882a593Smuzhiyun 			     GFP_KERNEL);
4808*4882a593Smuzhiyun 	if (!dev->port) {
4809*4882a593Smuzhiyun 		ib_dealloc_device(&dev->ib_dev);
4810*4882a593Smuzhiyun 		return NULL;
4811*4882a593Smuzhiyun 	}
4812*4882a593Smuzhiyun 
4813*4882a593Smuzhiyun 	dev->mdev = mdev;
4814*4882a593Smuzhiyun 	dev->num_ports = num_ports;
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 	if (ll == IB_LINK_LAYER_ETHERNET && !mlx5_is_roce_enabled(mdev))
4817*4882a593Smuzhiyun 		profile = &raw_eth_profile;
4818*4882a593Smuzhiyun 	else
4819*4882a593Smuzhiyun 		profile = &pf_profile;
4820*4882a593Smuzhiyun 
4821*4882a593Smuzhiyun 	return __mlx5_ib_add(dev, profile);
4822*4882a593Smuzhiyun }
4823*4882a593Smuzhiyun 
mlx5_ib_remove(struct mlx5_core_dev * mdev,void * context)4824*4882a593Smuzhiyun static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
4825*4882a593Smuzhiyun {
4826*4882a593Smuzhiyun 	struct mlx5_ib_multiport_info *mpi;
4827*4882a593Smuzhiyun 	struct mlx5_ib_dev *dev;
4828*4882a593Smuzhiyun 
4829*4882a593Smuzhiyun 	if (MLX5_ESWITCH_MANAGER(mdev) && context == mdev) {
4830*4882a593Smuzhiyun 		mlx5_ib_unregister_vport_reps(mdev);
4831*4882a593Smuzhiyun 		return;
4832*4882a593Smuzhiyun 	}
4833*4882a593Smuzhiyun 
4834*4882a593Smuzhiyun 	if (mlx5_core_is_mp_slave(mdev)) {
4835*4882a593Smuzhiyun 		mpi = context;
4836*4882a593Smuzhiyun 		mutex_lock(&mlx5_ib_multiport_mutex);
4837*4882a593Smuzhiyun 		if (mpi->ibdev)
4838*4882a593Smuzhiyun 			mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
4839*4882a593Smuzhiyun 		list_del(&mpi->list);
4840*4882a593Smuzhiyun 		mutex_unlock(&mlx5_ib_multiport_mutex);
4841*4882a593Smuzhiyun 		kfree(mpi);
4842*4882a593Smuzhiyun 		return;
4843*4882a593Smuzhiyun 	}
4844*4882a593Smuzhiyun 
4845*4882a593Smuzhiyun 	dev = context;
4846*4882a593Smuzhiyun 	__mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
4847*4882a593Smuzhiyun }
4848*4882a593Smuzhiyun 
4849*4882a593Smuzhiyun static struct mlx5_interface mlx5_ib_interface = {
4850*4882a593Smuzhiyun 	.add            = mlx5_ib_add,
4851*4882a593Smuzhiyun 	.remove         = mlx5_ib_remove,
4852*4882a593Smuzhiyun 	.protocol	= MLX5_INTERFACE_PROTOCOL_IB,
4853*4882a593Smuzhiyun };
4854*4882a593Smuzhiyun 
mlx5_ib_get_xlt_emergency_page(void)4855*4882a593Smuzhiyun unsigned long mlx5_ib_get_xlt_emergency_page(void)
4856*4882a593Smuzhiyun {
4857*4882a593Smuzhiyun 	mutex_lock(&xlt_emergency_page_mutex);
4858*4882a593Smuzhiyun 	return xlt_emergency_page;
4859*4882a593Smuzhiyun }
4860*4882a593Smuzhiyun 
mlx5_ib_put_xlt_emergency_page(void)4861*4882a593Smuzhiyun void mlx5_ib_put_xlt_emergency_page(void)
4862*4882a593Smuzhiyun {
4863*4882a593Smuzhiyun 	mutex_unlock(&xlt_emergency_page_mutex);
4864*4882a593Smuzhiyun }
4865*4882a593Smuzhiyun 
mlx5_ib_init(void)4866*4882a593Smuzhiyun static int __init mlx5_ib_init(void)
4867*4882a593Smuzhiyun {
4868*4882a593Smuzhiyun 	int err;
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun 	xlt_emergency_page = __get_free_page(GFP_KERNEL);
4871*4882a593Smuzhiyun 	if (!xlt_emergency_page)
4872*4882a593Smuzhiyun 		return -ENOMEM;
4873*4882a593Smuzhiyun 
4874*4882a593Smuzhiyun 	mutex_init(&xlt_emergency_page_mutex);
4875*4882a593Smuzhiyun 
4876*4882a593Smuzhiyun 	mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
4877*4882a593Smuzhiyun 	if (!mlx5_ib_event_wq) {
4878*4882a593Smuzhiyun 		free_page(xlt_emergency_page);
4879*4882a593Smuzhiyun 		return -ENOMEM;
4880*4882a593Smuzhiyun 	}
4881*4882a593Smuzhiyun 
4882*4882a593Smuzhiyun 	mlx5_ib_odp_init();
4883*4882a593Smuzhiyun 
4884*4882a593Smuzhiyun 	err = mlx5_register_interface(&mlx5_ib_interface);
4885*4882a593Smuzhiyun 
4886*4882a593Smuzhiyun 	return err;
4887*4882a593Smuzhiyun }
4888*4882a593Smuzhiyun 
mlx5_ib_cleanup(void)4889*4882a593Smuzhiyun static void __exit mlx5_ib_cleanup(void)
4890*4882a593Smuzhiyun {
4891*4882a593Smuzhiyun 	mlx5_unregister_interface(&mlx5_ib_interface);
4892*4882a593Smuzhiyun 	destroy_workqueue(mlx5_ib_event_wq);
4893*4882a593Smuzhiyun 	mutex_destroy(&xlt_emergency_page_mutex);
4894*4882a593Smuzhiyun 	free_page(xlt_emergency_page);
4895*4882a593Smuzhiyun }
4896*4882a593Smuzhiyun 
4897*4882a593Smuzhiyun module_init(mlx5_ib_init);
4898*4882a593Smuzhiyun module_exit(mlx5_ib_cleanup);
4899