1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2013-2017, Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/debugfs.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "mlx5_ib.h"
36*4882a593Smuzhiyun #include "cmd.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun enum mlx5_ib_cong_node_type {
39*4882a593Smuzhiyun MLX5_IB_RROCE_ECN_RP = 1,
40*4882a593Smuzhiyun MLX5_IB_RROCE_ECN_NP = 2,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const char * const mlx5_ib_dbg_cc_name[] = {
44*4882a593Smuzhiyun "rp_clamp_tgt_rate",
45*4882a593Smuzhiyun "rp_clamp_tgt_rate_ati",
46*4882a593Smuzhiyun "rp_time_reset",
47*4882a593Smuzhiyun "rp_byte_reset",
48*4882a593Smuzhiyun "rp_threshold",
49*4882a593Smuzhiyun "rp_ai_rate",
50*4882a593Smuzhiyun "rp_max_rate",
51*4882a593Smuzhiyun "rp_hai_rate",
52*4882a593Smuzhiyun "rp_min_dec_fac",
53*4882a593Smuzhiyun "rp_min_rate",
54*4882a593Smuzhiyun "rp_rate_to_set_on_first_cnp",
55*4882a593Smuzhiyun "rp_dce_tcp_g",
56*4882a593Smuzhiyun "rp_dce_tcp_rtt",
57*4882a593Smuzhiyun "rp_rate_reduce_monitor_period",
58*4882a593Smuzhiyun "rp_initial_alpha_value",
59*4882a593Smuzhiyun "rp_gd",
60*4882a593Smuzhiyun "np_min_time_between_cnps",
61*4882a593Smuzhiyun "np_cnp_dscp",
62*4882a593Smuzhiyun "np_cnp_prio_mode",
63*4882a593Smuzhiyun "np_cnp_prio",
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define MLX5_IB_RP_CLAMP_TGT_RATE_ATTR BIT(1)
67*4882a593Smuzhiyun #define MLX5_IB_RP_CLAMP_TGT_RATE_ATI_ATTR BIT(2)
68*4882a593Smuzhiyun #define MLX5_IB_RP_TIME_RESET_ATTR BIT(3)
69*4882a593Smuzhiyun #define MLX5_IB_RP_BYTE_RESET_ATTR BIT(4)
70*4882a593Smuzhiyun #define MLX5_IB_RP_THRESHOLD_ATTR BIT(5)
71*4882a593Smuzhiyun #define MLX5_IB_RP_MAX_RATE_ATTR BIT(6)
72*4882a593Smuzhiyun #define MLX5_IB_RP_AI_RATE_ATTR BIT(7)
73*4882a593Smuzhiyun #define MLX5_IB_RP_HAI_RATE_ATTR BIT(8)
74*4882a593Smuzhiyun #define MLX5_IB_RP_MIN_DEC_FAC_ATTR BIT(9)
75*4882a593Smuzhiyun #define MLX5_IB_RP_MIN_RATE_ATTR BIT(10)
76*4882a593Smuzhiyun #define MLX5_IB_RP_RATE_TO_SET_ON_FIRST_CNP_ATTR BIT(11)
77*4882a593Smuzhiyun #define MLX5_IB_RP_DCE_TCP_G_ATTR BIT(12)
78*4882a593Smuzhiyun #define MLX5_IB_RP_DCE_TCP_RTT_ATTR BIT(13)
79*4882a593Smuzhiyun #define MLX5_IB_RP_RATE_REDUCE_MONITOR_PERIOD_ATTR BIT(14)
80*4882a593Smuzhiyun #define MLX5_IB_RP_INITIAL_ALPHA_VALUE_ATTR BIT(15)
81*4882a593Smuzhiyun #define MLX5_IB_RP_GD_ATTR BIT(16)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define MLX5_IB_NP_MIN_TIME_BETWEEN_CNPS_ATTR BIT(2)
84*4882a593Smuzhiyun #define MLX5_IB_NP_CNP_DSCP_ATTR BIT(3)
85*4882a593Smuzhiyun #define MLX5_IB_NP_CNP_PRIO_MODE_ATTR BIT(4)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static enum mlx5_ib_cong_node_type
mlx5_ib_param_to_node(enum mlx5_ib_dbg_cc_types param_offset)88*4882a593Smuzhiyun mlx5_ib_param_to_node(enum mlx5_ib_dbg_cc_types param_offset)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun if (param_offset >= MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE &&
91*4882a593Smuzhiyun param_offset <= MLX5_IB_DBG_CC_RP_GD)
92*4882a593Smuzhiyun return MLX5_IB_RROCE_ECN_RP;
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun return MLX5_IB_RROCE_ECN_NP;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
mlx5_get_cc_param_val(void * field,int offset)97*4882a593Smuzhiyun static u32 mlx5_get_cc_param_val(void *field, int offset)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun switch (offset) {
100*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE:
101*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
102*4882a593Smuzhiyun clamp_tgt_rate);
103*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI:
104*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
105*4882a593Smuzhiyun clamp_tgt_rate_after_time_inc);
106*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_TIME_RESET:
107*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
108*4882a593Smuzhiyun rpg_time_reset);
109*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_BYTE_RESET:
110*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
111*4882a593Smuzhiyun rpg_byte_reset);
112*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_THRESHOLD:
113*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
114*4882a593Smuzhiyun rpg_threshold);
115*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_AI_RATE:
116*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
117*4882a593Smuzhiyun rpg_ai_rate);
118*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_MAX_RATE:
119*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
120*4882a593Smuzhiyun rpg_max_rate);
121*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_HAI_RATE:
122*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
123*4882a593Smuzhiyun rpg_hai_rate);
124*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_MIN_DEC_FAC:
125*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
126*4882a593Smuzhiyun rpg_min_dec_fac);
127*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_MIN_RATE:
128*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
129*4882a593Smuzhiyun rpg_min_rate);
130*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP:
131*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
132*4882a593Smuzhiyun rate_to_set_on_first_cnp);
133*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_DCE_TCP_G:
134*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
135*4882a593Smuzhiyun dce_tcp_g);
136*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_DCE_TCP_RTT:
137*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
138*4882a593Smuzhiyun dce_tcp_rtt);
139*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD:
140*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
141*4882a593Smuzhiyun rate_reduce_monitor_period);
142*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE:
143*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
144*4882a593Smuzhiyun initial_alpha_value);
145*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_GD:
146*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_rp, field,
147*4882a593Smuzhiyun rpg_gd);
148*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_MIN_TIME_BETWEEN_CNPS:
149*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_np, field,
150*4882a593Smuzhiyun min_time_between_cnps);
151*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_CNP_DSCP:
152*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_np, field,
153*4882a593Smuzhiyun cnp_dscp);
154*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE:
155*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_np, field,
156*4882a593Smuzhiyun cnp_prio_mode);
157*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_CNP_PRIO:
158*4882a593Smuzhiyun return MLX5_GET(cong_control_r_roce_ecn_np, field,
159*4882a593Smuzhiyun cnp_802p_prio);
160*4882a593Smuzhiyun default:
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
mlx5_ib_set_cc_param_mask_val(void * field,int offset,u32 var,u32 * attr_mask)165*4882a593Smuzhiyun static void mlx5_ib_set_cc_param_mask_val(void *field, int offset,
166*4882a593Smuzhiyun u32 var, u32 *attr_mask)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun switch (offset) {
169*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE:
170*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_CLAMP_TGT_RATE_ATTR;
171*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
172*4882a593Smuzhiyun clamp_tgt_rate, var);
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI:
175*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_CLAMP_TGT_RATE_ATI_ATTR;
176*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
177*4882a593Smuzhiyun clamp_tgt_rate_after_time_inc, var);
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_TIME_RESET:
180*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_TIME_RESET_ATTR;
181*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
182*4882a593Smuzhiyun rpg_time_reset, var);
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_BYTE_RESET:
185*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_BYTE_RESET_ATTR;
186*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
187*4882a593Smuzhiyun rpg_byte_reset, var);
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_THRESHOLD:
190*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_THRESHOLD_ATTR;
191*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
192*4882a593Smuzhiyun rpg_threshold, var);
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_AI_RATE:
195*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_AI_RATE_ATTR;
196*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
197*4882a593Smuzhiyun rpg_ai_rate, var);
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_MAX_RATE:
200*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_MAX_RATE_ATTR;
201*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
202*4882a593Smuzhiyun rpg_max_rate, var);
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_HAI_RATE:
205*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_HAI_RATE_ATTR;
206*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
207*4882a593Smuzhiyun rpg_hai_rate, var);
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_MIN_DEC_FAC:
210*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_MIN_DEC_FAC_ATTR;
211*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
212*4882a593Smuzhiyun rpg_min_dec_fac, var);
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_MIN_RATE:
215*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_MIN_RATE_ATTR;
216*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
217*4882a593Smuzhiyun rpg_min_rate, var);
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP:
220*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_RATE_TO_SET_ON_FIRST_CNP_ATTR;
221*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
222*4882a593Smuzhiyun rate_to_set_on_first_cnp, var);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_DCE_TCP_G:
225*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_DCE_TCP_G_ATTR;
226*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
227*4882a593Smuzhiyun dce_tcp_g, var);
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_DCE_TCP_RTT:
230*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_DCE_TCP_RTT_ATTR;
231*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
232*4882a593Smuzhiyun dce_tcp_rtt, var);
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD:
235*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_RATE_REDUCE_MONITOR_PERIOD_ATTR;
236*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
237*4882a593Smuzhiyun rate_reduce_monitor_period, var);
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE:
240*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_INITIAL_ALPHA_VALUE_ATTR;
241*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
242*4882a593Smuzhiyun initial_alpha_value, var);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case MLX5_IB_DBG_CC_RP_GD:
245*4882a593Smuzhiyun *attr_mask |= MLX5_IB_RP_GD_ATTR;
246*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_rp, field,
247*4882a593Smuzhiyun rpg_gd, var);
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_MIN_TIME_BETWEEN_CNPS:
250*4882a593Smuzhiyun *attr_mask |= MLX5_IB_NP_MIN_TIME_BETWEEN_CNPS_ATTR;
251*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_np, field,
252*4882a593Smuzhiyun min_time_between_cnps, var);
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_CNP_DSCP:
255*4882a593Smuzhiyun *attr_mask |= MLX5_IB_NP_CNP_DSCP_ATTR;
256*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_np, field, cnp_dscp, var);
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE:
259*4882a593Smuzhiyun *attr_mask |= MLX5_IB_NP_CNP_PRIO_MODE_ATTR;
260*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_np, field, cnp_prio_mode, var);
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun case MLX5_IB_DBG_CC_NP_CNP_PRIO:
263*4882a593Smuzhiyun *attr_mask |= MLX5_IB_NP_CNP_PRIO_MODE_ATTR;
264*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_np, field, cnp_prio_mode, 0);
265*4882a593Smuzhiyun MLX5_SET(cong_control_r_roce_ecn_np, field, cnp_802p_prio, var);
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
mlx5_ib_get_cc_params(struct mlx5_ib_dev * dev,u8 port_num,int offset,u32 * var)270*4882a593Smuzhiyun static int mlx5_ib_get_cc_params(struct mlx5_ib_dev *dev, u8 port_num,
271*4882a593Smuzhiyun int offset, u32 *var)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun int outlen = MLX5_ST_SZ_BYTES(query_cong_params_out);
274*4882a593Smuzhiyun void *out;
275*4882a593Smuzhiyun void *field;
276*4882a593Smuzhiyun int err;
277*4882a593Smuzhiyun enum mlx5_ib_cong_node_type node;
278*4882a593Smuzhiyun struct mlx5_core_dev *mdev;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Takes a 1-based port number */
281*4882a593Smuzhiyun mdev = mlx5_ib_get_native_port_mdev(dev, port_num + 1, NULL);
282*4882a593Smuzhiyun if (!mdev)
283*4882a593Smuzhiyun return -ENODEV;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun out = kvzalloc(outlen, GFP_KERNEL);
286*4882a593Smuzhiyun if (!out) {
287*4882a593Smuzhiyun err = -ENOMEM;
288*4882a593Smuzhiyun goto alloc_err;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun node = mlx5_ib_param_to_node(offset);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun err = mlx5_cmd_query_cong_params(mdev, node, out);
294*4882a593Smuzhiyun if (err)
295*4882a593Smuzhiyun goto free;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun field = MLX5_ADDR_OF(query_cong_params_out, out, congestion_parameters);
298*4882a593Smuzhiyun *var = mlx5_get_cc_param_val(field, offset);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun free:
301*4882a593Smuzhiyun kvfree(out);
302*4882a593Smuzhiyun alloc_err:
303*4882a593Smuzhiyun mlx5_ib_put_native_port_mdev(dev, port_num + 1);
304*4882a593Smuzhiyun return err;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
mlx5_ib_set_cc_params(struct mlx5_ib_dev * dev,u8 port_num,int offset,u32 var)307*4882a593Smuzhiyun static int mlx5_ib_set_cc_params(struct mlx5_ib_dev *dev, u8 port_num,
308*4882a593Smuzhiyun int offset, u32 var)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun int inlen = MLX5_ST_SZ_BYTES(modify_cong_params_in);
311*4882a593Smuzhiyun void *in;
312*4882a593Smuzhiyun void *field;
313*4882a593Smuzhiyun enum mlx5_ib_cong_node_type node;
314*4882a593Smuzhiyun struct mlx5_core_dev *mdev;
315*4882a593Smuzhiyun u32 attr_mask = 0;
316*4882a593Smuzhiyun int err;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Takes a 1-based port number */
319*4882a593Smuzhiyun mdev = mlx5_ib_get_native_port_mdev(dev, port_num + 1, NULL);
320*4882a593Smuzhiyun if (!mdev)
321*4882a593Smuzhiyun return -ENODEV;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun in = kvzalloc(inlen, GFP_KERNEL);
324*4882a593Smuzhiyun if (!in) {
325*4882a593Smuzhiyun err = -ENOMEM;
326*4882a593Smuzhiyun goto alloc_err;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun MLX5_SET(modify_cong_params_in, in, opcode,
330*4882a593Smuzhiyun MLX5_CMD_OP_MODIFY_CONG_PARAMS);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun node = mlx5_ib_param_to_node(offset);
333*4882a593Smuzhiyun MLX5_SET(modify_cong_params_in, in, cong_protocol, node);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun field = MLX5_ADDR_OF(modify_cong_params_in, in, congestion_parameters);
336*4882a593Smuzhiyun mlx5_ib_set_cc_param_mask_val(field, offset, var, &attr_mask);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun field = MLX5_ADDR_OF(modify_cong_params_in, in, field_select);
339*4882a593Smuzhiyun MLX5_SET(field_select_r_roce_rp, field, field_select_r_roce_rp,
340*4882a593Smuzhiyun attr_mask);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun err = mlx5_cmd_exec_in(dev->mdev, modify_cong_params, in);
343*4882a593Smuzhiyun kvfree(in);
344*4882a593Smuzhiyun alloc_err:
345*4882a593Smuzhiyun mlx5_ib_put_native_port_mdev(dev, port_num + 1);
346*4882a593Smuzhiyun return err;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
set_param(struct file * filp,const char __user * buf,size_t count,loff_t * pos)349*4882a593Smuzhiyun static ssize_t set_param(struct file *filp, const char __user *buf,
350*4882a593Smuzhiyun size_t count, loff_t *pos)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct mlx5_ib_dbg_param *param = filp->private_data;
353*4882a593Smuzhiyun int offset = param->offset;
354*4882a593Smuzhiyun char lbuf[11] = { };
355*4882a593Smuzhiyun u32 var;
356*4882a593Smuzhiyun int ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (count > sizeof(lbuf))
359*4882a593Smuzhiyun return -EINVAL;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (copy_from_user(lbuf, buf, count))
362*4882a593Smuzhiyun return -EFAULT;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun lbuf[sizeof(lbuf) - 1] = '\0';
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (kstrtou32(lbuf, 0, &var))
367*4882a593Smuzhiyun return -EINVAL;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = mlx5_ib_set_cc_params(param->dev, param->port_num, offset, var);
370*4882a593Smuzhiyun return ret ? ret : count;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
get_param(struct file * filp,char __user * buf,size_t count,loff_t * pos)373*4882a593Smuzhiyun static ssize_t get_param(struct file *filp, char __user *buf, size_t count,
374*4882a593Smuzhiyun loff_t *pos)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct mlx5_ib_dbg_param *param = filp->private_data;
377*4882a593Smuzhiyun int offset = param->offset;
378*4882a593Smuzhiyun u32 var = 0;
379*4882a593Smuzhiyun int ret;
380*4882a593Smuzhiyun char lbuf[11];
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ret = mlx5_ib_get_cc_params(param->dev, param->port_num, offset, &var);
383*4882a593Smuzhiyun if (ret)
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ret = snprintf(lbuf, sizeof(lbuf), "%d\n", var);
387*4882a593Smuzhiyun if (ret < 0)
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return simple_read_from_buffer(buf, count, pos, lbuf, ret);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const struct file_operations dbg_cc_fops = {
394*4882a593Smuzhiyun .owner = THIS_MODULE,
395*4882a593Smuzhiyun .open = simple_open,
396*4882a593Smuzhiyun .write = set_param,
397*4882a593Smuzhiyun .read = get_param,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev * dev,u8 port_num)400*4882a593Smuzhiyun void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun if (!mlx5_debugfs_root ||
403*4882a593Smuzhiyun !dev->port[port_num].dbg_cc_params ||
404*4882a593Smuzhiyun !dev->port[port_num].dbg_cc_params->root)
405*4882a593Smuzhiyun return;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun debugfs_remove_recursive(dev->port[port_num].dbg_cc_params->root);
408*4882a593Smuzhiyun kfree(dev->port[port_num].dbg_cc_params);
409*4882a593Smuzhiyun dev->port[port_num].dbg_cc_params = NULL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev * dev,u8 port_num)412*4882a593Smuzhiyun void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct mlx5_ib_dbg_cc_params *dbg_cc_params;
415*4882a593Smuzhiyun struct mlx5_core_dev *mdev;
416*4882a593Smuzhiyun int i;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (!mlx5_debugfs_root)
419*4882a593Smuzhiyun return;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Takes a 1-based port number */
422*4882a593Smuzhiyun mdev = mlx5_ib_get_native_port_mdev(dev, port_num + 1, NULL);
423*4882a593Smuzhiyun if (!mdev)
424*4882a593Smuzhiyun return;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (!MLX5_CAP_GEN(mdev, cc_query_allowed) ||
427*4882a593Smuzhiyun !MLX5_CAP_GEN(mdev, cc_modify_allowed))
428*4882a593Smuzhiyun goto put_mdev;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun dbg_cc_params = kzalloc(sizeof(*dbg_cc_params), GFP_KERNEL);
431*4882a593Smuzhiyun if (!dbg_cc_params)
432*4882a593Smuzhiyun goto err;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun dev->port[port_num].dbg_cc_params = dbg_cc_params;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun dbg_cc_params->root = debugfs_create_dir("cc_params",
437*4882a593Smuzhiyun mdev->priv.dbg_root);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun for (i = 0; i < MLX5_IB_DBG_CC_MAX; i++) {
440*4882a593Smuzhiyun dbg_cc_params->params[i].offset = i;
441*4882a593Smuzhiyun dbg_cc_params->params[i].dev = dev;
442*4882a593Smuzhiyun dbg_cc_params->params[i].port_num = port_num;
443*4882a593Smuzhiyun dbg_cc_params->params[i].dentry =
444*4882a593Smuzhiyun debugfs_create_file(mlx5_ib_dbg_cc_name[i],
445*4882a593Smuzhiyun 0600, dbg_cc_params->root,
446*4882a593Smuzhiyun &dbg_cc_params->params[i],
447*4882a593Smuzhiyun &dbg_cc_fops);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun put_mdev:
451*4882a593Smuzhiyun mlx5_ib_put_native_port_mdev(dev, port_num + 1);
452*4882a593Smuzhiyun return;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun err:
455*4882a593Smuzhiyun mlx5_ib_warn(dev, "cong debugfs failure\n");
456*4882a593Smuzhiyun mlx5_ib_cleanup_cong_debugfs(dev, port_num);
457*4882a593Smuzhiyun mlx5_ib_put_native_port_mdev(dev, port_num + 1);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun * We don't want to fail driver if debugfs failed to initialize,
461*4882a593Smuzhiyun * so we are not forwarding error to the user.
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun return;
464*4882a593Smuzhiyun }
465