1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/log2.h>
35*4882a593Smuzhiyun #include <linux/etherdevice.h>
36*4882a593Smuzhiyun #include <net/ip.h>
37*4882a593Smuzhiyun #include <linux/slab.h>
38*4882a593Smuzhiyun #include <linux/netdevice.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <rdma/ib_cache.h>
41*4882a593Smuzhiyun #include <rdma/ib_pack.h>
42*4882a593Smuzhiyun #include <rdma/ib_addr.h>
43*4882a593Smuzhiyun #include <rdma/ib_mad.h>
44*4882a593Smuzhiyun #include <rdma/uverbs_ioctl.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include <linux/mlx4/driver.h>
47*4882a593Smuzhiyun #include <linux/mlx4/qp.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include "mlx4_ib.h"
50*4882a593Smuzhiyun #include <rdma/mlx4-abi.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
53*4882a593Smuzhiyun struct mlx4_ib_cq *recv_cq);
54*4882a593Smuzhiyun static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
55*4882a593Smuzhiyun struct mlx4_ib_cq *recv_cq);
56*4882a593Smuzhiyun static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state,
57*4882a593Smuzhiyun struct ib_udata *udata);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun enum {
60*4882a593Smuzhiyun MLX4_IB_ACK_REQ_FREQ = 8,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun enum {
64*4882a593Smuzhiyun MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
65*4882a593Smuzhiyun MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
66*4882a593Smuzhiyun MLX4_IB_LINK_TYPE_IB = 0,
67*4882a593Smuzhiyun MLX4_IB_LINK_TYPE_ETH = 1
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun enum {
71*4882a593Smuzhiyun MLX4_IB_MIN_SQ_STRIDE = 6,
72*4882a593Smuzhiyun MLX4_IB_CACHE_LINE_SIZE = 64,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun enum {
76*4882a593Smuzhiyun MLX4_RAW_QP_MTU = 7,
77*4882a593Smuzhiyun MLX4_RAW_QP_MSGMAX = 31,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifndef ETH_ALEN
81*4882a593Smuzhiyun #define ETH_ALEN 6
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const __be32 mlx4_ib_opcode[] = {
85*4882a593Smuzhiyun [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
86*4882a593Smuzhiyun [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
87*4882a593Smuzhiyun [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
88*4882a593Smuzhiyun [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
89*4882a593Smuzhiyun [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
90*4882a593Smuzhiyun [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
91*4882a593Smuzhiyun [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
92*4882a593Smuzhiyun [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
93*4882a593Smuzhiyun [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
94*4882a593Smuzhiyun [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
95*4882a593Smuzhiyun [IB_WR_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
96*4882a593Smuzhiyun [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
97*4882a593Smuzhiyun [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun enum mlx4_ib_source_type {
101*4882a593Smuzhiyun MLX4_IB_QP_SRC = 0,
102*4882a593Smuzhiyun MLX4_IB_RWQ_SRC = 1,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
is_tunnel_qp(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)105*4882a593Smuzhiyun static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun if (!mlx4_is_master(dev->dev))
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
111*4882a593Smuzhiyun qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
112*4882a593Smuzhiyun 8 * MLX4_MFUNC_MAX;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
is_sqp(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)115*4882a593Smuzhiyun static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun int proxy_sqp = 0;
118*4882a593Smuzhiyun int real_sqp = 0;
119*4882a593Smuzhiyun int i;
120*4882a593Smuzhiyun /* PPF or Native -- real SQP */
121*4882a593Smuzhiyun real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
122*4882a593Smuzhiyun qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
123*4882a593Smuzhiyun qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
124*4882a593Smuzhiyun if (real_sqp)
125*4882a593Smuzhiyun return 1;
126*4882a593Smuzhiyun /* VF or PF -- proxy SQP */
127*4882a593Smuzhiyun if (mlx4_is_mfunc(dev->dev)) {
128*4882a593Smuzhiyun for (i = 0; i < dev->dev->caps.num_ports; i++) {
129*4882a593Smuzhiyun if (qp->mqp.qpn == dev->dev->caps.spec_qps[i].qp0_proxy ||
130*4882a593Smuzhiyun qp->mqp.qpn == dev->dev->caps.spec_qps[i].qp1_proxy) {
131*4882a593Smuzhiyun proxy_sqp = 1;
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun if (proxy_sqp)
137*4882a593Smuzhiyun return 1;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return !!(qp->flags & MLX4_IB_ROCE_V2_GSI_QP);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* used for INIT/CLOSE port logic */
is_qp0(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)143*4882a593Smuzhiyun static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun int proxy_qp0 = 0;
146*4882a593Smuzhiyun int real_qp0 = 0;
147*4882a593Smuzhiyun int i;
148*4882a593Smuzhiyun /* PPF or Native -- real QP0 */
149*4882a593Smuzhiyun real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
150*4882a593Smuzhiyun qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
151*4882a593Smuzhiyun qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
152*4882a593Smuzhiyun if (real_qp0)
153*4882a593Smuzhiyun return 1;
154*4882a593Smuzhiyun /* VF or PF -- proxy QP0 */
155*4882a593Smuzhiyun if (mlx4_is_mfunc(dev->dev)) {
156*4882a593Smuzhiyun for (i = 0; i < dev->dev->caps.num_ports; i++) {
157*4882a593Smuzhiyun if (qp->mqp.qpn == dev->dev->caps.spec_qps[i].qp0_proxy) {
158*4882a593Smuzhiyun proxy_qp0 = 1;
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun return proxy_qp0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
get_wqe(struct mlx4_ib_qp * qp,int offset)166*4882a593Smuzhiyun static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun return mlx4_buf_offset(&qp->buf, offset);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
get_recv_wqe(struct mlx4_ib_qp * qp,int n)171*4882a593Smuzhiyun static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
get_send_wqe(struct mlx4_ib_qp * qp,int n)176*4882a593Smuzhiyun static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * Stamp a SQ WQE so that it is invalid if prefetched by marking the
183*4882a593Smuzhiyun * first four bytes of every 64 byte chunk with 0xffffffff, except for
184*4882a593Smuzhiyun * the very first chunk of the WQE.
185*4882a593Smuzhiyun */
stamp_send_wqe(struct mlx4_ib_qp * qp,int n)186*4882a593Smuzhiyun static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun __be32 *wqe;
189*4882a593Smuzhiyun int i;
190*4882a593Smuzhiyun int s;
191*4882a593Smuzhiyun void *buf;
192*4882a593Smuzhiyun struct mlx4_wqe_ctrl_seg *ctrl;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
195*4882a593Smuzhiyun ctrl = (struct mlx4_wqe_ctrl_seg *)buf;
196*4882a593Smuzhiyun s = (ctrl->qpn_vlan.fence_size & 0x3f) << 4;
197*4882a593Smuzhiyun for (i = 64; i < s; i += 64) {
198*4882a593Smuzhiyun wqe = buf + i;
199*4882a593Smuzhiyun *wqe = cpu_to_be32(0xffffffff);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
mlx4_ib_qp_event(struct mlx4_qp * qp,enum mlx4_event type)203*4882a593Smuzhiyun static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct ib_event event;
206*4882a593Smuzhiyun struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (type == MLX4_EVENT_TYPE_PATH_MIG)
209*4882a593Smuzhiyun to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (ibqp->event_handler) {
212*4882a593Smuzhiyun event.device = ibqp->device;
213*4882a593Smuzhiyun event.element.qp = ibqp;
214*4882a593Smuzhiyun switch (type) {
215*4882a593Smuzhiyun case MLX4_EVENT_TYPE_PATH_MIG:
216*4882a593Smuzhiyun event.event = IB_EVENT_PATH_MIG;
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case MLX4_EVENT_TYPE_COMM_EST:
219*4882a593Smuzhiyun event.event = IB_EVENT_COMM_EST;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun case MLX4_EVENT_TYPE_SQ_DRAINED:
222*4882a593Smuzhiyun event.event = IB_EVENT_SQ_DRAINED;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
225*4882a593Smuzhiyun event.event = IB_EVENT_QP_LAST_WQE_REACHED;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
228*4882a593Smuzhiyun event.event = IB_EVENT_QP_FATAL;
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
231*4882a593Smuzhiyun event.event = IB_EVENT_PATH_MIG_ERR;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
234*4882a593Smuzhiyun event.event = IB_EVENT_QP_REQ_ERR;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
237*4882a593Smuzhiyun event.event = IB_EVENT_QP_ACCESS_ERR;
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun default:
240*4882a593Smuzhiyun pr_warn("Unexpected event type %d "
241*4882a593Smuzhiyun "on QP %06x\n", type, qp->qpn);
242*4882a593Smuzhiyun return;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun ibqp->event_handler(&event, ibqp->qp_context);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
mlx4_ib_wq_event(struct mlx4_qp * qp,enum mlx4_event type)249*4882a593Smuzhiyun static void mlx4_ib_wq_event(struct mlx4_qp *qp, enum mlx4_event type)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun pr_warn_ratelimited("Unexpected event type %d on WQ 0x%06x. Events are not supported for WQs\n",
252*4882a593Smuzhiyun type, qp->qpn);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
send_wqe_overhead(enum mlx4_ib_qp_type type,u32 flags)255*4882a593Smuzhiyun static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * UD WQEs must have a datagram segment.
259*4882a593Smuzhiyun * RC and UC WQEs might have a remote address segment.
260*4882a593Smuzhiyun * MLX WQEs need two extra inline data segments (for the UD
261*4882a593Smuzhiyun * header and space for the ICRC).
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun switch (type) {
264*4882a593Smuzhiyun case MLX4_IB_QPT_UD:
265*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg) +
266*4882a593Smuzhiyun sizeof (struct mlx4_wqe_datagram_seg) +
267*4882a593Smuzhiyun ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
268*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_SMI_OWNER:
269*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_SMI:
270*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_GSI:
271*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg) +
272*4882a593Smuzhiyun sizeof (struct mlx4_wqe_datagram_seg) + 64;
273*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_SMI_OWNER:
274*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_GSI:
275*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg) +
276*4882a593Smuzhiyun sizeof (struct mlx4_wqe_datagram_seg);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun case MLX4_IB_QPT_UC:
279*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg) +
280*4882a593Smuzhiyun sizeof (struct mlx4_wqe_raddr_seg);
281*4882a593Smuzhiyun case MLX4_IB_QPT_RC:
282*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg) +
283*4882a593Smuzhiyun sizeof (struct mlx4_wqe_masked_atomic_seg) +
284*4882a593Smuzhiyun sizeof (struct mlx4_wqe_raddr_seg);
285*4882a593Smuzhiyun case MLX4_IB_QPT_SMI:
286*4882a593Smuzhiyun case MLX4_IB_QPT_GSI:
287*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg) +
288*4882a593Smuzhiyun ALIGN(MLX4_IB_UD_HEADER_SIZE +
289*4882a593Smuzhiyun DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
290*4882a593Smuzhiyun MLX4_INLINE_ALIGN) *
291*4882a593Smuzhiyun sizeof (struct mlx4_wqe_inline_seg),
292*4882a593Smuzhiyun sizeof (struct mlx4_wqe_data_seg)) +
293*4882a593Smuzhiyun ALIGN(4 +
294*4882a593Smuzhiyun sizeof (struct mlx4_wqe_inline_seg),
295*4882a593Smuzhiyun sizeof (struct mlx4_wqe_data_seg));
296*4882a593Smuzhiyun default:
297*4882a593Smuzhiyun return sizeof (struct mlx4_wqe_ctrl_seg);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
set_rq_size(struct mlx4_ib_dev * dev,struct ib_qp_cap * cap,bool is_user,bool has_rq,struct mlx4_ib_qp * qp,u32 inl_recv_sz)301*4882a593Smuzhiyun static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
302*4882a593Smuzhiyun bool is_user, bool has_rq, struct mlx4_ib_qp *qp,
303*4882a593Smuzhiyun u32 inl_recv_sz)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun /* Sanity check RQ size before proceeding */
306*4882a593Smuzhiyun if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
307*4882a593Smuzhiyun cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (!has_rq) {
311*4882a593Smuzhiyun if (cap->max_recv_wr || inl_recv_sz)
312*4882a593Smuzhiyun return -EINVAL;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun qp->rq.wqe_cnt = qp->rq.max_gs = 0;
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun u32 max_inl_recv_sz = dev->dev->caps.max_rq_sg *
317*4882a593Smuzhiyun sizeof(struct mlx4_wqe_data_seg);
318*4882a593Smuzhiyun u32 wqe_size;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* HW requires >= 1 RQ entry with >= 1 gather entry */
321*4882a593Smuzhiyun if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge ||
322*4882a593Smuzhiyun inl_recv_sz > max_inl_recv_sz))
323*4882a593Smuzhiyun return -EINVAL;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
326*4882a593Smuzhiyun qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
327*4882a593Smuzhiyun wqe_size = qp->rq.max_gs * sizeof(struct mlx4_wqe_data_seg);
328*4882a593Smuzhiyun qp->rq.wqe_shift = ilog2(max_t(u32, wqe_size, inl_recv_sz));
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* leave userspace return values as they were, so as not to break ABI */
332*4882a593Smuzhiyun if (is_user) {
333*4882a593Smuzhiyun cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
334*4882a593Smuzhiyun cap->max_recv_sge = qp->rq.max_gs;
335*4882a593Smuzhiyun } else {
336*4882a593Smuzhiyun cap->max_recv_wr = qp->rq.max_post =
337*4882a593Smuzhiyun min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
338*4882a593Smuzhiyun cap->max_recv_sge = min(qp->rq.max_gs,
339*4882a593Smuzhiyun min(dev->dev->caps.max_sq_sg,
340*4882a593Smuzhiyun dev->dev->caps.max_rq_sg));
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
set_kernel_sq_size(struct mlx4_ib_dev * dev,struct ib_qp_cap * cap,enum mlx4_ib_qp_type type,struct mlx4_ib_qp * qp)346*4882a593Smuzhiyun static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
347*4882a593Smuzhiyun enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun int s;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Sanity check SQ size before proceeding */
352*4882a593Smuzhiyun if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
353*4882a593Smuzhiyun cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
354*4882a593Smuzhiyun cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
355*4882a593Smuzhiyun sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
356*4882a593Smuzhiyun return -EINVAL;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * For MLX transport we need 2 extra S/G entries:
360*4882a593Smuzhiyun * one for the header and one for the checksum at the end
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
363*4882a593Smuzhiyun type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
364*4882a593Smuzhiyun cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
365*4882a593Smuzhiyun return -EINVAL;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
368*4882a593Smuzhiyun cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
369*4882a593Smuzhiyun send_wqe_overhead(type, qp->flags);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (s > dev->dev->caps.max_sq_desc_sz)
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * We need to leave 2 KB + 1 WR of headroom in the SQ to
378*4882a593Smuzhiyun * allow HW to prefetch.
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun qp->sq_spare_wqes = MLX4_IB_SQ_HEADROOM(qp->sq.wqe_shift);
381*4882a593Smuzhiyun qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr +
382*4882a593Smuzhiyun qp->sq_spare_wqes);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun qp->sq.max_gs =
385*4882a593Smuzhiyun (min(dev->dev->caps.max_sq_desc_sz,
386*4882a593Smuzhiyun (1 << qp->sq.wqe_shift)) -
387*4882a593Smuzhiyun send_wqe_overhead(type, qp->flags)) /
388*4882a593Smuzhiyun sizeof (struct mlx4_wqe_data_seg);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
391*4882a593Smuzhiyun (qp->sq.wqe_cnt << qp->sq.wqe_shift);
392*4882a593Smuzhiyun if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
393*4882a593Smuzhiyun qp->rq.offset = 0;
394*4882a593Smuzhiyun qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
395*4882a593Smuzhiyun } else {
396*4882a593Smuzhiyun qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
397*4882a593Smuzhiyun qp->sq.offset = 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun cap->max_send_wr = qp->sq.max_post =
401*4882a593Smuzhiyun qp->sq.wqe_cnt - qp->sq_spare_wqes;
402*4882a593Smuzhiyun cap->max_send_sge = min(qp->sq.max_gs,
403*4882a593Smuzhiyun min(dev->dev->caps.max_sq_sg,
404*4882a593Smuzhiyun dev->dev->caps.max_rq_sg));
405*4882a593Smuzhiyun /* We don't support inline sends for kernel QPs (yet) */
406*4882a593Smuzhiyun cap->max_inline_data = 0;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
set_user_sq_size(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp,struct mlx4_ib_create_qp * ucmd)411*4882a593Smuzhiyun static int set_user_sq_size(struct mlx4_ib_dev *dev,
412*4882a593Smuzhiyun struct mlx4_ib_qp *qp,
413*4882a593Smuzhiyun struct mlx4_ib_create_qp *ucmd)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun /* Sanity check SQ size before proceeding */
416*4882a593Smuzhiyun if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
417*4882a593Smuzhiyun ucmd->log_sq_stride >
418*4882a593Smuzhiyun ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
419*4882a593Smuzhiyun ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
420*4882a593Smuzhiyun return -EINVAL;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
423*4882a593Smuzhiyun qp->sq.wqe_shift = ucmd->log_sq_stride;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
426*4882a593Smuzhiyun (qp->sq.wqe_cnt << qp->sq.wqe_shift);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
alloc_proxy_bufs(struct ib_device * dev,struct mlx4_ib_qp * qp)431*4882a593Smuzhiyun static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun int i;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun qp->sqp_proxy_rcv =
436*4882a593Smuzhiyun kmalloc_array(qp->rq.wqe_cnt, sizeof(struct mlx4_ib_buf),
437*4882a593Smuzhiyun GFP_KERNEL);
438*4882a593Smuzhiyun if (!qp->sqp_proxy_rcv)
439*4882a593Smuzhiyun return -ENOMEM;
440*4882a593Smuzhiyun for (i = 0; i < qp->rq.wqe_cnt; i++) {
441*4882a593Smuzhiyun qp->sqp_proxy_rcv[i].addr =
442*4882a593Smuzhiyun kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
443*4882a593Smuzhiyun GFP_KERNEL);
444*4882a593Smuzhiyun if (!qp->sqp_proxy_rcv[i].addr)
445*4882a593Smuzhiyun goto err;
446*4882a593Smuzhiyun qp->sqp_proxy_rcv[i].map =
447*4882a593Smuzhiyun ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
448*4882a593Smuzhiyun sizeof (struct mlx4_ib_proxy_sqp_hdr),
449*4882a593Smuzhiyun DMA_FROM_DEVICE);
450*4882a593Smuzhiyun if (ib_dma_mapping_error(dev, qp->sqp_proxy_rcv[i].map)) {
451*4882a593Smuzhiyun kfree(qp->sqp_proxy_rcv[i].addr);
452*4882a593Smuzhiyun goto err;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun err:
458*4882a593Smuzhiyun while (i > 0) {
459*4882a593Smuzhiyun --i;
460*4882a593Smuzhiyun ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
461*4882a593Smuzhiyun sizeof (struct mlx4_ib_proxy_sqp_hdr),
462*4882a593Smuzhiyun DMA_FROM_DEVICE);
463*4882a593Smuzhiyun kfree(qp->sqp_proxy_rcv[i].addr);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun kfree(qp->sqp_proxy_rcv);
466*4882a593Smuzhiyun qp->sqp_proxy_rcv = NULL;
467*4882a593Smuzhiyun return -ENOMEM;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
free_proxy_bufs(struct ib_device * dev,struct mlx4_ib_qp * qp)470*4882a593Smuzhiyun static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun int i;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun for (i = 0; i < qp->rq.wqe_cnt; i++) {
475*4882a593Smuzhiyun ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
476*4882a593Smuzhiyun sizeof (struct mlx4_ib_proxy_sqp_hdr),
477*4882a593Smuzhiyun DMA_FROM_DEVICE);
478*4882a593Smuzhiyun kfree(qp->sqp_proxy_rcv[i].addr);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun kfree(qp->sqp_proxy_rcv);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
qp_has_rq(struct ib_qp_init_attr * attr)483*4882a593Smuzhiyun static bool qp_has_rq(struct ib_qp_init_attr *attr)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
486*4882a593Smuzhiyun return false;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return !attr->srq;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
qp0_enabled_vf(struct mlx4_dev * dev,int qpn)491*4882a593Smuzhiyun static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun int i;
494*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_ports; i++) {
495*4882a593Smuzhiyun if (qpn == dev->caps.spec_qps[i].qp0_proxy)
496*4882a593Smuzhiyun return !!dev->caps.spec_qps[i].qp0_qkey;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
mlx4_ib_free_qp_counter(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)501*4882a593Smuzhiyun static void mlx4_ib_free_qp_counter(struct mlx4_ib_dev *dev,
502*4882a593Smuzhiyun struct mlx4_ib_qp *qp)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun mutex_lock(&dev->counters_table[qp->port - 1].mutex);
505*4882a593Smuzhiyun mlx4_counter_free(dev->dev, qp->counter_index->index);
506*4882a593Smuzhiyun list_del(&qp->counter_index->list);
507*4882a593Smuzhiyun mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun kfree(qp->counter_index);
510*4882a593Smuzhiyun qp->counter_index = NULL;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
set_qp_rss(struct mlx4_ib_dev * dev,struct mlx4_ib_rss * rss_ctx,struct ib_qp_init_attr * init_attr,struct mlx4_ib_create_qp_rss * ucmd)513*4882a593Smuzhiyun static int set_qp_rss(struct mlx4_ib_dev *dev, struct mlx4_ib_rss *rss_ctx,
514*4882a593Smuzhiyun struct ib_qp_init_attr *init_attr,
515*4882a593Smuzhiyun struct mlx4_ib_create_qp_rss *ucmd)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun rss_ctx->base_qpn_tbl_sz = init_attr->rwq_ind_tbl->ind_tbl[0]->wq_num |
518*4882a593Smuzhiyun (init_attr->rwq_ind_tbl->log_ind_tbl_size << 24);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if ((ucmd->rx_hash_function == MLX4_IB_RX_HASH_FUNC_TOEPLITZ) &&
521*4882a593Smuzhiyun (dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_TOP)) {
522*4882a593Smuzhiyun memcpy(rss_ctx->rss_key, ucmd->rx_hash_key,
523*4882a593Smuzhiyun MLX4_EN_RSS_KEY_SIZE);
524*4882a593Smuzhiyun } else {
525*4882a593Smuzhiyun pr_debug("RX Hash function is not supported\n");
526*4882a593Smuzhiyun return (-EOPNOTSUPP);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (ucmd->rx_hash_fields_mask & ~(MLX4_IB_RX_HASH_SRC_IPV4 |
530*4882a593Smuzhiyun MLX4_IB_RX_HASH_DST_IPV4 |
531*4882a593Smuzhiyun MLX4_IB_RX_HASH_SRC_IPV6 |
532*4882a593Smuzhiyun MLX4_IB_RX_HASH_DST_IPV6 |
533*4882a593Smuzhiyun MLX4_IB_RX_HASH_SRC_PORT_TCP |
534*4882a593Smuzhiyun MLX4_IB_RX_HASH_DST_PORT_TCP |
535*4882a593Smuzhiyun MLX4_IB_RX_HASH_SRC_PORT_UDP |
536*4882a593Smuzhiyun MLX4_IB_RX_HASH_DST_PORT_UDP |
537*4882a593Smuzhiyun MLX4_IB_RX_HASH_INNER)) {
538*4882a593Smuzhiyun pr_debug("RX Hash fields_mask has unsupported mask (0x%llx)\n",
539*4882a593Smuzhiyun ucmd->rx_hash_fields_mask);
540*4882a593Smuzhiyun return (-EOPNOTSUPP);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV4) &&
544*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV4)) {
545*4882a593Smuzhiyun rss_ctx->flags = MLX4_RSS_IPV4;
546*4882a593Smuzhiyun } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV4) ||
547*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV4)) {
548*4882a593Smuzhiyun pr_debug("RX Hash fields_mask is not supported - both IPv4 SRC and DST must be set\n");
549*4882a593Smuzhiyun return (-EOPNOTSUPP);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV6) &&
553*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV6)) {
554*4882a593Smuzhiyun rss_ctx->flags |= MLX4_RSS_IPV6;
555*4882a593Smuzhiyun } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV6) ||
556*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV6)) {
557*4882a593Smuzhiyun pr_debug("RX Hash fields_mask is not supported - both IPv6 SRC and DST must be set\n");
558*4882a593Smuzhiyun return (-EOPNOTSUPP);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_UDP) &&
562*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_UDP)) {
563*4882a593Smuzhiyun if (!(dev->dev->caps.flags & MLX4_DEV_CAP_FLAG_UDP_RSS)) {
564*4882a593Smuzhiyun pr_debug("RX Hash fields_mask for UDP is not supported\n");
565*4882a593Smuzhiyun return (-EOPNOTSUPP);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (rss_ctx->flags & MLX4_RSS_IPV4)
569*4882a593Smuzhiyun rss_ctx->flags |= MLX4_RSS_UDP_IPV4;
570*4882a593Smuzhiyun if (rss_ctx->flags & MLX4_RSS_IPV6)
571*4882a593Smuzhiyun rss_ctx->flags |= MLX4_RSS_UDP_IPV6;
572*4882a593Smuzhiyun if (!(rss_ctx->flags & (MLX4_RSS_IPV6 | MLX4_RSS_IPV4))) {
573*4882a593Smuzhiyun pr_debug("RX Hash fields_mask is not supported - UDP must be set with IPv4 or IPv6\n");
574*4882a593Smuzhiyun return (-EOPNOTSUPP);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_UDP) ||
577*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_UDP)) {
578*4882a593Smuzhiyun pr_debug("RX Hash fields_mask is not supported - both UDP SRC and DST must be set\n");
579*4882a593Smuzhiyun return (-EOPNOTSUPP);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_TCP) &&
583*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_TCP)) {
584*4882a593Smuzhiyun if (rss_ctx->flags & MLX4_RSS_IPV4)
585*4882a593Smuzhiyun rss_ctx->flags |= MLX4_RSS_TCP_IPV4;
586*4882a593Smuzhiyun if (rss_ctx->flags & MLX4_RSS_IPV6)
587*4882a593Smuzhiyun rss_ctx->flags |= MLX4_RSS_TCP_IPV6;
588*4882a593Smuzhiyun if (!(rss_ctx->flags & (MLX4_RSS_IPV6 | MLX4_RSS_IPV4))) {
589*4882a593Smuzhiyun pr_debug("RX Hash fields_mask is not supported - TCP must be set with IPv4 or IPv6\n");
590*4882a593Smuzhiyun return (-EOPNOTSUPP);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_TCP) ||
593*4882a593Smuzhiyun (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_TCP)) {
594*4882a593Smuzhiyun pr_debug("RX Hash fields_mask is not supported - both TCP SRC and DST must be set\n");
595*4882a593Smuzhiyun return (-EOPNOTSUPP);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_INNER) {
599*4882a593Smuzhiyun if (dev->dev->caps.tunnel_offload_mode ==
600*4882a593Smuzhiyun MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * Hash according to inner headers if exist, otherwise
603*4882a593Smuzhiyun * according to outer headers.
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun rss_ctx->flags |= MLX4_RSS_BY_INNER_HEADERS_IPONLY;
606*4882a593Smuzhiyun } else {
607*4882a593Smuzhiyun pr_debug("RSS Hash for inner headers isn't supported\n");
608*4882a593Smuzhiyun return (-EOPNOTSUPP);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
create_qp_rss(struct mlx4_ib_dev * dev,struct ib_qp_init_attr * init_attr,struct mlx4_ib_create_qp_rss * ucmd,struct mlx4_ib_qp * qp)615*4882a593Smuzhiyun static int create_qp_rss(struct mlx4_ib_dev *dev,
616*4882a593Smuzhiyun struct ib_qp_init_attr *init_attr,
617*4882a593Smuzhiyun struct mlx4_ib_create_qp_rss *ucmd,
618*4882a593Smuzhiyun struct mlx4_ib_qp *qp)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun int qpn;
621*4882a593Smuzhiyun int err;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn, 0, qp->mqp.usage);
626*4882a593Smuzhiyun if (err)
627*4882a593Smuzhiyun return err;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
630*4882a593Smuzhiyun if (err)
631*4882a593Smuzhiyun goto err_qpn;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun INIT_LIST_HEAD(&qp->gid_list);
634*4882a593Smuzhiyun INIT_LIST_HEAD(&qp->steering_rules);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun qp->mlx4_ib_qp_type = MLX4_IB_QPT_RAW_PACKET;
637*4882a593Smuzhiyun qp->state = IB_QPS_RESET;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* Set dummy send resources to be compatible with HV and PRM */
640*4882a593Smuzhiyun qp->sq_no_prefetch = 1;
641*4882a593Smuzhiyun qp->sq.wqe_cnt = 1;
642*4882a593Smuzhiyun qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
643*4882a593Smuzhiyun qp->buf_size = qp->sq.wqe_cnt << MLX4_IB_MIN_SQ_STRIDE;
644*4882a593Smuzhiyun qp->mtt = (to_mqp(
645*4882a593Smuzhiyun (struct ib_qp *)init_attr->rwq_ind_tbl->ind_tbl[0]))->mtt;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun qp->rss_ctx = kzalloc(sizeof(*qp->rss_ctx), GFP_KERNEL);
648*4882a593Smuzhiyun if (!qp->rss_ctx) {
649*4882a593Smuzhiyun err = -ENOMEM;
650*4882a593Smuzhiyun goto err_qp_alloc;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun err = set_qp_rss(dev, qp->rss_ctx, init_attr, ucmd);
654*4882a593Smuzhiyun if (err)
655*4882a593Smuzhiyun goto err;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun err:
660*4882a593Smuzhiyun kfree(qp->rss_ctx);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun err_qp_alloc:
663*4882a593Smuzhiyun mlx4_qp_remove(dev->dev, &qp->mqp);
664*4882a593Smuzhiyun mlx4_qp_free(dev->dev, &qp->mqp);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun err_qpn:
667*4882a593Smuzhiyun mlx4_qp_release_range(dev->dev, qpn, 1);
668*4882a593Smuzhiyun return err;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
_mlx4_ib_create_qp_rss(struct ib_pd * pd,struct mlx4_ib_qp * qp,struct ib_qp_init_attr * init_attr,struct ib_udata * udata)671*4882a593Smuzhiyun static int _mlx4_ib_create_qp_rss(struct ib_pd *pd, struct mlx4_ib_qp *qp,
672*4882a593Smuzhiyun struct ib_qp_init_attr *init_attr,
673*4882a593Smuzhiyun struct ib_udata *udata)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct mlx4_ib_create_qp_rss ucmd = {};
676*4882a593Smuzhiyun size_t required_cmd_sz;
677*4882a593Smuzhiyun int err;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (!udata) {
680*4882a593Smuzhiyun pr_debug("RSS QP with NULL udata\n");
681*4882a593Smuzhiyun return -EINVAL;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (udata->outlen)
685*4882a593Smuzhiyun return -EOPNOTSUPP;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun required_cmd_sz = offsetof(typeof(ucmd), reserved1) +
688*4882a593Smuzhiyun sizeof(ucmd.reserved1);
689*4882a593Smuzhiyun if (udata->inlen < required_cmd_sz) {
690*4882a593Smuzhiyun pr_debug("invalid inlen\n");
691*4882a593Smuzhiyun return -EINVAL;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
695*4882a593Smuzhiyun pr_debug("copy failed\n");
696*4882a593Smuzhiyun return -EFAULT;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)))
700*4882a593Smuzhiyun return -EOPNOTSUPP;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (ucmd.comp_mask || ucmd.reserved1)
703*4882a593Smuzhiyun return -EOPNOTSUPP;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (udata->inlen > sizeof(ucmd) &&
706*4882a593Smuzhiyun !ib_is_udata_cleared(udata, sizeof(ucmd),
707*4882a593Smuzhiyun udata->inlen - sizeof(ucmd))) {
708*4882a593Smuzhiyun pr_debug("inlen is not supported\n");
709*4882a593Smuzhiyun return -EOPNOTSUPP;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
713*4882a593Smuzhiyun pr_debug("RSS QP with unsupported QP type %d\n",
714*4882a593Smuzhiyun init_attr->qp_type);
715*4882a593Smuzhiyun return -EOPNOTSUPP;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (init_attr->create_flags) {
719*4882a593Smuzhiyun pr_debug("RSS QP doesn't support create flags\n");
720*4882a593Smuzhiyun return -EOPNOTSUPP;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (init_attr->send_cq || init_attr->cap.max_send_wr) {
724*4882a593Smuzhiyun pr_debug("RSS QP with unsupported send attributes\n");
725*4882a593Smuzhiyun return -EOPNOTSUPP;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun qp->pri.vid = 0xFFFF;
729*4882a593Smuzhiyun qp->alt.vid = 0xFFFF;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun err = create_qp_rss(to_mdev(pd->device), init_attr, &ucmd, qp);
732*4882a593Smuzhiyun if (err)
733*4882a593Smuzhiyun return err;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun qp->ibqp.qp_num = qp->mqp.qpn;
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun * This function allocates a WQN from a range which is consecutive and aligned
741*4882a593Smuzhiyun * to its size. In case the range is full, then it creates a new range and
742*4882a593Smuzhiyun * allocates WQN from it. The new range will be used for following allocations.
743*4882a593Smuzhiyun */
mlx4_ib_alloc_wqn(struct mlx4_ib_ucontext * context,struct mlx4_ib_qp * qp,int range_size,int * wqn)744*4882a593Smuzhiyun static int mlx4_ib_alloc_wqn(struct mlx4_ib_ucontext *context,
745*4882a593Smuzhiyun struct mlx4_ib_qp *qp, int range_size, int *wqn)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
748*4882a593Smuzhiyun struct mlx4_wqn_range *range;
749*4882a593Smuzhiyun int err = 0;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun mutex_lock(&context->wqn_ranges_mutex);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun range = list_first_entry_or_null(&context->wqn_ranges_list,
754*4882a593Smuzhiyun struct mlx4_wqn_range, list);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (!range || (range->refcount == range->size) || range->dirty) {
757*4882a593Smuzhiyun range = kzalloc(sizeof(*range), GFP_KERNEL);
758*4882a593Smuzhiyun if (!range) {
759*4882a593Smuzhiyun err = -ENOMEM;
760*4882a593Smuzhiyun goto out;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun err = mlx4_qp_reserve_range(dev->dev, range_size,
764*4882a593Smuzhiyun range_size, &range->base_wqn, 0,
765*4882a593Smuzhiyun qp->mqp.usage);
766*4882a593Smuzhiyun if (err) {
767*4882a593Smuzhiyun kfree(range);
768*4882a593Smuzhiyun goto out;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun range->size = range_size;
772*4882a593Smuzhiyun list_add(&range->list, &context->wqn_ranges_list);
773*4882a593Smuzhiyun } else if (range_size != 1) {
774*4882a593Smuzhiyun /*
775*4882a593Smuzhiyun * Requesting a new range (>1) when last range is still open, is
776*4882a593Smuzhiyun * not valid.
777*4882a593Smuzhiyun */
778*4882a593Smuzhiyun err = -EINVAL;
779*4882a593Smuzhiyun goto out;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun qp->wqn_range = range;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun *wqn = range->base_wqn + range->refcount;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun range->refcount++;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun out:
789*4882a593Smuzhiyun mutex_unlock(&context->wqn_ranges_mutex);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun return err;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
mlx4_ib_release_wqn(struct mlx4_ib_ucontext * context,struct mlx4_ib_qp * qp,bool dirty_release)794*4882a593Smuzhiyun static void mlx4_ib_release_wqn(struct mlx4_ib_ucontext *context,
795*4882a593Smuzhiyun struct mlx4_ib_qp *qp, bool dirty_release)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
798*4882a593Smuzhiyun struct mlx4_wqn_range *range;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun mutex_lock(&context->wqn_ranges_mutex);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun range = qp->wqn_range;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun range->refcount--;
805*4882a593Smuzhiyun if (!range->refcount) {
806*4882a593Smuzhiyun mlx4_qp_release_range(dev->dev, range->base_wqn,
807*4882a593Smuzhiyun range->size);
808*4882a593Smuzhiyun list_del(&range->list);
809*4882a593Smuzhiyun kfree(range);
810*4882a593Smuzhiyun } else if (dirty_release) {
811*4882a593Smuzhiyun /*
812*4882a593Smuzhiyun * A range which one of its WQNs is destroyed, won't be able to be
813*4882a593Smuzhiyun * reused for further WQN allocations.
814*4882a593Smuzhiyun * The next created WQ will allocate a new range.
815*4882a593Smuzhiyun */
816*4882a593Smuzhiyun range->dirty = true;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun mutex_unlock(&context->wqn_ranges_mutex);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
create_rq(struct ib_pd * pd,struct ib_qp_init_attr * init_attr,struct ib_udata * udata,struct mlx4_ib_qp * qp)822*4882a593Smuzhiyun static int create_rq(struct ib_pd *pd, struct ib_qp_init_attr *init_attr,
823*4882a593Smuzhiyun struct ib_udata *udata, struct mlx4_ib_qp *qp)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(pd->device);
826*4882a593Smuzhiyun int qpn;
827*4882a593Smuzhiyun int err;
828*4882a593Smuzhiyun struct mlx4_ib_ucontext *context = rdma_udata_to_drv_context(
829*4882a593Smuzhiyun udata, struct mlx4_ib_ucontext, ibucontext);
830*4882a593Smuzhiyun struct mlx4_ib_cq *mcq;
831*4882a593Smuzhiyun unsigned long flags;
832*4882a593Smuzhiyun int range_size;
833*4882a593Smuzhiyun struct mlx4_ib_create_wq wq;
834*4882a593Smuzhiyun size_t copy_len;
835*4882a593Smuzhiyun int shift;
836*4882a593Smuzhiyun int n;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun qp->mlx4_ib_qp_type = MLX4_IB_QPT_RAW_PACKET;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun spin_lock_init(&qp->sq.lock);
841*4882a593Smuzhiyun spin_lock_init(&qp->rq.lock);
842*4882a593Smuzhiyun INIT_LIST_HEAD(&qp->gid_list);
843*4882a593Smuzhiyun INIT_LIST_HEAD(&qp->steering_rules);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun qp->state = IB_QPS_RESET;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun copy_len = min(sizeof(struct mlx4_ib_create_wq), udata->inlen);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (ib_copy_from_udata(&wq, udata, copy_len)) {
850*4882a593Smuzhiyun err = -EFAULT;
851*4882a593Smuzhiyun goto err;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (wq.comp_mask || wq.reserved[0] || wq.reserved[1] ||
855*4882a593Smuzhiyun wq.reserved[2]) {
856*4882a593Smuzhiyun pr_debug("user command isn't supported\n");
857*4882a593Smuzhiyun err = -EOPNOTSUPP;
858*4882a593Smuzhiyun goto err;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (wq.log_range_size > ilog2(dev->dev->caps.max_rss_tbl_sz)) {
862*4882a593Smuzhiyun pr_debug("WQN range size must be equal or smaller than %d\n",
863*4882a593Smuzhiyun dev->dev->caps.max_rss_tbl_sz);
864*4882a593Smuzhiyun err = -EOPNOTSUPP;
865*4882a593Smuzhiyun goto err;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun range_size = 1 << wq.log_range_size;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS)
870*4882a593Smuzhiyun qp->flags |= MLX4_IB_QP_SCATTER_FCS;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun err = set_rq_size(dev, &init_attr->cap, true, true, qp, qp->inl_recv_sz);
873*4882a593Smuzhiyun if (err)
874*4882a593Smuzhiyun goto err;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun qp->sq_no_prefetch = 1;
877*4882a593Smuzhiyun qp->sq.wqe_cnt = 1;
878*4882a593Smuzhiyun qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
879*4882a593Smuzhiyun qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
880*4882a593Smuzhiyun (qp->sq.wqe_cnt << qp->sq.wqe_shift);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun qp->umem = ib_umem_get(pd->device, wq.buf_addr, qp->buf_size, 0);
883*4882a593Smuzhiyun if (IS_ERR(qp->umem)) {
884*4882a593Smuzhiyun err = PTR_ERR(qp->umem);
885*4882a593Smuzhiyun goto err;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun shift = mlx4_ib_umem_calc_optimal_mtt_size(qp->umem, 0, &n);
889*4882a593Smuzhiyun err = mlx4_mtt_init(dev->dev, n, shift, &qp->mtt);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (err)
892*4882a593Smuzhiyun goto err_buf;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
895*4882a593Smuzhiyun if (err)
896*4882a593Smuzhiyun goto err_mtt;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun err = mlx4_ib_db_map_user(udata, wq.db_addr, &qp->db);
899*4882a593Smuzhiyun if (err)
900*4882a593Smuzhiyun goto err_mtt;
901*4882a593Smuzhiyun qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun err = mlx4_ib_alloc_wqn(context, qp, range_size, &qpn);
904*4882a593Smuzhiyun if (err)
905*4882a593Smuzhiyun goto err_wrid;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
908*4882a593Smuzhiyun if (err)
909*4882a593Smuzhiyun goto err_qpn;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun * Hardware wants QPN written in big-endian order (after
913*4882a593Smuzhiyun * shifting) for send doorbell. Precompute this value to save
914*4882a593Smuzhiyun * a little bit when posting sends.
915*4882a593Smuzhiyun */
916*4882a593Smuzhiyun qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun qp->mqp.event = mlx4_ib_wq_event;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
921*4882a593Smuzhiyun mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
922*4882a593Smuzhiyun to_mcq(init_attr->recv_cq));
923*4882a593Smuzhiyun /* Maintain device to QPs access, needed for further handling
924*4882a593Smuzhiyun * via reset flow
925*4882a593Smuzhiyun */
926*4882a593Smuzhiyun list_add_tail(&qp->qps_list, &dev->qp_list);
927*4882a593Smuzhiyun /* Maintain CQ to QPs access, needed for further handling
928*4882a593Smuzhiyun * via reset flow
929*4882a593Smuzhiyun */
930*4882a593Smuzhiyun mcq = to_mcq(init_attr->send_cq);
931*4882a593Smuzhiyun list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
932*4882a593Smuzhiyun mcq = to_mcq(init_attr->recv_cq);
933*4882a593Smuzhiyun list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
934*4882a593Smuzhiyun mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
935*4882a593Smuzhiyun to_mcq(init_attr->recv_cq));
936*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
937*4882a593Smuzhiyun return 0;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun err_qpn:
940*4882a593Smuzhiyun mlx4_ib_release_wqn(context, qp, 0);
941*4882a593Smuzhiyun err_wrid:
942*4882a593Smuzhiyun mlx4_ib_db_unmap_user(context, &qp->db);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun err_mtt:
945*4882a593Smuzhiyun mlx4_mtt_cleanup(dev->dev, &qp->mtt);
946*4882a593Smuzhiyun err_buf:
947*4882a593Smuzhiyun ib_umem_release(qp->umem);
948*4882a593Smuzhiyun err:
949*4882a593Smuzhiyun return err;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
create_qp_common(struct ib_pd * pd,struct ib_qp_init_attr * init_attr,struct ib_udata * udata,int sqpn,struct mlx4_ib_qp * qp)952*4882a593Smuzhiyun static int create_qp_common(struct ib_pd *pd, struct ib_qp_init_attr *init_attr,
953*4882a593Smuzhiyun struct ib_udata *udata, int sqpn,
954*4882a593Smuzhiyun struct mlx4_ib_qp *qp)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(pd->device);
957*4882a593Smuzhiyun int qpn;
958*4882a593Smuzhiyun int err;
959*4882a593Smuzhiyun struct mlx4_ib_ucontext *context = rdma_udata_to_drv_context(
960*4882a593Smuzhiyun udata, struct mlx4_ib_ucontext, ibucontext);
961*4882a593Smuzhiyun enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
962*4882a593Smuzhiyun struct mlx4_ib_cq *mcq;
963*4882a593Smuzhiyun unsigned long flags;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* When tunneling special qps, we use a plain UD qp */
966*4882a593Smuzhiyun if (sqpn) {
967*4882a593Smuzhiyun if (mlx4_is_mfunc(dev->dev) &&
968*4882a593Smuzhiyun (!mlx4_is_master(dev->dev) ||
969*4882a593Smuzhiyun !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
970*4882a593Smuzhiyun if (init_attr->qp_type == IB_QPT_GSI)
971*4882a593Smuzhiyun qp_type = MLX4_IB_QPT_PROXY_GSI;
972*4882a593Smuzhiyun else {
973*4882a593Smuzhiyun if (mlx4_is_master(dev->dev) ||
974*4882a593Smuzhiyun qp0_enabled_vf(dev->dev, sqpn))
975*4882a593Smuzhiyun qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
976*4882a593Smuzhiyun else
977*4882a593Smuzhiyun qp_type = MLX4_IB_QPT_PROXY_SMI;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun qpn = sqpn;
981*4882a593Smuzhiyun /* add extra sg entry for tunneling */
982*4882a593Smuzhiyun init_attr->cap.max_recv_sge++;
983*4882a593Smuzhiyun } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
984*4882a593Smuzhiyun struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
985*4882a593Smuzhiyun container_of(init_attr,
986*4882a593Smuzhiyun struct mlx4_ib_qp_tunnel_init_attr, init_attr);
987*4882a593Smuzhiyun if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
988*4882a593Smuzhiyun tnl_init->proxy_qp_type != IB_QPT_GSI) ||
989*4882a593Smuzhiyun !mlx4_is_master(dev->dev))
990*4882a593Smuzhiyun return -EINVAL;
991*4882a593Smuzhiyun if (tnl_init->proxy_qp_type == IB_QPT_GSI)
992*4882a593Smuzhiyun qp_type = MLX4_IB_QPT_TUN_GSI;
993*4882a593Smuzhiyun else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
994*4882a593Smuzhiyun mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
995*4882a593Smuzhiyun tnl_init->port))
996*4882a593Smuzhiyun qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
997*4882a593Smuzhiyun else
998*4882a593Smuzhiyun qp_type = MLX4_IB_QPT_TUN_SMI;
999*4882a593Smuzhiyun /* we are definitely in the PPF here, since we are creating
1000*4882a593Smuzhiyun * tunnel QPs. base_tunnel_sqpn is therefore valid. */
1001*4882a593Smuzhiyun qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
1002*4882a593Smuzhiyun + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
1003*4882a593Smuzhiyun sqpn = qpn;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (init_attr->qp_type == IB_QPT_SMI ||
1007*4882a593Smuzhiyun init_attr->qp_type == IB_QPT_GSI || qp_type == MLX4_IB_QPT_SMI ||
1008*4882a593Smuzhiyun qp_type == MLX4_IB_QPT_GSI ||
1009*4882a593Smuzhiyun (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
1010*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
1011*4882a593Smuzhiyun qp->sqp = kzalloc(sizeof(struct mlx4_ib_sqp), GFP_KERNEL);
1012*4882a593Smuzhiyun if (!qp->sqp)
1013*4882a593Smuzhiyun return -ENOMEM;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun qp->mlx4_ib_qp_type = qp_type;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun spin_lock_init(&qp->sq.lock);
1019*4882a593Smuzhiyun spin_lock_init(&qp->rq.lock);
1020*4882a593Smuzhiyun INIT_LIST_HEAD(&qp->gid_list);
1021*4882a593Smuzhiyun INIT_LIST_HEAD(&qp->steering_rules);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun qp->state = IB_QPS_RESET;
1024*4882a593Smuzhiyun if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1025*4882a593Smuzhiyun qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (udata) {
1028*4882a593Smuzhiyun struct mlx4_ib_create_qp ucmd;
1029*4882a593Smuzhiyun size_t copy_len;
1030*4882a593Smuzhiyun int shift;
1031*4882a593Smuzhiyun int n;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun copy_len = sizeof(struct mlx4_ib_create_qp);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (ib_copy_from_udata(&ucmd, udata, copy_len)) {
1036*4882a593Smuzhiyun err = -EFAULT;
1037*4882a593Smuzhiyun goto err;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun qp->inl_recv_sz = ucmd.inl_recv_sz;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1043*4882a593Smuzhiyun if (!(dev->dev->caps.flags &
1044*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
1045*4882a593Smuzhiyun pr_debug("scatter FCS is unsupported\n");
1046*4882a593Smuzhiyun err = -EOPNOTSUPP;
1047*4882a593Smuzhiyun goto err;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun qp->flags |= MLX4_IB_QP_SCATTER_FCS;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun err = set_rq_size(dev, &init_attr->cap, udata,
1054*4882a593Smuzhiyun qp_has_rq(init_attr), qp, qp->inl_recv_sz);
1055*4882a593Smuzhiyun if (err)
1056*4882a593Smuzhiyun goto err;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun qp->sq_no_prefetch = ucmd.sq_no_prefetch;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun err = set_user_sq_size(dev, qp, &ucmd);
1061*4882a593Smuzhiyun if (err)
1062*4882a593Smuzhiyun goto err;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun qp->umem =
1065*4882a593Smuzhiyun ib_umem_get(pd->device, ucmd.buf_addr, qp->buf_size, 0);
1066*4882a593Smuzhiyun if (IS_ERR(qp->umem)) {
1067*4882a593Smuzhiyun err = PTR_ERR(qp->umem);
1068*4882a593Smuzhiyun goto err;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun shift = mlx4_ib_umem_calc_optimal_mtt_size(qp->umem, 0, &n);
1072*4882a593Smuzhiyun err = mlx4_mtt_init(dev->dev, n, shift, &qp->mtt);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (err)
1075*4882a593Smuzhiyun goto err_buf;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
1078*4882a593Smuzhiyun if (err)
1079*4882a593Smuzhiyun goto err_mtt;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (qp_has_rq(init_attr)) {
1082*4882a593Smuzhiyun err = mlx4_ib_db_map_user(udata, ucmd.db_addr, &qp->db);
1083*4882a593Smuzhiyun if (err)
1084*4882a593Smuzhiyun goto err_mtt;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
1087*4882a593Smuzhiyun } else {
1088*4882a593Smuzhiyun err = set_rq_size(dev, &init_attr->cap, udata,
1089*4882a593Smuzhiyun qp_has_rq(init_attr), qp, 0);
1090*4882a593Smuzhiyun if (err)
1091*4882a593Smuzhiyun goto err;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun qp->sq_no_prefetch = 0;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
1096*4882a593Smuzhiyun qp->flags |= MLX4_IB_QP_LSO;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1099*4882a593Smuzhiyun if (dev->steering_support ==
1100*4882a593Smuzhiyun MLX4_STEERING_MODE_DEVICE_MANAGED)
1101*4882a593Smuzhiyun qp->flags |= MLX4_IB_QP_NETIF;
1102*4882a593Smuzhiyun else {
1103*4882a593Smuzhiyun err = -EINVAL;
1104*4882a593Smuzhiyun goto err;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun err = set_kernel_sq_size(dev, &init_attr->cap, qp_type, qp);
1109*4882a593Smuzhiyun if (err)
1110*4882a593Smuzhiyun goto err;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (qp_has_rq(init_attr)) {
1113*4882a593Smuzhiyun err = mlx4_db_alloc(dev->dev, &qp->db, 0);
1114*4882a593Smuzhiyun if (err)
1115*4882a593Smuzhiyun goto err;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun *qp->db.db = 0;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2,
1121*4882a593Smuzhiyun &qp->buf)) {
1122*4882a593Smuzhiyun err = -ENOMEM;
1123*4882a593Smuzhiyun goto err_db;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
1127*4882a593Smuzhiyun &qp->mtt);
1128*4882a593Smuzhiyun if (err)
1129*4882a593Smuzhiyun goto err_buf;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
1132*4882a593Smuzhiyun if (err)
1133*4882a593Smuzhiyun goto err_mtt;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
1136*4882a593Smuzhiyun sizeof(u64), GFP_KERNEL);
1137*4882a593Smuzhiyun qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
1138*4882a593Smuzhiyun sizeof(u64), GFP_KERNEL);
1139*4882a593Smuzhiyun if (!qp->sq.wrid || !qp->rq.wrid) {
1140*4882a593Smuzhiyun err = -ENOMEM;
1141*4882a593Smuzhiyun goto err_wrid;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun qp->mqp.usage = MLX4_RES_USAGE_DRIVER;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (sqpn) {
1147*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1148*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
1149*4882a593Smuzhiyun if (alloc_proxy_bufs(pd->device, qp)) {
1150*4882a593Smuzhiyun err = -ENOMEM;
1151*4882a593Smuzhiyun goto err_wrid;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun } else {
1155*4882a593Smuzhiyun /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
1156*4882a593Smuzhiyun * otherwise, the WQE BlueFlame setup flow wrongly causes
1157*4882a593Smuzhiyun * VLAN insertion. */
1158*4882a593Smuzhiyun if (init_attr->qp_type == IB_QPT_RAW_PACKET)
1159*4882a593Smuzhiyun err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
1160*4882a593Smuzhiyun (init_attr->cap.max_send_wr ?
1161*4882a593Smuzhiyun MLX4_RESERVE_ETH_BF_QP : 0) |
1162*4882a593Smuzhiyun (init_attr->cap.max_recv_wr ?
1163*4882a593Smuzhiyun MLX4_RESERVE_A0_QP : 0),
1164*4882a593Smuzhiyun qp->mqp.usage);
1165*4882a593Smuzhiyun else
1166*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_NETIF)
1167*4882a593Smuzhiyun err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
1168*4882a593Smuzhiyun else
1169*4882a593Smuzhiyun err = mlx4_qp_reserve_range(dev->dev, 1, 1,
1170*4882a593Smuzhiyun &qpn, 0, qp->mqp.usage);
1171*4882a593Smuzhiyun if (err)
1172*4882a593Smuzhiyun goto err_proxy;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
1176*4882a593Smuzhiyun qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
1179*4882a593Smuzhiyun if (err)
1180*4882a593Smuzhiyun goto err_qpn;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun if (init_attr->qp_type == IB_QPT_XRC_TGT)
1183*4882a593Smuzhiyun qp->mqp.qpn |= (1 << 23);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /*
1186*4882a593Smuzhiyun * Hardware wants QPN written in big-endian order (after
1187*4882a593Smuzhiyun * shifting) for send doorbell. Precompute this value to save
1188*4882a593Smuzhiyun * a little bit when posting sends.
1189*4882a593Smuzhiyun */
1190*4882a593Smuzhiyun qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun qp->mqp.event = mlx4_ib_qp_event;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1195*4882a593Smuzhiyun mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
1196*4882a593Smuzhiyun to_mcq(init_attr->recv_cq));
1197*4882a593Smuzhiyun /* Maintain device to QPs access, needed for further handling
1198*4882a593Smuzhiyun * via reset flow
1199*4882a593Smuzhiyun */
1200*4882a593Smuzhiyun list_add_tail(&qp->qps_list, &dev->qp_list);
1201*4882a593Smuzhiyun /* Maintain CQ to QPs access, needed for further handling
1202*4882a593Smuzhiyun * via reset flow
1203*4882a593Smuzhiyun */
1204*4882a593Smuzhiyun mcq = to_mcq(init_attr->send_cq);
1205*4882a593Smuzhiyun list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
1206*4882a593Smuzhiyun mcq = to_mcq(init_attr->recv_cq);
1207*4882a593Smuzhiyun list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
1208*4882a593Smuzhiyun mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
1209*4882a593Smuzhiyun to_mcq(init_attr->recv_cq));
1210*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1211*4882a593Smuzhiyun return 0;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun err_qpn:
1214*4882a593Smuzhiyun if (!sqpn) {
1215*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_NETIF)
1216*4882a593Smuzhiyun mlx4_ib_steer_qp_free(dev, qpn, 1);
1217*4882a593Smuzhiyun else
1218*4882a593Smuzhiyun mlx4_qp_release_range(dev->dev, qpn, 1);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun err_proxy:
1221*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1222*4882a593Smuzhiyun free_proxy_bufs(pd->device, qp);
1223*4882a593Smuzhiyun err_wrid:
1224*4882a593Smuzhiyun if (udata) {
1225*4882a593Smuzhiyun if (qp_has_rq(init_attr))
1226*4882a593Smuzhiyun mlx4_ib_db_unmap_user(context, &qp->db);
1227*4882a593Smuzhiyun } else {
1228*4882a593Smuzhiyun kvfree(qp->sq.wrid);
1229*4882a593Smuzhiyun kvfree(qp->rq.wrid);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun err_mtt:
1233*4882a593Smuzhiyun mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun err_buf:
1236*4882a593Smuzhiyun if (!qp->umem)
1237*4882a593Smuzhiyun mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
1238*4882a593Smuzhiyun ib_umem_release(qp->umem);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun err_db:
1241*4882a593Smuzhiyun if (!udata && qp_has_rq(init_attr))
1242*4882a593Smuzhiyun mlx4_db_free(dev->dev, &qp->db);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun err:
1245*4882a593Smuzhiyun kfree(qp->sqp);
1246*4882a593Smuzhiyun return err;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
to_mlx4_state(enum ib_qp_state state)1249*4882a593Smuzhiyun static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun switch (state) {
1252*4882a593Smuzhiyun case IB_QPS_RESET: return MLX4_QP_STATE_RST;
1253*4882a593Smuzhiyun case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
1254*4882a593Smuzhiyun case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
1255*4882a593Smuzhiyun case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
1256*4882a593Smuzhiyun case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
1257*4882a593Smuzhiyun case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
1258*4882a593Smuzhiyun case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
1259*4882a593Smuzhiyun default: return -1;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
mlx4_ib_lock_cqs(struct mlx4_ib_cq * send_cq,struct mlx4_ib_cq * recv_cq)1263*4882a593Smuzhiyun static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
1264*4882a593Smuzhiyun __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun if (send_cq == recv_cq) {
1267*4882a593Smuzhiyun spin_lock(&send_cq->lock);
1268*4882a593Smuzhiyun __acquire(&recv_cq->lock);
1269*4882a593Smuzhiyun } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1270*4882a593Smuzhiyun spin_lock(&send_cq->lock);
1271*4882a593Smuzhiyun spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
1272*4882a593Smuzhiyun } else {
1273*4882a593Smuzhiyun spin_lock(&recv_cq->lock);
1274*4882a593Smuzhiyun spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
mlx4_ib_unlock_cqs(struct mlx4_ib_cq * send_cq,struct mlx4_ib_cq * recv_cq)1278*4882a593Smuzhiyun static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
1279*4882a593Smuzhiyun __releases(&send_cq->lock) __releases(&recv_cq->lock)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun if (send_cq == recv_cq) {
1282*4882a593Smuzhiyun __release(&recv_cq->lock);
1283*4882a593Smuzhiyun spin_unlock(&send_cq->lock);
1284*4882a593Smuzhiyun } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1285*4882a593Smuzhiyun spin_unlock(&recv_cq->lock);
1286*4882a593Smuzhiyun spin_unlock(&send_cq->lock);
1287*4882a593Smuzhiyun } else {
1288*4882a593Smuzhiyun spin_unlock(&send_cq->lock);
1289*4882a593Smuzhiyun spin_unlock(&recv_cq->lock);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
del_gid_entries(struct mlx4_ib_qp * qp)1293*4882a593Smuzhiyun static void del_gid_entries(struct mlx4_ib_qp *qp)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun struct mlx4_ib_gid_entry *ge, *tmp;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1298*4882a593Smuzhiyun list_del(&ge->list);
1299*4882a593Smuzhiyun kfree(ge);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
get_pd(struct mlx4_ib_qp * qp)1303*4882a593Smuzhiyun static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
1306*4882a593Smuzhiyun return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
1307*4882a593Smuzhiyun else
1308*4882a593Smuzhiyun return to_mpd(qp->ibqp.pd);
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
get_cqs(struct mlx4_ib_qp * qp,enum mlx4_ib_source_type src,struct mlx4_ib_cq ** send_cq,struct mlx4_ib_cq ** recv_cq)1311*4882a593Smuzhiyun static void get_cqs(struct mlx4_ib_qp *qp, enum mlx4_ib_source_type src,
1312*4882a593Smuzhiyun struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun switch (qp->ibqp.qp_type) {
1315*4882a593Smuzhiyun case IB_QPT_XRC_TGT:
1316*4882a593Smuzhiyun *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
1317*4882a593Smuzhiyun *recv_cq = *send_cq;
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun case IB_QPT_XRC_INI:
1320*4882a593Smuzhiyun *send_cq = to_mcq(qp->ibqp.send_cq);
1321*4882a593Smuzhiyun *recv_cq = *send_cq;
1322*4882a593Smuzhiyun break;
1323*4882a593Smuzhiyun default:
1324*4882a593Smuzhiyun *recv_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.recv_cq) :
1325*4882a593Smuzhiyun to_mcq(qp->ibwq.cq);
1326*4882a593Smuzhiyun *send_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.send_cq) :
1327*4882a593Smuzhiyun *recv_cq;
1328*4882a593Smuzhiyun break;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
destroy_qp_rss(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)1332*4882a593Smuzhiyun static void destroy_qp_rss(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun if (qp->state != IB_QPS_RESET) {
1335*4882a593Smuzhiyun int i;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun for (i = 0; i < (1 << qp->ibqp.rwq_ind_tbl->log_ind_tbl_size);
1338*4882a593Smuzhiyun i++) {
1339*4882a593Smuzhiyun struct ib_wq *ibwq = qp->ibqp.rwq_ind_tbl->ind_tbl[i];
1340*4882a593Smuzhiyun struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun mutex_lock(&wq->mutex);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun wq->rss_usecnt--;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun mutex_unlock(&wq->mutex);
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1350*4882a593Smuzhiyun MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
1351*4882a593Smuzhiyun pr_warn("modify QP %06x to RESET failed.\n",
1352*4882a593Smuzhiyun qp->mqp.qpn);
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun mlx4_qp_remove(dev->dev, &qp->mqp);
1356*4882a593Smuzhiyun mlx4_qp_free(dev->dev, &qp->mqp);
1357*4882a593Smuzhiyun mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1358*4882a593Smuzhiyun del_gid_entries(qp);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
destroy_qp_common(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp,enum mlx4_ib_source_type src,struct ib_udata * udata)1361*4882a593Smuzhiyun static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
1362*4882a593Smuzhiyun enum mlx4_ib_source_type src,
1363*4882a593Smuzhiyun struct ib_udata *udata)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct mlx4_ib_cq *send_cq, *recv_cq;
1366*4882a593Smuzhiyun unsigned long flags;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun if (qp->state != IB_QPS_RESET) {
1369*4882a593Smuzhiyun if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1370*4882a593Smuzhiyun MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
1371*4882a593Smuzhiyun pr_warn("modify QP %06x to RESET failed.\n",
1372*4882a593Smuzhiyun qp->mqp.qpn);
1373*4882a593Smuzhiyun if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
1374*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1375*4882a593Smuzhiyun qp->pri.smac = 0;
1376*4882a593Smuzhiyun qp->pri.smac_port = 0;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun if (qp->alt.smac) {
1379*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1380*4882a593Smuzhiyun qp->alt.smac = 0;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun if (qp->pri.vid < 0x1000) {
1383*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1384*4882a593Smuzhiyun qp->pri.vid = 0xFFFF;
1385*4882a593Smuzhiyun qp->pri.candidate_vid = 0xFFFF;
1386*4882a593Smuzhiyun qp->pri.update_vid = 0;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun if (qp->alt.vid < 0x1000) {
1389*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1390*4882a593Smuzhiyun qp->alt.vid = 0xFFFF;
1391*4882a593Smuzhiyun qp->alt.candidate_vid = 0xFFFF;
1392*4882a593Smuzhiyun qp->alt.update_vid = 0;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun get_cqs(qp, src, &send_cq, &recv_cq);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1399*4882a593Smuzhiyun mlx4_ib_lock_cqs(send_cq, recv_cq);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun /* del from lists under both locks above to protect reset flow paths */
1402*4882a593Smuzhiyun list_del(&qp->qps_list);
1403*4882a593Smuzhiyun list_del(&qp->cq_send_list);
1404*4882a593Smuzhiyun list_del(&qp->cq_recv_list);
1405*4882a593Smuzhiyun if (!udata) {
1406*4882a593Smuzhiyun __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1407*4882a593Smuzhiyun qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1408*4882a593Smuzhiyun if (send_cq != recv_cq)
1409*4882a593Smuzhiyun __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun mlx4_qp_remove(dev->dev, &qp->mqp);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun mlx4_ib_unlock_cqs(send_cq, recv_cq);
1415*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun mlx4_qp_free(dev->dev, &qp->mqp);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1420*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_NETIF)
1421*4882a593Smuzhiyun mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
1422*4882a593Smuzhiyun else if (src == MLX4_IB_RWQ_SRC)
1423*4882a593Smuzhiyun mlx4_ib_release_wqn(
1424*4882a593Smuzhiyun rdma_udata_to_drv_context(
1425*4882a593Smuzhiyun udata,
1426*4882a593Smuzhiyun struct mlx4_ib_ucontext,
1427*4882a593Smuzhiyun ibucontext),
1428*4882a593Smuzhiyun qp, 1);
1429*4882a593Smuzhiyun else
1430*4882a593Smuzhiyun mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun if (udata) {
1436*4882a593Smuzhiyun if (qp->rq.wqe_cnt) {
1437*4882a593Smuzhiyun struct mlx4_ib_ucontext *mcontext =
1438*4882a593Smuzhiyun rdma_udata_to_drv_context(
1439*4882a593Smuzhiyun udata,
1440*4882a593Smuzhiyun struct mlx4_ib_ucontext,
1441*4882a593Smuzhiyun ibucontext);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun mlx4_ib_db_unmap_user(mcontext, &qp->db);
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun } else {
1446*4882a593Smuzhiyun kvfree(qp->sq.wrid);
1447*4882a593Smuzhiyun kvfree(qp->rq.wrid);
1448*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1449*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1450*4882a593Smuzhiyun free_proxy_bufs(&dev->ib_dev, qp);
1451*4882a593Smuzhiyun mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
1452*4882a593Smuzhiyun if (qp->rq.wqe_cnt)
1453*4882a593Smuzhiyun mlx4_db_free(dev->dev, &qp->db);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun ib_umem_release(qp->umem);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun del_gid_entries(qp);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
get_sqp_num(struct mlx4_ib_dev * dev,struct ib_qp_init_attr * attr)1460*4882a593Smuzhiyun static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun /* Native or PPF */
1463*4882a593Smuzhiyun if (!mlx4_is_mfunc(dev->dev) ||
1464*4882a593Smuzhiyun (mlx4_is_master(dev->dev) &&
1465*4882a593Smuzhiyun attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1466*4882a593Smuzhiyun return dev->dev->phys_caps.base_sqpn +
1467*4882a593Smuzhiyun (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1468*4882a593Smuzhiyun attr->port_num - 1;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun /* PF or VF -- creating proxies */
1471*4882a593Smuzhiyun if (attr->qp_type == IB_QPT_SMI)
1472*4882a593Smuzhiyun return dev->dev->caps.spec_qps[attr->port_num - 1].qp0_proxy;
1473*4882a593Smuzhiyun else
1474*4882a593Smuzhiyun return dev->dev->caps.spec_qps[attr->port_num - 1].qp1_proxy;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
_mlx4_ib_create_qp(struct ib_pd * pd,struct mlx4_ib_qp * qp,struct ib_qp_init_attr * init_attr,struct ib_udata * udata)1477*4882a593Smuzhiyun static int _mlx4_ib_create_qp(struct ib_pd *pd, struct mlx4_ib_qp *qp,
1478*4882a593Smuzhiyun struct ib_qp_init_attr *init_attr,
1479*4882a593Smuzhiyun struct ib_udata *udata)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun int err;
1482*4882a593Smuzhiyun int sup_u_create_flags = MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1483*4882a593Smuzhiyun u16 xrcdn = 0;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun if (init_attr->rwq_ind_tbl)
1486*4882a593Smuzhiyun return _mlx4_ib_create_qp_rss(pd, qp, init_attr, udata);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /*
1489*4882a593Smuzhiyun * We only support LSO, vendor flag1, and multicast loopback blocking,
1490*4882a593Smuzhiyun * and only for kernel UD QPs.
1491*4882a593Smuzhiyun */
1492*4882a593Smuzhiyun if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1493*4882a593Smuzhiyun MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
1494*4882a593Smuzhiyun MLX4_IB_SRIOV_TUNNEL_QP |
1495*4882a593Smuzhiyun MLX4_IB_SRIOV_SQP |
1496*4882a593Smuzhiyun MLX4_IB_QP_NETIF |
1497*4882a593Smuzhiyun MLX4_IB_QP_CREATE_ROCE_V2_GSI))
1498*4882a593Smuzhiyun return -EINVAL;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1501*4882a593Smuzhiyun if (init_attr->qp_type != IB_QPT_UD)
1502*4882a593Smuzhiyun return -EINVAL;
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun if (init_attr->create_flags) {
1506*4882a593Smuzhiyun if (udata && init_attr->create_flags & ~(sup_u_create_flags))
1507*4882a593Smuzhiyun return -EINVAL;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP |
1510*4882a593Smuzhiyun MLX4_IB_QP_CREATE_ROCE_V2_GSI |
1511*4882a593Smuzhiyun MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) &&
1512*4882a593Smuzhiyun init_attr->qp_type != IB_QPT_UD) ||
1513*4882a593Smuzhiyun (init_attr->create_flags & MLX4_IB_SRIOV_SQP &&
1514*4882a593Smuzhiyun init_attr->qp_type > IB_QPT_GSI) ||
1515*4882a593Smuzhiyun (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI &&
1516*4882a593Smuzhiyun init_attr->qp_type != IB_QPT_GSI))
1517*4882a593Smuzhiyun return -EINVAL;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun switch (init_attr->qp_type) {
1521*4882a593Smuzhiyun case IB_QPT_XRC_TGT:
1522*4882a593Smuzhiyun pd = to_mxrcd(init_attr->xrcd)->pd;
1523*4882a593Smuzhiyun xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1524*4882a593Smuzhiyun init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1525*4882a593Smuzhiyun fallthrough;
1526*4882a593Smuzhiyun case IB_QPT_XRC_INI:
1527*4882a593Smuzhiyun if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1528*4882a593Smuzhiyun return -ENOSYS;
1529*4882a593Smuzhiyun init_attr->recv_cq = init_attr->send_cq;
1530*4882a593Smuzhiyun fallthrough;
1531*4882a593Smuzhiyun case IB_QPT_RC:
1532*4882a593Smuzhiyun case IB_QPT_UC:
1533*4882a593Smuzhiyun case IB_QPT_RAW_PACKET:
1534*4882a593Smuzhiyun case IB_QPT_UD:
1535*4882a593Smuzhiyun qp->pri.vid = 0xFFFF;
1536*4882a593Smuzhiyun qp->alt.vid = 0xFFFF;
1537*4882a593Smuzhiyun err = create_qp_common(pd, init_attr, udata, 0, qp);
1538*4882a593Smuzhiyun if (err)
1539*4882a593Smuzhiyun return err;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun qp->ibqp.qp_num = qp->mqp.qpn;
1542*4882a593Smuzhiyun qp->xrcdn = xrcdn;
1543*4882a593Smuzhiyun break;
1544*4882a593Smuzhiyun case IB_QPT_SMI:
1545*4882a593Smuzhiyun case IB_QPT_GSI:
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun int sqpn;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun if (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI) {
1550*4882a593Smuzhiyun int res = mlx4_qp_reserve_range(to_mdev(pd->device)->dev,
1551*4882a593Smuzhiyun 1, 1, &sqpn, 0,
1552*4882a593Smuzhiyun MLX4_RES_USAGE_DRIVER);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun if (res)
1555*4882a593Smuzhiyun return res;
1556*4882a593Smuzhiyun } else {
1557*4882a593Smuzhiyun sqpn = get_sqp_num(to_mdev(pd->device), init_attr);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun qp->pri.vid = 0xFFFF;
1561*4882a593Smuzhiyun qp->alt.vid = 0xFFFF;
1562*4882a593Smuzhiyun err = create_qp_common(pd, init_attr, udata, sqpn, qp);
1563*4882a593Smuzhiyun if (err)
1564*4882a593Smuzhiyun return err;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun qp->port = init_attr->port_num;
1567*4882a593Smuzhiyun qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 :
1568*4882a593Smuzhiyun init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI ? sqpn : 1;
1569*4882a593Smuzhiyun break;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun default:
1572*4882a593Smuzhiyun /* Don't support raw QPs */
1573*4882a593Smuzhiyun return -EOPNOTSUPP;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun return 0;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
mlx4_ib_create_qp(struct ib_pd * pd,struct ib_qp_init_attr * init_attr,struct ib_udata * udata)1578*4882a593Smuzhiyun struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1579*4882a593Smuzhiyun struct ib_qp_init_attr *init_attr,
1580*4882a593Smuzhiyun struct ib_udata *udata) {
1581*4882a593Smuzhiyun struct ib_device *device = pd ? pd->device : init_attr->xrcd->device;
1582*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(device);
1583*4882a593Smuzhiyun struct mlx4_ib_qp *qp;
1584*4882a593Smuzhiyun int ret;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1587*4882a593Smuzhiyun if (!qp)
1588*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun mutex_init(&qp->mutex);
1591*4882a593Smuzhiyun ret = _mlx4_ib_create_qp(pd, qp, init_attr, udata);
1592*4882a593Smuzhiyun if (ret) {
1593*4882a593Smuzhiyun kfree(qp);
1594*4882a593Smuzhiyun return ERR_PTR(ret);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun if (init_attr->qp_type == IB_QPT_GSI &&
1598*4882a593Smuzhiyun !(init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI)) {
1599*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp = qp->sqp;
1600*4882a593Smuzhiyun int is_eth = rdma_cap_eth_ah(&dev->ib_dev, init_attr->port_num);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun if (is_eth &&
1603*4882a593Smuzhiyun dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2) {
1604*4882a593Smuzhiyun init_attr->create_flags |= MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1605*4882a593Smuzhiyun sqp->roce_v2_gsi = ib_create_qp(pd, init_attr);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun if (IS_ERR(sqp->roce_v2_gsi)) {
1608*4882a593Smuzhiyun pr_err("Failed to create GSI QP for RoCEv2 (%ld)\n", PTR_ERR(sqp->roce_v2_gsi));
1609*4882a593Smuzhiyun sqp->roce_v2_gsi = NULL;
1610*4882a593Smuzhiyun } else {
1611*4882a593Smuzhiyun to_mqp(sqp->roce_v2_gsi)->flags |=
1612*4882a593Smuzhiyun MLX4_IB_ROCE_V2_GSI_QP;
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun init_attr->create_flags &= ~MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun return &qp->ibqp;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
_mlx4_ib_destroy_qp(struct ib_qp * qp,struct ib_udata * udata)1621*4882a593Smuzhiyun static int _mlx4_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(qp->device);
1624*4882a593Smuzhiyun struct mlx4_ib_qp *mqp = to_mqp(qp);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (is_qp0(dev, mqp))
1627*4882a593Smuzhiyun mlx4_CLOSE_PORT(dev->dev, mqp->port);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI &&
1630*4882a593Smuzhiyun dev->qp1_proxy[mqp->port - 1] == mqp) {
1631*4882a593Smuzhiyun mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1632*4882a593Smuzhiyun dev->qp1_proxy[mqp->port - 1] = NULL;
1633*4882a593Smuzhiyun mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun if (mqp->counter_index)
1637*4882a593Smuzhiyun mlx4_ib_free_qp_counter(dev, mqp);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (qp->rwq_ind_tbl) {
1640*4882a593Smuzhiyun destroy_qp_rss(dev, mqp);
1641*4882a593Smuzhiyun } else {
1642*4882a593Smuzhiyun destroy_qp_common(dev, mqp, MLX4_IB_QP_SRC, udata);
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun kfree(mqp->sqp);
1646*4882a593Smuzhiyun kfree(mqp);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun return 0;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
mlx4_ib_destroy_qp(struct ib_qp * qp,struct ib_udata * udata)1651*4882a593Smuzhiyun int mlx4_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun struct mlx4_ib_qp *mqp = to_mqp(qp);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
1656*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp = mqp->sqp;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (sqp->roce_v2_gsi)
1659*4882a593Smuzhiyun ib_destroy_qp(sqp->roce_v2_gsi);
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun return _mlx4_ib_destroy_qp(qp, udata);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
to_mlx4_st(struct mlx4_ib_dev * dev,enum mlx4_ib_qp_type type)1665*4882a593Smuzhiyun static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun switch (type) {
1668*4882a593Smuzhiyun case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1669*4882a593Smuzhiyun case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1670*4882a593Smuzhiyun case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1671*4882a593Smuzhiyun case MLX4_IB_QPT_XRC_INI:
1672*4882a593Smuzhiyun case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1673*4882a593Smuzhiyun case MLX4_IB_QPT_SMI:
1674*4882a593Smuzhiyun case MLX4_IB_QPT_GSI:
1675*4882a593Smuzhiyun case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_SMI_OWNER:
1678*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1679*4882a593Smuzhiyun MLX4_QP_ST_MLX : -1);
1680*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_SMI:
1681*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_SMI:
1682*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_GSI:
1683*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1684*4882a593Smuzhiyun MLX4_QP_ST_UD : -1);
1685*4882a593Smuzhiyun default: return -1;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
to_mlx4_access_flags(struct mlx4_ib_qp * qp,const struct ib_qp_attr * attr,int attr_mask)1689*4882a593Smuzhiyun static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
1690*4882a593Smuzhiyun int attr_mask)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun u8 dest_rd_atomic;
1693*4882a593Smuzhiyun u32 access_flags;
1694*4882a593Smuzhiyun u32 hw_access_flags = 0;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1697*4882a593Smuzhiyun dest_rd_atomic = attr->max_dest_rd_atomic;
1698*4882a593Smuzhiyun else
1699*4882a593Smuzhiyun dest_rd_atomic = qp->resp_depth;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun if (attr_mask & IB_QP_ACCESS_FLAGS)
1702*4882a593Smuzhiyun access_flags = attr->qp_access_flags;
1703*4882a593Smuzhiyun else
1704*4882a593Smuzhiyun access_flags = qp->atomic_rd_en;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun if (!dest_rd_atomic)
1707*4882a593Smuzhiyun access_flags &= IB_ACCESS_REMOTE_WRITE;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun if (access_flags & IB_ACCESS_REMOTE_READ)
1710*4882a593Smuzhiyun hw_access_flags |= MLX4_QP_BIT_RRE;
1711*4882a593Smuzhiyun if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1712*4882a593Smuzhiyun hw_access_flags |= MLX4_QP_BIT_RAE;
1713*4882a593Smuzhiyun if (access_flags & IB_ACCESS_REMOTE_WRITE)
1714*4882a593Smuzhiyun hw_access_flags |= MLX4_QP_BIT_RWE;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun return cpu_to_be32(hw_access_flags);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
store_sqp_attrs(struct mlx4_ib_sqp * sqp,const struct ib_qp_attr * attr,int attr_mask)1719*4882a593Smuzhiyun static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
1720*4882a593Smuzhiyun int attr_mask)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun if (attr_mask & IB_QP_PKEY_INDEX)
1723*4882a593Smuzhiyun sqp->pkey_index = attr->pkey_index;
1724*4882a593Smuzhiyun if (attr_mask & IB_QP_QKEY)
1725*4882a593Smuzhiyun sqp->qkey = attr->qkey;
1726*4882a593Smuzhiyun if (attr_mask & IB_QP_SQ_PSN)
1727*4882a593Smuzhiyun sqp->send_psn = attr->sq_psn;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
mlx4_set_sched(struct mlx4_qp_path * path,u8 port)1730*4882a593Smuzhiyun static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
_mlx4_set_path(struct mlx4_ib_dev * dev,const struct rdma_ah_attr * ah,u64 smac,u16 vlan_tag,struct mlx4_qp_path * path,struct mlx4_roce_smac_vlan_info * smac_info,u8 port)1735*4882a593Smuzhiyun static int _mlx4_set_path(struct mlx4_ib_dev *dev,
1736*4882a593Smuzhiyun const struct rdma_ah_attr *ah,
1737*4882a593Smuzhiyun u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
1738*4882a593Smuzhiyun struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun int vidx;
1741*4882a593Smuzhiyun int smac_index;
1742*4882a593Smuzhiyun int err;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun path->grh_mylmc = rdma_ah_get_path_bits(ah) & 0x7f;
1745*4882a593Smuzhiyun path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
1746*4882a593Smuzhiyun if (rdma_ah_get_static_rate(ah)) {
1747*4882a593Smuzhiyun path->static_rate = rdma_ah_get_static_rate(ah) +
1748*4882a593Smuzhiyun MLX4_STAT_RATE_OFFSET;
1749*4882a593Smuzhiyun while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1750*4882a593Smuzhiyun !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1751*4882a593Smuzhiyun --path->static_rate;
1752*4882a593Smuzhiyun } else
1753*4882a593Smuzhiyun path->static_rate = 0;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun if (rdma_ah_get_ah_flags(ah) & IB_AH_GRH) {
1756*4882a593Smuzhiyun const struct ib_global_route *grh = rdma_ah_read_grh(ah);
1757*4882a593Smuzhiyun int real_sgid_index =
1758*4882a593Smuzhiyun mlx4_ib_gid_index_to_real_index(dev, grh->sgid_attr);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun if (real_sgid_index < 0)
1761*4882a593Smuzhiyun return real_sgid_index;
1762*4882a593Smuzhiyun if (real_sgid_index >= dev->dev->caps.gid_table_len[port]) {
1763*4882a593Smuzhiyun pr_err("sgid_index (%u) too large. max is %d\n",
1764*4882a593Smuzhiyun real_sgid_index, dev->dev->caps.gid_table_len[port] - 1);
1765*4882a593Smuzhiyun return -1;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun path->grh_mylmc |= 1 << 7;
1769*4882a593Smuzhiyun path->mgid_index = real_sgid_index;
1770*4882a593Smuzhiyun path->hop_limit = grh->hop_limit;
1771*4882a593Smuzhiyun path->tclass_flowlabel =
1772*4882a593Smuzhiyun cpu_to_be32((grh->traffic_class << 20) |
1773*4882a593Smuzhiyun (grh->flow_label));
1774*4882a593Smuzhiyun memcpy(path->rgid, grh->dgid.raw, 16);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
1778*4882a593Smuzhiyun if (!(rdma_ah_get_ah_flags(ah) & IB_AH_GRH))
1779*4882a593Smuzhiyun return -1;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1782*4882a593Smuzhiyun ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 7) << 3);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun path->feup |= MLX4_FEUP_FORCE_ETH_UP;
1785*4882a593Smuzhiyun if (vlan_tag < 0x1000) {
1786*4882a593Smuzhiyun if (smac_info->vid < 0x1000) {
1787*4882a593Smuzhiyun /* both valid vlan ids */
1788*4882a593Smuzhiyun if (smac_info->vid != vlan_tag) {
1789*4882a593Smuzhiyun /* different VIDs. unreg old and reg new */
1790*4882a593Smuzhiyun err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1791*4882a593Smuzhiyun if (err)
1792*4882a593Smuzhiyun return err;
1793*4882a593Smuzhiyun smac_info->candidate_vid = vlan_tag;
1794*4882a593Smuzhiyun smac_info->candidate_vlan_index = vidx;
1795*4882a593Smuzhiyun smac_info->candidate_vlan_port = port;
1796*4882a593Smuzhiyun smac_info->update_vid = 1;
1797*4882a593Smuzhiyun path->vlan_index = vidx;
1798*4882a593Smuzhiyun } else {
1799*4882a593Smuzhiyun path->vlan_index = smac_info->vlan_index;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun } else {
1802*4882a593Smuzhiyun /* no current vlan tag in qp */
1803*4882a593Smuzhiyun err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1804*4882a593Smuzhiyun if (err)
1805*4882a593Smuzhiyun return err;
1806*4882a593Smuzhiyun smac_info->candidate_vid = vlan_tag;
1807*4882a593Smuzhiyun smac_info->candidate_vlan_index = vidx;
1808*4882a593Smuzhiyun smac_info->candidate_vlan_port = port;
1809*4882a593Smuzhiyun smac_info->update_vid = 1;
1810*4882a593Smuzhiyun path->vlan_index = vidx;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
1813*4882a593Smuzhiyun path->fl = 1 << 6;
1814*4882a593Smuzhiyun } else {
1815*4882a593Smuzhiyun /* have current vlan tag. unregister it at modify-qp success */
1816*4882a593Smuzhiyun if (smac_info->vid < 0x1000) {
1817*4882a593Smuzhiyun smac_info->candidate_vid = 0xFFFF;
1818*4882a593Smuzhiyun smac_info->update_vid = 1;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /* get smac_index for RoCE use.
1823*4882a593Smuzhiyun * If no smac was yet assigned, register one.
1824*4882a593Smuzhiyun * If one was already assigned, but the new mac differs,
1825*4882a593Smuzhiyun * unregister the old one and register the new one.
1826*4882a593Smuzhiyun */
1827*4882a593Smuzhiyun if ((!smac_info->smac && !smac_info->smac_port) ||
1828*4882a593Smuzhiyun smac_info->smac != smac) {
1829*4882a593Smuzhiyun /* register candidate now, unreg if needed, after success */
1830*4882a593Smuzhiyun smac_index = mlx4_register_mac(dev->dev, port, smac);
1831*4882a593Smuzhiyun if (smac_index >= 0) {
1832*4882a593Smuzhiyun smac_info->candidate_smac_index = smac_index;
1833*4882a593Smuzhiyun smac_info->candidate_smac = smac;
1834*4882a593Smuzhiyun smac_info->candidate_smac_port = port;
1835*4882a593Smuzhiyun } else {
1836*4882a593Smuzhiyun return -EINVAL;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun } else {
1839*4882a593Smuzhiyun smac_index = smac_info->smac_index;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun memcpy(path->dmac, ah->roce.dmac, 6);
1842*4882a593Smuzhiyun path->ackto = MLX4_IB_LINK_TYPE_ETH;
1843*4882a593Smuzhiyun /* put MAC table smac index for IBoE */
1844*4882a593Smuzhiyun path->grh_mylmc = (u8) (smac_index) | 0x80;
1845*4882a593Smuzhiyun } else {
1846*4882a593Smuzhiyun path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1847*4882a593Smuzhiyun ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 0xf) << 2);
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun return 0;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
mlx4_set_path(struct mlx4_ib_dev * dev,const struct ib_qp_attr * qp,enum ib_qp_attr_mask qp_attr_mask,struct mlx4_ib_qp * mqp,struct mlx4_qp_path * path,u8 port,u16 vlan_id,u8 * smac)1853*4882a593Smuzhiyun static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1854*4882a593Smuzhiyun enum ib_qp_attr_mask qp_attr_mask,
1855*4882a593Smuzhiyun struct mlx4_ib_qp *mqp,
1856*4882a593Smuzhiyun struct mlx4_qp_path *path, u8 port,
1857*4882a593Smuzhiyun u16 vlan_id, u8 *smac)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun return _mlx4_set_path(dev, &qp->ah_attr,
1860*4882a593Smuzhiyun mlx4_mac_to_u64(smac),
1861*4882a593Smuzhiyun vlan_id,
1862*4882a593Smuzhiyun path, &mqp->pri, port);
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun
mlx4_set_alt_path(struct mlx4_ib_dev * dev,const struct ib_qp_attr * qp,enum ib_qp_attr_mask qp_attr_mask,struct mlx4_ib_qp * mqp,struct mlx4_qp_path * path,u8 port)1865*4882a593Smuzhiyun static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1866*4882a593Smuzhiyun const struct ib_qp_attr *qp,
1867*4882a593Smuzhiyun enum ib_qp_attr_mask qp_attr_mask,
1868*4882a593Smuzhiyun struct mlx4_ib_qp *mqp,
1869*4882a593Smuzhiyun struct mlx4_qp_path *path, u8 port)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun return _mlx4_set_path(dev, &qp->alt_ah_attr,
1872*4882a593Smuzhiyun 0,
1873*4882a593Smuzhiyun 0xffff,
1874*4882a593Smuzhiyun path, &mqp->alt, port);
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
update_mcg_macs(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)1877*4882a593Smuzhiyun static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun struct mlx4_ib_gid_entry *ge, *tmp;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1882*4882a593Smuzhiyun if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1883*4882a593Smuzhiyun ge->added = 1;
1884*4882a593Smuzhiyun ge->port = qp->port;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun
handle_eth_ud_smac_index(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp,struct mlx4_qp_context * context)1889*4882a593Smuzhiyun static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev,
1890*4882a593Smuzhiyun struct mlx4_ib_qp *qp,
1891*4882a593Smuzhiyun struct mlx4_qp_context *context)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun u64 u64_mac;
1894*4882a593Smuzhiyun int smac_index;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
1899*4882a593Smuzhiyun if (!qp->pri.smac && !qp->pri.smac_port) {
1900*4882a593Smuzhiyun smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1901*4882a593Smuzhiyun if (smac_index >= 0) {
1902*4882a593Smuzhiyun qp->pri.candidate_smac_index = smac_index;
1903*4882a593Smuzhiyun qp->pri.candidate_smac = u64_mac;
1904*4882a593Smuzhiyun qp->pri.candidate_smac_port = qp->port;
1905*4882a593Smuzhiyun context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1906*4882a593Smuzhiyun } else {
1907*4882a593Smuzhiyun return -ENOENT;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun return 0;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
create_qp_lb_counter(struct mlx4_ib_dev * dev,struct mlx4_ib_qp * qp)1913*4882a593Smuzhiyun static int create_qp_lb_counter(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun struct counter_index *new_counter_index;
1916*4882a593Smuzhiyun int err;
1917*4882a593Smuzhiyun u32 tmp_idx;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) !=
1920*4882a593Smuzhiyun IB_LINK_LAYER_ETHERNET ||
1921*4882a593Smuzhiyun !(qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) ||
1922*4882a593Smuzhiyun !(dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_LB_SRC_CHK))
1923*4882a593Smuzhiyun return 0;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun err = mlx4_counter_alloc(dev->dev, &tmp_idx, MLX4_RES_USAGE_DRIVER);
1926*4882a593Smuzhiyun if (err)
1927*4882a593Smuzhiyun return err;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun new_counter_index = kmalloc(sizeof(*new_counter_index), GFP_KERNEL);
1930*4882a593Smuzhiyun if (!new_counter_index) {
1931*4882a593Smuzhiyun mlx4_counter_free(dev->dev, tmp_idx);
1932*4882a593Smuzhiyun return -ENOMEM;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun new_counter_index->index = tmp_idx;
1936*4882a593Smuzhiyun new_counter_index->allocated = 1;
1937*4882a593Smuzhiyun qp->counter_index = new_counter_index;
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun mutex_lock(&dev->counters_table[qp->port - 1].mutex);
1940*4882a593Smuzhiyun list_add_tail(&new_counter_index->list,
1941*4882a593Smuzhiyun &dev->counters_table[qp->port - 1].counters_list);
1942*4882a593Smuzhiyun mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun return 0;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun enum {
1948*4882a593Smuzhiyun MLX4_QPC_ROCE_MODE_1 = 0,
1949*4882a593Smuzhiyun MLX4_QPC_ROCE_MODE_2 = 2,
1950*4882a593Smuzhiyun MLX4_QPC_ROCE_MODE_UNDEFINED = 0xff
1951*4882a593Smuzhiyun };
1952*4882a593Smuzhiyun
gid_type_to_qpc(enum ib_gid_type gid_type)1953*4882a593Smuzhiyun static u8 gid_type_to_qpc(enum ib_gid_type gid_type)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun switch (gid_type) {
1956*4882a593Smuzhiyun case IB_GID_TYPE_ROCE:
1957*4882a593Smuzhiyun return MLX4_QPC_ROCE_MODE_1;
1958*4882a593Smuzhiyun case IB_GID_TYPE_ROCE_UDP_ENCAP:
1959*4882a593Smuzhiyun return MLX4_QPC_ROCE_MODE_2;
1960*4882a593Smuzhiyun default:
1961*4882a593Smuzhiyun return MLX4_QPC_ROCE_MODE_UNDEFINED;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun /*
1966*4882a593Smuzhiyun * Go over all RSS QP's childes (WQs) and apply their HW state according to
1967*4882a593Smuzhiyun * their logic state if the RSS QP is the first RSS QP associated for the WQ.
1968*4882a593Smuzhiyun */
bringup_rss_rwqs(struct ib_rwq_ind_table * ind_tbl,u8 port_num,struct ib_udata * udata)1969*4882a593Smuzhiyun static int bringup_rss_rwqs(struct ib_rwq_ind_table *ind_tbl, u8 port_num,
1970*4882a593Smuzhiyun struct ib_udata *udata)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun int err = 0;
1973*4882a593Smuzhiyun int i;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun for (i = 0; i < (1 << ind_tbl->log_ind_tbl_size); i++) {
1976*4882a593Smuzhiyun struct ib_wq *ibwq = ind_tbl->ind_tbl[i];
1977*4882a593Smuzhiyun struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun mutex_lock(&wq->mutex);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /* Mlx4_ib restrictions:
1982*4882a593Smuzhiyun * WQ's is associated to a port according to the RSS QP it is
1983*4882a593Smuzhiyun * associates to.
1984*4882a593Smuzhiyun * In case the WQ is associated to a different port by another
1985*4882a593Smuzhiyun * RSS QP, return a failure.
1986*4882a593Smuzhiyun */
1987*4882a593Smuzhiyun if ((wq->rss_usecnt > 0) && (wq->port != port_num)) {
1988*4882a593Smuzhiyun err = -EINVAL;
1989*4882a593Smuzhiyun mutex_unlock(&wq->mutex);
1990*4882a593Smuzhiyun break;
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun wq->port = port_num;
1993*4882a593Smuzhiyun if ((wq->rss_usecnt == 0) && (ibwq->state == IB_WQS_RDY)) {
1994*4882a593Smuzhiyun err = _mlx4_ib_modify_wq(ibwq, IB_WQS_RDY, udata);
1995*4882a593Smuzhiyun if (err) {
1996*4882a593Smuzhiyun mutex_unlock(&wq->mutex);
1997*4882a593Smuzhiyun break;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun wq->rss_usecnt++;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun mutex_unlock(&wq->mutex);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun if (i && err) {
2006*4882a593Smuzhiyun int j;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun for (j = (i - 1); j >= 0; j--) {
2009*4882a593Smuzhiyun struct ib_wq *ibwq = ind_tbl->ind_tbl[j];
2010*4882a593Smuzhiyun struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun mutex_lock(&wq->mutex);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun if ((wq->rss_usecnt == 1) &&
2015*4882a593Smuzhiyun (ibwq->state == IB_WQS_RDY))
2016*4882a593Smuzhiyun if (_mlx4_ib_modify_wq(ibwq, IB_WQS_RESET,
2017*4882a593Smuzhiyun udata))
2018*4882a593Smuzhiyun pr_warn("failed to reverse WQN=0x%06x\n",
2019*4882a593Smuzhiyun ibwq->wq_num);
2020*4882a593Smuzhiyun wq->rss_usecnt--;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun mutex_unlock(&wq->mutex);
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun return err;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun
bring_down_rss_rwqs(struct ib_rwq_ind_table * ind_tbl,struct ib_udata * udata)2029*4882a593Smuzhiyun static void bring_down_rss_rwqs(struct ib_rwq_ind_table *ind_tbl,
2030*4882a593Smuzhiyun struct ib_udata *udata)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun int i;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun for (i = 0; i < (1 << ind_tbl->log_ind_tbl_size); i++) {
2035*4882a593Smuzhiyun struct ib_wq *ibwq = ind_tbl->ind_tbl[i];
2036*4882a593Smuzhiyun struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun mutex_lock(&wq->mutex);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun if ((wq->rss_usecnt == 1) && (ibwq->state == IB_WQS_RDY))
2041*4882a593Smuzhiyun if (_mlx4_ib_modify_wq(ibwq, IB_WQS_RESET, udata))
2042*4882a593Smuzhiyun pr_warn("failed to reverse WQN=%x\n",
2043*4882a593Smuzhiyun ibwq->wq_num);
2044*4882a593Smuzhiyun wq->rss_usecnt--;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun mutex_unlock(&wq->mutex);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
fill_qp_rss_context(struct mlx4_qp_context * context,struct mlx4_ib_qp * qp)2050*4882a593Smuzhiyun static void fill_qp_rss_context(struct mlx4_qp_context *context,
2051*4882a593Smuzhiyun struct mlx4_ib_qp *qp)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun struct mlx4_rss_context *rss_context;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun rss_context = (void *)context + offsetof(struct mlx4_qp_context,
2056*4882a593Smuzhiyun pri_path) + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun rss_context->base_qpn = cpu_to_be32(qp->rss_ctx->base_qpn_tbl_sz);
2059*4882a593Smuzhiyun rss_context->default_qpn =
2060*4882a593Smuzhiyun cpu_to_be32(qp->rss_ctx->base_qpn_tbl_sz & 0xffffff);
2061*4882a593Smuzhiyun if (qp->rss_ctx->flags & (MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6))
2062*4882a593Smuzhiyun rss_context->base_qpn_udp = rss_context->default_qpn;
2063*4882a593Smuzhiyun rss_context->flags = qp->rss_ctx->flags;
2064*4882a593Smuzhiyun /* Currently support just toeplitz */
2065*4882a593Smuzhiyun rss_context->hash_fn = MLX4_RSS_HASH_TOP;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun memcpy(rss_context->rss_key, qp->rss_ctx->rss_key,
2068*4882a593Smuzhiyun MLX4_EN_RSS_KEY_SIZE);
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
__mlx4_ib_modify_qp(void * src,enum mlx4_ib_source_type src_type,const struct ib_qp_attr * attr,int attr_mask,enum ib_qp_state cur_state,enum ib_qp_state new_state,struct ib_udata * udata)2071*4882a593Smuzhiyun static int __mlx4_ib_modify_qp(void *src, enum mlx4_ib_source_type src_type,
2072*4882a593Smuzhiyun const struct ib_qp_attr *attr, int attr_mask,
2073*4882a593Smuzhiyun enum ib_qp_state cur_state,
2074*4882a593Smuzhiyun enum ib_qp_state new_state,
2075*4882a593Smuzhiyun struct ib_udata *udata)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun struct ib_srq *ibsrq;
2078*4882a593Smuzhiyun const struct ib_gid_attr *gid_attr = NULL;
2079*4882a593Smuzhiyun struct ib_rwq_ind_table *rwq_ind_tbl;
2080*4882a593Smuzhiyun enum ib_qp_type qp_type;
2081*4882a593Smuzhiyun struct mlx4_ib_dev *dev;
2082*4882a593Smuzhiyun struct mlx4_ib_qp *qp;
2083*4882a593Smuzhiyun struct mlx4_ib_pd *pd;
2084*4882a593Smuzhiyun struct mlx4_ib_cq *send_cq, *recv_cq;
2085*4882a593Smuzhiyun struct mlx4_ib_ucontext *ucontext = rdma_udata_to_drv_context(
2086*4882a593Smuzhiyun udata, struct mlx4_ib_ucontext, ibucontext);
2087*4882a593Smuzhiyun struct mlx4_qp_context *context;
2088*4882a593Smuzhiyun enum mlx4_qp_optpar optpar = 0;
2089*4882a593Smuzhiyun int sqd_event;
2090*4882a593Smuzhiyun int steer_qp = 0;
2091*4882a593Smuzhiyun int err = -EINVAL;
2092*4882a593Smuzhiyun int counter_index;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun if (src_type == MLX4_IB_RWQ_SRC) {
2095*4882a593Smuzhiyun struct ib_wq *ibwq;
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun ibwq = (struct ib_wq *)src;
2098*4882a593Smuzhiyun ibsrq = NULL;
2099*4882a593Smuzhiyun rwq_ind_tbl = NULL;
2100*4882a593Smuzhiyun qp_type = IB_QPT_RAW_PACKET;
2101*4882a593Smuzhiyun qp = to_mqp((struct ib_qp *)ibwq);
2102*4882a593Smuzhiyun dev = to_mdev(ibwq->device);
2103*4882a593Smuzhiyun pd = to_mpd(ibwq->pd);
2104*4882a593Smuzhiyun } else {
2105*4882a593Smuzhiyun struct ib_qp *ibqp;
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun ibqp = (struct ib_qp *)src;
2108*4882a593Smuzhiyun ibsrq = ibqp->srq;
2109*4882a593Smuzhiyun rwq_ind_tbl = ibqp->rwq_ind_tbl;
2110*4882a593Smuzhiyun qp_type = ibqp->qp_type;
2111*4882a593Smuzhiyun qp = to_mqp(ibqp);
2112*4882a593Smuzhiyun dev = to_mdev(ibqp->device);
2113*4882a593Smuzhiyun pd = get_pd(qp);
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun /* APM is not supported under RoCE */
2117*4882a593Smuzhiyun if (attr_mask & IB_QP_ALT_PATH &&
2118*4882a593Smuzhiyun rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2119*4882a593Smuzhiyun IB_LINK_LAYER_ETHERNET)
2120*4882a593Smuzhiyun return -ENOTSUPP;
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun context = kzalloc(sizeof *context, GFP_KERNEL);
2123*4882a593Smuzhiyun if (!context)
2124*4882a593Smuzhiyun return -ENOMEM;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
2127*4882a593Smuzhiyun (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun if (!(attr_mask & IB_QP_PATH_MIG_STATE))
2130*4882a593Smuzhiyun context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
2131*4882a593Smuzhiyun else {
2132*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_PM_STATE;
2133*4882a593Smuzhiyun switch (attr->path_mig_state) {
2134*4882a593Smuzhiyun case IB_MIG_MIGRATED:
2135*4882a593Smuzhiyun context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
2136*4882a593Smuzhiyun break;
2137*4882a593Smuzhiyun case IB_MIG_REARM:
2138*4882a593Smuzhiyun context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
2139*4882a593Smuzhiyun break;
2140*4882a593Smuzhiyun case IB_MIG_ARMED:
2141*4882a593Smuzhiyun context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
2142*4882a593Smuzhiyun break;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun if (qp->inl_recv_sz)
2147*4882a593Smuzhiyun context->param3 |= cpu_to_be32(1 << 25);
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_SCATTER_FCS)
2150*4882a593Smuzhiyun context->param3 |= cpu_to_be32(1 << 29);
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun if (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI)
2153*4882a593Smuzhiyun context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
2154*4882a593Smuzhiyun else if (qp_type == IB_QPT_RAW_PACKET)
2155*4882a593Smuzhiyun context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
2156*4882a593Smuzhiyun else if (qp_type == IB_QPT_UD) {
2157*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_LSO)
2158*4882a593Smuzhiyun context->mtu_msgmax = (IB_MTU_4096 << 5) |
2159*4882a593Smuzhiyun ilog2(dev->dev->caps.max_gso_sz);
2160*4882a593Smuzhiyun else
2161*4882a593Smuzhiyun context->mtu_msgmax = (IB_MTU_4096 << 5) | 13;
2162*4882a593Smuzhiyun } else if (attr_mask & IB_QP_PATH_MTU) {
2163*4882a593Smuzhiyun if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
2164*4882a593Smuzhiyun pr_err("path MTU (%u) is invalid\n",
2165*4882a593Smuzhiyun attr->path_mtu);
2166*4882a593Smuzhiyun goto out;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun context->mtu_msgmax = (attr->path_mtu << 5) |
2169*4882a593Smuzhiyun ilog2(dev->dev->caps.max_msg_sz);
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun if (!rwq_ind_tbl) { /* PRM RSS receive side should be left zeros */
2173*4882a593Smuzhiyun if (qp->rq.wqe_cnt)
2174*4882a593Smuzhiyun context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
2175*4882a593Smuzhiyun context->rq_size_stride |= qp->rq.wqe_shift - 4;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun if (qp->sq.wqe_cnt)
2179*4882a593Smuzhiyun context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
2180*4882a593Smuzhiyun context->sq_size_stride |= qp->sq.wqe_shift - 4;
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun if (new_state == IB_QPS_RESET && qp->counter_index)
2183*4882a593Smuzhiyun mlx4_ib_free_qp_counter(dev, qp);
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2186*4882a593Smuzhiyun context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
2187*4882a593Smuzhiyun context->xrcd = cpu_to_be32((u32) qp->xrcdn);
2188*4882a593Smuzhiyun if (qp_type == IB_QPT_RAW_PACKET)
2189*4882a593Smuzhiyun context->param3 |= cpu_to_be32(1 << 30);
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun if (ucontext)
2193*4882a593Smuzhiyun context->usr_page = cpu_to_be32(
2194*4882a593Smuzhiyun mlx4_to_hw_uar_index(dev->dev, ucontext->uar.index));
2195*4882a593Smuzhiyun else
2196*4882a593Smuzhiyun context->usr_page = cpu_to_be32(
2197*4882a593Smuzhiyun mlx4_to_hw_uar_index(dev->dev, dev->priv_uar.index));
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun if (attr_mask & IB_QP_DEST_QPN)
2200*4882a593Smuzhiyun context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun if (attr_mask & IB_QP_PORT) {
2203*4882a593Smuzhiyun if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
2204*4882a593Smuzhiyun !(attr_mask & IB_QP_AV)) {
2205*4882a593Smuzhiyun mlx4_set_sched(&context->pri_path, attr->port_num);
2206*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
2211*4882a593Smuzhiyun err = create_qp_lb_counter(dev, qp);
2212*4882a593Smuzhiyun if (err)
2213*4882a593Smuzhiyun goto out;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun counter_index =
2216*4882a593Smuzhiyun dev->counters_table[qp->port - 1].default_counter;
2217*4882a593Smuzhiyun if (qp->counter_index)
2218*4882a593Smuzhiyun counter_index = qp->counter_index->index;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun if (counter_index != -1) {
2221*4882a593Smuzhiyun context->pri_path.counter_index = counter_index;
2222*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
2223*4882a593Smuzhiyun if (qp->counter_index) {
2224*4882a593Smuzhiyun context->pri_path.fl |=
2225*4882a593Smuzhiyun MLX4_FL_ETH_SRC_CHECK_MC_LB;
2226*4882a593Smuzhiyun context->pri_path.vlan_control |=
2227*4882a593Smuzhiyun MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun } else
2230*4882a593Smuzhiyun context->pri_path.counter_index =
2231*4882a593Smuzhiyun MLX4_SINK_COUNTER_INDEX(dev->dev);
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_NETIF) {
2234*4882a593Smuzhiyun mlx4_ib_steer_qp_reg(dev, qp, 1);
2235*4882a593Smuzhiyun steer_qp = 1;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun if (qp_type == IB_QPT_GSI) {
2239*4882a593Smuzhiyun enum ib_gid_type gid_type = qp->flags & MLX4_IB_ROCE_V2_GSI_QP ?
2240*4882a593Smuzhiyun IB_GID_TYPE_ROCE_UDP_ENCAP : IB_GID_TYPE_ROCE;
2241*4882a593Smuzhiyun u8 qpc_roce_mode = gid_type_to_qpc(gid_type);
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (attr_mask & IB_QP_PKEY_INDEX) {
2248*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2249*4882a593Smuzhiyun context->pri_path.disable_pkey_check = 0x40;
2250*4882a593Smuzhiyun context->pri_path.pkey_index = attr->pkey_index;
2251*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun if (attr_mask & IB_QP_AV) {
2255*4882a593Smuzhiyun u8 port_num = mlx4_is_bonded(dev->dev) ? 1 :
2256*4882a593Smuzhiyun attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2257*4882a593Smuzhiyun u16 vlan = 0xffff;
2258*4882a593Smuzhiyun u8 smac[ETH_ALEN];
2259*4882a593Smuzhiyun int is_eth =
2260*4882a593Smuzhiyun rdma_cap_eth_ah(&dev->ib_dev, port_num) &&
2261*4882a593Smuzhiyun rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun if (is_eth) {
2264*4882a593Smuzhiyun gid_attr = attr->ah_attr.grh.sgid_attr;
2265*4882a593Smuzhiyun err = rdma_read_gid_l2_fields(gid_attr, &vlan,
2266*4882a593Smuzhiyun &smac[0]);
2267*4882a593Smuzhiyun if (err)
2268*4882a593Smuzhiyun goto out;
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
2272*4882a593Smuzhiyun port_num, vlan, smac))
2273*4882a593Smuzhiyun goto out;
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
2276*4882a593Smuzhiyun MLX4_QP_OPTPAR_SCHED_QUEUE);
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun if (is_eth &&
2279*4882a593Smuzhiyun (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR)) {
2280*4882a593Smuzhiyun u8 qpc_roce_mode = gid_type_to_qpc(gid_attr->gid_type);
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun if (qpc_roce_mode == MLX4_QPC_ROCE_MODE_UNDEFINED) {
2283*4882a593Smuzhiyun err = -EINVAL;
2284*4882a593Smuzhiyun goto out;
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun if (attr_mask & IB_QP_TIMEOUT) {
2292*4882a593Smuzhiyun context->pri_path.ackto |= attr->timeout << 3;
2293*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun if (attr_mask & IB_QP_ALT_PATH) {
2297*4882a593Smuzhiyun if (attr->alt_port_num == 0 ||
2298*4882a593Smuzhiyun attr->alt_port_num > dev->dev->caps.num_ports)
2299*4882a593Smuzhiyun goto out;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun if (attr->alt_pkey_index >=
2302*4882a593Smuzhiyun dev->dev->caps.pkey_table_len[attr->alt_port_num])
2303*4882a593Smuzhiyun goto out;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
2306*4882a593Smuzhiyun &context->alt_path,
2307*4882a593Smuzhiyun attr->alt_port_num))
2308*4882a593Smuzhiyun goto out;
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun context->alt_path.pkey_index = attr->alt_pkey_index;
2311*4882a593Smuzhiyun context->alt_path.ackto = attr->alt_timeout << 3;
2312*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun context->pd = cpu_to_be32(pd->pdn);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun if (!rwq_ind_tbl) {
2318*4882a593Smuzhiyun context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
2319*4882a593Smuzhiyun get_cqs(qp, src_type, &send_cq, &recv_cq);
2320*4882a593Smuzhiyun } else { /* Set dummy CQs to be compatible with HV and PRM */
2321*4882a593Smuzhiyun send_cq = to_mcq(rwq_ind_tbl->ind_tbl[0]->cq);
2322*4882a593Smuzhiyun recv_cq = send_cq;
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
2325*4882a593Smuzhiyun context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun /* Set "fast registration enabled" for all kernel QPs */
2328*4882a593Smuzhiyun if (!ucontext)
2329*4882a593Smuzhiyun context->params1 |= cpu_to_be32(1 << 11);
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun if (attr_mask & IB_QP_RNR_RETRY) {
2332*4882a593Smuzhiyun context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2333*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun if (attr_mask & IB_QP_RETRY_CNT) {
2337*4882a593Smuzhiyun context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2338*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2342*4882a593Smuzhiyun if (attr->max_rd_atomic)
2343*4882a593Smuzhiyun context->params1 |=
2344*4882a593Smuzhiyun cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2345*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_SRA_MAX;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun if (attr_mask & IB_QP_SQ_PSN)
2349*4882a593Smuzhiyun context->next_send_psn = cpu_to_be32(attr->sq_psn);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2352*4882a593Smuzhiyun if (attr->max_dest_rd_atomic)
2353*4882a593Smuzhiyun context->params2 |=
2354*4882a593Smuzhiyun cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2355*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_RRA_MAX;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
2359*4882a593Smuzhiyun context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
2360*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun if (ibsrq)
2364*4882a593Smuzhiyun context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2367*4882a593Smuzhiyun context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2368*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun if (attr_mask & IB_QP_RQ_PSN)
2371*4882a593Smuzhiyun context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
2374*4882a593Smuzhiyun if (attr_mask & IB_QP_QKEY) {
2375*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type &
2376*4882a593Smuzhiyun (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
2377*4882a593Smuzhiyun context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
2378*4882a593Smuzhiyun else {
2379*4882a593Smuzhiyun if (mlx4_is_mfunc(dev->dev) &&
2380*4882a593Smuzhiyun !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
2381*4882a593Smuzhiyun (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
2382*4882a593Smuzhiyun MLX4_RESERVED_QKEY_BASE) {
2383*4882a593Smuzhiyun pr_err("Cannot use reserved QKEY"
2384*4882a593Smuzhiyun " 0x%x (range 0xffff0000..0xffffffff"
2385*4882a593Smuzhiyun " is reserved)\n", attr->qkey);
2386*4882a593Smuzhiyun err = -EINVAL;
2387*4882a593Smuzhiyun goto out;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun context->qkey = cpu_to_be32(attr->qkey);
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_Q_KEY;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun if (ibsrq)
2395*4882a593Smuzhiyun context->srqn = cpu_to_be32(1 << 24 |
2396*4882a593Smuzhiyun to_msrq(ibsrq)->msrq.srqn);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun if (qp->rq.wqe_cnt &&
2399*4882a593Smuzhiyun cur_state == IB_QPS_RESET &&
2400*4882a593Smuzhiyun new_state == IB_QPS_INIT)
2401*4882a593Smuzhiyun context->db_rec_addr = cpu_to_be64(qp->db.dma);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun if (cur_state == IB_QPS_INIT &&
2404*4882a593Smuzhiyun new_state == IB_QPS_RTR &&
2405*4882a593Smuzhiyun (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI ||
2406*4882a593Smuzhiyun qp_type == IB_QPT_UD || qp_type == IB_QPT_RAW_PACKET)) {
2407*4882a593Smuzhiyun context->pri_path.sched_queue = (qp->port - 1) << 6;
2408*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
2409*4882a593Smuzhiyun qp->mlx4_ib_qp_type &
2410*4882a593Smuzhiyun (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
2411*4882a593Smuzhiyun context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
2412*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
2413*4882a593Smuzhiyun context->pri_path.fl = 0x80;
2414*4882a593Smuzhiyun } else {
2415*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2416*4882a593Smuzhiyun context->pri_path.fl = 0x80;
2417*4882a593Smuzhiyun context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2420*4882a593Smuzhiyun IB_LINK_LAYER_ETHERNET) {
2421*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
2422*4882a593Smuzhiyun qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
2423*4882a593Smuzhiyun context->pri_path.feup = 1 << 7; /* don't fsm */
2424*4882a593Smuzhiyun /* handle smac_index */
2425*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
2426*4882a593Smuzhiyun qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
2427*4882a593Smuzhiyun qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
2428*4882a593Smuzhiyun err = handle_eth_ud_smac_index(dev, qp, context);
2429*4882a593Smuzhiyun if (err) {
2430*4882a593Smuzhiyun err = -EINVAL;
2431*4882a593Smuzhiyun goto out;
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
2434*4882a593Smuzhiyun dev->qp1_proxy[qp->port - 1] = qp;
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun if (qp_type == IB_QPT_RAW_PACKET) {
2440*4882a593Smuzhiyun context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
2441*4882a593Smuzhiyun MLX4_IB_LINK_TYPE_ETH;
2442*4882a593Smuzhiyun if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
2443*4882a593Smuzhiyun /* set QP to receive both tunneled & non-tunneled packets */
2444*4882a593Smuzhiyun if (!rwq_ind_tbl)
2445*4882a593Smuzhiyun context->srqn = cpu_to_be32(7 << 28);
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun }
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun if (qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
2450*4882a593Smuzhiyun int is_eth = rdma_port_get_link_layer(
2451*4882a593Smuzhiyun &dev->ib_dev, qp->port) ==
2452*4882a593Smuzhiyun IB_LINK_LAYER_ETHERNET;
2453*4882a593Smuzhiyun if (is_eth) {
2454*4882a593Smuzhiyun context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
2455*4882a593Smuzhiyun optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
2456*4882a593Smuzhiyun }
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
2460*4882a593Smuzhiyun attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
2461*4882a593Smuzhiyun sqd_event = 1;
2462*4882a593Smuzhiyun else
2463*4882a593Smuzhiyun sqd_event = 0;
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun if (!ucontext &&
2466*4882a593Smuzhiyun cur_state == IB_QPS_RESET &&
2467*4882a593Smuzhiyun new_state == IB_QPS_INIT)
2468*4882a593Smuzhiyun context->rlkey_roce_mode |= (1 << 4);
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun /*
2471*4882a593Smuzhiyun * Before passing a kernel QP to the HW, make sure that the
2472*4882a593Smuzhiyun * ownership bits of the send queue are set and the SQ
2473*4882a593Smuzhiyun * headroom is stamped so that the hardware doesn't start
2474*4882a593Smuzhiyun * processing stale work requests.
2475*4882a593Smuzhiyun */
2476*4882a593Smuzhiyun if (!ucontext &&
2477*4882a593Smuzhiyun cur_state == IB_QPS_RESET &&
2478*4882a593Smuzhiyun new_state == IB_QPS_INIT) {
2479*4882a593Smuzhiyun struct mlx4_wqe_ctrl_seg *ctrl;
2480*4882a593Smuzhiyun int i;
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun for (i = 0; i < qp->sq.wqe_cnt; ++i) {
2483*4882a593Smuzhiyun ctrl = get_send_wqe(qp, i);
2484*4882a593Smuzhiyun ctrl->owner_opcode = cpu_to_be32(1 << 31);
2485*4882a593Smuzhiyun ctrl->qpn_vlan.fence_size =
2486*4882a593Smuzhiyun 1 << (qp->sq.wqe_shift - 4);
2487*4882a593Smuzhiyun stamp_send_wqe(qp, i);
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun if (rwq_ind_tbl &&
2492*4882a593Smuzhiyun cur_state == IB_QPS_RESET &&
2493*4882a593Smuzhiyun new_state == IB_QPS_INIT) {
2494*4882a593Smuzhiyun fill_qp_rss_context(context, qp);
2495*4882a593Smuzhiyun context->flags |= cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET);
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
2499*4882a593Smuzhiyun to_mlx4_state(new_state), context, optpar,
2500*4882a593Smuzhiyun sqd_event, &qp->mqp);
2501*4882a593Smuzhiyun if (err)
2502*4882a593Smuzhiyun goto out;
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun qp->state = new_state;
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun if (attr_mask & IB_QP_ACCESS_FLAGS)
2507*4882a593Smuzhiyun qp->atomic_rd_en = attr->qp_access_flags;
2508*4882a593Smuzhiyun if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2509*4882a593Smuzhiyun qp->resp_depth = attr->max_dest_rd_atomic;
2510*4882a593Smuzhiyun if (attr_mask & IB_QP_PORT) {
2511*4882a593Smuzhiyun qp->port = attr->port_num;
2512*4882a593Smuzhiyun update_mcg_macs(dev, qp);
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun if (attr_mask & IB_QP_ALT_PATH)
2515*4882a593Smuzhiyun qp->alt_port = attr->alt_port_num;
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun if (is_sqp(dev, qp))
2518*4882a593Smuzhiyun store_sqp_attrs(qp->sqp, attr, attr_mask);
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun /*
2521*4882a593Smuzhiyun * If we moved QP0 to RTR, bring the IB link up; if we moved
2522*4882a593Smuzhiyun * QP0 to RESET or ERROR, bring the link back down.
2523*4882a593Smuzhiyun */
2524*4882a593Smuzhiyun if (is_qp0(dev, qp)) {
2525*4882a593Smuzhiyun if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
2526*4882a593Smuzhiyun if (mlx4_INIT_PORT(dev->dev, qp->port))
2527*4882a593Smuzhiyun pr_warn("INIT_PORT failed for port %d\n",
2528*4882a593Smuzhiyun qp->port);
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
2531*4882a593Smuzhiyun (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
2532*4882a593Smuzhiyun mlx4_CLOSE_PORT(dev->dev, qp->port);
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun /*
2536*4882a593Smuzhiyun * If we moved a kernel QP to RESET, clean up all old CQ
2537*4882a593Smuzhiyun * entries and reinitialize the QP.
2538*4882a593Smuzhiyun */
2539*4882a593Smuzhiyun if (new_state == IB_QPS_RESET) {
2540*4882a593Smuzhiyun if (!ucontext) {
2541*4882a593Smuzhiyun mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
2542*4882a593Smuzhiyun ibsrq ? to_msrq(ibsrq) : NULL);
2543*4882a593Smuzhiyun if (send_cq != recv_cq)
2544*4882a593Smuzhiyun mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun qp->rq.head = 0;
2547*4882a593Smuzhiyun qp->rq.tail = 0;
2548*4882a593Smuzhiyun qp->sq.head = 0;
2549*4882a593Smuzhiyun qp->sq.tail = 0;
2550*4882a593Smuzhiyun qp->sq_next_wqe = 0;
2551*4882a593Smuzhiyun if (qp->rq.wqe_cnt)
2552*4882a593Smuzhiyun *qp->db.db = 0;
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_NETIF)
2555*4882a593Smuzhiyun mlx4_ib_steer_qp_reg(dev, qp, 0);
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
2558*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2559*4882a593Smuzhiyun qp->pri.smac = 0;
2560*4882a593Smuzhiyun qp->pri.smac_port = 0;
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun if (qp->alt.smac) {
2563*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2564*4882a593Smuzhiyun qp->alt.smac = 0;
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun if (qp->pri.vid < 0x1000) {
2567*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
2568*4882a593Smuzhiyun qp->pri.vid = 0xFFFF;
2569*4882a593Smuzhiyun qp->pri.candidate_vid = 0xFFFF;
2570*4882a593Smuzhiyun qp->pri.update_vid = 0;
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun if (qp->alt.vid < 0x1000) {
2574*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
2575*4882a593Smuzhiyun qp->alt.vid = 0xFFFF;
2576*4882a593Smuzhiyun qp->alt.candidate_vid = 0xFFFF;
2577*4882a593Smuzhiyun qp->alt.update_vid = 0;
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun out:
2581*4882a593Smuzhiyun if (err && qp->counter_index)
2582*4882a593Smuzhiyun mlx4_ib_free_qp_counter(dev, qp);
2583*4882a593Smuzhiyun if (err && steer_qp)
2584*4882a593Smuzhiyun mlx4_ib_steer_qp_reg(dev, qp, 0);
2585*4882a593Smuzhiyun kfree(context);
2586*4882a593Smuzhiyun if (qp->pri.candidate_smac ||
2587*4882a593Smuzhiyun (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
2588*4882a593Smuzhiyun if (err) {
2589*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
2590*4882a593Smuzhiyun } else {
2591*4882a593Smuzhiyun if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
2592*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2593*4882a593Smuzhiyun qp->pri.smac = qp->pri.candidate_smac;
2594*4882a593Smuzhiyun qp->pri.smac_index = qp->pri.candidate_smac_index;
2595*4882a593Smuzhiyun qp->pri.smac_port = qp->pri.candidate_smac_port;
2596*4882a593Smuzhiyun }
2597*4882a593Smuzhiyun qp->pri.candidate_smac = 0;
2598*4882a593Smuzhiyun qp->pri.candidate_smac_index = 0;
2599*4882a593Smuzhiyun qp->pri.candidate_smac_port = 0;
2600*4882a593Smuzhiyun }
2601*4882a593Smuzhiyun if (qp->alt.candidate_smac) {
2602*4882a593Smuzhiyun if (err) {
2603*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
2604*4882a593Smuzhiyun } else {
2605*4882a593Smuzhiyun if (qp->alt.smac)
2606*4882a593Smuzhiyun mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2607*4882a593Smuzhiyun qp->alt.smac = qp->alt.candidate_smac;
2608*4882a593Smuzhiyun qp->alt.smac_index = qp->alt.candidate_smac_index;
2609*4882a593Smuzhiyun qp->alt.smac_port = qp->alt.candidate_smac_port;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun qp->alt.candidate_smac = 0;
2612*4882a593Smuzhiyun qp->alt.candidate_smac_index = 0;
2613*4882a593Smuzhiyun qp->alt.candidate_smac_port = 0;
2614*4882a593Smuzhiyun }
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun if (qp->pri.update_vid) {
2617*4882a593Smuzhiyun if (err) {
2618*4882a593Smuzhiyun if (qp->pri.candidate_vid < 0x1000)
2619*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
2620*4882a593Smuzhiyun qp->pri.candidate_vid);
2621*4882a593Smuzhiyun } else {
2622*4882a593Smuzhiyun if (qp->pri.vid < 0x1000)
2623*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
2624*4882a593Smuzhiyun qp->pri.vid);
2625*4882a593Smuzhiyun qp->pri.vid = qp->pri.candidate_vid;
2626*4882a593Smuzhiyun qp->pri.vlan_port = qp->pri.candidate_vlan_port;
2627*4882a593Smuzhiyun qp->pri.vlan_index = qp->pri.candidate_vlan_index;
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun qp->pri.candidate_vid = 0xFFFF;
2630*4882a593Smuzhiyun qp->pri.update_vid = 0;
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun if (qp->alt.update_vid) {
2634*4882a593Smuzhiyun if (err) {
2635*4882a593Smuzhiyun if (qp->alt.candidate_vid < 0x1000)
2636*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
2637*4882a593Smuzhiyun qp->alt.candidate_vid);
2638*4882a593Smuzhiyun } else {
2639*4882a593Smuzhiyun if (qp->alt.vid < 0x1000)
2640*4882a593Smuzhiyun mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
2641*4882a593Smuzhiyun qp->alt.vid);
2642*4882a593Smuzhiyun qp->alt.vid = qp->alt.candidate_vid;
2643*4882a593Smuzhiyun qp->alt.vlan_port = qp->alt.candidate_vlan_port;
2644*4882a593Smuzhiyun qp->alt.vlan_index = qp->alt.candidate_vlan_index;
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun qp->alt.candidate_vid = 0xFFFF;
2647*4882a593Smuzhiyun qp->alt.update_vid = 0;
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun return err;
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun enum {
2654*4882a593Smuzhiyun MLX4_IB_MODIFY_QP_RSS_SUP_ATTR_MSK = (IB_QP_STATE |
2655*4882a593Smuzhiyun IB_QP_PORT),
2656*4882a593Smuzhiyun };
2657*4882a593Smuzhiyun
_mlx4_ib_modify_qp(struct ib_qp * ibqp,struct ib_qp_attr * attr,int attr_mask,struct ib_udata * udata)2658*4882a593Smuzhiyun static int _mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2659*4882a593Smuzhiyun int attr_mask, struct ib_udata *udata)
2660*4882a593Smuzhiyun {
2661*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2662*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp(ibqp);
2663*4882a593Smuzhiyun enum ib_qp_state cur_state, new_state;
2664*4882a593Smuzhiyun int err = -EINVAL;
2665*4882a593Smuzhiyun mutex_lock(&qp->mutex);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2668*4882a593Smuzhiyun new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
2671*4882a593Smuzhiyun attr_mask)) {
2672*4882a593Smuzhiyun pr_debug("qpn 0x%x: invalid attribute mask specified "
2673*4882a593Smuzhiyun "for transition %d to %d. qp_type %d,"
2674*4882a593Smuzhiyun " attr_mask 0x%x\n",
2675*4882a593Smuzhiyun ibqp->qp_num, cur_state, new_state,
2676*4882a593Smuzhiyun ibqp->qp_type, attr_mask);
2677*4882a593Smuzhiyun goto out;
2678*4882a593Smuzhiyun }
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun if (ibqp->rwq_ind_tbl) {
2681*4882a593Smuzhiyun if (!(((cur_state == IB_QPS_RESET) &&
2682*4882a593Smuzhiyun (new_state == IB_QPS_INIT)) ||
2683*4882a593Smuzhiyun ((cur_state == IB_QPS_INIT) &&
2684*4882a593Smuzhiyun (new_state == IB_QPS_RTR)))) {
2685*4882a593Smuzhiyun pr_debug("qpn 0x%x: RSS QP unsupported transition %d to %d\n",
2686*4882a593Smuzhiyun ibqp->qp_num, cur_state, new_state);
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun err = -EOPNOTSUPP;
2689*4882a593Smuzhiyun goto out;
2690*4882a593Smuzhiyun }
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun if (attr_mask & ~MLX4_IB_MODIFY_QP_RSS_SUP_ATTR_MSK) {
2693*4882a593Smuzhiyun pr_debug("qpn 0x%x: RSS QP unsupported attribute mask 0x%x for transition %d to %d\n",
2694*4882a593Smuzhiyun ibqp->qp_num, attr_mask, cur_state, new_state);
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun err = -EOPNOTSUPP;
2697*4882a593Smuzhiyun goto out;
2698*4882a593Smuzhiyun }
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
2702*4882a593Smuzhiyun if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2703*4882a593Smuzhiyun if ((ibqp->qp_type == IB_QPT_RC) ||
2704*4882a593Smuzhiyun (ibqp->qp_type == IB_QPT_UD) ||
2705*4882a593Smuzhiyun (ibqp->qp_type == IB_QPT_UC) ||
2706*4882a593Smuzhiyun (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2707*4882a593Smuzhiyun (ibqp->qp_type == IB_QPT_XRC_INI)) {
2708*4882a593Smuzhiyun attr->port_num = mlx4_ib_bond_next_port(dev);
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun } else {
2711*4882a593Smuzhiyun /* no sense in changing port_num
2712*4882a593Smuzhiyun * when ports are bonded */
2713*4882a593Smuzhiyun attr_mask &= ~IB_QP_PORT;
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun if ((attr_mask & IB_QP_PORT) &&
2718*4882a593Smuzhiyun (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
2719*4882a593Smuzhiyun pr_debug("qpn 0x%x: invalid port number (%d) specified "
2720*4882a593Smuzhiyun "for transition %d to %d. qp_type %d\n",
2721*4882a593Smuzhiyun ibqp->qp_num, attr->port_num, cur_state,
2722*4882a593Smuzhiyun new_state, ibqp->qp_type);
2723*4882a593Smuzhiyun goto out;
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
2727*4882a593Smuzhiyun (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
2728*4882a593Smuzhiyun IB_LINK_LAYER_ETHERNET))
2729*4882a593Smuzhiyun goto out;
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun if (attr_mask & IB_QP_PKEY_INDEX) {
2732*4882a593Smuzhiyun int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2733*4882a593Smuzhiyun if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
2734*4882a593Smuzhiyun pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
2735*4882a593Smuzhiyun "for transition %d to %d. qp_type %d\n",
2736*4882a593Smuzhiyun ibqp->qp_num, attr->pkey_index, cur_state,
2737*4882a593Smuzhiyun new_state, ibqp->qp_type);
2738*4882a593Smuzhiyun goto out;
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
2743*4882a593Smuzhiyun attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
2744*4882a593Smuzhiyun pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
2745*4882a593Smuzhiyun "Transition %d to %d. qp_type %d\n",
2746*4882a593Smuzhiyun ibqp->qp_num, attr->max_rd_atomic, cur_state,
2747*4882a593Smuzhiyun new_state, ibqp->qp_type);
2748*4882a593Smuzhiyun goto out;
2749*4882a593Smuzhiyun }
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
2752*4882a593Smuzhiyun attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
2753*4882a593Smuzhiyun pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
2754*4882a593Smuzhiyun "Transition %d to %d. qp_type %d\n",
2755*4882a593Smuzhiyun ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
2756*4882a593Smuzhiyun new_state, ibqp->qp_type);
2757*4882a593Smuzhiyun goto out;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2761*4882a593Smuzhiyun err = 0;
2762*4882a593Smuzhiyun goto out;
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun if (ibqp->rwq_ind_tbl && (new_state == IB_QPS_INIT)) {
2766*4882a593Smuzhiyun err = bringup_rss_rwqs(ibqp->rwq_ind_tbl, attr->port_num,
2767*4882a593Smuzhiyun udata);
2768*4882a593Smuzhiyun if (err)
2769*4882a593Smuzhiyun goto out;
2770*4882a593Smuzhiyun }
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun err = __mlx4_ib_modify_qp(ibqp, MLX4_IB_QP_SRC, attr, attr_mask,
2773*4882a593Smuzhiyun cur_state, new_state, udata);
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun if (ibqp->rwq_ind_tbl && err)
2776*4882a593Smuzhiyun bring_down_rss_rwqs(ibqp->rwq_ind_tbl, udata);
2777*4882a593Smuzhiyun
2778*4882a593Smuzhiyun if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2779*4882a593Smuzhiyun attr->port_num = 1;
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun out:
2782*4882a593Smuzhiyun mutex_unlock(&qp->mutex);
2783*4882a593Smuzhiyun return err;
2784*4882a593Smuzhiyun }
2785*4882a593Smuzhiyun
mlx4_ib_modify_qp(struct ib_qp * ibqp,struct ib_qp_attr * attr,int attr_mask,struct ib_udata * udata)2786*4882a593Smuzhiyun int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2787*4882a593Smuzhiyun int attr_mask, struct ib_udata *udata)
2788*4882a593Smuzhiyun {
2789*4882a593Smuzhiyun struct mlx4_ib_qp *mqp = to_mqp(ibqp);
2790*4882a593Smuzhiyun int ret;
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun ret = _mlx4_ib_modify_qp(ibqp, attr, attr_mask, udata);
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2795*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp = mqp->sqp;
2796*4882a593Smuzhiyun int err = 0;
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun if (sqp->roce_v2_gsi)
2799*4882a593Smuzhiyun err = ib_modify_qp(sqp->roce_v2_gsi, attr, attr_mask);
2800*4882a593Smuzhiyun if (err)
2801*4882a593Smuzhiyun pr_err("Failed to modify GSI QP for RoCEv2 (%d)\n",
2802*4882a593Smuzhiyun err);
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun return ret;
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun
vf_get_qp0_qkey(struct mlx4_dev * dev,int qpn,u32 * qkey)2807*4882a593Smuzhiyun static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2808*4882a593Smuzhiyun {
2809*4882a593Smuzhiyun int i;
2810*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_ports; i++) {
2811*4882a593Smuzhiyun if (qpn == dev->caps.spec_qps[i].qp0_proxy ||
2812*4882a593Smuzhiyun qpn == dev->caps.spec_qps[i].qp0_tunnel) {
2813*4882a593Smuzhiyun *qkey = dev->caps.spec_qps[i].qp0_qkey;
2814*4882a593Smuzhiyun return 0;
2815*4882a593Smuzhiyun }
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun return -EINVAL;
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun
build_sriov_qp0_header(struct mlx4_ib_qp * qp,const struct ib_ud_wr * wr,void * wqe,unsigned * mlx_seg_len)2820*4882a593Smuzhiyun static int build_sriov_qp0_header(struct mlx4_ib_qp *qp,
2821*4882a593Smuzhiyun const struct ib_ud_wr *wr,
2822*4882a593Smuzhiyun void *wqe, unsigned *mlx_seg_len)
2823*4882a593Smuzhiyun {
2824*4882a593Smuzhiyun struct mlx4_ib_dev *mdev = to_mdev(qp->ibqp.device);
2825*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp = qp->sqp;
2826*4882a593Smuzhiyun struct ib_device *ib_dev = qp->ibqp.device;
2827*4882a593Smuzhiyun struct mlx4_wqe_mlx_seg *mlx = wqe;
2828*4882a593Smuzhiyun struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
2829*4882a593Smuzhiyun struct mlx4_ib_ah *ah = to_mah(wr->ah);
2830*4882a593Smuzhiyun u16 pkey;
2831*4882a593Smuzhiyun u32 qkey;
2832*4882a593Smuzhiyun int send_size;
2833*4882a593Smuzhiyun int header_size;
2834*4882a593Smuzhiyun int spc;
2835*4882a593Smuzhiyun int err;
2836*4882a593Smuzhiyun int i;
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun if (wr->wr.opcode != IB_WR_SEND)
2839*4882a593Smuzhiyun return -EINVAL;
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun send_size = 0;
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun for (i = 0; i < wr->wr.num_sge; ++i)
2844*4882a593Smuzhiyun send_size += wr->wr.sg_list[i].length;
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun /* for proxy-qp0 sends, need to add in size of tunnel header */
2847*4882a593Smuzhiyun /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2848*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2849*4882a593Smuzhiyun send_size += sizeof (struct mlx4_ib_tunnel_header);
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun ib_ud_header_init(send_size, 1, 0, 0, 0, 0, 0, 0, &sqp->ud_header);
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2854*4882a593Smuzhiyun sqp->ud_header.lrh.service_level =
2855*4882a593Smuzhiyun be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2856*4882a593Smuzhiyun sqp->ud_header.lrh.destination_lid =
2857*4882a593Smuzhiyun cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2858*4882a593Smuzhiyun sqp->ud_header.lrh.source_lid =
2859*4882a593Smuzhiyun cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2860*4882a593Smuzhiyun }
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun /* force loopback */
2865*4882a593Smuzhiyun mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2866*4882a593Smuzhiyun mlx->rlid = sqp->ud_header.lrh.destination_lid;
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun sqp->ud_header.lrh.virtual_lane = 0;
2869*4882a593Smuzhiyun sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
2870*4882a593Smuzhiyun err = ib_get_cached_pkey(ib_dev, qp->port, 0, &pkey);
2871*4882a593Smuzhiyun if (err)
2872*4882a593Smuzhiyun return err;
2873*4882a593Smuzhiyun sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2874*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
2875*4882a593Smuzhiyun sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
2876*4882a593Smuzhiyun else
2877*4882a593Smuzhiyun sqp->ud_header.bth.destination_qpn =
2878*4882a593Smuzhiyun cpu_to_be32(mdev->dev->caps.spec_qps[qp->port - 1].qp0_tunnel);
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
2881*4882a593Smuzhiyun if (mlx4_is_master(mdev->dev)) {
2882*4882a593Smuzhiyun if (mlx4_get_parav_qkey(mdev->dev, qp->mqp.qpn, &qkey))
2883*4882a593Smuzhiyun return -EINVAL;
2884*4882a593Smuzhiyun } else {
2885*4882a593Smuzhiyun if (vf_get_qp0_qkey(mdev->dev, qp->mqp.qpn, &qkey))
2886*4882a593Smuzhiyun return -EINVAL;
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2889*4882a593Smuzhiyun sqp->ud_header.deth.source_qpn = cpu_to_be32(qp->mqp.qpn);
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2892*4882a593Smuzhiyun sqp->ud_header.immediate_present = 0;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun /*
2897*4882a593Smuzhiyun * Inline data segments may not cross a 64 byte boundary. If
2898*4882a593Smuzhiyun * our UD header is bigger than the space available up to the
2899*4882a593Smuzhiyun * next 64 byte boundary in the WQE, use two inline data
2900*4882a593Smuzhiyun * segments to hold the UD header.
2901*4882a593Smuzhiyun */
2902*4882a593Smuzhiyun spc = MLX4_INLINE_ALIGN -
2903*4882a593Smuzhiyun ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2904*4882a593Smuzhiyun if (header_size <= spc) {
2905*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2906*4882a593Smuzhiyun memcpy(inl + 1, sqp->header_buf, header_size);
2907*4882a593Smuzhiyun i = 1;
2908*4882a593Smuzhiyun } else {
2909*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | spc);
2910*4882a593Smuzhiyun memcpy(inl + 1, sqp->header_buf, spc);
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun inl = (void *) (inl + 1) + spc;
2913*4882a593Smuzhiyun memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2914*4882a593Smuzhiyun /*
2915*4882a593Smuzhiyun * Need a barrier here to make sure all the data is
2916*4882a593Smuzhiyun * visible before the byte_count field is set.
2917*4882a593Smuzhiyun * Otherwise the HCA prefetcher could grab the 64-byte
2918*4882a593Smuzhiyun * chunk with this inline segment and get a valid (!=
2919*4882a593Smuzhiyun * 0xffffffff) byte count but stale data, and end up
2920*4882a593Smuzhiyun * generating a packet with bad headers.
2921*4882a593Smuzhiyun *
2922*4882a593Smuzhiyun * The first inline segment's byte_count field doesn't
2923*4882a593Smuzhiyun * need a barrier, because it comes after a
2924*4882a593Smuzhiyun * control/MLX segment and therefore is at an offset
2925*4882a593Smuzhiyun * of 16 mod 64.
2926*4882a593Smuzhiyun */
2927*4882a593Smuzhiyun wmb();
2928*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2929*4882a593Smuzhiyun i = 2;
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun *mlx_seg_len =
2933*4882a593Smuzhiyun ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2934*4882a593Smuzhiyun return 0;
2935*4882a593Smuzhiyun }
2936*4882a593Smuzhiyun
sl_to_vl(struct mlx4_ib_dev * dev,u8 sl,int port_num)2937*4882a593Smuzhiyun static u8 sl_to_vl(struct mlx4_ib_dev *dev, u8 sl, int port_num)
2938*4882a593Smuzhiyun {
2939*4882a593Smuzhiyun union sl2vl_tbl_to_u64 tmp_vltab;
2940*4882a593Smuzhiyun u8 vl;
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun if (sl > 15)
2943*4882a593Smuzhiyun return 0xf;
2944*4882a593Smuzhiyun tmp_vltab.sl64 = atomic64_read(&dev->sl2vl[port_num - 1]);
2945*4882a593Smuzhiyun vl = tmp_vltab.sl8[sl >> 1];
2946*4882a593Smuzhiyun if (sl & 1)
2947*4882a593Smuzhiyun vl &= 0x0f;
2948*4882a593Smuzhiyun else
2949*4882a593Smuzhiyun vl >>= 4;
2950*4882a593Smuzhiyun return vl;
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun
fill_gid_by_hw_index(struct mlx4_ib_dev * ibdev,u8 port_num,int index,union ib_gid * gid,enum ib_gid_type * gid_type)2953*4882a593Smuzhiyun static int fill_gid_by_hw_index(struct mlx4_ib_dev *ibdev, u8 port_num,
2954*4882a593Smuzhiyun int index, union ib_gid *gid,
2955*4882a593Smuzhiyun enum ib_gid_type *gid_type)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun struct mlx4_ib_iboe *iboe = &ibdev->iboe;
2958*4882a593Smuzhiyun struct mlx4_port_gid_table *port_gid_table;
2959*4882a593Smuzhiyun unsigned long flags;
2960*4882a593Smuzhiyun
2961*4882a593Smuzhiyun port_gid_table = &iboe->gids[port_num - 1];
2962*4882a593Smuzhiyun spin_lock_irqsave(&iboe->lock, flags);
2963*4882a593Smuzhiyun memcpy(gid, &port_gid_table->gids[index].gid, sizeof(*gid));
2964*4882a593Smuzhiyun *gid_type = port_gid_table->gids[index].gid_type;
2965*4882a593Smuzhiyun spin_unlock_irqrestore(&iboe->lock, flags);
2966*4882a593Smuzhiyun if (rdma_is_zero_gid(gid))
2967*4882a593Smuzhiyun return -ENOENT;
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun return 0;
2970*4882a593Smuzhiyun }
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun #define MLX4_ROCEV2_QP1_SPORT 0xC000
build_mlx_header(struct mlx4_ib_qp * qp,const struct ib_ud_wr * wr,void * wqe,unsigned * mlx_seg_len)2973*4882a593Smuzhiyun static int build_mlx_header(struct mlx4_ib_qp *qp, const struct ib_ud_wr *wr,
2974*4882a593Smuzhiyun void *wqe, unsigned *mlx_seg_len)
2975*4882a593Smuzhiyun {
2976*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp = qp->sqp;
2977*4882a593Smuzhiyun struct ib_device *ib_dev = qp->ibqp.device;
2978*4882a593Smuzhiyun struct mlx4_ib_dev *ibdev = to_mdev(ib_dev);
2979*4882a593Smuzhiyun struct mlx4_wqe_mlx_seg *mlx = wqe;
2980*4882a593Smuzhiyun struct mlx4_wqe_ctrl_seg *ctrl = wqe;
2981*4882a593Smuzhiyun struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
2982*4882a593Smuzhiyun struct mlx4_ib_ah *ah = to_mah(wr->ah);
2983*4882a593Smuzhiyun union ib_gid sgid;
2984*4882a593Smuzhiyun u16 pkey;
2985*4882a593Smuzhiyun int send_size;
2986*4882a593Smuzhiyun int header_size;
2987*4882a593Smuzhiyun int spc;
2988*4882a593Smuzhiyun int i;
2989*4882a593Smuzhiyun int err = 0;
2990*4882a593Smuzhiyun u16 vlan = 0xffff;
2991*4882a593Smuzhiyun bool is_eth;
2992*4882a593Smuzhiyun bool is_vlan = false;
2993*4882a593Smuzhiyun bool is_grh;
2994*4882a593Smuzhiyun bool is_udp = false;
2995*4882a593Smuzhiyun int ip_version = 0;
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun send_size = 0;
2998*4882a593Smuzhiyun for (i = 0; i < wr->wr.num_sge; ++i)
2999*4882a593Smuzhiyun send_size += wr->wr.sg_list[i].length;
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun is_eth = rdma_port_get_link_layer(qp->ibqp.device, qp->port) == IB_LINK_LAYER_ETHERNET;
3002*4882a593Smuzhiyun is_grh = mlx4_ib_ah_grh_present(ah);
3003*4882a593Smuzhiyun if (is_eth) {
3004*4882a593Smuzhiyun enum ib_gid_type gid_type;
3005*4882a593Smuzhiyun if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
3006*4882a593Smuzhiyun /* When multi-function is enabled, the ib_core gid
3007*4882a593Smuzhiyun * indexes don't necessarily match the hw ones, so
3008*4882a593Smuzhiyun * we must use our own cache */
3009*4882a593Smuzhiyun err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
3010*4882a593Smuzhiyun be32_to_cpu(ah->av.ib.port_pd) >> 24,
3011*4882a593Smuzhiyun ah->av.ib.gid_index, &sgid.raw[0]);
3012*4882a593Smuzhiyun if (err)
3013*4882a593Smuzhiyun return err;
3014*4882a593Smuzhiyun } else {
3015*4882a593Smuzhiyun err = fill_gid_by_hw_index(ibdev, qp->port,
3016*4882a593Smuzhiyun ah->av.ib.gid_index, &sgid,
3017*4882a593Smuzhiyun &gid_type);
3018*4882a593Smuzhiyun if (!err) {
3019*4882a593Smuzhiyun is_udp = gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
3020*4882a593Smuzhiyun if (is_udp) {
3021*4882a593Smuzhiyun if (ipv6_addr_v4mapped((struct in6_addr *)&sgid))
3022*4882a593Smuzhiyun ip_version = 4;
3023*4882a593Smuzhiyun else
3024*4882a593Smuzhiyun ip_version = 6;
3025*4882a593Smuzhiyun is_grh = false;
3026*4882a593Smuzhiyun }
3027*4882a593Smuzhiyun } else {
3028*4882a593Smuzhiyun return err;
3029*4882a593Smuzhiyun }
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
3032*4882a593Smuzhiyun vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
3033*4882a593Smuzhiyun is_vlan = true;
3034*4882a593Smuzhiyun }
3035*4882a593Smuzhiyun }
3036*4882a593Smuzhiyun err = ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh,
3037*4882a593Smuzhiyun ip_version, is_udp, 0, &sqp->ud_header);
3038*4882a593Smuzhiyun if (err)
3039*4882a593Smuzhiyun return err;
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun if (!is_eth) {
3042*4882a593Smuzhiyun sqp->ud_header.lrh.service_level =
3043*4882a593Smuzhiyun be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
3044*4882a593Smuzhiyun sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
3045*4882a593Smuzhiyun sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
3046*4882a593Smuzhiyun }
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun if (is_grh || (ip_version == 6)) {
3049*4882a593Smuzhiyun sqp->ud_header.grh.traffic_class =
3050*4882a593Smuzhiyun (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
3051*4882a593Smuzhiyun sqp->ud_header.grh.flow_label =
3052*4882a593Smuzhiyun ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
3053*4882a593Smuzhiyun sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
3054*4882a593Smuzhiyun if (is_eth) {
3055*4882a593Smuzhiyun memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
3056*4882a593Smuzhiyun } else {
3057*4882a593Smuzhiyun if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
3058*4882a593Smuzhiyun /* When multi-function is enabled, the ib_core gid
3059*4882a593Smuzhiyun * indexes don't necessarily match the hw ones, so
3060*4882a593Smuzhiyun * we must use our own cache
3061*4882a593Smuzhiyun */
3062*4882a593Smuzhiyun sqp->ud_header.grh.source_gid.global
3063*4882a593Smuzhiyun .subnet_prefix =
3064*4882a593Smuzhiyun cpu_to_be64(atomic64_read(
3065*4882a593Smuzhiyun &(to_mdev(ib_dev)
3066*4882a593Smuzhiyun ->sriov
3067*4882a593Smuzhiyun .demux[qp->port - 1]
3068*4882a593Smuzhiyun .subnet_prefix)));
3069*4882a593Smuzhiyun sqp->ud_header.grh.source_gid.global
3070*4882a593Smuzhiyun .interface_id =
3071*4882a593Smuzhiyun to_mdev(ib_dev)
3072*4882a593Smuzhiyun ->sriov.demux[qp->port - 1]
3073*4882a593Smuzhiyun .guid_cache[ah->av.ib.gid_index];
3074*4882a593Smuzhiyun } else {
3075*4882a593Smuzhiyun sqp->ud_header.grh.source_gid =
3076*4882a593Smuzhiyun ah->ibah.sgid_attr->gid;
3077*4882a593Smuzhiyun }
3078*4882a593Smuzhiyun }
3079*4882a593Smuzhiyun memcpy(sqp->ud_header.grh.destination_gid.raw,
3080*4882a593Smuzhiyun ah->av.ib.dgid, 16);
3081*4882a593Smuzhiyun }
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun if (ip_version == 4) {
3084*4882a593Smuzhiyun sqp->ud_header.ip4.tos =
3085*4882a593Smuzhiyun (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
3086*4882a593Smuzhiyun sqp->ud_header.ip4.id = 0;
3087*4882a593Smuzhiyun sqp->ud_header.ip4.frag_off = htons(IP_DF);
3088*4882a593Smuzhiyun sqp->ud_header.ip4.ttl = ah->av.eth.hop_limit;
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun memcpy(&sqp->ud_header.ip4.saddr,
3091*4882a593Smuzhiyun sgid.raw + 12, 4);
3092*4882a593Smuzhiyun memcpy(&sqp->ud_header.ip4.daddr, ah->av.ib.dgid + 12, 4);
3093*4882a593Smuzhiyun sqp->ud_header.ip4.check = ib_ud_ip4_csum(&sqp->ud_header);
3094*4882a593Smuzhiyun }
3095*4882a593Smuzhiyun
3096*4882a593Smuzhiyun if (is_udp) {
3097*4882a593Smuzhiyun sqp->ud_header.udp.dport = htons(ROCE_V2_UDP_DPORT);
3098*4882a593Smuzhiyun sqp->ud_header.udp.sport = htons(MLX4_ROCEV2_QP1_SPORT);
3099*4882a593Smuzhiyun sqp->ud_header.udp.csum = 0;
3100*4882a593Smuzhiyun }
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun if (!is_eth) {
3105*4882a593Smuzhiyun mlx->flags |=
3106*4882a593Smuzhiyun cpu_to_be32((!qp->ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
3107*4882a593Smuzhiyun (sqp->ud_header.lrh.destination_lid ==
3108*4882a593Smuzhiyun IB_LID_PERMISSIVE ?
3109*4882a593Smuzhiyun MLX4_WQE_MLX_SLR :
3110*4882a593Smuzhiyun 0) |
3111*4882a593Smuzhiyun (sqp->ud_header.lrh.service_level << 8));
3112*4882a593Smuzhiyun if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
3113*4882a593Smuzhiyun mlx->flags |= cpu_to_be32(0x1); /* force loopback */
3114*4882a593Smuzhiyun mlx->rlid = sqp->ud_header.lrh.destination_lid;
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun switch (wr->wr.opcode) {
3118*4882a593Smuzhiyun case IB_WR_SEND:
3119*4882a593Smuzhiyun sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
3120*4882a593Smuzhiyun sqp->ud_header.immediate_present = 0;
3121*4882a593Smuzhiyun break;
3122*4882a593Smuzhiyun case IB_WR_SEND_WITH_IMM:
3123*4882a593Smuzhiyun sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
3124*4882a593Smuzhiyun sqp->ud_header.immediate_present = 1;
3125*4882a593Smuzhiyun sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
3126*4882a593Smuzhiyun break;
3127*4882a593Smuzhiyun default:
3128*4882a593Smuzhiyun return -EINVAL;
3129*4882a593Smuzhiyun }
3130*4882a593Smuzhiyun
3131*4882a593Smuzhiyun if (is_eth) {
3132*4882a593Smuzhiyun struct in6_addr in6;
3133*4882a593Smuzhiyun u16 ether_type;
3134*4882a593Smuzhiyun u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun ether_type = (!is_udp) ? ETH_P_IBOE:
3137*4882a593Smuzhiyun (ip_version == 4 ? ETH_P_IP : ETH_P_IPV6);
3138*4882a593Smuzhiyun
3139*4882a593Smuzhiyun mlx->sched_prio = cpu_to_be16(pcp);
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun ether_addr_copy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac);
3142*4882a593Smuzhiyun memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
3143*4882a593Smuzhiyun memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
3144*4882a593Smuzhiyun memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
3145*4882a593Smuzhiyun memcpy(&in6, sgid.raw, sizeof(in6));
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
3149*4882a593Smuzhiyun mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
3150*4882a593Smuzhiyun if (!is_vlan) {
3151*4882a593Smuzhiyun sqp->ud_header.eth.type = cpu_to_be16(ether_type);
3152*4882a593Smuzhiyun } else {
3153*4882a593Smuzhiyun sqp->ud_header.vlan.type = cpu_to_be16(ether_type);
3154*4882a593Smuzhiyun sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun } else {
3157*4882a593Smuzhiyun sqp->ud_header.lrh.virtual_lane =
3158*4882a593Smuzhiyun !qp->ibqp.qp_num ?
3159*4882a593Smuzhiyun 15 :
3160*4882a593Smuzhiyun sl_to_vl(to_mdev(ib_dev),
3161*4882a593Smuzhiyun sqp->ud_header.lrh.service_level,
3162*4882a593Smuzhiyun qp->port);
3163*4882a593Smuzhiyun if (qp->ibqp.qp_num && sqp->ud_header.lrh.virtual_lane == 15)
3164*4882a593Smuzhiyun return -EINVAL;
3165*4882a593Smuzhiyun if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
3166*4882a593Smuzhiyun sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
3169*4882a593Smuzhiyun if (!qp->ibqp.qp_num)
3170*4882a593Smuzhiyun err = ib_get_cached_pkey(ib_dev, qp->port, sqp->pkey_index,
3171*4882a593Smuzhiyun &pkey);
3172*4882a593Smuzhiyun else
3173*4882a593Smuzhiyun err = ib_get_cached_pkey(ib_dev, qp->port, wr->pkey_index,
3174*4882a593Smuzhiyun &pkey);
3175*4882a593Smuzhiyun if (err)
3176*4882a593Smuzhiyun return err;
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
3179*4882a593Smuzhiyun sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
3180*4882a593Smuzhiyun sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
3181*4882a593Smuzhiyun sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
3182*4882a593Smuzhiyun sqp->qkey : wr->remote_qkey);
3183*4882a593Smuzhiyun sqp->ud_header.deth.source_qpn = cpu_to_be32(qp->ibqp.qp_num);
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun if (0) {
3188*4882a593Smuzhiyun pr_err("built UD header of size %d:\n", header_size);
3189*4882a593Smuzhiyun for (i = 0; i < header_size / 4; ++i) {
3190*4882a593Smuzhiyun if (i % 8 == 0)
3191*4882a593Smuzhiyun pr_err(" [%02x] ", i * 4);
3192*4882a593Smuzhiyun pr_cont(" %08x",
3193*4882a593Smuzhiyun be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
3194*4882a593Smuzhiyun if ((i + 1) % 8 == 0)
3195*4882a593Smuzhiyun pr_cont("\n");
3196*4882a593Smuzhiyun }
3197*4882a593Smuzhiyun pr_err("\n");
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun /*
3201*4882a593Smuzhiyun * Inline data segments may not cross a 64 byte boundary. If
3202*4882a593Smuzhiyun * our UD header is bigger than the space available up to the
3203*4882a593Smuzhiyun * next 64 byte boundary in the WQE, use two inline data
3204*4882a593Smuzhiyun * segments to hold the UD header.
3205*4882a593Smuzhiyun */
3206*4882a593Smuzhiyun spc = MLX4_INLINE_ALIGN -
3207*4882a593Smuzhiyun ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3208*4882a593Smuzhiyun if (header_size <= spc) {
3209*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | header_size);
3210*4882a593Smuzhiyun memcpy(inl + 1, sqp->header_buf, header_size);
3211*4882a593Smuzhiyun i = 1;
3212*4882a593Smuzhiyun } else {
3213*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | spc);
3214*4882a593Smuzhiyun memcpy(inl + 1, sqp->header_buf, spc);
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun inl = (void *) (inl + 1) + spc;
3217*4882a593Smuzhiyun memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
3218*4882a593Smuzhiyun /*
3219*4882a593Smuzhiyun * Need a barrier here to make sure all the data is
3220*4882a593Smuzhiyun * visible before the byte_count field is set.
3221*4882a593Smuzhiyun * Otherwise the HCA prefetcher could grab the 64-byte
3222*4882a593Smuzhiyun * chunk with this inline segment and get a valid (!=
3223*4882a593Smuzhiyun * 0xffffffff) byte count but stale data, and end up
3224*4882a593Smuzhiyun * generating a packet with bad headers.
3225*4882a593Smuzhiyun *
3226*4882a593Smuzhiyun * The first inline segment's byte_count field doesn't
3227*4882a593Smuzhiyun * need a barrier, because it comes after a
3228*4882a593Smuzhiyun * control/MLX segment and therefore is at an offset
3229*4882a593Smuzhiyun * of 16 mod 64.
3230*4882a593Smuzhiyun */
3231*4882a593Smuzhiyun wmb();
3232*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
3233*4882a593Smuzhiyun i = 2;
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun *mlx_seg_len =
3237*4882a593Smuzhiyun ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
3238*4882a593Smuzhiyun return 0;
3239*4882a593Smuzhiyun }
3240*4882a593Smuzhiyun
mlx4_wq_overflow(struct mlx4_ib_wq * wq,int nreq,struct ib_cq * ib_cq)3241*4882a593Smuzhiyun static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3242*4882a593Smuzhiyun {
3243*4882a593Smuzhiyun unsigned cur;
3244*4882a593Smuzhiyun struct mlx4_ib_cq *cq;
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun cur = wq->head - wq->tail;
3247*4882a593Smuzhiyun if (likely(cur + nreq < wq->max_post))
3248*4882a593Smuzhiyun return 0;
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun cq = to_mcq(ib_cq);
3251*4882a593Smuzhiyun spin_lock(&cq->lock);
3252*4882a593Smuzhiyun cur = wq->head - wq->tail;
3253*4882a593Smuzhiyun spin_unlock(&cq->lock);
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun return cur + nreq >= wq->max_post;
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun
convert_access(int acc)3258*4882a593Smuzhiyun static __be32 convert_access(int acc)
3259*4882a593Smuzhiyun {
3260*4882a593Smuzhiyun return (acc & IB_ACCESS_REMOTE_ATOMIC ?
3261*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
3262*4882a593Smuzhiyun (acc & IB_ACCESS_REMOTE_WRITE ?
3263*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
3264*4882a593Smuzhiyun (acc & IB_ACCESS_REMOTE_READ ?
3265*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
3266*4882a593Smuzhiyun (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
3267*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
3268*4882a593Smuzhiyun }
3269*4882a593Smuzhiyun
set_reg_seg(struct mlx4_wqe_fmr_seg * fseg,const struct ib_reg_wr * wr)3270*4882a593Smuzhiyun static void set_reg_seg(struct mlx4_wqe_fmr_seg *fseg,
3271*4882a593Smuzhiyun const struct ib_reg_wr *wr)
3272*4882a593Smuzhiyun {
3273*4882a593Smuzhiyun struct mlx4_ib_mr *mr = to_mmr(wr->mr);
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun fseg->flags = convert_access(wr->access);
3276*4882a593Smuzhiyun fseg->mem_key = cpu_to_be32(wr->key);
3277*4882a593Smuzhiyun fseg->buf_list = cpu_to_be64(mr->page_map);
3278*4882a593Smuzhiyun fseg->start_addr = cpu_to_be64(mr->ibmr.iova);
3279*4882a593Smuzhiyun fseg->reg_len = cpu_to_be64(mr->ibmr.length);
3280*4882a593Smuzhiyun fseg->offset = 0; /* XXX -- is this just for ZBVA? */
3281*4882a593Smuzhiyun fseg->page_size = cpu_to_be32(ilog2(mr->ibmr.page_size));
3282*4882a593Smuzhiyun fseg->reserved[0] = 0;
3283*4882a593Smuzhiyun fseg->reserved[1] = 0;
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
set_local_inv_seg(struct mlx4_wqe_local_inval_seg * iseg,u32 rkey)3286*4882a593Smuzhiyun static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
3287*4882a593Smuzhiyun {
3288*4882a593Smuzhiyun memset(iseg, 0, sizeof(*iseg));
3289*4882a593Smuzhiyun iseg->mem_key = cpu_to_be32(rkey);
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun
set_raddr_seg(struct mlx4_wqe_raddr_seg * rseg,u64 remote_addr,u32 rkey)3292*4882a593Smuzhiyun static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
3293*4882a593Smuzhiyun u64 remote_addr, u32 rkey)
3294*4882a593Smuzhiyun {
3295*4882a593Smuzhiyun rseg->raddr = cpu_to_be64(remote_addr);
3296*4882a593Smuzhiyun rseg->rkey = cpu_to_be32(rkey);
3297*4882a593Smuzhiyun rseg->reserved = 0;
3298*4882a593Smuzhiyun }
3299*4882a593Smuzhiyun
set_atomic_seg(struct mlx4_wqe_atomic_seg * aseg,const struct ib_atomic_wr * wr)3300*4882a593Smuzhiyun static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg,
3301*4882a593Smuzhiyun const struct ib_atomic_wr *wr)
3302*4882a593Smuzhiyun {
3303*4882a593Smuzhiyun if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
3304*4882a593Smuzhiyun aseg->swap_add = cpu_to_be64(wr->swap);
3305*4882a593Smuzhiyun aseg->compare = cpu_to_be64(wr->compare_add);
3306*4882a593Smuzhiyun } else if (wr->wr.opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
3307*4882a593Smuzhiyun aseg->swap_add = cpu_to_be64(wr->compare_add);
3308*4882a593Smuzhiyun aseg->compare = cpu_to_be64(wr->compare_add_mask);
3309*4882a593Smuzhiyun } else {
3310*4882a593Smuzhiyun aseg->swap_add = cpu_to_be64(wr->compare_add);
3311*4882a593Smuzhiyun aseg->compare = 0;
3312*4882a593Smuzhiyun }
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun }
3315*4882a593Smuzhiyun
set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg * aseg,const struct ib_atomic_wr * wr)3316*4882a593Smuzhiyun static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
3317*4882a593Smuzhiyun const struct ib_atomic_wr *wr)
3318*4882a593Smuzhiyun {
3319*4882a593Smuzhiyun aseg->swap_add = cpu_to_be64(wr->swap);
3320*4882a593Smuzhiyun aseg->swap_add_mask = cpu_to_be64(wr->swap_mask);
3321*4882a593Smuzhiyun aseg->compare = cpu_to_be64(wr->compare_add);
3322*4882a593Smuzhiyun aseg->compare_mask = cpu_to_be64(wr->compare_add_mask);
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun
set_datagram_seg(struct mlx4_wqe_datagram_seg * dseg,const struct ib_ud_wr * wr)3325*4882a593Smuzhiyun static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
3326*4882a593Smuzhiyun const struct ib_ud_wr *wr)
3327*4882a593Smuzhiyun {
3328*4882a593Smuzhiyun memcpy(dseg->av, &to_mah(wr->ah)->av, sizeof (struct mlx4_av));
3329*4882a593Smuzhiyun dseg->dqpn = cpu_to_be32(wr->remote_qpn);
3330*4882a593Smuzhiyun dseg->qkey = cpu_to_be32(wr->remote_qkey);
3331*4882a593Smuzhiyun dseg->vlan = to_mah(wr->ah)->av.eth.vlan;
3332*4882a593Smuzhiyun memcpy(dseg->mac, to_mah(wr->ah)->av.eth.mac, 6);
3333*4882a593Smuzhiyun }
3334*4882a593Smuzhiyun
set_tunnel_datagram_seg(struct mlx4_ib_dev * dev,struct mlx4_wqe_datagram_seg * dseg,const struct ib_ud_wr * wr,enum mlx4_ib_qp_type qpt)3335*4882a593Smuzhiyun static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
3336*4882a593Smuzhiyun struct mlx4_wqe_datagram_seg *dseg,
3337*4882a593Smuzhiyun const struct ib_ud_wr *wr,
3338*4882a593Smuzhiyun enum mlx4_ib_qp_type qpt)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun union mlx4_ext_av *av = &to_mah(wr->ah)->av;
3341*4882a593Smuzhiyun struct mlx4_av sqp_av = {0};
3342*4882a593Smuzhiyun int port = *((u8 *) &av->ib.port_pd) & 0x3;
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun /* force loopback */
3345*4882a593Smuzhiyun sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
3346*4882a593Smuzhiyun sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
3347*4882a593Smuzhiyun sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
3348*4882a593Smuzhiyun cpu_to_be32(0xf0000000);
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
3351*4882a593Smuzhiyun if (qpt == MLX4_IB_QPT_PROXY_GSI)
3352*4882a593Smuzhiyun dseg->dqpn = cpu_to_be32(dev->dev->caps.spec_qps[port - 1].qp1_tunnel);
3353*4882a593Smuzhiyun else
3354*4882a593Smuzhiyun dseg->dqpn = cpu_to_be32(dev->dev->caps.spec_qps[port - 1].qp0_tunnel);
3355*4882a593Smuzhiyun /* Use QKEY from the QP context, which is set by master */
3356*4882a593Smuzhiyun dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
3357*4882a593Smuzhiyun }
3358*4882a593Smuzhiyun
build_tunnel_header(const struct ib_ud_wr * wr,void * wqe,unsigned * mlx_seg_len)3359*4882a593Smuzhiyun static void build_tunnel_header(const struct ib_ud_wr *wr, void *wqe,
3360*4882a593Smuzhiyun unsigned *mlx_seg_len)
3361*4882a593Smuzhiyun {
3362*4882a593Smuzhiyun struct mlx4_wqe_inline_seg *inl = wqe;
3363*4882a593Smuzhiyun struct mlx4_ib_tunnel_header hdr;
3364*4882a593Smuzhiyun struct mlx4_ib_ah *ah = to_mah(wr->ah);
3365*4882a593Smuzhiyun int spc;
3366*4882a593Smuzhiyun int i;
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun memcpy(&hdr.av, &ah->av, sizeof hdr.av);
3369*4882a593Smuzhiyun hdr.remote_qpn = cpu_to_be32(wr->remote_qpn);
3370*4882a593Smuzhiyun hdr.pkey_index = cpu_to_be16(wr->pkey_index);
3371*4882a593Smuzhiyun hdr.qkey = cpu_to_be32(wr->remote_qkey);
3372*4882a593Smuzhiyun memcpy(hdr.mac, ah->av.eth.mac, 6);
3373*4882a593Smuzhiyun hdr.vlan = ah->av.eth.vlan;
3374*4882a593Smuzhiyun
3375*4882a593Smuzhiyun spc = MLX4_INLINE_ALIGN -
3376*4882a593Smuzhiyun ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3377*4882a593Smuzhiyun if (sizeof (hdr) <= spc) {
3378*4882a593Smuzhiyun memcpy(inl + 1, &hdr, sizeof (hdr));
3379*4882a593Smuzhiyun wmb();
3380*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
3381*4882a593Smuzhiyun i = 1;
3382*4882a593Smuzhiyun } else {
3383*4882a593Smuzhiyun memcpy(inl + 1, &hdr, spc);
3384*4882a593Smuzhiyun wmb();
3385*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | spc);
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun inl = (void *) (inl + 1) + spc;
3388*4882a593Smuzhiyun memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
3389*4882a593Smuzhiyun wmb();
3390*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
3391*4882a593Smuzhiyun i = 2;
3392*4882a593Smuzhiyun }
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun *mlx_seg_len =
3395*4882a593Smuzhiyun ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
3396*4882a593Smuzhiyun }
3397*4882a593Smuzhiyun
set_mlx_icrc_seg(void * dseg)3398*4882a593Smuzhiyun static void set_mlx_icrc_seg(void *dseg)
3399*4882a593Smuzhiyun {
3400*4882a593Smuzhiyun u32 *t = dseg;
3401*4882a593Smuzhiyun struct mlx4_wqe_inline_seg *iseg = dseg;
3402*4882a593Smuzhiyun
3403*4882a593Smuzhiyun t[1] = 0;
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun /*
3406*4882a593Smuzhiyun * Need a barrier here before writing the byte_count field to
3407*4882a593Smuzhiyun * make sure that all the data is visible before the
3408*4882a593Smuzhiyun * byte_count field is set. Otherwise, if the segment begins
3409*4882a593Smuzhiyun * a new cacheline, the HCA prefetcher could grab the 64-byte
3410*4882a593Smuzhiyun * chunk and get a valid (!= * 0xffffffff) byte count but
3411*4882a593Smuzhiyun * stale data, and end up sending the wrong data.
3412*4882a593Smuzhiyun */
3413*4882a593Smuzhiyun wmb();
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun iseg->byte_count = cpu_to_be32((1 << 31) | 4);
3416*4882a593Smuzhiyun }
3417*4882a593Smuzhiyun
set_data_seg(struct mlx4_wqe_data_seg * dseg,struct ib_sge * sg)3418*4882a593Smuzhiyun static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3419*4882a593Smuzhiyun {
3420*4882a593Smuzhiyun dseg->lkey = cpu_to_be32(sg->lkey);
3421*4882a593Smuzhiyun dseg->addr = cpu_to_be64(sg->addr);
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun /*
3424*4882a593Smuzhiyun * Need a barrier here before writing the byte_count field to
3425*4882a593Smuzhiyun * make sure that all the data is visible before the
3426*4882a593Smuzhiyun * byte_count field is set. Otherwise, if the segment begins
3427*4882a593Smuzhiyun * a new cacheline, the HCA prefetcher could grab the 64-byte
3428*4882a593Smuzhiyun * chunk and get a valid (!= * 0xffffffff) byte count but
3429*4882a593Smuzhiyun * stale data, and end up sending the wrong data.
3430*4882a593Smuzhiyun */
3431*4882a593Smuzhiyun wmb();
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun dseg->byte_count = cpu_to_be32(sg->length);
3434*4882a593Smuzhiyun }
3435*4882a593Smuzhiyun
__set_data_seg(struct mlx4_wqe_data_seg * dseg,struct ib_sge * sg)3436*4882a593Smuzhiyun static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3437*4882a593Smuzhiyun {
3438*4882a593Smuzhiyun dseg->byte_count = cpu_to_be32(sg->length);
3439*4882a593Smuzhiyun dseg->lkey = cpu_to_be32(sg->lkey);
3440*4882a593Smuzhiyun dseg->addr = cpu_to_be64(sg->addr);
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun
build_lso_seg(struct mlx4_wqe_lso_seg * wqe,const struct ib_ud_wr * wr,struct mlx4_ib_qp * qp,unsigned * lso_seg_len,__be32 * lso_hdr_sz,__be32 * blh)3443*4882a593Smuzhiyun static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe,
3444*4882a593Smuzhiyun const struct ib_ud_wr *wr, struct mlx4_ib_qp *qp,
3445*4882a593Smuzhiyun unsigned *lso_seg_len, __be32 *lso_hdr_sz, __be32 *blh)
3446*4882a593Smuzhiyun {
3447*4882a593Smuzhiyun unsigned halign = ALIGN(sizeof *wqe + wr->hlen, 16);
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
3450*4882a593Smuzhiyun *blh = cpu_to_be32(1 << 6);
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
3453*4882a593Smuzhiyun wr->wr.num_sge > qp->sq.max_gs - (halign >> 4)))
3454*4882a593Smuzhiyun return -EINVAL;
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun memcpy(wqe->header, wr->header, wr->hlen);
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun *lso_hdr_sz = cpu_to_be32(wr->mss << 16 | wr->hlen);
3459*4882a593Smuzhiyun *lso_seg_len = halign;
3460*4882a593Smuzhiyun return 0;
3461*4882a593Smuzhiyun }
3462*4882a593Smuzhiyun
send_ieth(const struct ib_send_wr * wr)3463*4882a593Smuzhiyun static __be32 send_ieth(const struct ib_send_wr *wr)
3464*4882a593Smuzhiyun {
3465*4882a593Smuzhiyun switch (wr->opcode) {
3466*4882a593Smuzhiyun case IB_WR_SEND_WITH_IMM:
3467*4882a593Smuzhiyun case IB_WR_RDMA_WRITE_WITH_IMM:
3468*4882a593Smuzhiyun return wr->ex.imm_data;
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun case IB_WR_SEND_WITH_INV:
3471*4882a593Smuzhiyun return cpu_to_be32(wr->ex.invalidate_rkey);
3472*4882a593Smuzhiyun
3473*4882a593Smuzhiyun default:
3474*4882a593Smuzhiyun return 0;
3475*4882a593Smuzhiyun }
3476*4882a593Smuzhiyun }
3477*4882a593Smuzhiyun
add_zero_len_inline(void * wqe)3478*4882a593Smuzhiyun static void add_zero_len_inline(void *wqe)
3479*4882a593Smuzhiyun {
3480*4882a593Smuzhiyun struct mlx4_wqe_inline_seg *inl = wqe;
3481*4882a593Smuzhiyun memset(wqe, 0, 16);
3482*4882a593Smuzhiyun inl->byte_count = cpu_to_be32(1 << 31);
3483*4882a593Smuzhiyun }
3484*4882a593Smuzhiyun
_mlx4_ib_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr,bool drain)3485*4882a593Smuzhiyun static int _mlx4_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
3486*4882a593Smuzhiyun const struct ib_send_wr **bad_wr, bool drain)
3487*4882a593Smuzhiyun {
3488*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp(ibqp);
3489*4882a593Smuzhiyun void *wqe;
3490*4882a593Smuzhiyun struct mlx4_wqe_ctrl_seg *ctrl;
3491*4882a593Smuzhiyun struct mlx4_wqe_data_seg *dseg;
3492*4882a593Smuzhiyun unsigned long flags;
3493*4882a593Smuzhiyun int nreq;
3494*4882a593Smuzhiyun int err = 0;
3495*4882a593Smuzhiyun unsigned ind;
3496*4882a593Smuzhiyun int size;
3497*4882a593Smuzhiyun unsigned seglen;
3498*4882a593Smuzhiyun __be32 dummy;
3499*4882a593Smuzhiyun __be32 *lso_wqe;
3500*4882a593Smuzhiyun __be32 lso_hdr_sz;
3501*4882a593Smuzhiyun __be32 blh;
3502*4882a593Smuzhiyun int i;
3503*4882a593Smuzhiyun struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
3504*4882a593Smuzhiyun
3505*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
3506*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp = qp->sqp;
3507*4882a593Smuzhiyun
3508*4882a593Smuzhiyun if (sqp->roce_v2_gsi) {
3509*4882a593Smuzhiyun struct mlx4_ib_ah *ah = to_mah(ud_wr(wr)->ah);
3510*4882a593Smuzhiyun enum ib_gid_type gid_type;
3511*4882a593Smuzhiyun union ib_gid gid;
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun if (!fill_gid_by_hw_index(mdev, qp->port,
3514*4882a593Smuzhiyun ah->av.ib.gid_index,
3515*4882a593Smuzhiyun &gid, &gid_type))
3516*4882a593Smuzhiyun qp = (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) ?
3517*4882a593Smuzhiyun to_mqp(sqp->roce_v2_gsi) : qp;
3518*4882a593Smuzhiyun else
3519*4882a593Smuzhiyun pr_err("Failed to get gid at index %d. RoCEv2 will not work properly\n",
3520*4882a593Smuzhiyun ah->av.ib.gid_index);
3521*4882a593Smuzhiyun }
3522*4882a593Smuzhiyun }
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun spin_lock_irqsave(&qp->sq.lock, flags);
3525*4882a593Smuzhiyun if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR &&
3526*4882a593Smuzhiyun !drain) {
3527*4882a593Smuzhiyun err = -EIO;
3528*4882a593Smuzhiyun *bad_wr = wr;
3529*4882a593Smuzhiyun nreq = 0;
3530*4882a593Smuzhiyun goto out;
3531*4882a593Smuzhiyun }
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun ind = qp->sq_next_wqe;
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun for (nreq = 0; wr; ++nreq, wr = wr->next) {
3536*4882a593Smuzhiyun lso_wqe = &dummy;
3537*4882a593Smuzhiyun blh = 0;
3538*4882a593Smuzhiyun
3539*4882a593Smuzhiyun if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
3540*4882a593Smuzhiyun err = -ENOMEM;
3541*4882a593Smuzhiyun *bad_wr = wr;
3542*4882a593Smuzhiyun goto out;
3543*4882a593Smuzhiyun }
3544*4882a593Smuzhiyun
3545*4882a593Smuzhiyun if (unlikely(wr->num_sge > qp->sq.max_gs)) {
3546*4882a593Smuzhiyun err = -EINVAL;
3547*4882a593Smuzhiyun *bad_wr = wr;
3548*4882a593Smuzhiyun goto out;
3549*4882a593Smuzhiyun }
3550*4882a593Smuzhiyun
3551*4882a593Smuzhiyun ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
3552*4882a593Smuzhiyun qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun ctrl->srcrb_flags =
3555*4882a593Smuzhiyun (wr->send_flags & IB_SEND_SIGNALED ?
3556*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
3557*4882a593Smuzhiyun (wr->send_flags & IB_SEND_SOLICITED ?
3558*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
3559*4882a593Smuzhiyun ((wr->send_flags & IB_SEND_IP_CSUM) ?
3560*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
3561*4882a593Smuzhiyun MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
3562*4882a593Smuzhiyun qp->sq_signal_bits;
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun ctrl->imm = send_ieth(wr);
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun wqe += sizeof *ctrl;
3567*4882a593Smuzhiyun size = sizeof *ctrl / 16;
3568*4882a593Smuzhiyun
3569*4882a593Smuzhiyun switch (qp->mlx4_ib_qp_type) {
3570*4882a593Smuzhiyun case MLX4_IB_QPT_RC:
3571*4882a593Smuzhiyun case MLX4_IB_QPT_UC:
3572*4882a593Smuzhiyun switch (wr->opcode) {
3573*4882a593Smuzhiyun case IB_WR_ATOMIC_CMP_AND_SWP:
3574*4882a593Smuzhiyun case IB_WR_ATOMIC_FETCH_AND_ADD:
3575*4882a593Smuzhiyun case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
3576*4882a593Smuzhiyun set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3577*4882a593Smuzhiyun atomic_wr(wr)->rkey);
3578*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_raddr_seg);
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun set_atomic_seg(wqe, atomic_wr(wr));
3581*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_atomic_seg);
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun size += (sizeof (struct mlx4_wqe_raddr_seg) +
3584*4882a593Smuzhiyun sizeof (struct mlx4_wqe_atomic_seg)) / 16;
3585*4882a593Smuzhiyun
3586*4882a593Smuzhiyun break;
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
3589*4882a593Smuzhiyun set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3590*4882a593Smuzhiyun atomic_wr(wr)->rkey);
3591*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_raddr_seg);
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun set_masked_atomic_seg(wqe, atomic_wr(wr));
3594*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
3595*4882a593Smuzhiyun
3596*4882a593Smuzhiyun size += (sizeof (struct mlx4_wqe_raddr_seg) +
3597*4882a593Smuzhiyun sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun break;
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun case IB_WR_RDMA_READ:
3602*4882a593Smuzhiyun case IB_WR_RDMA_WRITE:
3603*4882a593Smuzhiyun case IB_WR_RDMA_WRITE_WITH_IMM:
3604*4882a593Smuzhiyun set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
3605*4882a593Smuzhiyun rdma_wr(wr)->rkey);
3606*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_raddr_seg);
3607*4882a593Smuzhiyun size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
3608*4882a593Smuzhiyun break;
3609*4882a593Smuzhiyun
3610*4882a593Smuzhiyun case IB_WR_LOCAL_INV:
3611*4882a593Smuzhiyun ctrl->srcrb_flags |=
3612*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3613*4882a593Smuzhiyun set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
3614*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_local_inval_seg);
3615*4882a593Smuzhiyun size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
3616*4882a593Smuzhiyun break;
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun case IB_WR_REG_MR:
3619*4882a593Smuzhiyun ctrl->srcrb_flags |=
3620*4882a593Smuzhiyun cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3621*4882a593Smuzhiyun set_reg_seg(wqe, reg_wr(wr));
3622*4882a593Smuzhiyun wqe += sizeof(struct mlx4_wqe_fmr_seg);
3623*4882a593Smuzhiyun size += sizeof(struct mlx4_wqe_fmr_seg) / 16;
3624*4882a593Smuzhiyun break;
3625*4882a593Smuzhiyun
3626*4882a593Smuzhiyun default:
3627*4882a593Smuzhiyun /* No extra segments required for sends */
3628*4882a593Smuzhiyun break;
3629*4882a593Smuzhiyun }
3630*4882a593Smuzhiyun break;
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_SMI_OWNER:
3633*4882a593Smuzhiyun err = build_sriov_qp0_header(qp, ud_wr(wr), ctrl,
3634*4882a593Smuzhiyun &seglen);
3635*4882a593Smuzhiyun if (unlikely(err)) {
3636*4882a593Smuzhiyun *bad_wr = wr;
3637*4882a593Smuzhiyun goto out;
3638*4882a593Smuzhiyun }
3639*4882a593Smuzhiyun wqe += seglen;
3640*4882a593Smuzhiyun size += seglen / 16;
3641*4882a593Smuzhiyun break;
3642*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_SMI:
3643*4882a593Smuzhiyun case MLX4_IB_QPT_TUN_GSI:
3644*4882a593Smuzhiyun /* this is a UD qp used in MAD responses to slaves. */
3645*4882a593Smuzhiyun set_datagram_seg(wqe, ud_wr(wr));
3646*4882a593Smuzhiyun /* set the forced-loopback bit in the data seg av */
3647*4882a593Smuzhiyun *(__be32 *) wqe |= cpu_to_be32(0x80000000);
3648*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_datagram_seg);
3649*4882a593Smuzhiyun size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3650*4882a593Smuzhiyun break;
3651*4882a593Smuzhiyun case MLX4_IB_QPT_UD:
3652*4882a593Smuzhiyun set_datagram_seg(wqe, ud_wr(wr));
3653*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_datagram_seg);
3654*4882a593Smuzhiyun size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun if (wr->opcode == IB_WR_LSO) {
3657*4882a593Smuzhiyun err = build_lso_seg(wqe, ud_wr(wr), qp, &seglen,
3658*4882a593Smuzhiyun &lso_hdr_sz, &blh);
3659*4882a593Smuzhiyun if (unlikely(err)) {
3660*4882a593Smuzhiyun *bad_wr = wr;
3661*4882a593Smuzhiyun goto out;
3662*4882a593Smuzhiyun }
3663*4882a593Smuzhiyun lso_wqe = (__be32 *) wqe;
3664*4882a593Smuzhiyun wqe += seglen;
3665*4882a593Smuzhiyun size += seglen / 16;
3666*4882a593Smuzhiyun }
3667*4882a593Smuzhiyun break;
3668*4882a593Smuzhiyun
3669*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_SMI_OWNER:
3670*4882a593Smuzhiyun err = build_sriov_qp0_header(qp, ud_wr(wr), ctrl,
3671*4882a593Smuzhiyun &seglen);
3672*4882a593Smuzhiyun if (unlikely(err)) {
3673*4882a593Smuzhiyun *bad_wr = wr;
3674*4882a593Smuzhiyun goto out;
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun wqe += seglen;
3677*4882a593Smuzhiyun size += seglen / 16;
3678*4882a593Smuzhiyun /* to start tunnel header on a cache-line boundary */
3679*4882a593Smuzhiyun add_zero_len_inline(wqe);
3680*4882a593Smuzhiyun wqe += 16;
3681*4882a593Smuzhiyun size++;
3682*4882a593Smuzhiyun build_tunnel_header(ud_wr(wr), wqe, &seglen);
3683*4882a593Smuzhiyun wqe += seglen;
3684*4882a593Smuzhiyun size += seglen / 16;
3685*4882a593Smuzhiyun break;
3686*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_SMI:
3687*4882a593Smuzhiyun case MLX4_IB_QPT_PROXY_GSI:
3688*4882a593Smuzhiyun /* If we are tunneling special qps, this is a UD qp.
3689*4882a593Smuzhiyun * In this case we first add a UD segment targeting
3690*4882a593Smuzhiyun * the tunnel qp, and then add a header with address
3691*4882a593Smuzhiyun * information */
3692*4882a593Smuzhiyun set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe,
3693*4882a593Smuzhiyun ud_wr(wr),
3694*4882a593Smuzhiyun qp->mlx4_ib_qp_type);
3695*4882a593Smuzhiyun wqe += sizeof (struct mlx4_wqe_datagram_seg);
3696*4882a593Smuzhiyun size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3697*4882a593Smuzhiyun build_tunnel_header(ud_wr(wr), wqe, &seglen);
3698*4882a593Smuzhiyun wqe += seglen;
3699*4882a593Smuzhiyun size += seglen / 16;
3700*4882a593Smuzhiyun break;
3701*4882a593Smuzhiyun
3702*4882a593Smuzhiyun case MLX4_IB_QPT_SMI:
3703*4882a593Smuzhiyun case MLX4_IB_QPT_GSI:
3704*4882a593Smuzhiyun err = build_mlx_header(qp, ud_wr(wr), ctrl, &seglen);
3705*4882a593Smuzhiyun if (unlikely(err)) {
3706*4882a593Smuzhiyun *bad_wr = wr;
3707*4882a593Smuzhiyun goto out;
3708*4882a593Smuzhiyun }
3709*4882a593Smuzhiyun wqe += seglen;
3710*4882a593Smuzhiyun size += seglen / 16;
3711*4882a593Smuzhiyun break;
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun default:
3714*4882a593Smuzhiyun break;
3715*4882a593Smuzhiyun }
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun /*
3718*4882a593Smuzhiyun * Write data segments in reverse order, so as to
3719*4882a593Smuzhiyun * overwrite cacheline stamp last within each
3720*4882a593Smuzhiyun * cacheline. This avoids issues with WQE
3721*4882a593Smuzhiyun * prefetching.
3722*4882a593Smuzhiyun */
3723*4882a593Smuzhiyun
3724*4882a593Smuzhiyun dseg = wqe;
3725*4882a593Smuzhiyun dseg += wr->num_sge - 1;
3726*4882a593Smuzhiyun size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun /* Add one more inline data segment for ICRC for MLX sends */
3729*4882a593Smuzhiyun if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
3730*4882a593Smuzhiyun qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
3731*4882a593Smuzhiyun qp->mlx4_ib_qp_type &
3732*4882a593Smuzhiyun (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
3733*4882a593Smuzhiyun set_mlx_icrc_seg(dseg + 1);
3734*4882a593Smuzhiyun size += sizeof (struct mlx4_wqe_data_seg) / 16;
3735*4882a593Smuzhiyun }
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
3738*4882a593Smuzhiyun set_data_seg(dseg, wr->sg_list + i);
3739*4882a593Smuzhiyun
3740*4882a593Smuzhiyun /*
3741*4882a593Smuzhiyun * Possibly overwrite stamping in cacheline with LSO
3742*4882a593Smuzhiyun * segment only after making sure all data segments
3743*4882a593Smuzhiyun * are written.
3744*4882a593Smuzhiyun */
3745*4882a593Smuzhiyun wmb();
3746*4882a593Smuzhiyun *lso_wqe = lso_hdr_sz;
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun ctrl->qpn_vlan.fence_size = (wr->send_flags & IB_SEND_FENCE ?
3749*4882a593Smuzhiyun MLX4_WQE_CTRL_FENCE : 0) | size;
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun /*
3752*4882a593Smuzhiyun * Make sure descriptor is fully written before
3753*4882a593Smuzhiyun * setting ownership bit (because HW can start
3754*4882a593Smuzhiyun * executing as soon as we do).
3755*4882a593Smuzhiyun */
3756*4882a593Smuzhiyun wmb();
3757*4882a593Smuzhiyun
3758*4882a593Smuzhiyun if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
3759*4882a593Smuzhiyun *bad_wr = wr;
3760*4882a593Smuzhiyun err = -EINVAL;
3761*4882a593Smuzhiyun goto out;
3762*4882a593Smuzhiyun }
3763*4882a593Smuzhiyun
3764*4882a593Smuzhiyun ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
3765*4882a593Smuzhiyun (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun /*
3768*4882a593Smuzhiyun * We can improve latency by not stamping the last
3769*4882a593Smuzhiyun * send queue WQE until after ringing the doorbell, so
3770*4882a593Smuzhiyun * only stamp here if there are still more WQEs to post.
3771*4882a593Smuzhiyun */
3772*4882a593Smuzhiyun if (wr->next)
3773*4882a593Smuzhiyun stamp_send_wqe(qp, ind + qp->sq_spare_wqes);
3774*4882a593Smuzhiyun ind++;
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun
3777*4882a593Smuzhiyun out:
3778*4882a593Smuzhiyun if (likely(nreq)) {
3779*4882a593Smuzhiyun qp->sq.head += nreq;
3780*4882a593Smuzhiyun
3781*4882a593Smuzhiyun /*
3782*4882a593Smuzhiyun * Make sure that descriptors are written before
3783*4882a593Smuzhiyun * doorbell record.
3784*4882a593Smuzhiyun */
3785*4882a593Smuzhiyun wmb();
3786*4882a593Smuzhiyun
3787*4882a593Smuzhiyun writel_relaxed(qp->doorbell_qpn,
3788*4882a593Smuzhiyun to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun stamp_send_wqe(qp, ind + qp->sq_spare_wqes - 1);
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun qp->sq_next_wqe = ind;
3793*4882a593Smuzhiyun }
3794*4882a593Smuzhiyun
3795*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->sq.lock, flags);
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun return err;
3798*4882a593Smuzhiyun }
3799*4882a593Smuzhiyun
mlx4_ib_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3800*4882a593Smuzhiyun int mlx4_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
3801*4882a593Smuzhiyun const struct ib_send_wr **bad_wr)
3802*4882a593Smuzhiyun {
3803*4882a593Smuzhiyun return _mlx4_ib_post_send(ibqp, wr, bad_wr, false);
3804*4882a593Smuzhiyun }
3805*4882a593Smuzhiyun
_mlx4_ib_post_recv(struct ib_qp * ibqp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr,bool drain)3806*4882a593Smuzhiyun static int _mlx4_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
3807*4882a593Smuzhiyun const struct ib_recv_wr **bad_wr, bool drain)
3808*4882a593Smuzhiyun {
3809*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp(ibqp);
3810*4882a593Smuzhiyun struct mlx4_wqe_data_seg *scat;
3811*4882a593Smuzhiyun unsigned long flags;
3812*4882a593Smuzhiyun int err = 0;
3813*4882a593Smuzhiyun int nreq;
3814*4882a593Smuzhiyun int ind;
3815*4882a593Smuzhiyun int max_gs;
3816*4882a593Smuzhiyun int i;
3817*4882a593Smuzhiyun struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
3818*4882a593Smuzhiyun
3819*4882a593Smuzhiyun max_gs = qp->rq.max_gs;
3820*4882a593Smuzhiyun spin_lock_irqsave(&qp->rq.lock, flags);
3821*4882a593Smuzhiyun
3822*4882a593Smuzhiyun if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR &&
3823*4882a593Smuzhiyun !drain) {
3824*4882a593Smuzhiyun err = -EIO;
3825*4882a593Smuzhiyun *bad_wr = wr;
3826*4882a593Smuzhiyun nreq = 0;
3827*4882a593Smuzhiyun goto out;
3828*4882a593Smuzhiyun }
3829*4882a593Smuzhiyun
3830*4882a593Smuzhiyun ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
3831*4882a593Smuzhiyun
3832*4882a593Smuzhiyun for (nreq = 0; wr; ++nreq, wr = wr->next) {
3833*4882a593Smuzhiyun if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
3834*4882a593Smuzhiyun err = -ENOMEM;
3835*4882a593Smuzhiyun *bad_wr = wr;
3836*4882a593Smuzhiyun goto out;
3837*4882a593Smuzhiyun }
3838*4882a593Smuzhiyun
3839*4882a593Smuzhiyun if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3840*4882a593Smuzhiyun err = -EINVAL;
3841*4882a593Smuzhiyun *bad_wr = wr;
3842*4882a593Smuzhiyun goto out;
3843*4882a593Smuzhiyun }
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun scat = get_recv_wqe(qp, ind);
3846*4882a593Smuzhiyun
3847*4882a593Smuzhiyun if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
3848*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
3849*4882a593Smuzhiyun ib_dma_sync_single_for_device(ibqp->device,
3850*4882a593Smuzhiyun qp->sqp_proxy_rcv[ind].map,
3851*4882a593Smuzhiyun sizeof (struct mlx4_ib_proxy_sqp_hdr),
3852*4882a593Smuzhiyun DMA_FROM_DEVICE);
3853*4882a593Smuzhiyun scat->byte_count =
3854*4882a593Smuzhiyun cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
3855*4882a593Smuzhiyun /* use dma lkey from upper layer entry */
3856*4882a593Smuzhiyun scat->lkey = cpu_to_be32(wr->sg_list->lkey);
3857*4882a593Smuzhiyun scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
3858*4882a593Smuzhiyun scat++;
3859*4882a593Smuzhiyun max_gs--;
3860*4882a593Smuzhiyun }
3861*4882a593Smuzhiyun
3862*4882a593Smuzhiyun for (i = 0; i < wr->num_sge; ++i)
3863*4882a593Smuzhiyun __set_data_seg(scat + i, wr->sg_list + i);
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun if (i < max_gs) {
3866*4882a593Smuzhiyun scat[i].byte_count = 0;
3867*4882a593Smuzhiyun scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3868*4882a593Smuzhiyun scat[i].addr = 0;
3869*4882a593Smuzhiyun }
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun qp->rq.wrid[ind] = wr->wr_id;
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
3874*4882a593Smuzhiyun }
3875*4882a593Smuzhiyun
3876*4882a593Smuzhiyun out:
3877*4882a593Smuzhiyun if (likely(nreq)) {
3878*4882a593Smuzhiyun qp->rq.head += nreq;
3879*4882a593Smuzhiyun
3880*4882a593Smuzhiyun /*
3881*4882a593Smuzhiyun * Make sure that descriptors are written before
3882*4882a593Smuzhiyun * doorbell record.
3883*4882a593Smuzhiyun */
3884*4882a593Smuzhiyun wmb();
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3887*4882a593Smuzhiyun }
3888*4882a593Smuzhiyun
3889*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->rq.lock, flags);
3890*4882a593Smuzhiyun
3891*4882a593Smuzhiyun return err;
3892*4882a593Smuzhiyun }
3893*4882a593Smuzhiyun
mlx4_ib_post_recv(struct ib_qp * ibqp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)3894*4882a593Smuzhiyun int mlx4_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
3895*4882a593Smuzhiyun const struct ib_recv_wr **bad_wr)
3896*4882a593Smuzhiyun {
3897*4882a593Smuzhiyun return _mlx4_ib_post_recv(ibqp, wr, bad_wr, false);
3898*4882a593Smuzhiyun }
3899*4882a593Smuzhiyun
to_ib_qp_state(enum mlx4_qp_state mlx4_state)3900*4882a593Smuzhiyun static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3901*4882a593Smuzhiyun {
3902*4882a593Smuzhiyun switch (mlx4_state) {
3903*4882a593Smuzhiyun case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3904*4882a593Smuzhiyun case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3905*4882a593Smuzhiyun case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3906*4882a593Smuzhiyun case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3907*4882a593Smuzhiyun case MLX4_QP_STATE_SQ_DRAINING:
3908*4882a593Smuzhiyun case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3909*4882a593Smuzhiyun case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3910*4882a593Smuzhiyun case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3911*4882a593Smuzhiyun default: return -1;
3912*4882a593Smuzhiyun }
3913*4882a593Smuzhiyun }
3914*4882a593Smuzhiyun
to_ib_mig_state(int mlx4_mig_state)3915*4882a593Smuzhiyun static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3916*4882a593Smuzhiyun {
3917*4882a593Smuzhiyun switch (mlx4_mig_state) {
3918*4882a593Smuzhiyun case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3919*4882a593Smuzhiyun case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3920*4882a593Smuzhiyun case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3921*4882a593Smuzhiyun default: return -1;
3922*4882a593Smuzhiyun }
3923*4882a593Smuzhiyun }
3924*4882a593Smuzhiyun
to_ib_qp_access_flags(int mlx4_flags)3925*4882a593Smuzhiyun static int to_ib_qp_access_flags(int mlx4_flags)
3926*4882a593Smuzhiyun {
3927*4882a593Smuzhiyun int ib_flags = 0;
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun if (mlx4_flags & MLX4_QP_BIT_RRE)
3930*4882a593Smuzhiyun ib_flags |= IB_ACCESS_REMOTE_READ;
3931*4882a593Smuzhiyun if (mlx4_flags & MLX4_QP_BIT_RWE)
3932*4882a593Smuzhiyun ib_flags |= IB_ACCESS_REMOTE_WRITE;
3933*4882a593Smuzhiyun if (mlx4_flags & MLX4_QP_BIT_RAE)
3934*4882a593Smuzhiyun ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3935*4882a593Smuzhiyun
3936*4882a593Smuzhiyun return ib_flags;
3937*4882a593Smuzhiyun }
3938*4882a593Smuzhiyun
to_rdma_ah_attr(struct mlx4_ib_dev * ibdev,struct rdma_ah_attr * ah_attr,struct mlx4_qp_path * path)3939*4882a593Smuzhiyun static void to_rdma_ah_attr(struct mlx4_ib_dev *ibdev,
3940*4882a593Smuzhiyun struct rdma_ah_attr *ah_attr,
3941*4882a593Smuzhiyun struct mlx4_qp_path *path)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun struct mlx4_dev *dev = ibdev->dev;
3944*4882a593Smuzhiyun u8 port_num = path->sched_queue & 0x40 ? 2 : 1;
3945*4882a593Smuzhiyun
3946*4882a593Smuzhiyun memset(ah_attr, 0, sizeof(*ah_attr));
3947*4882a593Smuzhiyun if (port_num == 0 || port_num > dev->caps.num_ports)
3948*4882a593Smuzhiyun return;
3949*4882a593Smuzhiyun ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port_num);
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun if (ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE)
3952*4882a593Smuzhiyun rdma_ah_set_sl(ah_attr, ((path->sched_queue >> 3) & 0x7) |
3953*4882a593Smuzhiyun ((path->sched_queue & 4) << 1));
3954*4882a593Smuzhiyun else
3955*4882a593Smuzhiyun rdma_ah_set_sl(ah_attr, (path->sched_queue >> 2) & 0xf);
3956*4882a593Smuzhiyun rdma_ah_set_port_num(ah_attr, port_num);
3957*4882a593Smuzhiyun
3958*4882a593Smuzhiyun rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
3959*4882a593Smuzhiyun rdma_ah_set_path_bits(ah_attr, path->grh_mylmc & 0x7f);
3960*4882a593Smuzhiyun rdma_ah_set_static_rate(ah_attr,
3961*4882a593Smuzhiyun path->static_rate ? path->static_rate - 5 : 0);
3962*4882a593Smuzhiyun if (path->grh_mylmc & (1 << 7)) {
3963*4882a593Smuzhiyun rdma_ah_set_grh(ah_attr, NULL,
3964*4882a593Smuzhiyun be32_to_cpu(path->tclass_flowlabel) & 0xfffff,
3965*4882a593Smuzhiyun path->mgid_index,
3966*4882a593Smuzhiyun path->hop_limit,
3967*4882a593Smuzhiyun (be32_to_cpu(path->tclass_flowlabel)
3968*4882a593Smuzhiyun >> 20) & 0xff);
3969*4882a593Smuzhiyun rdma_ah_set_dgid_raw(ah_attr, path->rgid);
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun }
3972*4882a593Smuzhiyun
mlx4_ib_query_qp(struct ib_qp * ibqp,struct ib_qp_attr * qp_attr,int qp_attr_mask,struct ib_qp_init_attr * qp_init_attr)3973*4882a593Smuzhiyun int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3974*4882a593Smuzhiyun struct ib_qp_init_attr *qp_init_attr)
3975*4882a593Smuzhiyun {
3976*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
3977*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp(ibqp);
3978*4882a593Smuzhiyun struct mlx4_qp_context context;
3979*4882a593Smuzhiyun int mlx4_state;
3980*4882a593Smuzhiyun int err = 0;
3981*4882a593Smuzhiyun
3982*4882a593Smuzhiyun if (ibqp->rwq_ind_tbl)
3983*4882a593Smuzhiyun return -EOPNOTSUPP;
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun mutex_lock(&qp->mutex);
3986*4882a593Smuzhiyun
3987*4882a593Smuzhiyun if (qp->state == IB_QPS_RESET) {
3988*4882a593Smuzhiyun qp_attr->qp_state = IB_QPS_RESET;
3989*4882a593Smuzhiyun goto done;
3990*4882a593Smuzhiyun }
3991*4882a593Smuzhiyun
3992*4882a593Smuzhiyun err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
3993*4882a593Smuzhiyun if (err) {
3994*4882a593Smuzhiyun err = -EINVAL;
3995*4882a593Smuzhiyun goto out;
3996*4882a593Smuzhiyun }
3997*4882a593Smuzhiyun
3998*4882a593Smuzhiyun mlx4_state = be32_to_cpu(context.flags) >> 28;
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun qp->state = to_ib_qp_state(mlx4_state);
4001*4882a593Smuzhiyun qp_attr->qp_state = qp->state;
4002*4882a593Smuzhiyun qp_attr->path_mtu = context.mtu_msgmax >> 5;
4003*4882a593Smuzhiyun qp_attr->path_mig_state =
4004*4882a593Smuzhiyun to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
4005*4882a593Smuzhiyun qp_attr->qkey = be32_to_cpu(context.qkey);
4006*4882a593Smuzhiyun qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
4007*4882a593Smuzhiyun qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
4008*4882a593Smuzhiyun qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
4009*4882a593Smuzhiyun qp_attr->qp_access_flags =
4010*4882a593Smuzhiyun to_ib_qp_access_flags(be32_to_cpu(context.params2));
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
4013*4882a593Smuzhiyun to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
4014*4882a593Smuzhiyun to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
4015*4882a593Smuzhiyun qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
4016*4882a593Smuzhiyun qp_attr->alt_port_num =
4017*4882a593Smuzhiyun rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
4018*4882a593Smuzhiyun }
4019*4882a593Smuzhiyun
4020*4882a593Smuzhiyun qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
4021*4882a593Smuzhiyun if (qp_attr->qp_state == IB_QPS_INIT)
4022*4882a593Smuzhiyun qp_attr->port_num = qp->port;
4023*4882a593Smuzhiyun else
4024*4882a593Smuzhiyun qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
4025*4882a593Smuzhiyun
4026*4882a593Smuzhiyun /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4027*4882a593Smuzhiyun qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
4028*4882a593Smuzhiyun
4029*4882a593Smuzhiyun qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
4030*4882a593Smuzhiyun
4031*4882a593Smuzhiyun qp_attr->max_dest_rd_atomic =
4032*4882a593Smuzhiyun 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
4033*4882a593Smuzhiyun qp_attr->min_rnr_timer =
4034*4882a593Smuzhiyun (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
4035*4882a593Smuzhiyun qp_attr->timeout = context.pri_path.ackto >> 3;
4036*4882a593Smuzhiyun qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
4037*4882a593Smuzhiyun qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
4038*4882a593Smuzhiyun qp_attr->alt_timeout = context.alt_path.ackto >> 3;
4039*4882a593Smuzhiyun
4040*4882a593Smuzhiyun done:
4041*4882a593Smuzhiyun qp_attr->cur_qp_state = qp_attr->qp_state;
4042*4882a593Smuzhiyun qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4043*4882a593Smuzhiyun qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4044*4882a593Smuzhiyun
4045*4882a593Smuzhiyun if (!ibqp->uobject) {
4046*4882a593Smuzhiyun qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
4047*4882a593Smuzhiyun qp_attr->cap.max_send_sge = qp->sq.max_gs;
4048*4882a593Smuzhiyun } else {
4049*4882a593Smuzhiyun qp_attr->cap.max_send_wr = 0;
4050*4882a593Smuzhiyun qp_attr->cap.max_send_sge = 0;
4051*4882a593Smuzhiyun }
4052*4882a593Smuzhiyun
4053*4882a593Smuzhiyun /*
4054*4882a593Smuzhiyun * We don't support inline sends for kernel QPs (yet), and we
4055*4882a593Smuzhiyun * don't know what userspace's value should be.
4056*4882a593Smuzhiyun */
4057*4882a593Smuzhiyun qp_attr->cap.max_inline_data = 0;
4058*4882a593Smuzhiyun
4059*4882a593Smuzhiyun qp_init_attr->cap = qp_attr->cap;
4060*4882a593Smuzhiyun
4061*4882a593Smuzhiyun qp_init_attr->create_flags = 0;
4062*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4063*4882a593Smuzhiyun qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4064*4882a593Smuzhiyun
4065*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_LSO)
4066*4882a593Smuzhiyun qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun if (qp->flags & MLX4_IB_QP_NETIF)
4069*4882a593Smuzhiyun qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
4070*4882a593Smuzhiyun
4071*4882a593Smuzhiyun qp_init_attr->sq_sig_type =
4072*4882a593Smuzhiyun qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
4073*4882a593Smuzhiyun IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4074*4882a593Smuzhiyun
4075*4882a593Smuzhiyun out:
4076*4882a593Smuzhiyun mutex_unlock(&qp->mutex);
4077*4882a593Smuzhiyun return err;
4078*4882a593Smuzhiyun }
4079*4882a593Smuzhiyun
mlx4_ib_create_wq(struct ib_pd * pd,struct ib_wq_init_attr * init_attr,struct ib_udata * udata)4080*4882a593Smuzhiyun struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
4081*4882a593Smuzhiyun struct ib_wq_init_attr *init_attr,
4082*4882a593Smuzhiyun struct ib_udata *udata)
4083*4882a593Smuzhiyun {
4084*4882a593Smuzhiyun struct mlx4_dev *dev = to_mdev(pd->device)->dev;
4085*4882a593Smuzhiyun struct ib_qp_init_attr ib_qp_init_attr = {};
4086*4882a593Smuzhiyun struct mlx4_ib_qp *qp;
4087*4882a593Smuzhiyun struct mlx4_ib_create_wq ucmd;
4088*4882a593Smuzhiyun int err, required_cmd_sz;
4089*4882a593Smuzhiyun
4090*4882a593Smuzhiyun if (!udata)
4091*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
4092*4882a593Smuzhiyun
4093*4882a593Smuzhiyun required_cmd_sz = offsetof(typeof(ucmd), comp_mask) +
4094*4882a593Smuzhiyun sizeof(ucmd.comp_mask);
4095*4882a593Smuzhiyun if (udata->inlen < required_cmd_sz) {
4096*4882a593Smuzhiyun pr_debug("invalid inlen\n");
4097*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun if (udata->inlen > sizeof(ucmd) &&
4101*4882a593Smuzhiyun !ib_is_udata_cleared(udata, sizeof(ucmd),
4102*4882a593Smuzhiyun udata->inlen - sizeof(ucmd))) {
4103*4882a593Smuzhiyun pr_debug("inlen is not supported\n");
4104*4882a593Smuzhiyun return ERR_PTR(-EOPNOTSUPP);
4105*4882a593Smuzhiyun }
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun if (udata->outlen)
4108*4882a593Smuzhiyun return ERR_PTR(-EOPNOTSUPP);
4109*4882a593Smuzhiyun
4110*4882a593Smuzhiyun if (init_attr->wq_type != IB_WQT_RQ) {
4111*4882a593Smuzhiyun pr_debug("unsupported wq type %d\n", init_attr->wq_type);
4112*4882a593Smuzhiyun return ERR_PTR(-EOPNOTSUPP);
4113*4882a593Smuzhiyun }
4114*4882a593Smuzhiyun
4115*4882a593Smuzhiyun if (init_attr->create_flags & ~IB_WQ_FLAGS_SCATTER_FCS ||
4116*4882a593Smuzhiyun !(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
4117*4882a593Smuzhiyun pr_debug("unsupported create_flags %u\n",
4118*4882a593Smuzhiyun init_attr->create_flags);
4119*4882a593Smuzhiyun return ERR_PTR(-EOPNOTSUPP);
4120*4882a593Smuzhiyun }
4121*4882a593Smuzhiyun
4122*4882a593Smuzhiyun qp = kzalloc(sizeof(*qp), GFP_KERNEL);
4123*4882a593Smuzhiyun if (!qp)
4124*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
4125*4882a593Smuzhiyun
4126*4882a593Smuzhiyun mutex_init(&qp->mutex);
4127*4882a593Smuzhiyun qp->pri.vid = 0xFFFF;
4128*4882a593Smuzhiyun qp->alt.vid = 0xFFFF;
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun ib_qp_init_attr.qp_context = init_attr->wq_context;
4131*4882a593Smuzhiyun ib_qp_init_attr.qp_type = IB_QPT_RAW_PACKET;
4132*4882a593Smuzhiyun ib_qp_init_attr.cap.max_recv_wr = init_attr->max_wr;
4133*4882a593Smuzhiyun ib_qp_init_attr.cap.max_recv_sge = init_attr->max_sge;
4134*4882a593Smuzhiyun ib_qp_init_attr.recv_cq = init_attr->cq;
4135*4882a593Smuzhiyun ib_qp_init_attr.send_cq = ib_qp_init_attr.recv_cq; /* Dummy CQ */
4136*4882a593Smuzhiyun
4137*4882a593Smuzhiyun if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS)
4138*4882a593Smuzhiyun ib_qp_init_attr.create_flags |= IB_QP_CREATE_SCATTER_FCS;
4139*4882a593Smuzhiyun
4140*4882a593Smuzhiyun err = create_rq(pd, &ib_qp_init_attr, udata, qp);
4141*4882a593Smuzhiyun if (err) {
4142*4882a593Smuzhiyun kfree(qp);
4143*4882a593Smuzhiyun return ERR_PTR(err);
4144*4882a593Smuzhiyun }
4145*4882a593Smuzhiyun
4146*4882a593Smuzhiyun qp->ibwq.event_handler = init_attr->event_handler;
4147*4882a593Smuzhiyun qp->ibwq.wq_num = qp->mqp.qpn;
4148*4882a593Smuzhiyun qp->ibwq.state = IB_WQS_RESET;
4149*4882a593Smuzhiyun
4150*4882a593Smuzhiyun return &qp->ibwq;
4151*4882a593Smuzhiyun }
4152*4882a593Smuzhiyun
ib_wq2qp_state(enum ib_wq_state state)4153*4882a593Smuzhiyun static int ib_wq2qp_state(enum ib_wq_state state)
4154*4882a593Smuzhiyun {
4155*4882a593Smuzhiyun switch (state) {
4156*4882a593Smuzhiyun case IB_WQS_RESET:
4157*4882a593Smuzhiyun return IB_QPS_RESET;
4158*4882a593Smuzhiyun case IB_WQS_RDY:
4159*4882a593Smuzhiyun return IB_QPS_RTR;
4160*4882a593Smuzhiyun default:
4161*4882a593Smuzhiyun return IB_QPS_ERR;
4162*4882a593Smuzhiyun }
4163*4882a593Smuzhiyun }
4164*4882a593Smuzhiyun
_mlx4_ib_modify_wq(struct ib_wq * ibwq,enum ib_wq_state new_state,struct ib_udata * udata)4165*4882a593Smuzhiyun static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state,
4166*4882a593Smuzhiyun struct ib_udata *udata)
4167*4882a593Smuzhiyun {
4168*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4169*4882a593Smuzhiyun enum ib_qp_state qp_cur_state;
4170*4882a593Smuzhiyun enum ib_qp_state qp_new_state;
4171*4882a593Smuzhiyun int attr_mask;
4172*4882a593Smuzhiyun int err;
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun /* ib_qp.state represents the WQ HW state while ib_wq.state represents
4175*4882a593Smuzhiyun * the WQ logic state.
4176*4882a593Smuzhiyun */
4177*4882a593Smuzhiyun qp_cur_state = qp->state;
4178*4882a593Smuzhiyun qp_new_state = ib_wq2qp_state(new_state);
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun if (ib_wq2qp_state(new_state) == qp_cur_state)
4181*4882a593Smuzhiyun return 0;
4182*4882a593Smuzhiyun
4183*4882a593Smuzhiyun if (new_state == IB_WQS_RDY) {
4184*4882a593Smuzhiyun struct ib_qp_attr attr = {};
4185*4882a593Smuzhiyun
4186*4882a593Smuzhiyun attr.port_num = qp->port;
4187*4882a593Smuzhiyun attr_mask = IB_QP_PORT;
4188*4882a593Smuzhiyun
4189*4882a593Smuzhiyun err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, &attr,
4190*4882a593Smuzhiyun attr_mask, IB_QPS_RESET, IB_QPS_INIT,
4191*4882a593Smuzhiyun udata);
4192*4882a593Smuzhiyun if (err) {
4193*4882a593Smuzhiyun pr_debug("WQN=0x%06x failed to apply RST->INIT on the HW QP\n",
4194*4882a593Smuzhiyun ibwq->wq_num);
4195*4882a593Smuzhiyun return err;
4196*4882a593Smuzhiyun }
4197*4882a593Smuzhiyun
4198*4882a593Smuzhiyun qp_cur_state = IB_QPS_INIT;
4199*4882a593Smuzhiyun }
4200*4882a593Smuzhiyun
4201*4882a593Smuzhiyun attr_mask = 0;
4202*4882a593Smuzhiyun err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL, attr_mask,
4203*4882a593Smuzhiyun qp_cur_state, qp_new_state, udata);
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun if (err && (qp_cur_state == IB_QPS_INIT)) {
4206*4882a593Smuzhiyun qp_new_state = IB_QPS_RESET;
4207*4882a593Smuzhiyun if (__mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL,
4208*4882a593Smuzhiyun attr_mask, IB_QPS_INIT, IB_QPS_RESET,
4209*4882a593Smuzhiyun udata)) {
4210*4882a593Smuzhiyun pr_warn("WQN=0x%06x failed with reverting HW's resources failure\n",
4211*4882a593Smuzhiyun ibwq->wq_num);
4212*4882a593Smuzhiyun qp_new_state = IB_QPS_INIT;
4213*4882a593Smuzhiyun }
4214*4882a593Smuzhiyun }
4215*4882a593Smuzhiyun
4216*4882a593Smuzhiyun qp->state = qp_new_state;
4217*4882a593Smuzhiyun
4218*4882a593Smuzhiyun return err;
4219*4882a593Smuzhiyun }
4220*4882a593Smuzhiyun
mlx4_ib_modify_wq(struct ib_wq * ibwq,struct ib_wq_attr * wq_attr,u32 wq_attr_mask,struct ib_udata * udata)4221*4882a593Smuzhiyun int mlx4_ib_modify_wq(struct ib_wq *ibwq, struct ib_wq_attr *wq_attr,
4222*4882a593Smuzhiyun u32 wq_attr_mask, struct ib_udata *udata)
4223*4882a593Smuzhiyun {
4224*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4225*4882a593Smuzhiyun struct mlx4_ib_modify_wq ucmd = {};
4226*4882a593Smuzhiyun size_t required_cmd_sz;
4227*4882a593Smuzhiyun enum ib_wq_state cur_state, new_state;
4228*4882a593Smuzhiyun int err = 0;
4229*4882a593Smuzhiyun
4230*4882a593Smuzhiyun required_cmd_sz = offsetof(typeof(ucmd), reserved) +
4231*4882a593Smuzhiyun sizeof(ucmd.reserved);
4232*4882a593Smuzhiyun if (udata->inlen < required_cmd_sz)
4233*4882a593Smuzhiyun return -EINVAL;
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun if (udata->inlen > sizeof(ucmd) &&
4236*4882a593Smuzhiyun !ib_is_udata_cleared(udata, sizeof(ucmd),
4237*4882a593Smuzhiyun udata->inlen - sizeof(ucmd)))
4238*4882a593Smuzhiyun return -EOPNOTSUPP;
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
4241*4882a593Smuzhiyun return -EFAULT;
4242*4882a593Smuzhiyun
4243*4882a593Smuzhiyun if (ucmd.comp_mask || ucmd.reserved)
4244*4882a593Smuzhiyun return -EOPNOTSUPP;
4245*4882a593Smuzhiyun
4246*4882a593Smuzhiyun if (wq_attr_mask & IB_WQ_FLAGS)
4247*4882a593Smuzhiyun return -EOPNOTSUPP;
4248*4882a593Smuzhiyun
4249*4882a593Smuzhiyun cur_state = wq_attr->curr_wq_state;
4250*4882a593Smuzhiyun new_state = wq_attr->wq_state;
4251*4882a593Smuzhiyun
4252*4882a593Smuzhiyun if ((new_state == IB_WQS_RDY) && (cur_state == IB_WQS_ERR))
4253*4882a593Smuzhiyun return -EINVAL;
4254*4882a593Smuzhiyun
4255*4882a593Smuzhiyun if ((new_state == IB_WQS_ERR) && (cur_state == IB_WQS_RESET))
4256*4882a593Smuzhiyun return -EINVAL;
4257*4882a593Smuzhiyun
4258*4882a593Smuzhiyun /* Need to protect against the parent RSS which also may modify WQ
4259*4882a593Smuzhiyun * state.
4260*4882a593Smuzhiyun */
4261*4882a593Smuzhiyun mutex_lock(&qp->mutex);
4262*4882a593Smuzhiyun
4263*4882a593Smuzhiyun /* Can update HW state only if a RSS QP has already associated to this
4264*4882a593Smuzhiyun * WQ, so we can apply its port on the WQ.
4265*4882a593Smuzhiyun */
4266*4882a593Smuzhiyun if (qp->rss_usecnt)
4267*4882a593Smuzhiyun err = _mlx4_ib_modify_wq(ibwq, new_state, udata);
4268*4882a593Smuzhiyun
4269*4882a593Smuzhiyun if (!err)
4270*4882a593Smuzhiyun ibwq->state = new_state;
4271*4882a593Smuzhiyun
4272*4882a593Smuzhiyun mutex_unlock(&qp->mutex);
4273*4882a593Smuzhiyun
4274*4882a593Smuzhiyun return err;
4275*4882a593Smuzhiyun }
4276*4882a593Smuzhiyun
mlx4_ib_destroy_wq(struct ib_wq * ibwq,struct ib_udata * udata)4277*4882a593Smuzhiyun int mlx4_ib_destroy_wq(struct ib_wq *ibwq, struct ib_udata *udata)
4278*4882a593Smuzhiyun {
4279*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(ibwq->device);
4280*4882a593Smuzhiyun struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4281*4882a593Smuzhiyun
4282*4882a593Smuzhiyun if (qp->counter_index)
4283*4882a593Smuzhiyun mlx4_ib_free_qp_counter(dev, qp);
4284*4882a593Smuzhiyun
4285*4882a593Smuzhiyun destroy_qp_common(dev, qp, MLX4_IB_RWQ_SRC, udata);
4286*4882a593Smuzhiyun
4287*4882a593Smuzhiyun kfree(qp);
4288*4882a593Smuzhiyun return 0;
4289*4882a593Smuzhiyun }
4290*4882a593Smuzhiyun
mlx4_ib_create_rwq_ind_table(struct ib_rwq_ind_table * rwq_ind_table,struct ib_rwq_ind_table_init_attr * init_attr,struct ib_udata * udata)4291*4882a593Smuzhiyun int mlx4_ib_create_rwq_ind_table(struct ib_rwq_ind_table *rwq_ind_table,
4292*4882a593Smuzhiyun struct ib_rwq_ind_table_init_attr *init_attr,
4293*4882a593Smuzhiyun struct ib_udata *udata)
4294*4882a593Smuzhiyun {
4295*4882a593Smuzhiyun struct mlx4_ib_create_rwq_ind_tbl_resp resp = {};
4296*4882a593Smuzhiyun unsigned int ind_tbl_size = 1 << init_attr->log_ind_tbl_size;
4297*4882a593Smuzhiyun struct ib_device *device = rwq_ind_table->device;
4298*4882a593Smuzhiyun unsigned int base_wqn;
4299*4882a593Smuzhiyun size_t min_resp_len;
4300*4882a593Smuzhiyun int i, err = 0;
4301*4882a593Smuzhiyun
4302*4882a593Smuzhiyun if (udata->inlen > 0 &&
4303*4882a593Smuzhiyun !ib_is_udata_cleared(udata, 0,
4304*4882a593Smuzhiyun udata->inlen))
4305*4882a593Smuzhiyun return -EOPNOTSUPP;
4306*4882a593Smuzhiyun
4307*4882a593Smuzhiyun min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4308*4882a593Smuzhiyun if (udata->outlen && udata->outlen < min_resp_len)
4309*4882a593Smuzhiyun return -EINVAL;
4310*4882a593Smuzhiyun
4311*4882a593Smuzhiyun if (ind_tbl_size >
4312*4882a593Smuzhiyun device->attrs.rss_caps.max_rwq_indirection_table_size) {
4313*4882a593Smuzhiyun pr_debug("log_ind_tbl_size = %d is bigger than supported = %d\n",
4314*4882a593Smuzhiyun ind_tbl_size,
4315*4882a593Smuzhiyun device->attrs.rss_caps.max_rwq_indirection_table_size);
4316*4882a593Smuzhiyun return -EINVAL;
4317*4882a593Smuzhiyun }
4318*4882a593Smuzhiyun
4319*4882a593Smuzhiyun base_wqn = init_attr->ind_tbl[0]->wq_num;
4320*4882a593Smuzhiyun
4321*4882a593Smuzhiyun if (base_wqn % ind_tbl_size) {
4322*4882a593Smuzhiyun pr_debug("WQN=0x%x isn't aligned with indirection table size\n",
4323*4882a593Smuzhiyun base_wqn);
4324*4882a593Smuzhiyun return -EINVAL;
4325*4882a593Smuzhiyun }
4326*4882a593Smuzhiyun
4327*4882a593Smuzhiyun for (i = 1; i < ind_tbl_size; i++) {
4328*4882a593Smuzhiyun if (++base_wqn != init_attr->ind_tbl[i]->wq_num) {
4329*4882a593Smuzhiyun pr_debug("indirection table's WQNs aren't consecutive\n");
4330*4882a593Smuzhiyun return -EINVAL;
4331*4882a593Smuzhiyun }
4332*4882a593Smuzhiyun }
4333*4882a593Smuzhiyun
4334*4882a593Smuzhiyun if (udata->outlen) {
4335*4882a593Smuzhiyun resp.response_length = offsetof(typeof(resp), response_length) +
4336*4882a593Smuzhiyun sizeof(resp.response_length);
4337*4882a593Smuzhiyun err = ib_copy_to_udata(udata, &resp, resp.response_length);
4338*4882a593Smuzhiyun }
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun return err;
4341*4882a593Smuzhiyun }
4342*4882a593Smuzhiyun
4343*4882a593Smuzhiyun struct mlx4_ib_drain_cqe {
4344*4882a593Smuzhiyun struct ib_cqe cqe;
4345*4882a593Smuzhiyun struct completion done;
4346*4882a593Smuzhiyun };
4347*4882a593Smuzhiyun
mlx4_ib_drain_qp_done(struct ib_cq * cq,struct ib_wc * wc)4348*4882a593Smuzhiyun static void mlx4_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
4349*4882a593Smuzhiyun {
4350*4882a593Smuzhiyun struct mlx4_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
4351*4882a593Smuzhiyun struct mlx4_ib_drain_cqe,
4352*4882a593Smuzhiyun cqe);
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun complete(&cqe->done);
4355*4882a593Smuzhiyun }
4356*4882a593Smuzhiyun
4357*4882a593Smuzhiyun /* This function returns only once the drained WR was completed */
handle_drain_completion(struct ib_cq * cq,struct mlx4_ib_drain_cqe * sdrain,struct mlx4_ib_dev * dev)4358*4882a593Smuzhiyun static void handle_drain_completion(struct ib_cq *cq,
4359*4882a593Smuzhiyun struct mlx4_ib_drain_cqe *sdrain,
4360*4882a593Smuzhiyun struct mlx4_ib_dev *dev)
4361*4882a593Smuzhiyun {
4362*4882a593Smuzhiyun struct mlx4_dev *mdev = dev->dev;
4363*4882a593Smuzhiyun
4364*4882a593Smuzhiyun if (cq->poll_ctx == IB_POLL_DIRECT) {
4365*4882a593Smuzhiyun while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
4366*4882a593Smuzhiyun ib_process_cq_direct(cq, -1);
4367*4882a593Smuzhiyun return;
4368*4882a593Smuzhiyun }
4369*4882a593Smuzhiyun
4370*4882a593Smuzhiyun if (mdev->persist->state == MLX4_DEVICE_STATE_INTERNAL_ERROR) {
4371*4882a593Smuzhiyun struct mlx4_ib_cq *mcq = to_mcq(cq);
4372*4882a593Smuzhiyun bool triggered = false;
4373*4882a593Smuzhiyun unsigned long flags;
4374*4882a593Smuzhiyun
4375*4882a593Smuzhiyun spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
4376*4882a593Smuzhiyun /* Make sure that the CQ handler won't run if wasn't run yet */
4377*4882a593Smuzhiyun if (!mcq->mcq.reset_notify_added)
4378*4882a593Smuzhiyun mcq->mcq.reset_notify_added = 1;
4379*4882a593Smuzhiyun else
4380*4882a593Smuzhiyun triggered = true;
4381*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
4382*4882a593Smuzhiyun
4383*4882a593Smuzhiyun if (triggered) {
4384*4882a593Smuzhiyun /* Wait for any scheduled/running task to be ended */
4385*4882a593Smuzhiyun switch (cq->poll_ctx) {
4386*4882a593Smuzhiyun case IB_POLL_SOFTIRQ:
4387*4882a593Smuzhiyun irq_poll_disable(&cq->iop);
4388*4882a593Smuzhiyun irq_poll_enable(&cq->iop);
4389*4882a593Smuzhiyun break;
4390*4882a593Smuzhiyun case IB_POLL_WORKQUEUE:
4391*4882a593Smuzhiyun cancel_work_sync(&cq->work);
4392*4882a593Smuzhiyun break;
4393*4882a593Smuzhiyun default:
4394*4882a593Smuzhiyun WARN_ON_ONCE(1);
4395*4882a593Smuzhiyun }
4396*4882a593Smuzhiyun }
4397*4882a593Smuzhiyun
4398*4882a593Smuzhiyun /* Run the CQ handler - this makes sure that the drain WR will
4399*4882a593Smuzhiyun * be processed if wasn't processed yet.
4400*4882a593Smuzhiyun */
4401*4882a593Smuzhiyun mcq->mcq.comp(&mcq->mcq);
4402*4882a593Smuzhiyun }
4403*4882a593Smuzhiyun
4404*4882a593Smuzhiyun wait_for_completion(&sdrain->done);
4405*4882a593Smuzhiyun }
4406*4882a593Smuzhiyun
mlx4_ib_drain_sq(struct ib_qp * qp)4407*4882a593Smuzhiyun void mlx4_ib_drain_sq(struct ib_qp *qp)
4408*4882a593Smuzhiyun {
4409*4882a593Smuzhiyun struct ib_cq *cq = qp->send_cq;
4410*4882a593Smuzhiyun struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
4411*4882a593Smuzhiyun struct mlx4_ib_drain_cqe sdrain;
4412*4882a593Smuzhiyun const struct ib_send_wr *bad_swr;
4413*4882a593Smuzhiyun struct ib_rdma_wr swr = {
4414*4882a593Smuzhiyun .wr = {
4415*4882a593Smuzhiyun .next = NULL,
4416*4882a593Smuzhiyun { .wr_cqe = &sdrain.cqe, },
4417*4882a593Smuzhiyun .opcode = IB_WR_RDMA_WRITE,
4418*4882a593Smuzhiyun },
4419*4882a593Smuzhiyun };
4420*4882a593Smuzhiyun int ret;
4421*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(qp->device);
4422*4882a593Smuzhiyun struct mlx4_dev *mdev = dev->dev;
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
4425*4882a593Smuzhiyun if (ret && mdev->persist->state != MLX4_DEVICE_STATE_INTERNAL_ERROR) {
4426*4882a593Smuzhiyun WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
4427*4882a593Smuzhiyun return;
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun
4430*4882a593Smuzhiyun sdrain.cqe.done = mlx4_ib_drain_qp_done;
4431*4882a593Smuzhiyun init_completion(&sdrain.done);
4432*4882a593Smuzhiyun
4433*4882a593Smuzhiyun ret = _mlx4_ib_post_send(qp, &swr.wr, &bad_swr, true);
4434*4882a593Smuzhiyun if (ret) {
4435*4882a593Smuzhiyun WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
4436*4882a593Smuzhiyun return;
4437*4882a593Smuzhiyun }
4438*4882a593Smuzhiyun
4439*4882a593Smuzhiyun handle_drain_completion(cq, &sdrain, dev);
4440*4882a593Smuzhiyun }
4441*4882a593Smuzhiyun
mlx4_ib_drain_rq(struct ib_qp * qp)4442*4882a593Smuzhiyun void mlx4_ib_drain_rq(struct ib_qp *qp)
4443*4882a593Smuzhiyun {
4444*4882a593Smuzhiyun struct ib_cq *cq = qp->recv_cq;
4445*4882a593Smuzhiyun struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
4446*4882a593Smuzhiyun struct mlx4_ib_drain_cqe rdrain;
4447*4882a593Smuzhiyun struct ib_recv_wr rwr = {};
4448*4882a593Smuzhiyun const struct ib_recv_wr *bad_rwr;
4449*4882a593Smuzhiyun int ret;
4450*4882a593Smuzhiyun struct mlx4_ib_dev *dev = to_mdev(qp->device);
4451*4882a593Smuzhiyun struct mlx4_dev *mdev = dev->dev;
4452*4882a593Smuzhiyun
4453*4882a593Smuzhiyun ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
4454*4882a593Smuzhiyun if (ret && mdev->persist->state != MLX4_DEVICE_STATE_INTERNAL_ERROR) {
4455*4882a593Smuzhiyun WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
4456*4882a593Smuzhiyun return;
4457*4882a593Smuzhiyun }
4458*4882a593Smuzhiyun
4459*4882a593Smuzhiyun rwr.wr_cqe = &rdrain.cqe;
4460*4882a593Smuzhiyun rdrain.cqe.done = mlx4_ib_drain_qp_done;
4461*4882a593Smuzhiyun init_completion(&rdrain.done);
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun ret = _mlx4_ib_post_recv(qp, &rwr, &bad_rwr, true);
4464*4882a593Smuzhiyun if (ret) {
4465*4882a593Smuzhiyun WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
4466*4882a593Smuzhiyun return;
4467*4882a593Smuzhiyun }
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun handle_drain_completion(cq, &rdrain, dev);
4470*4882a593Smuzhiyun }
4471