1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2006, 2007 Cisco Systems. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifndef MLX4_IB_H
35*4882a593Smuzhiyun #define MLX4_IB_H
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/compiler.h>
38*4882a593Smuzhiyun #include <linux/list.h>
39*4882a593Smuzhiyun #include <linux/mutex.h>
40*4882a593Smuzhiyun #include <linux/idr.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
43*4882a593Smuzhiyun #include <rdma/ib_umem.h>
44*4882a593Smuzhiyun #include <rdma/ib_mad.h>
45*4882a593Smuzhiyun #include <rdma/ib_sa.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <linux/mlx4/device.h>
48*4882a593Smuzhiyun #include <linux/mlx4/doorbell.h>
49*4882a593Smuzhiyun #include <linux/mlx4/qp.h>
50*4882a593Smuzhiyun #include <linux/mlx4/cq.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define MLX4_IB_DRV_NAME "mlx4_ib"
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #ifdef pr_fmt
55*4882a593Smuzhiyun #undef pr_fmt
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun #define pr_fmt(fmt) "<" MLX4_IB_DRV_NAME "> %s: " fmt, __func__
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define mlx4_ib_warn(ibdev, format, arg...) \
60*4882a593Smuzhiyun dev_warn((ibdev)->dev.parent, MLX4_IB_DRV_NAME ": " format, ## arg)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun enum {
63*4882a593Smuzhiyun MLX4_IB_SQ_MIN_WQE_SHIFT = 6,
64*4882a593Smuzhiyun MLX4_IB_MAX_HEADROOM = 2048
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MLX4_IB_SQ_HEADROOM(shift) ((MLX4_IB_MAX_HEADROOM >> (shift)) + 1)
68*4882a593Smuzhiyun #define MLX4_IB_SQ_MAX_SPARE (MLX4_IB_SQ_HEADROOM(MLX4_IB_SQ_MIN_WQE_SHIFT))
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*module param to indicate if SM assigns the alias_GUID*/
71*4882a593Smuzhiyun extern int mlx4_ib_sm_guid_assign;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define MLX4_IB_UC_STEER_QPN_ALIGN 1
74*4882a593Smuzhiyun #define MLX4_IB_UC_MAX_NUM_QPS 256
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun enum hw_bar_type {
77*4882a593Smuzhiyun HW_BAR_BF,
78*4882a593Smuzhiyun HW_BAR_DB,
79*4882a593Smuzhiyun HW_BAR_CLOCK,
80*4882a593Smuzhiyun HW_BAR_COUNT
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct mlx4_ib_ucontext {
84*4882a593Smuzhiyun struct ib_ucontext ibucontext;
85*4882a593Smuzhiyun struct mlx4_uar uar;
86*4882a593Smuzhiyun struct list_head db_page_list;
87*4882a593Smuzhiyun struct mutex db_page_mutex;
88*4882a593Smuzhiyun struct list_head wqn_ranges_list;
89*4882a593Smuzhiyun struct mutex wqn_ranges_mutex; /* protect wqn_ranges_list */
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct mlx4_ib_pd {
93*4882a593Smuzhiyun struct ib_pd ibpd;
94*4882a593Smuzhiyun u32 pdn;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct mlx4_ib_xrcd {
98*4882a593Smuzhiyun struct ib_xrcd ibxrcd;
99*4882a593Smuzhiyun u32 xrcdn;
100*4882a593Smuzhiyun struct ib_pd *pd;
101*4882a593Smuzhiyun struct ib_cq *cq;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct mlx4_ib_cq_buf {
105*4882a593Smuzhiyun struct mlx4_buf buf;
106*4882a593Smuzhiyun struct mlx4_mtt mtt;
107*4882a593Smuzhiyun int entry_size;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct mlx4_ib_cq_resize {
111*4882a593Smuzhiyun struct mlx4_ib_cq_buf buf;
112*4882a593Smuzhiyun int cqe;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun struct mlx4_ib_cq {
116*4882a593Smuzhiyun struct ib_cq ibcq;
117*4882a593Smuzhiyun struct mlx4_cq mcq;
118*4882a593Smuzhiyun struct mlx4_ib_cq_buf buf;
119*4882a593Smuzhiyun struct mlx4_ib_cq_resize *resize_buf;
120*4882a593Smuzhiyun struct mlx4_db db;
121*4882a593Smuzhiyun spinlock_t lock;
122*4882a593Smuzhiyun struct mutex resize_mutex;
123*4882a593Smuzhiyun struct ib_umem *umem;
124*4882a593Smuzhiyun struct ib_umem *resize_umem;
125*4882a593Smuzhiyun int create_flags;
126*4882a593Smuzhiyun /* List of qps that it serves.*/
127*4882a593Smuzhiyun struct list_head send_qp_list;
128*4882a593Smuzhiyun struct list_head recv_qp_list;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define MLX4_MR_PAGES_ALIGN 0x40
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct mlx4_ib_mr {
134*4882a593Smuzhiyun struct ib_mr ibmr;
135*4882a593Smuzhiyun __be64 *pages;
136*4882a593Smuzhiyun dma_addr_t page_map;
137*4882a593Smuzhiyun u32 npages;
138*4882a593Smuzhiyun u32 max_pages;
139*4882a593Smuzhiyun struct mlx4_mr mmr;
140*4882a593Smuzhiyun struct ib_umem *umem;
141*4882a593Smuzhiyun size_t page_map_size;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct mlx4_ib_mw {
145*4882a593Smuzhiyun struct ib_mw ibmw;
146*4882a593Smuzhiyun struct mlx4_mw mmw;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define MAX_REGS_PER_FLOW 2
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct mlx4_flow_reg_id {
152*4882a593Smuzhiyun u64 id;
153*4882a593Smuzhiyun u64 mirror;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct mlx4_ib_flow {
157*4882a593Smuzhiyun struct ib_flow ibflow;
158*4882a593Smuzhiyun /* translating DMFS verbs sniffer rule to FW API requires two reg IDs */
159*4882a593Smuzhiyun struct mlx4_flow_reg_id reg_id[MAX_REGS_PER_FLOW];
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun struct mlx4_ib_wq {
163*4882a593Smuzhiyun u64 *wrid;
164*4882a593Smuzhiyun spinlock_t lock;
165*4882a593Smuzhiyun int wqe_cnt;
166*4882a593Smuzhiyun int max_post;
167*4882a593Smuzhiyun int max_gs;
168*4882a593Smuzhiyun int offset;
169*4882a593Smuzhiyun int wqe_shift;
170*4882a593Smuzhiyun unsigned head;
171*4882a593Smuzhiyun unsigned tail;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun enum {
175*4882a593Smuzhiyun MLX4_IB_QP_CREATE_ROCE_V2_GSI = IB_QP_CREATE_RESERVED_START
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun enum mlx4_ib_qp_flags {
179*4882a593Smuzhiyun MLX4_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
180*4882a593Smuzhiyun MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
181*4882a593Smuzhiyun MLX4_IB_QP_NETIF = IB_QP_CREATE_NETIF_QP,
182*4882a593Smuzhiyun MLX4_IB_QP_SCATTER_FCS = IB_QP_CREATE_SCATTER_FCS,
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Mellanox specific flags start from IB_QP_CREATE_RESERVED_START */
185*4882a593Smuzhiyun MLX4_IB_ROCE_V2_GSI_QP = MLX4_IB_QP_CREATE_ROCE_V2_GSI,
186*4882a593Smuzhiyun MLX4_IB_SRIOV_TUNNEL_QP = 1 << 30,
187*4882a593Smuzhiyun MLX4_IB_SRIOV_SQP = 1 << 31,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct mlx4_ib_gid_entry {
191*4882a593Smuzhiyun struct list_head list;
192*4882a593Smuzhiyun union ib_gid gid;
193*4882a593Smuzhiyun int added;
194*4882a593Smuzhiyun u8 port;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun enum mlx4_ib_qp_type {
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * IB_QPT_SMI and IB_QPT_GSI have to be the first two entries
200*4882a593Smuzhiyun * here (and in that order) since the MAD layer uses them as
201*4882a593Smuzhiyun * indices into a 2-entry table.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun MLX4_IB_QPT_SMI = IB_QPT_SMI,
204*4882a593Smuzhiyun MLX4_IB_QPT_GSI = IB_QPT_GSI,
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun MLX4_IB_QPT_RC = IB_QPT_RC,
207*4882a593Smuzhiyun MLX4_IB_QPT_UC = IB_QPT_UC,
208*4882a593Smuzhiyun MLX4_IB_QPT_UD = IB_QPT_UD,
209*4882a593Smuzhiyun MLX4_IB_QPT_RAW_IPV6 = IB_QPT_RAW_IPV6,
210*4882a593Smuzhiyun MLX4_IB_QPT_RAW_ETHERTYPE = IB_QPT_RAW_ETHERTYPE,
211*4882a593Smuzhiyun MLX4_IB_QPT_RAW_PACKET = IB_QPT_RAW_PACKET,
212*4882a593Smuzhiyun MLX4_IB_QPT_XRC_INI = IB_QPT_XRC_INI,
213*4882a593Smuzhiyun MLX4_IB_QPT_XRC_TGT = IB_QPT_XRC_TGT,
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_SMI_OWNER = 1 << 16,
216*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_SMI = 1 << 17,
217*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_GSI = 1 << 18,
218*4882a593Smuzhiyun MLX4_IB_QPT_TUN_SMI_OWNER = 1 << 19,
219*4882a593Smuzhiyun MLX4_IB_QPT_TUN_SMI = 1 << 20,
220*4882a593Smuzhiyun MLX4_IB_QPT_TUN_GSI = 1 << 21,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define MLX4_IB_QPT_ANY_SRIOV (MLX4_IB_QPT_PROXY_SMI_OWNER | \
224*4882a593Smuzhiyun MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER | \
225*4882a593Smuzhiyun MLX4_IB_QPT_TUN_SMI | MLX4_IB_QPT_TUN_GSI)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun enum mlx4_ib_mad_ifc_flags {
228*4882a593Smuzhiyun MLX4_MAD_IFC_IGNORE_MKEY = 1,
229*4882a593Smuzhiyun MLX4_MAD_IFC_IGNORE_BKEY = 2,
230*4882a593Smuzhiyun MLX4_MAD_IFC_IGNORE_KEYS = (MLX4_MAD_IFC_IGNORE_MKEY |
231*4882a593Smuzhiyun MLX4_MAD_IFC_IGNORE_BKEY),
232*4882a593Smuzhiyun MLX4_MAD_IFC_NET_VIEW = 4,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun enum {
236*4882a593Smuzhiyun MLX4_NUM_TUNNEL_BUFS = 512,
237*4882a593Smuzhiyun MLX4_NUM_WIRE_BUFS = 2048,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun struct mlx4_ib_tunnel_header {
241*4882a593Smuzhiyun struct mlx4_av av;
242*4882a593Smuzhiyun __be32 remote_qpn;
243*4882a593Smuzhiyun __be32 qkey;
244*4882a593Smuzhiyun __be16 vlan;
245*4882a593Smuzhiyun u8 mac[6];
246*4882a593Smuzhiyun __be16 pkey_index;
247*4882a593Smuzhiyun u8 reserved[6];
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun struct mlx4_ib_buf {
251*4882a593Smuzhiyun void *addr;
252*4882a593Smuzhiyun dma_addr_t map;
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun struct mlx4_rcv_tunnel_hdr {
256*4882a593Smuzhiyun __be32 flags_src_qp; /* flags[6:5] is defined for VLANs:
257*4882a593Smuzhiyun * 0x0 - no vlan was in the packet
258*4882a593Smuzhiyun * 0x01 - C-VLAN was in the packet */
259*4882a593Smuzhiyun u8 g_ml_path; /* gid bit stands for ipv6/4 header in RoCE */
260*4882a593Smuzhiyun u8 reserved;
261*4882a593Smuzhiyun __be16 pkey_index;
262*4882a593Smuzhiyun __be16 sl_vid;
263*4882a593Smuzhiyun __be16 slid_mac_47_32;
264*4882a593Smuzhiyun __be32 mac_31_0;
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun struct mlx4_ib_proxy_sqp_hdr {
268*4882a593Smuzhiyun struct ib_grh grh;
269*4882a593Smuzhiyun struct mlx4_rcv_tunnel_hdr tun;
270*4882a593Smuzhiyun } __packed;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun struct mlx4_roce_smac_vlan_info {
273*4882a593Smuzhiyun u64 smac;
274*4882a593Smuzhiyun int smac_index;
275*4882a593Smuzhiyun int smac_port;
276*4882a593Smuzhiyun u64 candidate_smac;
277*4882a593Smuzhiyun int candidate_smac_index;
278*4882a593Smuzhiyun int candidate_smac_port;
279*4882a593Smuzhiyun u16 vid;
280*4882a593Smuzhiyun int vlan_index;
281*4882a593Smuzhiyun int vlan_port;
282*4882a593Smuzhiyun u16 candidate_vid;
283*4882a593Smuzhiyun int candidate_vlan_index;
284*4882a593Smuzhiyun int candidate_vlan_port;
285*4882a593Smuzhiyun int update_vid;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun struct mlx4_wqn_range {
289*4882a593Smuzhiyun int base_wqn;
290*4882a593Smuzhiyun int size;
291*4882a593Smuzhiyun int refcount;
292*4882a593Smuzhiyun bool dirty;
293*4882a593Smuzhiyun struct list_head list;
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct mlx4_ib_rss {
297*4882a593Smuzhiyun unsigned int base_qpn_tbl_sz;
298*4882a593Smuzhiyun u8 flags;
299*4882a593Smuzhiyun u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun enum {
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * Largest possible UD header: send with GRH and immediate
305*4882a593Smuzhiyun * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
306*4882a593Smuzhiyun * tag. (LRH would only use 8 bytes, so Ethernet is the
307*4882a593Smuzhiyun * biggest case)
308*4882a593Smuzhiyun */
309*4882a593Smuzhiyun MLX4_IB_UD_HEADER_SIZE = 82,
310*4882a593Smuzhiyun MLX4_IB_LSO_HEADER_SPARE = 128,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun struct mlx4_ib_sqp {
314*4882a593Smuzhiyun int pkey_index;
315*4882a593Smuzhiyun u32 qkey;
316*4882a593Smuzhiyun u32 send_psn;
317*4882a593Smuzhiyun struct ib_ud_header ud_header;
318*4882a593Smuzhiyun u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
319*4882a593Smuzhiyun struct ib_qp *roce_v2_gsi;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun struct mlx4_ib_qp {
323*4882a593Smuzhiyun union {
324*4882a593Smuzhiyun struct ib_qp ibqp;
325*4882a593Smuzhiyun struct ib_wq ibwq;
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun struct mlx4_qp mqp;
328*4882a593Smuzhiyun struct mlx4_buf buf;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun struct mlx4_db db;
331*4882a593Smuzhiyun struct mlx4_ib_wq rq;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun u32 doorbell_qpn;
334*4882a593Smuzhiyun __be32 sq_signal_bits;
335*4882a593Smuzhiyun unsigned sq_next_wqe;
336*4882a593Smuzhiyun int sq_spare_wqes;
337*4882a593Smuzhiyun struct mlx4_ib_wq sq;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun enum mlx4_ib_qp_type mlx4_ib_qp_type;
340*4882a593Smuzhiyun struct ib_umem *umem;
341*4882a593Smuzhiyun struct mlx4_mtt mtt;
342*4882a593Smuzhiyun int buf_size;
343*4882a593Smuzhiyun struct mutex mutex;
344*4882a593Smuzhiyun u16 xrcdn;
345*4882a593Smuzhiyun u32 flags;
346*4882a593Smuzhiyun u8 port;
347*4882a593Smuzhiyun u8 alt_port;
348*4882a593Smuzhiyun u8 atomic_rd_en;
349*4882a593Smuzhiyun u8 resp_depth;
350*4882a593Smuzhiyun u8 sq_no_prefetch;
351*4882a593Smuzhiyun u8 state;
352*4882a593Smuzhiyun int mlx_type;
353*4882a593Smuzhiyun u32 inl_recv_sz;
354*4882a593Smuzhiyun struct list_head gid_list;
355*4882a593Smuzhiyun struct list_head steering_rules;
356*4882a593Smuzhiyun struct mlx4_ib_buf *sqp_proxy_rcv;
357*4882a593Smuzhiyun struct mlx4_roce_smac_vlan_info pri;
358*4882a593Smuzhiyun struct mlx4_roce_smac_vlan_info alt;
359*4882a593Smuzhiyun u64 reg_id;
360*4882a593Smuzhiyun struct list_head qps_list;
361*4882a593Smuzhiyun struct list_head cq_recv_list;
362*4882a593Smuzhiyun struct list_head cq_send_list;
363*4882a593Smuzhiyun struct counter_index *counter_index;
364*4882a593Smuzhiyun struct mlx4_wqn_range *wqn_range;
365*4882a593Smuzhiyun /* Number of RSS QP parents that uses this WQ */
366*4882a593Smuzhiyun u32 rss_usecnt;
367*4882a593Smuzhiyun union {
368*4882a593Smuzhiyun struct mlx4_ib_rss *rss_ctx;
369*4882a593Smuzhiyun struct mlx4_ib_sqp *sqp;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct mlx4_ib_srq {
374*4882a593Smuzhiyun struct ib_srq ibsrq;
375*4882a593Smuzhiyun struct mlx4_srq msrq;
376*4882a593Smuzhiyun struct mlx4_buf buf;
377*4882a593Smuzhiyun struct mlx4_db db;
378*4882a593Smuzhiyun u64 *wrid;
379*4882a593Smuzhiyun spinlock_t lock;
380*4882a593Smuzhiyun int head;
381*4882a593Smuzhiyun int tail;
382*4882a593Smuzhiyun u16 wqe_ctr;
383*4882a593Smuzhiyun struct ib_umem *umem;
384*4882a593Smuzhiyun struct mlx4_mtt mtt;
385*4882a593Smuzhiyun struct mutex mutex;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun struct mlx4_ib_ah {
389*4882a593Smuzhiyun struct ib_ah ibah;
390*4882a593Smuzhiyun union mlx4_ext_av av;
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun struct mlx4_ib_rwq_ind_table {
394*4882a593Smuzhiyun struct ib_rwq_ind_table ib_rwq_ind_tbl;
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /****************************************/
398*4882a593Smuzhiyun /* alias guid support */
399*4882a593Smuzhiyun /****************************************/
400*4882a593Smuzhiyun #define NUM_PORT_ALIAS_GUID 2
401*4882a593Smuzhiyun #define NUM_ALIAS_GUID_IN_REC 8
402*4882a593Smuzhiyun #define NUM_ALIAS_GUID_REC_IN_PORT 16
403*4882a593Smuzhiyun #define GUID_REC_SIZE 8
404*4882a593Smuzhiyun #define NUM_ALIAS_GUID_PER_PORT 128
405*4882a593Smuzhiyun #define MLX4_NOT_SET_GUID (0x00LL)
406*4882a593Smuzhiyun #define MLX4_GUID_FOR_DELETE_VAL (~(0x00LL))
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun enum mlx4_guid_alias_rec_status {
409*4882a593Smuzhiyun MLX4_GUID_INFO_STATUS_IDLE,
410*4882a593Smuzhiyun MLX4_GUID_INFO_STATUS_SET,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #define GUID_STATE_NEED_PORT_INIT 0x01
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun enum mlx4_guid_alias_rec_method {
416*4882a593Smuzhiyun MLX4_GUID_INFO_RECORD_SET = IB_MGMT_METHOD_SET,
417*4882a593Smuzhiyun MLX4_GUID_INFO_RECORD_DELETE = IB_SA_METHOD_DELETE,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun struct mlx4_sriov_alias_guid_info_rec_det {
421*4882a593Smuzhiyun u8 all_recs[GUID_REC_SIZE * NUM_ALIAS_GUID_IN_REC];
422*4882a593Smuzhiyun ib_sa_comp_mask guid_indexes; /*indicates what from the 8 records are valid*/
423*4882a593Smuzhiyun enum mlx4_guid_alias_rec_status status; /*indicates the administraively status of the record.*/
424*4882a593Smuzhiyun unsigned int guids_retry_schedule[NUM_ALIAS_GUID_IN_REC];
425*4882a593Smuzhiyun u64 time_to_run;
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun struct mlx4_sriov_alias_guid_port_rec_det {
429*4882a593Smuzhiyun struct mlx4_sriov_alias_guid_info_rec_det all_rec_per_port[NUM_ALIAS_GUID_REC_IN_PORT];
430*4882a593Smuzhiyun struct workqueue_struct *wq;
431*4882a593Smuzhiyun struct delayed_work alias_guid_work;
432*4882a593Smuzhiyun u8 port;
433*4882a593Smuzhiyun u32 state_flags;
434*4882a593Smuzhiyun struct mlx4_sriov_alias_guid *parent;
435*4882a593Smuzhiyun struct list_head cb_list;
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun struct mlx4_sriov_alias_guid {
439*4882a593Smuzhiyun struct mlx4_sriov_alias_guid_port_rec_det ports_guid[MLX4_MAX_PORTS];
440*4882a593Smuzhiyun spinlock_t ag_work_lock;
441*4882a593Smuzhiyun struct ib_sa_client *sa_client;
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun struct mlx4_ib_demux_work {
445*4882a593Smuzhiyun struct work_struct work;
446*4882a593Smuzhiyun struct mlx4_ib_dev *dev;
447*4882a593Smuzhiyun int slave;
448*4882a593Smuzhiyun int do_init;
449*4882a593Smuzhiyun u8 port;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun struct mlx4_ib_tun_tx_buf {
454*4882a593Smuzhiyun struct mlx4_ib_buf buf;
455*4882a593Smuzhiyun struct ib_ah *ah;
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun struct mlx4_ib_demux_pv_qp {
459*4882a593Smuzhiyun struct ib_qp *qp;
460*4882a593Smuzhiyun enum ib_qp_type proxy_qpt;
461*4882a593Smuzhiyun struct mlx4_ib_buf *ring;
462*4882a593Smuzhiyun struct mlx4_ib_tun_tx_buf *tx_ring;
463*4882a593Smuzhiyun spinlock_t tx_lock;
464*4882a593Smuzhiyun unsigned tx_ix_head;
465*4882a593Smuzhiyun unsigned tx_ix_tail;
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun enum mlx4_ib_demux_pv_state {
469*4882a593Smuzhiyun DEMUX_PV_STATE_DOWN,
470*4882a593Smuzhiyun DEMUX_PV_STATE_STARTING,
471*4882a593Smuzhiyun DEMUX_PV_STATE_ACTIVE,
472*4882a593Smuzhiyun DEMUX_PV_STATE_DOWNING,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun struct mlx4_ib_demux_pv_ctx {
476*4882a593Smuzhiyun int port;
477*4882a593Smuzhiyun int slave;
478*4882a593Smuzhiyun enum mlx4_ib_demux_pv_state state;
479*4882a593Smuzhiyun int has_smi;
480*4882a593Smuzhiyun struct ib_device *ib_dev;
481*4882a593Smuzhiyun struct ib_cq *cq;
482*4882a593Smuzhiyun struct ib_pd *pd;
483*4882a593Smuzhiyun struct work_struct work;
484*4882a593Smuzhiyun struct workqueue_struct *wq;
485*4882a593Smuzhiyun struct workqueue_struct *wi_wq;
486*4882a593Smuzhiyun struct mlx4_ib_demux_pv_qp qp[2];
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun struct mlx4_ib_demux_ctx {
490*4882a593Smuzhiyun struct ib_device *ib_dev;
491*4882a593Smuzhiyun int port;
492*4882a593Smuzhiyun struct workqueue_struct *wq;
493*4882a593Smuzhiyun struct workqueue_struct *wi_wq;
494*4882a593Smuzhiyun struct workqueue_struct *ud_wq;
495*4882a593Smuzhiyun spinlock_t ud_lock;
496*4882a593Smuzhiyun atomic64_t subnet_prefix;
497*4882a593Smuzhiyun __be64 guid_cache[128];
498*4882a593Smuzhiyun struct mlx4_ib_dev *dev;
499*4882a593Smuzhiyun /* the following lock protects both mcg_table and mcg_mgid0_list */
500*4882a593Smuzhiyun struct mutex mcg_table_lock;
501*4882a593Smuzhiyun struct rb_root mcg_table;
502*4882a593Smuzhiyun struct list_head mcg_mgid0_list;
503*4882a593Smuzhiyun struct workqueue_struct *mcg_wq;
504*4882a593Smuzhiyun struct mlx4_ib_demux_pv_ctx **tun;
505*4882a593Smuzhiyun atomic_t tid;
506*4882a593Smuzhiyun int flushing; /* flushing the work queue */
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun struct mlx4_ib_sriov {
510*4882a593Smuzhiyun struct mlx4_ib_demux_ctx demux[MLX4_MAX_PORTS];
511*4882a593Smuzhiyun struct mlx4_ib_demux_pv_ctx *sqps[MLX4_MAX_PORTS];
512*4882a593Smuzhiyun /* when using this spinlock you should use "irq" because
513*4882a593Smuzhiyun * it may be called from interrupt context.*/
514*4882a593Smuzhiyun spinlock_t going_down_lock;
515*4882a593Smuzhiyun int is_going_down;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun struct mlx4_sriov_alias_guid alias_guid;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* CM paravirtualization fields */
520*4882a593Smuzhiyun struct xarray pv_id_table;
521*4882a593Smuzhiyun u32 pv_id_next;
522*4882a593Smuzhiyun spinlock_t id_map_lock;
523*4882a593Smuzhiyun struct rb_root sl_id_map;
524*4882a593Smuzhiyun struct list_head cm_list;
525*4882a593Smuzhiyun struct xarray xa_rej_tmout;
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun struct gid_cache_context {
529*4882a593Smuzhiyun int real_index;
530*4882a593Smuzhiyun int refcount;
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun struct gid_entry {
534*4882a593Smuzhiyun union ib_gid gid;
535*4882a593Smuzhiyun enum ib_gid_type gid_type;
536*4882a593Smuzhiyun struct gid_cache_context *ctx;
537*4882a593Smuzhiyun u16 vlan_id;
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun struct mlx4_port_gid_table {
541*4882a593Smuzhiyun struct gid_entry gids[MLX4_MAX_PORT_GIDS];
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun struct mlx4_ib_iboe {
545*4882a593Smuzhiyun spinlock_t lock;
546*4882a593Smuzhiyun struct net_device *netdevs[MLX4_MAX_PORTS];
547*4882a593Smuzhiyun atomic64_t mac[MLX4_MAX_PORTS];
548*4882a593Smuzhiyun struct notifier_block nb;
549*4882a593Smuzhiyun struct mlx4_port_gid_table gids[MLX4_MAX_PORTS];
550*4882a593Smuzhiyun enum ib_port_state last_port_state[MLX4_MAX_PORTS];
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun struct pkey_mgt {
554*4882a593Smuzhiyun u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
555*4882a593Smuzhiyun u16 phys_pkey_cache[MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
556*4882a593Smuzhiyun struct list_head pkey_port_list[MLX4_MFUNC_MAX];
557*4882a593Smuzhiyun struct kobject *device_parent[MLX4_MFUNC_MAX];
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun struct mlx4_ib_iov_sysfs_attr {
561*4882a593Smuzhiyun void *ctx;
562*4882a593Smuzhiyun struct kobject *kobj;
563*4882a593Smuzhiyun unsigned long data;
564*4882a593Smuzhiyun u32 entry_num;
565*4882a593Smuzhiyun char name[15];
566*4882a593Smuzhiyun struct device_attribute dentry;
567*4882a593Smuzhiyun struct device *dev;
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun struct mlx4_ib_iov_sysfs_attr_ar {
571*4882a593Smuzhiyun struct mlx4_ib_iov_sysfs_attr dentries[3 * NUM_ALIAS_GUID_PER_PORT + 1];
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun struct mlx4_ib_iov_port {
575*4882a593Smuzhiyun char name[100];
576*4882a593Smuzhiyun u8 num;
577*4882a593Smuzhiyun struct mlx4_ib_dev *dev;
578*4882a593Smuzhiyun struct list_head list;
579*4882a593Smuzhiyun struct mlx4_ib_iov_sysfs_attr_ar *dentr_ar;
580*4882a593Smuzhiyun struct ib_port_attr attr;
581*4882a593Smuzhiyun struct kobject *cur_port;
582*4882a593Smuzhiyun struct kobject *admin_alias_parent;
583*4882a593Smuzhiyun struct kobject *gids_parent;
584*4882a593Smuzhiyun struct kobject *pkeys_parent;
585*4882a593Smuzhiyun struct kobject *mcgs_parent;
586*4882a593Smuzhiyun struct mlx4_ib_iov_sysfs_attr mcg_dentry;
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun struct counter_index {
590*4882a593Smuzhiyun struct list_head list;
591*4882a593Smuzhiyun u32 index;
592*4882a593Smuzhiyun u8 allocated;
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun struct mlx4_ib_counters {
596*4882a593Smuzhiyun struct list_head counters_list;
597*4882a593Smuzhiyun struct mutex mutex; /* mutex for accessing counters list */
598*4882a593Smuzhiyun u32 default_counter;
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define MLX4_DIAG_COUNTERS_TYPES 2
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun struct mlx4_ib_diag_counters {
604*4882a593Smuzhiyun const char **name;
605*4882a593Smuzhiyun u32 *offset;
606*4882a593Smuzhiyun u32 num_counters;
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun struct mlx4_ib_dev {
610*4882a593Smuzhiyun struct ib_device ib_dev;
611*4882a593Smuzhiyun struct mlx4_dev *dev;
612*4882a593Smuzhiyun int num_ports;
613*4882a593Smuzhiyun void __iomem *uar_map;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun struct mlx4_uar priv_uar;
616*4882a593Smuzhiyun u32 priv_pdn;
617*4882a593Smuzhiyun MLX4_DECLARE_DOORBELL_LOCK(uar_lock);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun struct ib_mad_agent *send_agent[MLX4_MAX_PORTS][2];
620*4882a593Smuzhiyun struct ib_ah *sm_ah[MLX4_MAX_PORTS];
621*4882a593Smuzhiyun spinlock_t sm_lock;
622*4882a593Smuzhiyun atomic64_t sl2vl[MLX4_MAX_PORTS];
623*4882a593Smuzhiyun struct mlx4_ib_sriov sriov;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun struct mutex cap_mask_mutex;
626*4882a593Smuzhiyun bool ib_active;
627*4882a593Smuzhiyun struct mlx4_ib_iboe iboe;
628*4882a593Smuzhiyun struct mlx4_ib_counters counters_table[MLX4_MAX_PORTS];
629*4882a593Smuzhiyun int *eq_table;
630*4882a593Smuzhiyun struct kobject *iov_parent;
631*4882a593Smuzhiyun struct kobject *ports_parent;
632*4882a593Smuzhiyun struct kobject *dev_ports_parent[MLX4_MFUNC_MAX];
633*4882a593Smuzhiyun struct mlx4_ib_iov_port iov_ports[MLX4_MAX_PORTS];
634*4882a593Smuzhiyun struct pkey_mgt pkeys;
635*4882a593Smuzhiyun unsigned long *ib_uc_qpns_bitmap;
636*4882a593Smuzhiyun int steer_qpn_count;
637*4882a593Smuzhiyun int steer_qpn_base;
638*4882a593Smuzhiyun int steering_support;
639*4882a593Smuzhiyun struct mlx4_ib_qp *qp1_proxy[MLX4_MAX_PORTS];
640*4882a593Smuzhiyun /* lock when destroying qp1_proxy and getting netdev events */
641*4882a593Smuzhiyun struct mutex qp1_proxy_lock[MLX4_MAX_PORTS];
642*4882a593Smuzhiyun u8 bond_next_port;
643*4882a593Smuzhiyun /* protect resources needed as part of reset flow */
644*4882a593Smuzhiyun spinlock_t reset_flow_resource_lock;
645*4882a593Smuzhiyun struct list_head qp_list;
646*4882a593Smuzhiyun struct mlx4_ib_diag_counters diag_counters[MLX4_DIAG_COUNTERS_TYPES];
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun struct ib_event_work {
650*4882a593Smuzhiyun struct work_struct work;
651*4882a593Smuzhiyun struct mlx4_ib_dev *ib_dev;
652*4882a593Smuzhiyun struct mlx4_eqe ib_eqe;
653*4882a593Smuzhiyun int port;
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun struct mlx4_ib_qp_tunnel_init_attr {
657*4882a593Smuzhiyun struct ib_qp_init_attr init_attr;
658*4882a593Smuzhiyun int slave;
659*4882a593Smuzhiyun enum ib_qp_type proxy_qp_type;
660*4882a593Smuzhiyun u8 port;
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun struct mlx4_uverbs_ex_query_device {
664*4882a593Smuzhiyun __u32 comp_mask;
665*4882a593Smuzhiyun __u32 reserved;
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
to_mdev(struct ib_device * ibdev)668*4882a593Smuzhiyun static inline struct mlx4_ib_dev *to_mdev(struct ib_device *ibdev)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun return container_of(ibdev, struct mlx4_ib_dev, ib_dev);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
to_mucontext(struct ib_ucontext * ibucontext)673*4882a593Smuzhiyun static inline struct mlx4_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun return container_of(ibucontext, struct mlx4_ib_ucontext, ibucontext);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
to_mpd(struct ib_pd * ibpd)678*4882a593Smuzhiyun static inline struct mlx4_ib_pd *to_mpd(struct ib_pd *ibpd)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun return container_of(ibpd, struct mlx4_ib_pd, ibpd);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
to_mxrcd(struct ib_xrcd * ibxrcd)683*4882a593Smuzhiyun static inline struct mlx4_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun return container_of(ibxrcd, struct mlx4_ib_xrcd, ibxrcd);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
to_mcq(struct ib_cq * ibcq)688*4882a593Smuzhiyun static inline struct mlx4_ib_cq *to_mcq(struct ib_cq *ibcq)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun return container_of(ibcq, struct mlx4_ib_cq, ibcq);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
to_mibcq(struct mlx4_cq * mcq)693*4882a593Smuzhiyun static inline struct mlx4_ib_cq *to_mibcq(struct mlx4_cq *mcq)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun return container_of(mcq, struct mlx4_ib_cq, mcq);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
to_mmr(struct ib_mr * ibmr)698*4882a593Smuzhiyun static inline struct mlx4_ib_mr *to_mmr(struct ib_mr *ibmr)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun return container_of(ibmr, struct mlx4_ib_mr, ibmr);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
to_mmw(struct ib_mw * ibmw)703*4882a593Smuzhiyun static inline struct mlx4_ib_mw *to_mmw(struct ib_mw *ibmw)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun return container_of(ibmw, struct mlx4_ib_mw, ibmw);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
to_mflow(struct ib_flow * ibflow)708*4882a593Smuzhiyun static inline struct mlx4_ib_flow *to_mflow(struct ib_flow *ibflow)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun return container_of(ibflow, struct mlx4_ib_flow, ibflow);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
to_mqp(struct ib_qp * ibqp)713*4882a593Smuzhiyun static inline struct mlx4_ib_qp *to_mqp(struct ib_qp *ibqp)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun return container_of(ibqp, struct mlx4_ib_qp, ibqp);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
to_mibqp(struct mlx4_qp * mqp)718*4882a593Smuzhiyun static inline struct mlx4_ib_qp *to_mibqp(struct mlx4_qp *mqp)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun return container_of(mqp, struct mlx4_ib_qp, mqp);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
to_msrq(struct ib_srq * ibsrq)723*4882a593Smuzhiyun static inline struct mlx4_ib_srq *to_msrq(struct ib_srq *ibsrq)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun return container_of(ibsrq, struct mlx4_ib_srq, ibsrq);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
to_mibsrq(struct mlx4_srq * msrq)728*4882a593Smuzhiyun static inline struct mlx4_ib_srq *to_mibsrq(struct mlx4_srq *msrq)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun return container_of(msrq, struct mlx4_ib_srq, msrq);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
to_mah(struct ib_ah * ibah)733*4882a593Smuzhiyun static inline struct mlx4_ib_ah *to_mah(struct ib_ah *ibah)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun return container_of(ibah, struct mlx4_ib_ah, ibah);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
mlx4_ib_bond_next_port(struct mlx4_ib_dev * dev)738*4882a593Smuzhiyun static inline u8 mlx4_ib_bond_next_port(struct mlx4_ib_dev *dev)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun dev->bond_next_port = (dev->bond_next_port + 1) % dev->num_ports;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return dev->bond_next_port + 1;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev);
746*4882a593Smuzhiyun void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun int mlx4_ib_db_map_user(struct ib_udata *udata, unsigned long virt,
749*4882a593Smuzhiyun struct mlx4_db *db);
750*4882a593Smuzhiyun void mlx4_ib_db_unmap_user(struct mlx4_ib_ucontext *context, struct mlx4_db *db);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun struct ib_mr *mlx4_ib_get_dma_mr(struct ib_pd *pd, int acc);
753*4882a593Smuzhiyun int mlx4_ib_umem_write_mtt(struct mlx4_ib_dev *dev, struct mlx4_mtt *mtt,
754*4882a593Smuzhiyun struct ib_umem *umem);
755*4882a593Smuzhiyun struct ib_mr *mlx4_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
756*4882a593Smuzhiyun u64 virt_addr, int access_flags,
757*4882a593Smuzhiyun struct ib_udata *udata);
758*4882a593Smuzhiyun int mlx4_ib_dereg_mr(struct ib_mr *mr, struct ib_udata *udata);
759*4882a593Smuzhiyun int mlx4_ib_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
760*4882a593Smuzhiyun int mlx4_ib_dealloc_mw(struct ib_mw *mw);
761*4882a593Smuzhiyun struct ib_mr *mlx4_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
762*4882a593Smuzhiyun u32 max_num_sg);
763*4882a593Smuzhiyun int mlx4_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
764*4882a593Smuzhiyun unsigned int *sg_offset);
765*4882a593Smuzhiyun int mlx4_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
766*4882a593Smuzhiyun int mlx4_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
767*4882a593Smuzhiyun int mlx4_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
768*4882a593Smuzhiyun struct ib_udata *udata);
769*4882a593Smuzhiyun int mlx4_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
770*4882a593Smuzhiyun int mlx4_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
771*4882a593Smuzhiyun int mlx4_ib_arm_cq(struct ib_cq *cq, enum ib_cq_notify_flags flags);
772*4882a593Smuzhiyun void __mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq);
773*4882a593Smuzhiyun void mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun int mlx4_ib_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
776*4882a593Smuzhiyun struct ib_udata *udata);
777*4882a593Smuzhiyun int mlx4_ib_create_ah_slave(struct ib_ah *ah, struct rdma_ah_attr *ah_attr,
778*4882a593Smuzhiyun int slave_sgid_index, u8 *s_mac, u16 vlan_tag);
779*4882a593Smuzhiyun int mlx4_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
mlx4_ib_destroy_ah(struct ib_ah * ah,u32 flags)780*4882a593Smuzhiyun static inline int mlx4_ib_destroy_ah(struct ib_ah *ah, u32 flags)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun return 0;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun int mlx4_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
786*4882a593Smuzhiyun struct ib_udata *udata);
787*4882a593Smuzhiyun int mlx4_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
788*4882a593Smuzhiyun enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
789*4882a593Smuzhiyun int mlx4_ib_query_srq(struct ib_srq *srq, struct ib_srq_attr *srq_attr);
790*4882a593Smuzhiyun int mlx4_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
791*4882a593Smuzhiyun void mlx4_ib_free_srq_wqe(struct mlx4_ib_srq *srq, int wqe_index);
792*4882a593Smuzhiyun int mlx4_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
793*4882a593Smuzhiyun const struct ib_recv_wr **bad_wr);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
796*4882a593Smuzhiyun struct ib_qp_init_attr *init_attr,
797*4882a593Smuzhiyun struct ib_udata *udata);
798*4882a593Smuzhiyun int mlx4_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
799*4882a593Smuzhiyun void mlx4_ib_drain_sq(struct ib_qp *qp);
800*4882a593Smuzhiyun void mlx4_ib_drain_rq(struct ib_qp *qp);
801*4882a593Smuzhiyun int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
802*4882a593Smuzhiyun int attr_mask, struct ib_udata *udata);
803*4882a593Smuzhiyun int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
804*4882a593Smuzhiyun struct ib_qp_init_attr *qp_init_attr);
805*4882a593Smuzhiyun int mlx4_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
806*4882a593Smuzhiyun const struct ib_send_wr **bad_wr);
807*4882a593Smuzhiyun int mlx4_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
808*4882a593Smuzhiyun const struct ib_recv_wr **bad_wr);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
811*4882a593Smuzhiyun int port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
812*4882a593Smuzhiyun const void *in_mad, void *response_mad);
813*4882a593Smuzhiyun int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
814*4882a593Smuzhiyun const struct ib_wc *in_wc, const struct ib_grh *in_grh,
815*4882a593Smuzhiyun const struct ib_mad *in, struct ib_mad *out,
816*4882a593Smuzhiyun size_t *out_mad_size, u16 *out_mad_pkey_index);
817*4882a593Smuzhiyun int mlx4_ib_mad_init(struct mlx4_ib_dev *dev);
818*4882a593Smuzhiyun void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun int __mlx4_ib_query_port(struct ib_device *ibdev, u8 port,
821*4882a593Smuzhiyun struct ib_port_attr *props, int netw_view);
822*4882a593Smuzhiyun int __mlx4_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
823*4882a593Smuzhiyun u16 *pkey, int netw_view);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun int __mlx4_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
826*4882a593Smuzhiyun union ib_gid *gid, int netw_view);
827*4882a593Smuzhiyun
mlx4_ib_ah_grh_present(struct mlx4_ib_ah * ah)828*4882a593Smuzhiyun static inline bool mlx4_ib_ah_grh_present(struct mlx4_ib_ah *ah)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun u8 port = be32_to_cpu(ah->av.ib.port_pd) >> 24 & 3;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (rdma_port_get_link_layer(ah->ibah.device, port) == IB_LINK_LAYER_ETHERNET)
833*4882a593Smuzhiyun return true;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun return !!(ah->av.ib.g_slid & 0x80);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun int mlx4_ib_mcg_port_init(struct mlx4_ib_demux_ctx *ctx);
839*4882a593Smuzhiyun void mlx4_ib_mcg_port_cleanup(struct mlx4_ib_demux_ctx *ctx, int destroy_wq);
840*4882a593Smuzhiyun void clean_vf_mcast(struct mlx4_ib_demux_ctx *ctx, int slave);
841*4882a593Smuzhiyun int mlx4_ib_mcg_init(void);
842*4882a593Smuzhiyun void mlx4_ib_mcg_destroy(void);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun int mlx4_ib_find_real_gid(struct ib_device *ibdev, u8 port, __be64 guid);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun int mlx4_ib_mcg_multiplex_handler(struct ib_device *ibdev, int port, int slave,
847*4882a593Smuzhiyun struct ib_sa_mad *sa_mad);
848*4882a593Smuzhiyun int mlx4_ib_mcg_demux_handler(struct ib_device *ibdev, int port, int slave,
849*4882a593Smuzhiyun struct ib_sa_mad *mad);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun int mlx4_ib_add_mc(struct mlx4_ib_dev *mdev, struct mlx4_ib_qp *mqp,
852*4882a593Smuzhiyun union ib_gid *gid);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
855*4882a593Smuzhiyun enum ib_event_type type);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun void mlx4_ib_tunnels_update_work(struct work_struct *work);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u8 port,
860*4882a593Smuzhiyun enum ib_qp_type qpt, struct ib_wc *wc,
861*4882a593Smuzhiyun struct ib_grh *grh, struct ib_mad *mad);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u8 port,
864*4882a593Smuzhiyun enum ib_qp_type dest_qpt, u16 pkey_index, u32 remote_qpn,
865*4882a593Smuzhiyun u32 qkey, struct rdma_ah_attr *attr, u8 *s_mac,
866*4882a593Smuzhiyun u16 vlan_id, struct ib_mad *mad);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun int mlx4_ib_demux_cm_handler(struct ib_device *ibdev, int port, int *slave,
871*4882a593Smuzhiyun struct ib_mad *mad);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun int mlx4_ib_multiplex_cm_handler(struct ib_device *ibdev, int port, int slave_id,
874*4882a593Smuzhiyun struct ib_mad *mad);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun void mlx4_ib_cm_paravirt_init(struct mlx4_ib_dev *dev);
877*4882a593Smuzhiyun void mlx4_ib_cm_paravirt_clean(struct mlx4_ib_dev *dev, int slave_id);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* alias guid support */
880*4882a593Smuzhiyun void mlx4_ib_init_alias_guid_work(struct mlx4_ib_dev *dev, int port);
881*4882a593Smuzhiyun int mlx4_ib_init_alias_guid_service(struct mlx4_ib_dev *dev);
882*4882a593Smuzhiyun void mlx4_ib_destroy_alias_guid_service(struct mlx4_ib_dev *dev);
883*4882a593Smuzhiyun void mlx4_ib_invalidate_all_guid_record(struct mlx4_ib_dev *dev, int port);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun void mlx4_ib_notify_slaves_on_guid_change(struct mlx4_ib_dev *dev,
886*4882a593Smuzhiyun int block_num,
887*4882a593Smuzhiyun u8 port_num, u8 *p_data);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun void mlx4_ib_update_cache_on_guid_change(struct mlx4_ib_dev *dev,
890*4882a593Smuzhiyun int block_num, u8 port_num,
891*4882a593Smuzhiyun u8 *p_data);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun int add_sysfs_port_mcg_attr(struct mlx4_ib_dev *device, int port_num,
894*4882a593Smuzhiyun struct attribute *attr);
895*4882a593Smuzhiyun void del_sysfs_port_mcg_attr(struct mlx4_ib_dev *device, int port_num,
896*4882a593Smuzhiyun struct attribute *attr);
897*4882a593Smuzhiyun ib_sa_comp_mask mlx4_ib_get_aguid_comp_mask_from_ix(int index);
898*4882a593Smuzhiyun void mlx4_ib_slave_alias_guid_event(struct mlx4_ib_dev *dev, int slave,
899*4882a593Smuzhiyun int port, int slave_init);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun int mlx4_ib_device_register_sysfs(struct mlx4_ib_dev *device) ;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun void mlx4_ib_device_unregister_sysfs(struct mlx4_ib_dev *device);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun __be64 mlx4_ib_gen_node_guid(void);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun int mlx4_ib_steer_qp_alloc(struct mlx4_ib_dev *dev, int count, int *qpn);
908*4882a593Smuzhiyun void mlx4_ib_steer_qp_free(struct mlx4_ib_dev *dev, u32 qpn, int count);
909*4882a593Smuzhiyun int mlx4_ib_steer_qp_reg(struct mlx4_ib_dev *mdev, struct mlx4_ib_qp *mqp,
910*4882a593Smuzhiyun int is_attach);
911*4882a593Smuzhiyun int mlx4_ib_rereg_user_mr(struct ib_mr *mr, int flags,
912*4882a593Smuzhiyun u64 start, u64 length, u64 virt_addr,
913*4882a593Smuzhiyun int mr_access_flags, struct ib_pd *pd,
914*4882a593Smuzhiyun struct ib_udata *udata);
915*4882a593Smuzhiyun int mlx4_ib_gid_index_to_real_index(struct mlx4_ib_dev *ibdev,
916*4882a593Smuzhiyun const struct ib_gid_attr *attr);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun void mlx4_sched_ib_sl2vl_update_work(struct mlx4_ib_dev *ibdev,
919*4882a593Smuzhiyun int port);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun void mlx4_ib_sl2vl_update(struct mlx4_ib_dev *mdev, int port);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
924*4882a593Smuzhiyun struct ib_wq_init_attr *init_attr,
925*4882a593Smuzhiyun struct ib_udata *udata);
926*4882a593Smuzhiyun int mlx4_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
927*4882a593Smuzhiyun int mlx4_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
928*4882a593Smuzhiyun u32 wq_attr_mask, struct ib_udata *udata);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun int mlx4_ib_create_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl,
931*4882a593Smuzhiyun struct ib_rwq_ind_table_init_attr *init_attr,
932*4882a593Smuzhiyun struct ib_udata *udata);
933*4882a593Smuzhiyun static inline int
mlx4_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table * wq_ind_table)934*4882a593Smuzhiyun mlx4_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun int mlx4_ib_umem_calc_optimal_mtt_size(struct ib_umem *umem, u64 start_va,
939*4882a593Smuzhiyun int *num_of_mtts);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun #endif /* MLX4_IB_H */
942