1*4882a593Smuzhiyun /*******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenFabrics.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *******************************************************************************/
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "i40iw_osdep.h"
36*4882a593Smuzhiyun #include "i40iw_status.h"
37*4882a593Smuzhiyun #include "i40iw_d.h"
38*4882a593Smuzhiyun #include "i40iw_user.h"
39*4882a593Smuzhiyun #include "i40iw_register.h"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static u32 nop_signature = 0x55550000;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun * i40iw_nop_1 - insert a nop wqe and move head. no post work
45*4882a593Smuzhiyun * @qp: hw qp ptr
46*4882a593Smuzhiyun */
i40iw_nop_1(struct i40iw_qp_uk * qp)47*4882a593Smuzhiyun static enum i40iw_status_code i40iw_nop_1(struct i40iw_qp_uk *qp)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun u64 header, *wqe;
50*4882a593Smuzhiyun u64 *wqe_0 = NULL;
51*4882a593Smuzhiyun u32 wqe_idx, peek_head;
52*4882a593Smuzhiyun bool signaled = false;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (!qp->sq_ring.head)
55*4882a593Smuzhiyun return I40IW_ERR_PARAM;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun wqe_idx = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
58*4882a593Smuzhiyun wqe = qp->sq_base[wqe_idx].elem;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun qp->sq_wrtrk_array[wqe_idx].wqe_size = I40IW_QP_WQE_MIN_SIZE;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun peek_head = (qp->sq_ring.head + 1) % qp->sq_ring.size;
63*4882a593Smuzhiyun wqe_0 = qp->sq_base[peek_head].elem;
64*4882a593Smuzhiyun if (peek_head)
65*4882a593Smuzhiyun wqe_0[3] = LS_64(!qp->swqe_polarity, I40IWQPSQ_VALID);
66*4882a593Smuzhiyun else
67*4882a593Smuzhiyun wqe_0[3] = LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun set_64bit_val(wqe, 0, 0);
70*4882a593Smuzhiyun set_64bit_val(wqe, 8, 0);
71*4882a593Smuzhiyun set_64bit_val(wqe, 16, 0);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun header = LS_64(I40IWQP_OP_NOP, I40IWQPSQ_OPCODE) |
74*4882a593Smuzhiyun LS_64(signaled, I40IWQPSQ_SIGCOMPL) |
75*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID) | nop_signature++;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun wmb(); /* Memory barrier to ensure data is written before valid bit is set */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /**
84*4882a593Smuzhiyun * i40iw_qp_post_wr - post wr to hrdware
85*4882a593Smuzhiyun * @qp: hw qp ptr
86*4882a593Smuzhiyun */
i40iw_qp_post_wr(struct i40iw_qp_uk * qp)87*4882a593Smuzhiyun void i40iw_qp_post_wr(struct i40iw_qp_uk *qp)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun u64 temp;
90*4882a593Smuzhiyun u32 hw_sq_tail;
91*4882a593Smuzhiyun u32 sw_sq_head;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun mb(); /* valid bit is written and loads completed before reading shadow */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* read the doorbell shadow area */
96*4882a593Smuzhiyun get_64bit_val(qp->shadow_area, 0, &temp);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun hw_sq_tail = (u32)RS_64(temp, I40IW_QP_DBSA_HW_SQ_TAIL);
99*4882a593Smuzhiyun sw_sq_head = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
100*4882a593Smuzhiyun if (sw_sq_head != hw_sq_tail) {
101*4882a593Smuzhiyun if (sw_sq_head > qp->initial_ring.head) {
102*4882a593Smuzhiyun if ((hw_sq_tail >= qp->initial_ring.head) &&
103*4882a593Smuzhiyun (hw_sq_tail < sw_sq_head)) {
104*4882a593Smuzhiyun writel(qp->qp_id, qp->wqe_alloc_reg);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun } else if (sw_sq_head != qp->initial_ring.head) {
107*4882a593Smuzhiyun if ((hw_sq_tail >= qp->initial_ring.head) ||
108*4882a593Smuzhiyun (hw_sq_tail < sw_sq_head)) {
109*4882a593Smuzhiyun writel(qp->qp_id, qp->wqe_alloc_reg);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun qp->initial_ring.head = qp->sq_ring.head;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /**
118*4882a593Smuzhiyun * i40iw_qp_ring_push_db - ring qp doorbell
119*4882a593Smuzhiyun * @qp: hw qp ptr
120*4882a593Smuzhiyun * @wqe_idx: wqe index
121*4882a593Smuzhiyun */
i40iw_qp_ring_push_db(struct i40iw_qp_uk * qp,u32 wqe_idx)122*4882a593Smuzhiyun static void i40iw_qp_ring_push_db(struct i40iw_qp_uk *qp, u32 wqe_idx)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun set_32bit_val(qp->push_db, 0, LS_32((wqe_idx >> 2), I40E_PFPE_WQEALLOC_WQE_DESC_INDEX) | qp->qp_id);
125*4882a593Smuzhiyun qp->initial_ring.head = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**
129*4882a593Smuzhiyun * i40iw_qp_get_next_send_wqe - return next wqe ptr
130*4882a593Smuzhiyun * @qp: hw qp ptr
131*4882a593Smuzhiyun * @wqe_idx: return wqe index
132*4882a593Smuzhiyun * @wqe_size: size of sq wqe
133*4882a593Smuzhiyun */
i40iw_qp_get_next_send_wqe(struct i40iw_qp_uk * qp,u32 * wqe_idx,u8 wqe_size,u32 total_size,u64 wr_id)134*4882a593Smuzhiyun u64 *i40iw_qp_get_next_send_wqe(struct i40iw_qp_uk *qp,
135*4882a593Smuzhiyun u32 *wqe_idx,
136*4882a593Smuzhiyun u8 wqe_size,
137*4882a593Smuzhiyun u32 total_size,
138*4882a593Smuzhiyun u64 wr_id
139*4882a593Smuzhiyun )
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun u64 *wqe = NULL;
142*4882a593Smuzhiyun u64 wqe_ptr;
143*4882a593Smuzhiyun u32 peek_head = 0;
144*4882a593Smuzhiyun u16 offset;
145*4882a593Smuzhiyun enum i40iw_status_code ret_code = 0;
146*4882a593Smuzhiyun u8 nop_wqe_cnt = 0, i;
147*4882a593Smuzhiyun u64 *wqe_0 = NULL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun *wqe_idx = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (!*wqe_idx)
152*4882a593Smuzhiyun qp->swqe_polarity = !qp->swqe_polarity;
153*4882a593Smuzhiyun wqe_ptr = (uintptr_t)qp->sq_base[*wqe_idx].elem;
154*4882a593Smuzhiyun offset = (u16)(wqe_ptr) & 0x7F;
155*4882a593Smuzhiyun if ((offset + wqe_size) > I40IW_QP_WQE_MAX_SIZE) {
156*4882a593Smuzhiyun nop_wqe_cnt = (u8)(I40IW_QP_WQE_MAX_SIZE - offset) / I40IW_QP_WQE_MIN_SIZE;
157*4882a593Smuzhiyun for (i = 0; i < nop_wqe_cnt; i++) {
158*4882a593Smuzhiyun i40iw_nop_1(qp);
159*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD(qp->sq_ring, ret_code);
160*4882a593Smuzhiyun if (ret_code)
161*4882a593Smuzhiyun return NULL;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun *wqe_idx = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
165*4882a593Smuzhiyun if (!*wqe_idx)
166*4882a593Smuzhiyun qp->swqe_polarity = !qp->swqe_polarity;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (((*wqe_idx & 3) == 1) && (wqe_size == I40IW_WQE_SIZE_64)) {
170*4882a593Smuzhiyun i40iw_nop_1(qp);
171*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD(qp->sq_ring, ret_code);
172*4882a593Smuzhiyun if (ret_code)
173*4882a593Smuzhiyun return NULL;
174*4882a593Smuzhiyun *wqe_idx = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
175*4882a593Smuzhiyun if (!*wqe_idx)
176*4882a593Smuzhiyun qp->swqe_polarity = !qp->swqe_polarity;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD_BY_COUNT(qp->sq_ring,
179*4882a593Smuzhiyun wqe_size / I40IW_QP_WQE_MIN_SIZE, ret_code);
180*4882a593Smuzhiyun if (ret_code)
181*4882a593Smuzhiyun return NULL;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun wqe = qp->sq_base[*wqe_idx].elem;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun peek_head = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
186*4882a593Smuzhiyun wqe_0 = qp->sq_base[peek_head].elem;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (((peek_head & 3) == 1) || ((peek_head & 3) == 3)) {
189*4882a593Smuzhiyun if (RS_64(wqe_0[3], I40IWQPSQ_VALID) != !qp->swqe_polarity)
190*4882a593Smuzhiyun wqe_0[3] = LS_64(!qp->swqe_polarity, I40IWQPSQ_VALID);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun qp->sq_wrtrk_array[*wqe_idx].wrid = wr_id;
194*4882a593Smuzhiyun qp->sq_wrtrk_array[*wqe_idx].wr_len = total_size;
195*4882a593Smuzhiyun qp->sq_wrtrk_array[*wqe_idx].wqe_size = wqe_size;
196*4882a593Smuzhiyun return wqe;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /**
200*4882a593Smuzhiyun * i40iw_set_fragment - set fragment in wqe
201*4882a593Smuzhiyun * @wqe: wqe for setting fragment
202*4882a593Smuzhiyun * @offset: offset value
203*4882a593Smuzhiyun * @sge: sge length and stag
204*4882a593Smuzhiyun */
i40iw_set_fragment(u64 * wqe,u32 offset,struct i40iw_sge * sge)205*4882a593Smuzhiyun static void i40iw_set_fragment(u64 *wqe, u32 offset, struct i40iw_sge *sge)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun if (sge) {
208*4882a593Smuzhiyun set_64bit_val(wqe, offset, LS_64(sge->tag_off, I40IWQPSQ_FRAG_TO));
209*4882a593Smuzhiyun set_64bit_val(wqe, (offset + 8),
210*4882a593Smuzhiyun (LS_64(sge->len, I40IWQPSQ_FRAG_LEN) |
211*4882a593Smuzhiyun LS_64(sge->stag, I40IWQPSQ_FRAG_STAG)));
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /**
216*4882a593Smuzhiyun * i40iw_qp_get_next_recv_wqe - get next qp's rcv wqe
217*4882a593Smuzhiyun * @qp: hw qp ptr
218*4882a593Smuzhiyun * @wqe_idx: return wqe index
219*4882a593Smuzhiyun */
i40iw_qp_get_next_recv_wqe(struct i40iw_qp_uk * qp,u32 * wqe_idx)220*4882a593Smuzhiyun u64 *i40iw_qp_get_next_recv_wqe(struct i40iw_qp_uk *qp, u32 *wqe_idx)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun u64 *wqe = NULL;
223*4882a593Smuzhiyun enum i40iw_status_code ret_code;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (I40IW_RING_FULL_ERR(qp->rq_ring))
226*4882a593Smuzhiyun return NULL;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun I40IW_ATOMIC_RING_MOVE_HEAD(qp->rq_ring, *wqe_idx, ret_code);
229*4882a593Smuzhiyun if (ret_code)
230*4882a593Smuzhiyun return NULL;
231*4882a593Smuzhiyun if (!*wqe_idx)
232*4882a593Smuzhiyun qp->rwqe_polarity = !qp->rwqe_polarity;
233*4882a593Smuzhiyun /* rq_wqe_size_multiplier is no of qwords in one rq wqe */
234*4882a593Smuzhiyun wqe = qp->rq_base[*wqe_idx * (qp->rq_wqe_size_multiplier >> 2)].elem;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return wqe;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /**
240*4882a593Smuzhiyun * i40iw_rdma_write - rdma write operation
241*4882a593Smuzhiyun * @qp: hw qp ptr
242*4882a593Smuzhiyun * @info: post sq information
243*4882a593Smuzhiyun * @post_sq: flag to post sq
244*4882a593Smuzhiyun */
i40iw_rdma_write(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,bool post_sq)245*4882a593Smuzhiyun static enum i40iw_status_code i40iw_rdma_write(struct i40iw_qp_uk *qp,
246*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
247*4882a593Smuzhiyun bool post_sq)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun u64 header;
250*4882a593Smuzhiyun u64 *wqe;
251*4882a593Smuzhiyun struct i40iw_rdma_write *op_info;
252*4882a593Smuzhiyun u32 i, wqe_idx;
253*4882a593Smuzhiyun u32 total_size = 0, byte_off;
254*4882a593Smuzhiyun enum i40iw_status_code ret_code;
255*4882a593Smuzhiyun bool read_fence = false;
256*4882a593Smuzhiyun u8 wqe_size;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun op_info = &info->op.rdma_write;
259*4882a593Smuzhiyun if (op_info->num_lo_sges > qp->max_sq_frag_cnt)
260*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun for (i = 0; i < op_info->num_lo_sges; i++)
263*4882a593Smuzhiyun total_size += op_info->lo_sg_list[i].len;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (total_size > I40IW_MAX_OUTBOUND_MESSAGE_SIZE)
266*4882a593Smuzhiyun return I40IW_ERR_QP_INVALID_MSG_SIZE;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun read_fence |= info->read_fence;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ret_code = i40iw_fragcnt_to_wqesize_sq(op_info->num_lo_sges, &wqe_size);
271*4882a593Smuzhiyun if (ret_code)
272*4882a593Smuzhiyun return ret_code;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, wqe_size, total_size, info->wr_id);
275*4882a593Smuzhiyun if (!wqe)
276*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
277*4882a593Smuzhiyun set_64bit_val(wqe, 16,
278*4882a593Smuzhiyun LS_64(op_info->rem_addr.tag_off, I40IWQPSQ_FRAG_TO));
279*4882a593Smuzhiyun if (!op_info->rem_addr.stag)
280*4882a593Smuzhiyun return I40IW_ERR_BAD_STAG;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun header = LS_64(op_info->rem_addr.stag, I40IWQPSQ_REMSTAG) |
283*4882a593Smuzhiyun LS_64(I40IWQP_OP_RDMA_WRITE, I40IWQPSQ_OPCODE) |
284*4882a593Smuzhiyun LS_64((op_info->num_lo_sges > 1 ? (op_info->num_lo_sges - 1) : 0), I40IWQPSQ_ADDFRAGCNT) |
285*4882a593Smuzhiyun LS_64(read_fence, I40IWQPSQ_READFENCE) |
286*4882a593Smuzhiyun LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
287*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
288*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun i40iw_set_fragment(wqe, 0, op_info->lo_sg_list);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun for (i = 1, byte_off = 32; i < op_info->num_lo_sges; i++) {
293*4882a593Smuzhiyun i40iw_set_fragment(wqe, byte_off, &op_info->lo_sg_list[i]);
294*4882a593Smuzhiyun byte_off += 16;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (post_sq)
302*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /**
308*4882a593Smuzhiyun * i40iw_rdma_read - rdma read command
309*4882a593Smuzhiyun * @qp: hw qp ptr
310*4882a593Smuzhiyun * @info: post sq information
311*4882a593Smuzhiyun * @inv_stag: flag for inv_stag
312*4882a593Smuzhiyun * @post_sq: flag to post sq
313*4882a593Smuzhiyun */
i40iw_rdma_read(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,bool inv_stag,bool post_sq)314*4882a593Smuzhiyun static enum i40iw_status_code i40iw_rdma_read(struct i40iw_qp_uk *qp,
315*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
316*4882a593Smuzhiyun bool inv_stag,
317*4882a593Smuzhiyun bool post_sq)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun u64 *wqe;
320*4882a593Smuzhiyun struct i40iw_rdma_read *op_info;
321*4882a593Smuzhiyun u64 header;
322*4882a593Smuzhiyun u32 wqe_idx;
323*4882a593Smuzhiyun enum i40iw_status_code ret_code;
324*4882a593Smuzhiyun u8 wqe_size;
325*4882a593Smuzhiyun bool local_fence = false;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun op_info = &info->op.rdma_read;
328*4882a593Smuzhiyun ret_code = i40iw_fragcnt_to_wqesize_sq(1, &wqe_size);
329*4882a593Smuzhiyun if (ret_code)
330*4882a593Smuzhiyun return ret_code;
331*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, wqe_size, op_info->lo_addr.len, info->wr_id);
332*4882a593Smuzhiyun if (!wqe)
333*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
334*4882a593Smuzhiyun local_fence |= info->local_fence;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun set_64bit_val(wqe, 16, LS_64(op_info->rem_addr.tag_off, I40IWQPSQ_FRAG_TO));
337*4882a593Smuzhiyun header = LS_64(op_info->rem_addr.stag, I40IWQPSQ_REMSTAG) |
338*4882a593Smuzhiyun LS_64((inv_stag ? I40IWQP_OP_RDMA_READ_LOC_INV : I40IWQP_OP_RDMA_READ), I40IWQPSQ_OPCODE) |
339*4882a593Smuzhiyun LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
340*4882a593Smuzhiyun LS_64(local_fence, I40IWQPSQ_LOCALFENCE) |
341*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
342*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun i40iw_set_fragment(wqe, 0, &op_info->lo_addr);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
349*4882a593Smuzhiyun if (post_sq)
350*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /**
356*4882a593Smuzhiyun * i40iw_send - rdma send command
357*4882a593Smuzhiyun * @qp: hw qp ptr
358*4882a593Smuzhiyun * @info: post sq information
359*4882a593Smuzhiyun * @stag_to_inv: stag_to_inv value
360*4882a593Smuzhiyun * @post_sq: flag to post sq
361*4882a593Smuzhiyun */
i40iw_send(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,u32 stag_to_inv,bool post_sq)362*4882a593Smuzhiyun static enum i40iw_status_code i40iw_send(struct i40iw_qp_uk *qp,
363*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
364*4882a593Smuzhiyun u32 stag_to_inv,
365*4882a593Smuzhiyun bool post_sq)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun u64 *wqe;
368*4882a593Smuzhiyun struct i40iw_post_send *op_info;
369*4882a593Smuzhiyun u64 header;
370*4882a593Smuzhiyun u32 i, wqe_idx, total_size = 0, byte_off;
371*4882a593Smuzhiyun enum i40iw_status_code ret_code;
372*4882a593Smuzhiyun bool read_fence = false;
373*4882a593Smuzhiyun u8 wqe_size;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun op_info = &info->op.send;
376*4882a593Smuzhiyun if (qp->max_sq_frag_cnt < op_info->num_sges)
377*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun for (i = 0; i < op_info->num_sges; i++)
380*4882a593Smuzhiyun total_size += op_info->sg_list[i].len;
381*4882a593Smuzhiyun ret_code = i40iw_fragcnt_to_wqesize_sq(op_info->num_sges, &wqe_size);
382*4882a593Smuzhiyun if (ret_code)
383*4882a593Smuzhiyun return ret_code;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, wqe_size, total_size, info->wr_id);
386*4882a593Smuzhiyun if (!wqe)
387*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun read_fence |= info->read_fence;
390*4882a593Smuzhiyun set_64bit_val(wqe, 16, 0);
391*4882a593Smuzhiyun header = LS_64(stag_to_inv, I40IWQPSQ_REMSTAG) |
392*4882a593Smuzhiyun LS_64(info->op_type, I40IWQPSQ_OPCODE) |
393*4882a593Smuzhiyun LS_64((op_info->num_sges > 1 ? (op_info->num_sges - 1) : 0),
394*4882a593Smuzhiyun I40IWQPSQ_ADDFRAGCNT) |
395*4882a593Smuzhiyun LS_64(read_fence, I40IWQPSQ_READFENCE) |
396*4882a593Smuzhiyun LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
397*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
398*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun i40iw_set_fragment(wqe, 0, op_info->sg_list);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun for (i = 1, byte_off = 32; i < op_info->num_sges; i++) {
403*4882a593Smuzhiyun i40iw_set_fragment(wqe, byte_off, &op_info->sg_list[i]);
404*4882a593Smuzhiyun byte_off += 16;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
410*4882a593Smuzhiyun if (post_sq)
411*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /**
417*4882a593Smuzhiyun * i40iw_inline_rdma_write - inline rdma write operation
418*4882a593Smuzhiyun * @qp: hw qp ptr
419*4882a593Smuzhiyun * @info: post sq information
420*4882a593Smuzhiyun * @post_sq: flag to post sq
421*4882a593Smuzhiyun */
i40iw_inline_rdma_write(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,bool post_sq)422*4882a593Smuzhiyun static enum i40iw_status_code i40iw_inline_rdma_write(struct i40iw_qp_uk *qp,
423*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
424*4882a593Smuzhiyun bool post_sq)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun u64 *wqe;
427*4882a593Smuzhiyun u8 *dest, *src;
428*4882a593Smuzhiyun struct i40iw_inline_rdma_write *op_info;
429*4882a593Smuzhiyun u64 *push;
430*4882a593Smuzhiyun u64 header = 0;
431*4882a593Smuzhiyun u32 wqe_idx;
432*4882a593Smuzhiyun enum i40iw_status_code ret_code;
433*4882a593Smuzhiyun bool read_fence = false;
434*4882a593Smuzhiyun u8 wqe_size;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun op_info = &info->op.inline_rdma_write;
437*4882a593Smuzhiyun if (op_info->len > I40IW_MAX_INLINE_DATA_SIZE)
438*4882a593Smuzhiyun return I40IW_ERR_INVALID_INLINE_DATA_SIZE;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ret_code = i40iw_inline_data_size_to_wqesize(op_info->len, &wqe_size);
441*4882a593Smuzhiyun if (ret_code)
442*4882a593Smuzhiyun return ret_code;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, wqe_size, op_info->len, info->wr_id);
445*4882a593Smuzhiyun if (!wqe)
446*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun read_fence |= info->read_fence;
449*4882a593Smuzhiyun set_64bit_val(wqe, 16,
450*4882a593Smuzhiyun LS_64(op_info->rem_addr.tag_off, I40IWQPSQ_FRAG_TO));
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun header = LS_64(op_info->rem_addr.stag, I40IWQPSQ_REMSTAG) |
453*4882a593Smuzhiyun LS_64(I40IWQP_OP_RDMA_WRITE, I40IWQPSQ_OPCODE) |
454*4882a593Smuzhiyun LS_64(op_info->len, I40IWQPSQ_INLINEDATALEN) |
455*4882a593Smuzhiyun LS_64(1, I40IWQPSQ_INLINEDATAFLAG) |
456*4882a593Smuzhiyun LS_64((qp->push_db ? 1 : 0), I40IWQPSQ_PUSHWQE) |
457*4882a593Smuzhiyun LS_64(read_fence, I40IWQPSQ_READFENCE) |
458*4882a593Smuzhiyun LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
459*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
460*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun dest = (u8 *)wqe;
463*4882a593Smuzhiyun src = (u8 *)(op_info->data);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (op_info->len <= 16) {
466*4882a593Smuzhiyun memcpy(dest, src, op_info->len);
467*4882a593Smuzhiyun } else {
468*4882a593Smuzhiyun memcpy(dest, src, 16);
469*4882a593Smuzhiyun src += 16;
470*4882a593Smuzhiyun dest = (u8 *)wqe + 32;
471*4882a593Smuzhiyun memcpy(dest, src, op_info->len - 16);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (qp->push_db) {
479*4882a593Smuzhiyun push = (u64 *)((uintptr_t)qp->push_wqe + (wqe_idx & 0x3) * 0x20);
480*4882a593Smuzhiyun memcpy(push, wqe, (op_info->len > 16) ? op_info->len + 16 : 32);
481*4882a593Smuzhiyun i40iw_qp_ring_push_db(qp, wqe_idx);
482*4882a593Smuzhiyun } else {
483*4882a593Smuzhiyun if (post_sq)
484*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /**
491*4882a593Smuzhiyun * i40iw_inline_send - inline send operation
492*4882a593Smuzhiyun * @qp: hw qp ptr
493*4882a593Smuzhiyun * @info: post sq information
494*4882a593Smuzhiyun * @stag_to_inv: remote stag
495*4882a593Smuzhiyun * @post_sq: flag to post sq
496*4882a593Smuzhiyun */
i40iw_inline_send(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,u32 stag_to_inv,bool post_sq)497*4882a593Smuzhiyun static enum i40iw_status_code i40iw_inline_send(struct i40iw_qp_uk *qp,
498*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
499*4882a593Smuzhiyun u32 stag_to_inv,
500*4882a593Smuzhiyun bool post_sq)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun u64 *wqe;
503*4882a593Smuzhiyun u8 *dest, *src;
504*4882a593Smuzhiyun struct i40iw_post_inline_send *op_info;
505*4882a593Smuzhiyun u64 header;
506*4882a593Smuzhiyun u32 wqe_idx;
507*4882a593Smuzhiyun enum i40iw_status_code ret_code;
508*4882a593Smuzhiyun bool read_fence = false;
509*4882a593Smuzhiyun u8 wqe_size;
510*4882a593Smuzhiyun u64 *push;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun op_info = &info->op.inline_send;
513*4882a593Smuzhiyun if (op_info->len > I40IW_MAX_INLINE_DATA_SIZE)
514*4882a593Smuzhiyun return I40IW_ERR_INVALID_INLINE_DATA_SIZE;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun ret_code = i40iw_inline_data_size_to_wqesize(op_info->len, &wqe_size);
517*4882a593Smuzhiyun if (ret_code)
518*4882a593Smuzhiyun return ret_code;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, wqe_size, op_info->len, info->wr_id);
521*4882a593Smuzhiyun if (!wqe)
522*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun read_fence |= info->read_fence;
525*4882a593Smuzhiyun header = LS_64(stag_to_inv, I40IWQPSQ_REMSTAG) |
526*4882a593Smuzhiyun LS_64(info->op_type, I40IWQPSQ_OPCODE) |
527*4882a593Smuzhiyun LS_64(op_info->len, I40IWQPSQ_INLINEDATALEN) |
528*4882a593Smuzhiyun LS_64(1, I40IWQPSQ_INLINEDATAFLAG) |
529*4882a593Smuzhiyun LS_64((qp->push_db ? 1 : 0), I40IWQPSQ_PUSHWQE) |
530*4882a593Smuzhiyun LS_64(read_fence, I40IWQPSQ_READFENCE) |
531*4882a593Smuzhiyun LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
532*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
533*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun dest = (u8 *)wqe;
536*4882a593Smuzhiyun src = (u8 *)(op_info->data);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (op_info->len <= 16) {
539*4882a593Smuzhiyun memcpy(dest, src, op_info->len);
540*4882a593Smuzhiyun } else {
541*4882a593Smuzhiyun memcpy(dest, src, 16);
542*4882a593Smuzhiyun src += 16;
543*4882a593Smuzhiyun dest = (u8 *)wqe + 32;
544*4882a593Smuzhiyun memcpy(dest, src, op_info->len - 16);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (qp->push_db) {
552*4882a593Smuzhiyun push = (u64 *)((uintptr_t)qp->push_wqe + (wqe_idx & 0x3) * 0x20);
553*4882a593Smuzhiyun memcpy(push, wqe, (op_info->len > 16) ? op_info->len + 16 : 32);
554*4882a593Smuzhiyun i40iw_qp_ring_push_db(qp, wqe_idx);
555*4882a593Smuzhiyun } else {
556*4882a593Smuzhiyun if (post_sq)
557*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /**
564*4882a593Smuzhiyun * i40iw_stag_local_invalidate - stag invalidate operation
565*4882a593Smuzhiyun * @qp: hw qp ptr
566*4882a593Smuzhiyun * @info: post sq information
567*4882a593Smuzhiyun * @post_sq: flag to post sq
568*4882a593Smuzhiyun */
i40iw_stag_local_invalidate(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,bool post_sq)569*4882a593Smuzhiyun static enum i40iw_status_code i40iw_stag_local_invalidate(struct i40iw_qp_uk *qp,
570*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
571*4882a593Smuzhiyun bool post_sq)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun u64 *wqe;
574*4882a593Smuzhiyun struct i40iw_inv_local_stag *op_info;
575*4882a593Smuzhiyun u64 header;
576*4882a593Smuzhiyun u32 wqe_idx;
577*4882a593Smuzhiyun bool local_fence = false;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun op_info = &info->op.inv_local_stag;
580*4882a593Smuzhiyun local_fence = info->local_fence;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, I40IW_QP_WQE_MIN_SIZE, 0, info->wr_id);
583*4882a593Smuzhiyun if (!wqe)
584*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
585*4882a593Smuzhiyun set_64bit_val(wqe, 0, 0);
586*4882a593Smuzhiyun set_64bit_val(wqe, 8,
587*4882a593Smuzhiyun LS_64(op_info->target_stag, I40IWQPSQ_LOCSTAG));
588*4882a593Smuzhiyun set_64bit_val(wqe, 16, 0);
589*4882a593Smuzhiyun header = LS_64(I40IW_OP_TYPE_INV_STAG, I40IWQPSQ_OPCODE) |
590*4882a593Smuzhiyun LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
591*4882a593Smuzhiyun LS_64(local_fence, I40IWQPSQ_LOCALFENCE) |
592*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
593*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (post_sq)
600*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /**
606*4882a593Smuzhiyun * i40iw_mw_bind - Memory Window bind operation
607*4882a593Smuzhiyun * @qp: hw qp ptr
608*4882a593Smuzhiyun * @info: post sq information
609*4882a593Smuzhiyun * @post_sq: flag to post sq
610*4882a593Smuzhiyun */
i40iw_mw_bind(struct i40iw_qp_uk * qp,struct i40iw_post_sq_info * info,bool post_sq)611*4882a593Smuzhiyun static enum i40iw_status_code i40iw_mw_bind(struct i40iw_qp_uk *qp,
612*4882a593Smuzhiyun struct i40iw_post_sq_info *info,
613*4882a593Smuzhiyun bool post_sq)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun u64 *wqe;
616*4882a593Smuzhiyun struct i40iw_bind_window *op_info;
617*4882a593Smuzhiyun u64 header;
618*4882a593Smuzhiyun u32 wqe_idx;
619*4882a593Smuzhiyun bool local_fence = false;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun op_info = &info->op.bind_window;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun local_fence |= info->local_fence;
624*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, I40IW_QP_WQE_MIN_SIZE, 0, info->wr_id);
625*4882a593Smuzhiyun if (!wqe)
626*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
627*4882a593Smuzhiyun set_64bit_val(wqe, 0, (uintptr_t)op_info->va);
628*4882a593Smuzhiyun set_64bit_val(wqe, 8,
629*4882a593Smuzhiyun LS_64(op_info->mr_stag, I40IWQPSQ_PARENTMRSTAG) |
630*4882a593Smuzhiyun LS_64(op_info->mw_stag, I40IWQPSQ_MWSTAG));
631*4882a593Smuzhiyun set_64bit_val(wqe, 16, op_info->bind_length);
632*4882a593Smuzhiyun header = LS_64(I40IW_OP_TYPE_BIND_MW, I40IWQPSQ_OPCODE) |
633*4882a593Smuzhiyun LS_64(((op_info->enable_reads << 2) |
634*4882a593Smuzhiyun (op_info->enable_writes << 3)),
635*4882a593Smuzhiyun I40IWQPSQ_STAGRIGHTS) |
636*4882a593Smuzhiyun LS_64((op_info->addressing_type == I40IW_ADDR_TYPE_VA_BASED ? 1 : 0),
637*4882a593Smuzhiyun I40IWQPSQ_VABASEDTO) |
638*4882a593Smuzhiyun LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
639*4882a593Smuzhiyun LS_64(local_fence, I40IWQPSQ_LOCALFENCE) |
640*4882a593Smuzhiyun LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
641*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (post_sq)
648*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /**
654*4882a593Smuzhiyun * i40iw_post_receive - post receive wqe
655*4882a593Smuzhiyun * @qp: hw qp ptr
656*4882a593Smuzhiyun * @info: post rq information
657*4882a593Smuzhiyun */
i40iw_post_receive(struct i40iw_qp_uk * qp,struct i40iw_post_rq_info * info)658*4882a593Smuzhiyun static enum i40iw_status_code i40iw_post_receive(struct i40iw_qp_uk *qp,
659*4882a593Smuzhiyun struct i40iw_post_rq_info *info)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun u64 *wqe;
662*4882a593Smuzhiyun u64 header;
663*4882a593Smuzhiyun u32 total_size = 0, wqe_idx, i, byte_off;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (qp->max_rq_frag_cnt < info->num_sges)
666*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
667*4882a593Smuzhiyun for (i = 0; i < info->num_sges; i++)
668*4882a593Smuzhiyun total_size += info->sg_list[i].len;
669*4882a593Smuzhiyun wqe = i40iw_qp_get_next_recv_wqe(qp, &wqe_idx);
670*4882a593Smuzhiyun if (!wqe)
671*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun qp->rq_wrid_array[wqe_idx] = info->wr_id;
674*4882a593Smuzhiyun set_64bit_val(wqe, 16, 0);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun header = LS_64((info->num_sges > 1 ? (info->num_sges - 1) : 0),
677*4882a593Smuzhiyun I40IWQPSQ_ADDFRAGCNT) |
678*4882a593Smuzhiyun LS_64(qp->rwqe_polarity, I40IWQPSQ_VALID);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun i40iw_set_fragment(wqe, 0, info->sg_list);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun for (i = 1, byte_off = 32; i < info->num_sges; i++) {
683*4882a593Smuzhiyun i40iw_set_fragment(wqe, byte_off, &info->sg_list[i]);
684*4882a593Smuzhiyun byte_off += 16;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /**
695*4882a593Smuzhiyun * i40iw_cq_request_notification - cq notification request (door bell)
696*4882a593Smuzhiyun * @cq: hw cq
697*4882a593Smuzhiyun * @cq_notify: notification type
698*4882a593Smuzhiyun */
i40iw_cq_request_notification(struct i40iw_cq_uk * cq,enum i40iw_completion_notify cq_notify)699*4882a593Smuzhiyun static void i40iw_cq_request_notification(struct i40iw_cq_uk *cq,
700*4882a593Smuzhiyun enum i40iw_completion_notify cq_notify)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun u64 temp_val;
703*4882a593Smuzhiyun u16 sw_cq_sel;
704*4882a593Smuzhiyun u8 arm_next_se = 0;
705*4882a593Smuzhiyun u8 arm_next = 0;
706*4882a593Smuzhiyun u8 arm_seq_num;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun get_64bit_val(cq->shadow_area, 32, &temp_val);
709*4882a593Smuzhiyun arm_seq_num = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_SEQ_NUM);
710*4882a593Smuzhiyun arm_seq_num++;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun sw_cq_sel = (u16)RS_64(temp_val, I40IW_CQ_DBSA_SW_CQ_SELECT);
713*4882a593Smuzhiyun arm_next_se = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_NEXT_SE);
714*4882a593Smuzhiyun arm_next_se |= 1;
715*4882a593Smuzhiyun if (cq_notify == IW_CQ_COMPL_EVENT)
716*4882a593Smuzhiyun arm_next = 1;
717*4882a593Smuzhiyun temp_val = LS_64(arm_seq_num, I40IW_CQ_DBSA_ARM_SEQ_NUM) |
718*4882a593Smuzhiyun LS_64(sw_cq_sel, I40IW_CQ_DBSA_SW_CQ_SELECT) |
719*4882a593Smuzhiyun LS_64(arm_next_se, I40IW_CQ_DBSA_ARM_NEXT_SE) |
720*4882a593Smuzhiyun LS_64(arm_next, I40IW_CQ_DBSA_ARM_NEXT);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun set_64bit_val(cq->shadow_area, 32, temp_val);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun writel(cq->cq_id, cq->cqe_alloc_reg);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /**
730*4882a593Smuzhiyun * i40iw_cq_post_entries - update tail in shadow memory
731*4882a593Smuzhiyun * @cq: hw cq
732*4882a593Smuzhiyun * @count: # of entries processed
733*4882a593Smuzhiyun */
i40iw_cq_post_entries(struct i40iw_cq_uk * cq,u8 count)734*4882a593Smuzhiyun static enum i40iw_status_code i40iw_cq_post_entries(struct i40iw_cq_uk *cq,
735*4882a593Smuzhiyun u8 count)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun I40IW_RING_MOVE_TAIL_BY_COUNT(cq->cq_ring, count);
738*4882a593Smuzhiyun set_64bit_val(cq->shadow_area, 0,
739*4882a593Smuzhiyun I40IW_RING_GETCURRENT_HEAD(cq->cq_ring));
740*4882a593Smuzhiyun return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /**
744*4882a593Smuzhiyun * i40iw_cq_poll_completion - get cq completion info
745*4882a593Smuzhiyun * @cq: hw cq
746*4882a593Smuzhiyun * @info: cq poll information returned
747*4882a593Smuzhiyun * @post_cq: update cq tail
748*4882a593Smuzhiyun */
i40iw_cq_poll_completion(struct i40iw_cq_uk * cq,struct i40iw_cq_poll_info * info)749*4882a593Smuzhiyun static enum i40iw_status_code i40iw_cq_poll_completion(struct i40iw_cq_uk *cq,
750*4882a593Smuzhiyun struct i40iw_cq_poll_info *info)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun u64 comp_ctx, qword0, qword2, qword3, wqe_qword;
753*4882a593Smuzhiyun u64 *cqe, *sw_wqe;
754*4882a593Smuzhiyun struct i40iw_qp_uk *qp;
755*4882a593Smuzhiyun struct i40iw_ring *pring = NULL;
756*4882a593Smuzhiyun u32 wqe_idx, q_type, array_idx = 0;
757*4882a593Smuzhiyun enum i40iw_status_code ret_code = 0;
758*4882a593Smuzhiyun bool move_cq_head = true;
759*4882a593Smuzhiyun u8 polarity;
760*4882a593Smuzhiyun u8 addl_wqes = 0;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (cq->avoid_mem_cflct)
763*4882a593Smuzhiyun cqe = (u64 *)I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(cq);
764*4882a593Smuzhiyun else
765*4882a593Smuzhiyun cqe = (u64 *)I40IW_GET_CURRENT_CQ_ELEMENT(cq);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun get_64bit_val(cqe, 24, &qword3);
768*4882a593Smuzhiyun polarity = (u8)RS_64(qword3, I40IW_CQ_VALID);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (polarity != cq->polarity)
771*4882a593Smuzhiyun return I40IW_ERR_QUEUE_EMPTY;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun q_type = (u8)RS_64(qword3, I40IW_CQ_SQ);
774*4882a593Smuzhiyun info->error = (bool)RS_64(qword3, I40IW_CQ_ERROR);
775*4882a593Smuzhiyun info->push_dropped = (bool)RS_64(qword3, I40IWCQ_PSHDROP);
776*4882a593Smuzhiyun if (info->error) {
777*4882a593Smuzhiyun info->comp_status = I40IW_COMPL_STATUS_FLUSHED;
778*4882a593Smuzhiyun info->major_err = (bool)RS_64(qword3, I40IW_CQ_MAJERR);
779*4882a593Smuzhiyun info->minor_err = (bool)RS_64(qword3, I40IW_CQ_MINERR);
780*4882a593Smuzhiyun } else {
781*4882a593Smuzhiyun info->comp_status = I40IW_COMPL_STATUS_SUCCESS;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun get_64bit_val(cqe, 0, &qword0);
785*4882a593Smuzhiyun get_64bit_val(cqe, 16, &qword2);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun info->tcp_seq_num = (u32)RS_64(qword0, I40IWCQ_TCPSEQNUM);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun info->qp_id = (u32)RS_64(qword2, I40IWCQ_QPID);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun get_64bit_val(cqe, 8, &comp_ctx);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun info->solicited_event = (bool)RS_64(qword3, I40IWCQ_SOEVENT);
794*4882a593Smuzhiyun info->is_srq = (bool)RS_64(qword3, I40IWCQ_SRQ);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun qp = (struct i40iw_qp_uk *)(unsigned long)comp_ctx;
797*4882a593Smuzhiyun if (!qp) {
798*4882a593Smuzhiyun ret_code = I40IW_ERR_QUEUE_DESTROYED;
799*4882a593Smuzhiyun goto exit;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun wqe_idx = (u32)RS_64(qword3, I40IW_CQ_WQEIDX);
802*4882a593Smuzhiyun info->qp_handle = (i40iw_qp_handle)(unsigned long)qp;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (q_type == I40IW_CQE_QTYPE_RQ) {
805*4882a593Smuzhiyun array_idx = (wqe_idx * 4) / qp->rq_wqe_size_multiplier;
806*4882a593Smuzhiyun if (info->comp_status == I40IW_COMPL_STATUS_FLUSHED) {
807*4882a593Smuzhiyun info->wr_id = qp->rq_wrid_array[qp->rq_ring.tail];
808*4882a593Smuzhiyun array_idx = qp->rq_ring.tail;
809*4882a593Smuzhiyun } else {
810*4882a593Smuzhiyun info->wr_id = qp->rq_wrid_array[array_idx];
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun info->op_type = I40IW_OP_TYPE_REC;
814*4882a593Smuzhiyun if (qword3 & I40IWCQ_STAG_MASK) {
815*4882a593Smuzhiyun info->stag_invalid_set = true;
816*4882a593Smuzhiyun info->inv_stag = (u32)RS_64(qword2, I40IWCQ_INVSTAG);
817*4882a593Smuzhiyun } else {
818*4882a593Smuzhiyun info->stag_invalid_set = false;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun info->bytes_xfered = (u32)RS_64(qword0, I40IWCQ_PAYLDLEN);
821*4882a593Smuzhiyun I40IW_RING_SET_TAIL(qp->rq_ring, array_idx + 1);
822*4882a593Smuzhiyun pring = &qp->rq_ring;
823*4882a593Smuzhiyun } else {
824*4882a593Smuzhiyun if (qp->first_sq_wq) {
825*4882a593Smuzhiyun qp->first_sq_wq = false;
826*4882a593Smuzhiyun if (!wqe_idx && (qp->sq_ring.head == qp->sq_ring.tail)) {
827*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD_NOCHECK(cq->cq_ring);
828*4882a593Smuzhiyun I40IW_RING_MOVE_TAIL(cq->cq_ring);
829*4882a593Smuzhiyun set_64bit_val(cq->shadow_area, 0,
830*4882a593Smuzhiyun I40IW_RING_GETCURRENT_HEAD(cq->cq_ring));
831*4882a593Smuzhiyun memset(info, 0, sizeof(struct i40iw_cq_poll_info));
832*4882a593Smuzhiyun return i40iw_cq_poll_completion(cq, info);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (info->comp_status != I40IW_COMPL_STATUS_FLUSHED) {
837*4882a593Smuzhiyun info->wr_id = qp->sq_wrtrk_array[wqe_idx].wrid;
838*4882a593Smuzhiyun info->bytes_xfered = qp->sq_wrtrk_array[wqe_idx].wr_len;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun info->op_type = (u8)RS_64(qword3, I40IWCQ_OP);
841*4882a593Smuzhiyun sw_wqe = qp->sq_base[wqe_idx].elem;
842*4882a593Smuzhiyun get_64bit_val(sw_wqe, 24, &wqe_qword);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun addl_wqes = qp->sq_wrtrk_array[wqe_idx].wqe_size / I40IW_QP_WQE_MIN_SIZE;
845*4882a593Smuzhiyun I40IW_RING_SET_TAIL(qp->sq_ring, (wqe_idx + addl_wqes));
846*4882a593Smuzhiyun } else {
847*4882a593Smuzhiyun do {
848*4882a593Smuzhiyun u8 op_type;
849*4882a593Smuzhiyun u32 tail;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun tail = qp->sq_ring.tail;
852*4882a593Smuzhiyun sw_wqe = qp->sq_base[tail].elem;
853*4882a593Smuzhiyun get_64bit_val(sw_wqe, 24, &wqe_qword);
854*4882a593Smuzhiyun op_type = (u8)RS_64(wqe_qword, I40IWQPSQ_OPCODE);
855*4882a593Smuzhiyun info->op_type = op_type;
856*4882a593Smuzhiyun addl_wqes = qp->sq_wrtrk_array[tail].wqe_size / I40IW_QP_WQE_MIN_SIZE;
857*4882a593Smuzhiyun I40IW_RING_SET_TAIL(qp->sq_ring, (tail + addl_wqes));
858*4882a593Smuzhiyun if (op_type != I40IWQP_OP_NOP) {
859*4882a593Smuzhiyun info->wr_id = qp->sq_wrtrk_array[tail].wrid;
860*4882a593Smuzhiyun info->bytes_xfered = qp->sq_wrtrk_array[tail].wr_len;
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun } while (1);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun pring = &qp->sq_ring;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun ret_code = 0;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun exit:
871*4882a593Smuzhiyun if (!ret_code &&
872*4882a593Smuzhiyun (info->comp_status == I40IW_COMPL_STATUS_FLUSHED))
873*4882a593Smuzhiyun if (pring && (I40IW_RING_MORE_WORK(*pring)))
874*4882a593Smuzhiyun move_cq_head = false;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (move_cq_head) {
877*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD_NOCHECK(cq->cq_ring);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (I40IW_RING_GETCURRENT_HEAD(cq->cq_ring) == 0)
880*4882a593Smuzhiyun cq->polarity ^= 1;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun I40IW_RING_MOVE_TAIL(cq->cq_ring);
883*4882a593Smuzhiyun set_64bit_val(cq->shadow_area, 0,
884*4882a593Smuzhiyun I40IW_RING_GETCURRENT_HEAD(cq->cq_ring));
885*4882a593Smuzhiyun } else {
886*4882a593Smuzhiyun if (info->is_srq)
887*4882a593Smuzhiyun return ret_code;
888*4882a593Smuzhiyun qword3 &= ~I40IW_CQ_WQEIDX_MASK;
889*4882a593Smuzhiyun qword3 |= LS_64(pring->tail, I40IW_CQ_WQEIDX);
890*4882a593Smuzhiyun set_64bit_val(cqe, 24, qword3);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return ret_code;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /**
897*4882a593Smuzhiyun * i40iw_get_wqe_shift - get shift count for maximum wqe size
898*4882a593Smuzhiyun * @sge: Maximum Scatter Gather Elements wqe
899*4882a593Smuzhiyun * @inline_data: Maximum inline data size
900*4882a593Smuzhiyun * @shift: Returns the shift needed based on sge
901*4882a593Smuzhiyun *
902*4882a593Smuzhiyun * Shift can be used to left shift the wqe size based on number of SGEs and inlind data size.
903*4882a593Smuzhiyun * For 1 SGE or inline data <= 16, shift = 0 (wqe size of 32 bytes).
904*4882a593Smuzhiyun * For 2 or 3 SGEs or inline data <= 48, shift = 1 (wqe size of 64 bytes).
905*4882a593Smuzhiyun * Shift of 2 otherwise (wqe size of 128 bytes).
906*4882a593Smuzhiyun */
i40iw_get_wqe_shift(u32 sge,u32 inline_data,u8 * shift)907*4882a593Smuzhiyun void i40iw_get_wqe_shift(u32 sge, u32 inline_data, u8 *shift)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun *shift = 0;
910*4882a593Smuzhiyun if (sge > 1 || inline_data > 16)
911*4882a593Smuzhiyun *shift = (sge < 4 && inline_data <= 48) ? 1 : 2;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun * i40iw_get_sqdepth - get SQ depth (quantas)
916*4882a593Smuzhiyun * @sq_size: SQ size
917*4882a593Smuzhiyun * @shift: shift which determines size of WQE
918*4882a593Smuzhiyun * @sqdepth: depth of SQ
919*4882a593Smuzhiyun *
920*4882a593Smuzhiyun */
i40iw_get_sqdepth(u32 sq_size,u8 shift,u32 * sqdepth)921*4882a593Smuzhiyun enum i40iw_status_code i40iw_get_sqdepth(u32 sq_size, u8 shift, u32 *sqdepth)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun *sqdepth = roundup_pow_of_two((sq_size << shift) + I40IW_SQ_RSVD);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun if (*sqdepth < (I40IW_QP_SW_MIN_WQSIZE << shift))
926*4882a593Smuzhiyun *sqdepth = I40IW_QP_SW_MIN_WQSIZE << shift;
927*4882a593Smuzhiyun else if (*sqdepth > I40IW_QP_SW_MAX_SQ_QUANTAS)
928*4882a593Smuzhiyun return I40IW_ERR_INVALID_SIZE;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /*
934*4882a593Smuzhiyun * i40iw_get_rq_depth - get RQ depth (quantas)
935*4882a593Smuzhiyun * @rq_size: RQ size
936*4882a593Smuzhiyun * @shift: shift which determines size of WQE
937*4882a593Smuzhiyun * @rqdepth: depth of RQ
938*4882a593Smuzhiyun *
939*4882a593Smuzhiyun */
i40iw_get_rqdepth(u32 rq_size,u8 shift,u32 * rqdepth)940*4882a593Smuzhiyun enum i40iw_status_code i40iw_get_rqdepth(u32 rq_size, u8 shift, u32 *rqdepth)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun *rqdepth = roundup_pow_of_two((rq_size << shift) + I40IW_RQ_RSVD);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun if (*rqdepth < (I40IW_QP_SW_MIN_WQSIZE << shift))
945*4882a593Smuzhiyun *rqdepth = I40IW_QP_SW_MIN_WQSIZE << shift;
946*4882a593Smuzhiyun else if (*rqdepth > I40IW_QP_SW_MAX_RQ_QUANTAS)
947*4882a593Smuzhiyun return I40IW_ERR_INVALID_SIZE;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static const struct i40iw_qp_uk_ops iw_qp_uk_ops = {
953*4882a593Smuzhiyun .iw_qp_post_wr = i40iw_qp_post_wr,
954*4882a593Smuzhiyun .iw_qp_ring_push_db = i40iw_qp_ring_push_db,
955*4882a593Smuzhiyun .iw_rdma_write = i40iw_rdma_write,
956*4882a593Smuzhiyun .iw_rdma_read = i40iw_rdma_read,
957*4882a593Smuzhiyun .iw_send = i40iw_send,
958*4882a593Smuzhiyun .iw_inline_rdma_write = i40iw_inline_rdma_write,
959*4882a593Smuzhiyun .iw_inline_send = i40iw_inline_send,
960*4882a593Smuzhiyun .iw_stag_local_invalidate = i40iw_stag_local_invalidate,
961*4882a593Smuzhiyun .iw_mw_bind = i40iw_mw_bind,
962*4882a593Smuzhiyun .iw_post_receive = i40iw_post_receive,
963*4882a593Smuzhiyun .iw_post_nop = i40iw_nop
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static const struct i40iw_cq_ops iw_cq_ops = {
967*4882a593Smuzhiyun .iw_cq_request_notification = i40iw_cq_request_notification,
968*4882a593Smuzhiyun .iw_cq_poll_completion = i40iw_cq_poll_completion,
969*4882a593Smuzhiyun .iw_cq_post_entries = i40iw_cq_post_entries,
970*4882a593Smuzhiyun .iw_cq_clean = i40iw_clean_cq
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static const struct i40iw_device_uk_ops iw_device_uk_ops = {
974*4882a593Smuzhiyun .iwarp_cq_uk_init = i40iw_cq_uk_init,
975*4882a593Smuzhiyun .iwarp_qp_uk_init = i40iw_qp_uk_init,
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /**
979*4882a593Smuzhiyun * i40iw_qp_uk_init - initialize shared qp
980*4882a593Smuzhiyun * @qp: hw qp (user and kernel)
981*4882a593Smuzhiyun * @info: qp initialization info
982*4882a593Smuzhiyun *
983*4882a593Smuzhiyun * initializes the vars used in both user and kernel mode.
984*4882a593Smuzhiyun * size of the wqe depends on numbers of max. fragements
985*4882a593Smuzhiyun * allowed. Then size of wqe * the number of wqes should be the
986*4882a593Smuzhiyun * amount of memory allocated for sq and rq. If srq is used,
987*4882a593Smuzhiyun * then rq_base will point to one rq wqe only (not the whole
988*4882a593Smuzhiyun * array of wqes)
989*4882a593Smuzhiyun */
i40iw_qp_uk_init(struct i40iw_qp_uk * qp,struct i40iw_qp_uk_init_info * info)990*4882a593Smuzhiyun enum i40iw_status_code i40iw_qp_uk_init(struct i40iw_qp_uk *qp,
991*4882a593Smuzhiyun struct i40iw_qp_uk_init_info *info)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun enum i40iw_status_code ret_code = 0;
994*4882a593Smuzhiyun u32 sq_ring_size;
995*4882a593Smuzhiyun u8 sqshift, rqshift;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun if (info->max_sq_frag_cnt > I40IW_MAX_WQ_FRAGMENT_COUNT)
998*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (info->max_rq_frag_cnt > I40IW_MAX_WQ_FRAGMENT_COUNT)
1001*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
1002*4882a593Smuzhiyun i40iw_get_wqe_shift(info->max_sq_frag_cnt, info->max_inline_data, &sqshift);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun qp->sq_base = info->sq;
1005*4882a593Smuzhiyun qp->rq_base = info->rq;
1006*4882a593Smuzhiyun qp->shadow_area = info->shadow_area;
1007*4882a593Smuzhiyun qp->sq_wrtrk_array = info->sq_wrtrk_array;
1008*4882a593Smuzhiyun qp->rq_wrid_array = info->rq_wrid_array;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun qp->wqe_alloc_reg = info->wqe_alloc_reg;
1011*4882a593Smuzhiyun qp->qp_id = info->qp_id;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun qp->sq_size = info->sq_size;
1014*4882a593Smuzhiyun qp->push_db = info->push_db;
1015*4882a593Smuzhiyun qp->push_wqe = info->push_wqe;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun qp->max_sq_frag_cnt = info->max_sq_frag_cnt;
1018*4882a593Smuzhiyun sq_ring_size = qp->sq_size << sqshift;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun I40IW_RING_INIT(qp->sq_ring, sq_ring_size);
1021*4882a593Smuzhiyun I40IW_RING_INIT(qp->initial_ring, sq_ring_size);
1022*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD(qp->sq_ring, ret_code);
1023*4882a593Smuzhiyun I40IW_RING_MOVE_TAIL(qp->sq_ring);
1024*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD(qp->initial_ring, ret_code);
1025*4882a593Smuzhiyun qp->swqe_polarity = 1;
1026*4882a593Smuzhiyun qp->first_sq_wq = true;
1027*4882a593Smuzhiyun qp->swqe_polarity_deferred = 1;
1028*4882a593Smuzhiyun qp->rwqe_polarity = 0;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (!qp->use_srq) {
1031*4882a593Smuzhiyun qp->rq_size = info->rq_size;
1032*4882a593Smuzhiyun qp->max_rq_frag_cnt = info->max_rq_frag_cnt;
1033*4882a593Smuzhiyun I40IW_RING_INIT(qp->rq_ring, qp->rq_size);
1034*4882a593Smuzhiyun switch (info->abi_ver) {
1035*4882a593Smuzhiyun case 4:
1036*4882a593Smuzhiyun i40iw_get_wqe_shift(info->max_rq_frag_cnt, 0, &rqshift);
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun case 5: /* fallthrough until next ABI version */
1039*4882a593Smuzhiyun default:
1040*4882a593Smuzhiyun rqshift = I40IW_MAX_RQ_WQE_SHIFT;
1041*4882a593Smuzhiyun break;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun qp->rq_wqe_size = rqshift;
1044*4882a593Smuzhiyun qp->rq_wqe_size_multiplier = 4 << rqshift;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun qp->ops = iw_qp_uk_ops;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun return ret_code;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /**
1052*4882a593Smuzhiyun * i40iw_cq_uk_init - initialize shared cq (user and kernel)
1053*4882a593Smuzhiyun * @cq: hw cq
1054*4882a593Smuzhiyun * @info: hw cq initialization info
1055*4882a593Smuzhiyun */
i40iw_cq_uk_init(struct i40iw_cq_uk * cq,struct i40iw_cq_uk_init_info * info)1056*4882a593Smuzhiyun enum i40iw_status_code i40iw_cq_uk_init(struct i40iw_cq_uk *cq,
1057*4882a593Smuzhiyun struct i40iw_cq_uk_init_info *info)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun if ((info->cq_size < I40IW_MIN_CQ_SIZE) ||
1060*4882a593Smuzhiyun (info->cq_size > I40IW_MAX_CQ_SIZE))
1061*4882a593Smuzhiyun return I40IW_ERR_INVALID_SIZE;
1062*4882a593Smuzhiyun cq->cq_base = (struct i40iw_cqe *)info->cq_base;
1063*4882a593Smuzhiyun cq->cq_id = info->cq_id;
1064*4882a593Smuzhiyun cq->cq_size = info->cq_size;
1065*4882a593Smuzhiyun cq->cqe_alloc_reg = info->cqe_alloc_reg;
1066*4882a593Smuzhiyun cq->shadow_area = info->shadow_area;
1067*4882a593Smuzhiyun cq->avoid_mem_cflct = info->avoid_mem_cflct;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun I40IW_RING_INIT(cq->cq_ring, cq->cq_size);
1070*4882a593Smuzhiyun cq->polarity = 1;
1071*4882a593Smuzhiyun cq->ops = iw_cq_ops;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /**
1077*4882a593Smuzhiyun * i40iw_device_init_uk - setup routines for iwarp shared device
1078*4882a593Smuzhiyun * @dev: iwarp shared (user and kernel)
1079*4882a593Smuzhiyun */
i40iw_device_init_uk(struct i40iw_dev_uk * dev)1080*4882a593Smuzhiyun void i40iw_device_init_uk(struct i40iw_dev_uk *dev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun dev->ops_uk = iw_device_uk_ops;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /**
1086*4882a593Smuzhiyun * i40iw_clean_cq - clean cq entries
1087*4882a593Smuzhiyun * @ queue completion context
1088*4882a593Smuzhiyun * @cq: cq to clean
1089*4882a593Smuzhiyun */
i40iw_clean_cq(void * queue,struct i40iw_cq_uk * cq)1090*4882a593Smuzhiyun void i40iw_clean_cq(void *queue, struct i40iw_cq_uk *cq)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun u64 *cqe;
1093*4882a593Smuzhiyun u64 qword3, comp_ctx;
1094*4882a593Smuzhiyun u32 cq_head;
1095*4882a593Smuzhiyun u8 polarity, temp;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun cq_head = cq->cq_ring.head;
1098*4882a593Smuzhiyun temp = cq->polarity;
1099*4882a593Smuzhiyun do {
1100*4882a593Smuzhiyun if (cq->avoid_mem_cflct)
1101*4882a593Smuzhiyun cqe = (u64 *)&(((struct i40iw_extended_cqe *)cq->cq_base)[cq_head]);
1102*4882a593Smuzhiyun else
1103*4882a593Smuzhiyun cqe = (u64 *)&cq->cq_base[cq_head];
1104*4882a593Smuzhiyun get_64bit_val(cqe, 24, &qword3);
1105*4882a593Smuzhiyun polarity = (u8)RS_64(qword3, I40IW_CQ_VALID);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun if (polarity != temp)
1108*4882a593Smuzhiyun break;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun get_64bit_val(cqe, 8, &comp_ctx);
1111*4882a593Smuzhiyun if ((void *)(unsigned long)comp_ctx == queue)
1112*4882a593Smuzhiyun set_64bit_val(cqe, 8, 0);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun cq_head = (cq_head + 1) % cq->cq_ring.size;
1115*4882a593Smuzhiyun if (!cq_head)
1116*4882a593Smuzhiyun temp ^= 1;
1117*4882a593Smuzhiyun } while (true);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /**
1121*4882a593Smuzhiyun * i40iw_nop - send a nop
1122*4882a593Smuzhiyun * @qp: hw qp ptr
1123*4882a593Smuzhiyun * @wr_id: work request id
1124*4882a593Smuzhiyun * @signaled: flag if signaled for completion
1125*4882a593Smuzhiyun * @post_sq: flag to post sq
1126*4882a593Smuzhiyun */
i40iw_nop(struct i40iw_qp_uk * qp,u64 wr_id,bool signaled,bool post_sq)1127*4882a593Smuzhiyun enum i40iw_status_code i40iw_nop(struct i40iw_qp_uk *qp,
1128*4882a593Smuzhiyun u64 wr_id,
1129*4882a593Smuzhiyun bool signaled,
1130*4882a593Smuzhiyun bool post_sq)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun u64 header, *wqe;
1133*4882a593Smuzhiyun u32 wqe_idx;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun wqe = i40iw_qp_get_next_send_wqe(qp, &wqe_idx, I40IW_QP_WQE_MIN_SIZE, 0, wr_id);
1136*4882a593Smuzhiyun if (!wqe)
1137*4882a593Smuzhiyun return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
1138*4882a593Smuzhiyun set_64bit_val(wqe, 0, 0);
1139*4882a593Smuzhiyun set_64bit_val(wqe, 8, 0);
1140*4882a593Smuzhiyun set_64bit_val(wqe, 16, 0);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun header = LS_64(I40IWQP_OP_NOP, I40IWQPSQ_OPCODE) |
1143*4882a593Smuzhiyun LS_64(signaled, I40IWQPSQ_SIGCOMPL) |
1144*4882a593Smuzhiyun LS_64(qp->swqe_polarity, I40IWQPSQ_VALID);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun wmb(); /* make sure WQE is populated before valid bit is set */
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun set_64bit_val(wqe, 24, header);
1149*4882a593Smuzhiyun if (post_sq)
1150*4882a593Smuzhiyun i40iw_qp_post_wr(qp);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /**
1156*4882a593Smuzhiyun * i40iw_fragcnt_to_wqesize_sq - calculate wqe size based on fragment count for SQ
1157*4882a593Smuzhiyun * @frag_cnt: number of fragments
1158*4882a593Smuzhiyun * @wqe_size: size of sq wqe returned
1159*4882a593Smuzhiyun */
i40iw_fragcnt_to_wqesize_sq(u32 frag_cnt,u8 * wqe_size)1160*4882a593Smuzhiyun enum i40iw_status_code i40iw_fragcnt_to_wqesize_sq(u32 frag_cnt, u8 *wqe_size)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun switch (frag_cnt) {
1163*4882a593Smuzhiyun case 0:
1164*4882a593Smuzhiyun case 1:
1165*4882a593Smuzhiyun *wqe_size = I40IW_QP_WQE_MIN_SIZE;
1166*4882a593Smuzhiyun break;
1167*4882a593Smuzhiyun case 2:
1168*4882a593Smuzhiyun case 3:
1169*4882a593Smuzhiyun *wqe_size = 64;
1170*4882a593Smuzhiyun break;
1171*4882a593Smuzhiyun case 4:
1172*4882a593Smuzhiyun case 5:
1173*4882a593Smuzhiyun *wqe_size = 96;
1174*4882a593Smuzhiyun break;
1175*4882a593Smuzhiyun case 6:
1176*4882a593Smuzhiyun case 7:
1177*4882a593Smuzhiyun *wqe_size = 128;
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun default:
1180*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun return 0;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /**
1187*4882a593Smuzhiyun * i40iw_fragcnt_to_wqesize_rq - calculate wqe size based on fragment count for RQ
1188*4882a593Smuzhiyun * @frag_cnt: number of fragments
1189*4882a593Smuzhiyun * @wqe_size: size of rq wqe returned
1190*4882a593Smuzhiyun */
i40iw_fragcnt_to_wqesize_rq(u32 frag_cnt,u8 * wqe_size)1191*4882a593Smuzhiyun enum i40iw_status_code i40iw_fragcnt_to_wqesize_rq(u32 frag_cnt, u8 *wqe_size)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun switch (frag_cnt) {
1194*4882a593Smuzhiyun case 0:
1195*4882a593Smuzhiyun case 1:
1196*4882a593Smuzhiyun *wqe_size = 32;
1197*4882a593Smuzhiyun break;
1198*4882a593Smuzhiyun case 2:
1199*4882a593Smuzhiyun case 3:
1200*4882a593Smuzhiyun *wqe_size = 64;
1201*4882a593Smuzhiyun break;
1202*4882a593Smuzhiyun case 4:
1203*4882a593Smuzhiyun case 5:
1204*4882a593Smuzhiyun case 6:
1205*4882a593Smuzhiyun case 7:
1206*4882a593Smuzhiyun *wqe_size = 128;
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun default:
1209*4882a593Smuzhiyun return I40IW_ERR_INVALID_FRAG_COUNT;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /**
1216*4882a593Smuzhiyun * i40iw_inline_data_size_to_wqesize - based on inline data, wqe size
1217*4882a593Smuzhiyun * @data_size: data size for inline
1218*4882a593Smuzhiyun * @wqe_size: size of sq wqe returned
1219*4882a593Smuzhiyun */
i40iw_inline_data_size_to_wqesize(u32 data_size,u8 * wqe_size)1220*4882a593Smuzhiyun enum i40iw_status_code i40iw_inline_data_size_to_wqesize(u32 data_size,
1221*4882a593Smuzhiyun u8 *wqe_size)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun if (data_size > I40IW_MAX_INLINE_DATA_SIZE)
1224*4882a593Smuzhiyun return I40IW_ERR_INVALID_INLINE_DATA_SIZE;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun if (data_size <= 16)
1227*4882a593Smuzhiyun *wqe_size = I40IW_QP_WQE_MIN_SIZE;
1228*4882a593Smuzhiyun else
1229*4882a593Smuzhiyun *wqe_size = 64;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun return 0;
1232*4882a593Smuzhiyun }
1233