xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/i40iw/i40iw_puda.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 Intel Corporation.  All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenFabrics.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *   Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun *   without modification, are permitted provided that the following
13*4882a593Smuzhiyun *   conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *    - Redistributions of source code must retain the above
16*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun *	disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun *    - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun *	disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun *	provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *******************************************************************************/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "i40iw_osdep.h"
36*4882a593Smuzhiyun #include "i40iw_register.h"
37*4882a593Smuzhiyun #include "i40iw_status.h"
38*4882a593Smuzhiyun #include "i40iw_hmc.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include "i40iw_d.h"
41*4882a593Smuzhiyun #include "i40iw_type.h"
42*4882a593Smuzhiyun #include "i40iw_p.h"
43*4882a593Smuzhiyun #include "i40iw_puda.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static void i40iw_ieq_receive(struct i40iw_sc_vsi *vsi,
46*4882a593Smuzhiyun 			      struct i40iw_puda_buf *buf);
47*4882a593Smuzhiyun static void i40iw_ieq_tx_compl(struct i40iw_sc_vsi *vsi, void *sqwrid);
48*4882a593Smuzhiyun static void i40iw_ilq_putback_rcvbuf(struct i40iw_sc_qp *qp, u32 wqe_idx);
49*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_replenish_rq(struct i40iw_puda_rsrc
50*4882a593Smuzhiyun 						      *rsrc, bool initial);
51*4882a593Smuzhiyun /**
52*4882a593Smuzhiyun  * i40iw_puda_get_listbuf - get buffer from puda list
53*4882a593Smuzhiyun  * @list: list to use for buffers (ILQ or IEQ)
54*4882a593Smuzhiyun  */
i40iw_puda_get_listbuf(struct list_head * list)55*4882a593Smuzhiyun static struct i40iw_puda_buf *i40iw_puda_get_listbuf(struct list_head *list)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf = NULL;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (!list_empty(list)) {
60*4882a593Smuzhiyun 		buf = (struct i40iw_puda_buf *)list->next;
61*4882a593Smuzhiyun 		list_del((struct list_head *)&buf->list);
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 	return buf;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /**
67*4882a593Smuzhiyun  * i40iw_puda_get_bufpool - return buffer from resource
68*4882a593Smuzhiyun  * @rsrc: resource to use for buffer
69*4882a593Smuzhiyun  */
i40iw_puda_get_bufpool(struct i40iw_puda_rsrc * rsrc)70*4882a593Smuzhiyun struct i40iw_puda_buf *i40iw_puda_get_bufpool(struct i40iw_puda_rsrc *rsrc)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf = NULL;
73*4882a593Smuzhiyun 	struct list_head *list = &rsrc->bufpool;
74*4882a593Smuzhiyun 	unsigned long	flags;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	spin_lock_irqsave(&rsrc->bufpool_lock, flags);
77*4882a593Smuzhiyun 	buf = i40iw_puda_get_listbuf(list);
78*4882a593Smuzhiyun 	if (buf)
79*4882a593Smuzhiyun 		rsrc->avail_buf_count--;
80*4882a593Smuzhiyun 	else
81*4882a593Smuzhiyun 		rsrc->stats_buf_alloc_fail++;
82*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rsrc->bufpool_lock, flags);
83*4882a593Smuzhiyun 	return buf;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /**
87*4882a593Smuzhiyun  * i40iw_puda_ret_bufpool - return buffer to rsrc list
88*4882a593Smuzhiyun  * @rsrc: resource to use for buffer
89*4882a593Smuzhiyun  * @buf: buffe to return to resouce
90*4882a593Smuzhiyun  */
i40iw_puda_ret_bufpool(struct i40iw_puda_rsrc * rsrc,struct i40iw_puda_buf * buf)91*4882a593Smuzhiyun void i40iw_puda_ret_bufpool(struct i40iw_puda_rsrc *rsrc,
92*4882a593Smuzhiyun 			    struct i40iw_puda_buf *buf)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	unsigned long	flags;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	spin_lock_irqsave(&rsrc->bufpool_lock, flags);
97*4882a593Smuzhiyun 	list_add(&buf->list, &rsrc->bufpool);
98*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rsrc->bufpool_lock, flags);
99*4882a593Smuzhiyun 	rsrc->avail_buf_count++;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun  * i40iw_puda_post_recvbuf - set wqe for rcv buffer
104*4882a593Smuzhiyun  * @rsrc: resource ptr
105*4882a593Smuzhiyun  * @wqe_idx: wqe index to use
106*4882a593Smuzhiyun  * @buf: puda buffer for rcv q
107*4882a593Smuzhiyun  * @initial: flag if during init time
108*4882a593Smuzhiyun  */
i40iw_puda_post_recvbuf(struct i40iw_puda_rsrc * rsrc,u32 wqe_idx,struct i40iw_puda_buf * buf,bool initial)109*4882a593Smuzhiyun static void i40iw_puda_post_recvbuf(struct i40iw_puda_rsrc *rsrc, u32 wqe_idx,
110*4882a593Smuzhiyun 				    struct i40iw_puda_buf *buf, bool initial)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	u64 *wqe;
113*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = &rsrc->qp;
114*4882a593Smuzhiyun 	u64 offset24 = 0;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	qp->qp_uk.rq_wrid_array[wqe_idx] = (uintptr_t)buf;
117*4882a593Smuzhiyun 	wqe = qp->qp_uk.rq_base[wqe_idx].elem;
118*4882a593Smuzhiyun 	i40iw_debug(rsrc->dev, I40IW_DEBUG_PUDA,
119*4882a593Smuzhiyun 		    "%s: wqe_idx= %d buf = %p wqe = %p\n", __func__,
120*4882a593Smuzhiyun 		    wqe_idx, buf, wqe);
121*4882a593Smuzhiyun 	if (!initial)
122*4882a593Smuzhiyun 		get_64bit_val(wqe, 24, &offset24);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	offset24 = (offset24) ? 0 : LS_64(1, I40IWQPSQ_VALID);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, buf->mem.pa);
127*4882a593Smuzhiyun 	set_64bit_val(wqe, 8,
128*4882a593Smuzhiyun 		      LS_64(buf->mem.size, I40IWQPSQ_FRAG_LEN));
129*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, offset24);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /**
133*4882a593Smuzhiyun  * i40iw_puda_replenish_rq - post rcv buffers
134*4882a593Smuzhiyun  * @rsrc: resource to use for buffer
135*4882a593Smuzhiyun  * @initial: flag if during init time
136*4882a593Smuzhiyun  */
i40iw_puda_replenish_rq(struct i40iw_puda_rsrc * rsrc,bool initial)137*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_replenish_rq(struct i40iw_puda_rsrc *rsrc,
138*4882a593Smuzhiyun 						      bool initial)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	u32 i;
141*4882a593Smuzhiyun 	u32 invalid_cnt = rsrc->rxq_invalid_cnt;
142*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf = NULL;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	for (i = 0; i < invalid_cnt; i++) {
145*4882a593Smuzhiyun 		buf = i40iw_puda_get_bufpool(rsrc);
146*4882a593Smuzhiyun 		if (!buf)
147*4882a593Smuzhiyun 			return I40IW_ERR_list_empty;
148*4882a593Smuzhiyun 		i40iw_puda_post_recvbuf(rsrc, rsrc->rx_wqe_idx, buf,
149*4882a593Smuzhiyun 					initial);
150*4882a593Smuzhiyun 		rsrc->rx_wqe_idx =
151*4882a593Smuzhiyun 		    ((rsrc->rx_wqe_idx + 1) % rsrc->rq_size);
152*4882a593Smuzhiyun 		rsrc->rxq_invalid_cnt--;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 	return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun  * i40iw_puda_alloc_buf - allocate mem for buffer
159*4882a593Smuzhiyun  * @dev: iwarp device
160*4882a593Smuzhiyun  * @length: length of buffer
161*4882a593Smuzhiyun  */
i40iw_puda_alloc_buf(struct i40iw_sc_dev * dev,u32 length)162*4882a593Smuzhiyun static struct i40iw_puda_buf *i40iw_puda_alloc_buf(struct i40iw_sc_dev *dev,
163*4882a593Smuzhiyun 						   u32 length)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf = NULL;
166*4882a593Smuzhiyun 	struct i40iw_virt_mem buf_mem;
167*4882a593Smuzhiyun 	enum i40iw_status_code ret;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ret = i40iw_allocate_virt_mem(dev->hw, &buf_mem,
170*4882a593Smuzhiyun 				      sizeof(struct i40iw_puda_buf));
171*4882a593Smuzhiyun 	if (ret) {
172*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA,
173*4882a593Smuzhiyun 			    "%s: error mem for buf\n", __func__);
174*4882a593Smuzhiyun 		return NULL;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 	buf = (struct i40iw_puda_buf *)buf_mem.va;
177*4882a593Smuzhiyun 	ret = i40iw_allocate_dma_mem(dev->hw, &buf->mem, length, 1);
178*4882a593Smuzhiyun 	if (ret) {
179*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA,
180*4882a593Smuzhiyun 			    "%s: error dma mem for buf\n", __func__);
181*4882a593Smuzhiyun 		i40iw_free_virt_mem(dev->hw, &buf_mem);
182*4882a593Smuzhiyun 		return NULL;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	buf->buf_mem.va = buf_mem.va;
185*4882a593Smuzhiyun 	buf->buf_mem.size = buf_mem.size;
186*4882a593Smuzhiyun 	return buf;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /**
190*4882a593Smuzhiyun  * i40iw_puda_dele_buf - delete buffer back to system
191*4882a593Smuzhiyun  * @dev: iwarp device
192*4882a593Smuzhiyun  * @buf: buffer to free
193*4882a593Smuzhiyun  */
i40iw_puda_dele_buf(struct i40iw_sc_dev * dev,struct i40iw_puda_buf * buf)194*4882a593Smuzhiyun static void i40iw_puda_dele_buf(struct i40iw_sc_dev *dev,
195*4882a593Smuzhiyun 				struct i40iw_puda_buf *buf)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	i40iw_free_dma_mem(dev->hw, &buf->mem);
198*4882a593Smuzhiyun 	i40iw_free_virt_mem(dev->hw, &buf->buf_mem);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun  * i40iw_puda_get_next_send_wqe - return next wqe for processing
203*4882a593Smuzhiyun  * @qp: puda qp for wqe
204*4882a593Smuzhiyun  * @wqe_idx: wqe index for caller
205*4882a593Smuzhiyun  */
i40iw_puda_get_next_send_wqe(struct i40iw_qp_uk * qp,u32 * wqe_idx)206*4882a593Smuzhiyun static u64 *i40iw_puda_get_next_send_wqe(struct i40iw_qp_uk *qp, u32 *wqe_idx)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	u64 *wqe = NULL;
209*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	*wqe_idx = I40IW_RING_GETCURRENT_HEAD(qp->sq_ring);
212*4882a593Smuzhiyun 	if (!*wqe_idx)
213*4882a593Smuzhiyun 		qp->swqe_polarity = !qp->swqe_polarity;
214*4882a593Smuzhiyun 	I40IW_RING_MOVE_HEAD(qp->sq_ring, ret_code);
215*4882a593Smuzhiyun 	if (ret_code)
216*4882a593Smuzhiyun 		return wqe;
217*4882a593Smuzhiyun 	wqe = qp->sq_base[*wqe_idx].elem;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return wqe;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /**
223*4882a593Smuzhiyun  * i40iw_puda_poll_info - poll cq for completion
224*4882a593Smuzhiyun  * @cq: cq for poll
225*4882a593Smuzhiyun  * @info: info return for successful completion
226*4882a593Smuzhiyun  */
i40iw_puda_poll_info(struct i40iw_sc_cq * cq,struct i40iw_puda_completion_info * info)227*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_poll_info(struct i40iw_sc_cq *cq,
228*4882a593Smuzhiyun 						   struct i40iw_puda_completion_info *info)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	u64 qword0, qword2, qword3;
231*4882a593Smuzhiyun 	u64 *cqe;
232*4882a593Smuzhiyun 	u64 comp_ctx;
233*4882a593Smuzhiyun 	bool valid_bit;
234*4882a593Smuzhiyun 	u32 major_err, minor_err;
235*4882a593Smuzhiyun 	bool error;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	cqe = (u64 *)I40IW_GET_CURRENT_CQ_ELEMENT(&cq->cq_uk);
238*4882a593Smuzhiyun 	get_64bit_val(cqe, 24, &qword3);
239*4882a593Smuzhiyun 	valid_bit = (bool)RS_64(qword3, I40IW_CQ_VALID);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (valid_bit != cq->cq_uk.polarity)
242*4882a593Smuzhiyun 		return I40IW_ERR_QUEUE_EMPTY;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	i40iw_debug_buf(cq->dev, I40IW_DEBUG_PUDA, "PUDA CQE", cqe, 32);
245*4882a593Smuzhiyun 	error = (bool)RS_64(qword3, I40IW_CQ_ERROR);
246*4882a593Smuzhiyun 	if (error) {
247*4882a593Smuzhiyun 		i40iw_debug(cq->dev, I40IW_DEBUG_PUDA, "%s receive error\n", __func__);
248*4882a593Smuzhiyun 		major_err = (u32)(RS_64(qword3, I40IW_CQ_MAJERR));
249*4882a593Smuzhiyun 		minor_err = (u32)(RS_64(qword3, I40IW_CQ_MINERR));
250*4882a593Smuzhiyun 		info->compl_error = major_err << 16 | minor_err;
251*4882a593Smuzhiyun 		return I40IW_ERR_CQ_COMPL_ERROR;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	get_64bit_val(cqe, 0, &qword0);
255*4882a593Smuzhiyun 	get_64bit_val(cqe, 16, &qword2);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	info->q_type = (u8)RS_64(qword3, I40IW_CQ_SQ);
258*4882a593Smuzhiyun 	info->qp_id = (u32)RS_64(qword2, I40IWCQ_QPID);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	get_64bit_val(cqe, 8, &comp_ctx);
261*4882a593Smuzhiyun 	info->qp = (struct i40iw_qp_uk *)(unsigned long)comp_ctx;
262*4882a593Smuzhiyun 	info->wqe_idx = (u32)RS_64(qword3, I40IW_CQ_WQEIDX);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (info->q_type == I40IW_CQE_QTYPE_RQ) {
265*4882a593Smuzhiyun 		info->vlan_valid = (bool)RS_64(qword3, I40IW_VLAN_TAG_VALID);
266*4882a593Smuzhiyun 		info->l4proto = (u8)RS_64(qword2, I40IW_UDA_L4PROTO);
267*4882a593Smuzhiyun 		info->l3proto = (u8)RS_64(qword2, I40IW_UDA_L3PROTO);
268*4882a593Smuzhiyun 		info->payload_len = (u16)RS_64(qword0, I40IW_UDA_PAYLOADLEN);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /**
275*4882a593Smuzhiyun  * i40iw_puda_poll_completion - processes completion for cq
276*4882a593Smuzhiyun  * @dev: iwarp device
277*4882a593Smuzhiyun  * @cq: cq getting interrupt
278*4882a593Smuzhiyun  * @compl_err: return any completion err
279*4882a593Smuzhiyun  */
i40iw_puda_poll_completion(struct i40iw_sc_dev * dev,struct i40iw_sc_cq * cq,u32 * compl_err)280*4882a593Smuzhiyun enum i40iw_status_code i40iw_puda_poll_completion(struct i40iw_sc_dev *dev,
281*4882a593Smuzhiyun 						  struct i40iw_sc_cq *cq, u32 *compl_err)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct i40iw_qp_uk *qp;
284*4882a593Smuzhiyun 	struct i40iw_cq_uk *cq_uk = &cq->cq_uk;
285*4882a593Smuzhiyun 	struct i40iw_puda_completion_info info;
286*4882a593Smuzhiyun 	enum i40iw_status_code ret = 0;
287*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf;
288*4882a593Smuzhiyun 	struct i40iw_puda_rsrc *rsrc;
289*4882a593Smuzhiyun 	void *sqwrid;
290*4882a593Smuzhiyun 	u8 cq_type = cq->cq_type;
291*4882a593Smuzhiyun 	unsigned long	flags;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if ((cq_type == I40IW_CQ_TYPE_ILQ) || (cq_type == I40IW_CQ_TYPE_IEQ)) {
294*4882a593Smuzhiyun 		rsrc = (cq_type == I40IW_CQ_TYPE_ILQ) ? cq->vsi->ilq : cq->vsi->ieq;
295*4882a593Smuzhiyun 	} else {
296*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA, "%s qp_type error\n", __func__);
297*4882a593Smuzhiyun 		return I40IW_ERR_BAD_PTR;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 	memset(&info, 0, sizeof(info));
300*4882a593Smuzhiyun 	ret = i40iw_puda_poll_info(cq, &info);
301*4882a593Smuzhiyun 	*compl_err = info.compl_error;
302*4882a593Smuzhiyun 	if (ret == I40IW_ERR_QUEUE_EMPTY)
303*4882a593Smuzhiyun 		return ret;
304*4882a593Smuzhiyun 	if (ret)
305*4882a593Smuzhiyun 		goto done;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	qp = info.qp;
308*4882a593Smuzhiyun 	if (!qp || !rsrc) {
309*4882a593Smuzhiyun 		ret = I40IW_ERR_BAD_PTR;
310*4882a593Smuzhiyun 		goto done;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (qp->qp_id != rsrc->qp_id) {
314*4882a593Smuzhiyun 		ret = I40IW_ERR_BAD_PTR;
315*4882a593Smuzhiyun 		goto done;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (info.q_type == I40IW_CQE_QTYPE_RQ) {
319*4882a593Smuzhiyun 		buf = (struct i40iw_puda_buf *)(uintptr_t)qp->rq_wrid_array[info.wqe_idx];
320*4882a593Smuzhiyun 		/* Get all the tcpip information in the buf header */
321*4882a593Smuzhiyun 		ret = i40iw_puda_get_tcpip_info(&info, buf);
322*4882a593Smuzhiyun 		if (ret) {
323*4882a593Smuzhiyun 			rsrc->stats_rcvd_pkt_err++;
324*4882a593Smuzhiyun 			if (cq_type == I40IW_CQ_TYPE_ILQ) {
325*4882a593Smuzhiyun 				i40iw_ilq_putback_rcvbuf(&rsrc->qp,
326*4882a593Smuzhiyun 							 info.wqe_idx);
327*4882a593Smuzhiyun 			} else {
328*4882a593Smuzhiyun 				i40iw_puda_ret_bufpool(rsrc, buf);
329*4882a593Smuzhiyun 				i40iw_puda_replenish_rq(rsrc, false);
330*4882a593Smuzhiyun 			}
331*4882a593Smuzhiyun 			goto done;
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		rsrc->stats_pkt_rcvd++;
335*4882a593Smuzhiyun 		rsrc->compl_rxwqe_idx = info.wqe_idx;
336*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA, "%s RQ completion\n", __func__);
337*4882a593Smuzhiyun 		rsrc->receive(rsrc->vsi, buf);
338*4882a593Smuzhiyun 		if (cq_type == I40IW_CQ_TYPE_ILQ)
339*4882a593Smuzhiyun 			i40iw_ilq_putback_rcvbuf(&rsrc->qp, info.wqe_idx);
340*4882a593Smuzhiyun 		else
341*4882a593Smuzhiyun 			i40iw_puda_replenish_rq(rsrc, false);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	} else {
344*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA, "%s SQ completion\n", __func__);
345*4882a593Smuzhiyun 		sqwrid = (void *)(uintptr_t)qp->sq_wrtrk_array[info.wqe_idx].wrid;
346*4882a593Smuzhiyun 		I40IW_RING_SET_TAIL(qp->sq_ring, info.wqe_idx);
347*4882a593Smuzhiyun 		rsrc->xmit_complete(rsrc->vsi, sqwrid);
348*4882a593Smuzhiyun 		spin_lock_irqsave(&rsrc->bufpool_lock, flags);
349*4882a593Smuzhiyun 		rsrc->tx_wqe_avail_cnt++;
350*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rsrc->bufpool_lock, flags);
351*4882a593Smuzhiyun 		if (!list_empty(&rsrc->txpend))
352*4882a593Smuzhiyun 			i40iw_puda_send_buf(rsrc, NULL);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun done:
356*4882a593Smuzhiyun 	I40IW_RING_MOVE_HEAD(cq_uk->cq_ring, ret);
357*4882a593Smuzhiyun 	if (I40IW_RING_GETCURRENT_HEAD(cq_uk->cq_ring) == 0)
358*4882a593Smuzhiyun 		cq_uk->polarity = !cq_uk->polarity;
359*4882a593Smuzhiyun 	/* update cq tail in cq shadow memory also */
360*4882a593Smuzhiyun 	I40IW_RING_MOVE_TAIL(cq_uk->cq_ring);
361*4882a593Smuzhiyun 	set_64bit_val(cq_uk->shadow_area, 0,
362*4882a593Smuzhiyun 		      I40IW_RING_GETCURRENT_HEAD(cq_uk->cq_ring));
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /**
367*4882a593Smuzhiyun  * i40iw_puda_send - complete send wqe for transmit
368*4882a593Smuzhiyun  * @qp: puda qp for send
369*4882a593Smuzhiyun  * @info: buffer information for transmit
370*4882a593Smuzhiyun  */
i40iw_puda_send(struct i40iw_sc_qp * qp,struct i40iw_puda_send_info * info)371*4882a593Smuzhiyun enum i40iw_status_code i40iw_puda_send(struct i40iw_sc_qp *qp,
372*4882a593Smuzhiyun 				       struct i40iw_puda_send_info *info)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	u64 *wqe;
375*4882a593Smuzhiyun 	u32 iplen, l4len;
376*4882a593Smuzhiyun 	u64 header[2];
377*4882a593Smuzhiyun 	u32 wqe_idx;
378*4882a593Smuzhiyun 	u8 iipt;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* number of 32 bits DWORDS in header */
381*4882a593Smuzhiyun 	l4len = info->tcplen >> 2;
382*4882a593Smuzhiyun 	if (info->ipv4) {
383*4882a593Smuzhiyun 		iipt = 3;
384*4882a593Smuzhiyun 		iplen = 5;
385*4882a593Smuzhiyun 	} else {
386*4882a593Smuzhiyun 		iipt = 1;
387*4882a593Smuzhiyun 		iplen = 10;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	wqe = i40iw_puda_get_next_send_wqe(&qp->qp_uk, &wqe_idx);
391*4882a593Smuzhiyun 	if (!wqe)
392*4882a593Smuzhiyun 		return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
393*4882a593Smuzhiyun 	qp->qp_uk.sq_wrtrk_array[wqe_idx].wrid = (uintptr_t)info->scratch;
394*4882a593Smuzhiyun 	/* Third line of WQE descriptor */
395*4882a593Smuzhiyun 	/* maclen is in words */
396*4882a593Smuzhiyun 	header[0] = LS_64((info->maclen >> 1), I40IW_UDA_QPSQ_MACLEN) |
397*4882a593Smuzhiyun 		    LS_64(iplen, I40IW_UDA_QPSQ_IPLEN) | LS_64(1, I40IW_UDA_QPSQ_L4T) |
398*4882a593Smuzhiyun 		    LS_64(iipt, I40IW_UDA_QPSQ_IIPT) |
399*4882a593Smuzhiyun 		    LS_64(l4len, I40IW_UDA_QPSQ_L4LEN);
400*4882a593Smuzhiyun 	/* Forth line of WQE descriptor */
401*4882a593Smuzhiyun 	header[1] = LS_64(I40IW_OP_TYPE_SEND, I40IW_UDA_QPSQ_OPCODE) |
402*4882a593Smuzhiyun 		    LS_64(1, I40IW_UDA_QPSQ_SIGCOMPL) |
403*4882a593Smuzhiyun 		    LS_64(info->doloopback, I40IW_UDA_QPSQ_DOLOOPBACK) |
404*4882a593Smuzhiyun 		    LS_64(qp->qp_uk.swqe_polarity, I40IW_UDA_QPSQ_VALID);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, info->paddr);
407*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, LS_64(info->len, I40IWQPSQ_FRAG_LEN));
408*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, header[0]);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header[1]);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	i40iw_debug_buf(qp->dev, I40IW_DEBUG_PUDA, "PUDA SEND WQE", wqe, 32);
413*4882a593Smuzhiyun 	i40iw_qp_post_wr(&qp->qp_uk);
414*4882a593Smuzhiyun 	return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /**
418*4882a593Smuzhiyun  * i40iw_puda_send_buf - transmit puda buffer
419*4882a593Smuzhiyun  * @rsrc: resource to use for buffer
420*4882a593Smuzhiyun  * @buf: puda buffer to transmit
421*4882a593Smuzhiyun  */
i40iw_puda_send_buf(struct i40iw_puda_rsrc * rsrc,struct i40iw_puda_buf * buf)422*4882a593Smuzhiyun void i40iw_puda_send_buf(struct i40iw_puda_rsrc *rsrc, struct i40iw_puda_buf *buf)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct i40iw_puda_send_info info;
425*4882a593Smuzhiyun 	enum i40iw_status_code ret = 0;
426*4882a593Smuzhiyun 	unsigned long	flags;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	spin_lock_irqsave(&rsrc->bufpool_lock, flags);
429*4882a593Smuzhiyun 	/* if no wqe available or not from a completion and we have
430*4882a593Smuzhiyun 	 * pending buffers, we must queue new buffer
431*4882a593Smuzhiyun 	 */
432*4882a593Smuzhiyun 	if (!rsrc->tx_wqe_avail_cnt || (buf && !list_empty(&rsrc->txpend))) {
433*4882a593Smuzhiyun 		list_add_tail(&buf->list, &rsrc->txpend);
434*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rsrc->bufpool_lock, flags);
435*4882a593Smuzhiyun 		rsrc->stats_sent_pkt_q++;
436*4882a593Smuzhiyun 		if (rsrc->type == I40IW_PUDA_RSRC_TYPE_ILQ)
437*4882a593Smuzhiyun 			i40iw_debug(rsrc->dev, I40IW_DEBUG_PUDA,
438*4882a593Smuzhiyun 				    "%s: adding to txpend\n", __func__);
439*4882a593Smuzhiyun 		return;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 	rsrc->tx_wqe_avail_cnt--;
442*4882a593Smuzhiyun 	/* if we are coming from a completion and have pending buffers
443*4882a593Smuzhiyun 	 * then Get one from pending list
444*4882a593Smuzhiyun 	 */
445*4882a593Smuzhiyun 	if (!buf) {
446*4882a593Smuzhiyun 		buf = i40iw_puda_get_listbuf(&rsrc->txpend);
447*4882a593Smuzhiyun 		if (!buf)
448*4882a593Smuzhiyun 			goto done;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	info.scratch = (void *)buf;
452*4882a593Smuzhiyun 	info.paddr = buf->mem.pa;
453*4882a593Smuzhiyun 	info.len = buf->totallen;
454*4882a593Smuzhiyun 	info.tcplen = buf->tcphlen;
455*4882a593Smuzhiyun 	info.maclen = buf->maclen;
456*4882a593Smuzhiyun 	info.ipv4 = buf->ipv4;
457*4882a593Smuzhiyun 	info.doloopback = (rsrc->type == I40IW_PUDA_RSRC_TYPE_IEQ);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	ret = i40iw_puda_send(&rsrc->qp, &info);
460*4882a593Smuzhiyun 	if (ret) {
461*4882a593Smuzhiyun 		rsrc->tx_wqe_avail_cnt++;
462*4882a593Smuzhiyun 		rsrc->stats_sent_pkt_q++;
463*4882a593Smuzhiyun 		list_add(&buf->list, &rsrc->txpend);
464*4882a593Smuzhiyun 		if (rsrc->type == I40IW_PUDA_RSRC_TYPE_ILQ)
465*4882a593Smuzhiyun 			i40iw_debug(rsrc->dev, I40IW_DEBUG_PUDA,
466*4882a593Smuzhiyun 				    "%s: adding to puda_send\n", __func__);
467*4882a593Smuzhiyun 	} else {
468*4882a593Smuzhiyun 		rsrc->stats_pkt_sent++;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun done:
471*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rsrc->bufpool_lock, flags);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /**
475*4882a593Smuzhiyun  * i40iw_puda_qp_setctx - during init, set qp's context
476*4882a593Smuzhiyun  * @rsrc: qp's resource
477*4882a593Smuzhiyun  */
i40iw_puda_qp_setctx(struct i40iw_puda_rsrc * rsrc)478*4882a593Smuzhiyun static void i40iw_puda_qp_setctx(struct i40iw_puda_rsrc *rsrc)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = &rsrc->qp;
481*4882a593Smuzhiyun 	u64 *qp_ctx = qp->hw_host_ctx;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 8, qp->sq_pa);
484*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 16, qp->rq_pa);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 24,
487*4882a593Smuzhiyun 		      LS_64(qp->hw_rq_size, I40IWQPC_RQSIZE) |
488*4882a593Smuzhiyun 		      LS_64(qp->hw_sq_size, I40IWQPC_SQSIZE));
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 48, LS_64(rsrc->buf_size, I40IW_UDA_QPC_MAXFRAMESIZE));
491*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 56, 0);
492*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 64, 1);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 136,
495*4882a593Smuzhiyun 		      LS_64(rsrc->cq_id, I40IWQPC_TXCQNUM) |
496*4882a593Smuzhiyun 		      LS_64(rsrc->cq_id, I40IWQPC_RXCQNUM));
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 160, LS_64(1, I40IWQPC_PRIVEN));
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 168,
501*4882a593Smuzhiyun 		      LS_64((uintptr_t)qp, I40IWQPC_QPCOMPCTX));
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 176,
504*4882a593Smuzhiyun 		      LS_64(qp->sq_tph_val, I40IWQPC_SQTPHVAL) |
505*4882a593Smuzhiyun 		      LS_64(qp->rq_tph_val, I40IWQPC_RQTPHVAL) |
506*4882a593Smuzhiyun 		      LS_64(qp->qs_handle, I40IWQPC_QSHANDLE));
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	i40iw_debug_buf(rsrc->dev, I40IW_DEBUG_PUDA, "PUDA QP CONTEXT",
509*4882a593Smuzhiyun 			qp_ctx, I40IW_QP_CTX_SIZE);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /**
513*4882a593Smuzhiyun  * i40iw_puda_qp_wqe - setup wqe for qp create
514*4882a593Smuzhiyun  * @rsrc: resource for qp
515*4882a593Smuzhiyun  */
i40iw_puda_qp_wqe(struct i40iw_sc_dev * dev,struct i40iw_sc_qp * qp)516*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_qp_wqe(struct i40iw_sc_dev *dev, struct i40iw_sc_qp *qp)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
519*4882a593Smuzhiyun 	u64 *wqe;
520*4882a593Smuzhiyun 	u64 header;
521*4882a593Smuzhiyun 	struct i40iw_ccq_cqe_info compl_info;
522*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	cqp = dev->cqp;
525*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, 0);
526*4882a593Smuzhiyun 	if (!wqe)
527*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
530*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, qp->shadow_area_pa);
531*4882a593Smuzhiyun 	header = qp->qp_uk.qp_id |
532*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_CREATE_QP, I40IW_CQPSQ_OPCODE) |
533*4882a593Smuzhiyun 		 LS_64(I40IW_QP_TYPE_UDA, I40IW_CQPSQ_QP_QPTYPE) |
534*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_QP_CQNUMVALID) |
535*4882a593Smuzhiyun 		 LS_64(2, I40IW_CQPSQ_QP_NEXTIWSTATE) |
536*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_PUDA, "PUDA CQE", wqe, 32);
541*4882a593Smuzhiyun 	i40iw_sc_cqp_post_sq(cqp);
542*4882a593Smuzhiyun 	status = dev->cqp_ops->poll_for_cqp_op_done(dev->cqp,
543*4882a593Smuzhiyun 						    I40IW_CQP_OP_CREATE_QP,
544*4882a593Smuzhiyun 						    &compl_info);
545*4882a593Smuzhiyun 	return status;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /**
549*4882a593Smuzhiyun  * i40iw_puda_qp_create - create qp for resource
550*4882a593Smuzhiyun  * @rsrc: resource to use for buffer
551*4882a593Smuzhiyun  */
i40iw_puda_qp_create(struct i40iw_puda_rsrc * rsrc)552*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_qp_create(struct i40iw_puda_rsrc *rsrc)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = &rsrc->qp;
555*4882a593Smuzhiyun 	struct i40iw_qp_uk *ukqp = &qp->qp_uk;
556*4882a593Smuzhiyun 	enum i40iw_status_code ret = 0;
557*4882a593Smuzhiyun 	u32 sq_size, rq_size, t_size;
558*4882a593Smuzhiyun 	struct i40iw_dma_mem *mem;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	sq_size = rsrc->sq_size * I40IW_QP_WQE_MIN_SIZE;
561*4882a593Smuzhiyun 	rq_size = rsrc->rq_size * I40IW_QP_WQE_MIN_SIZE;
562*4882a593Smuzhiyun 	t_size = (sq_size + rq_size + (I40IW_SHADOW_AREA_SIZE << 3) +
563*4882a593Smuzhiyun 		  I40IW_QP_CTX_SIZE);
564*4882a593Smuzhiyun 	/* Get page aligned memory */
565*4882a593Smuzhiyun 	ret =
566*4882a593Smuzhiyun 	    i40iw_allocate_dma_mem(rsrc->dev->hw, &rsrc->qpmem, t_size,
567*4882a593Smuzhiyun 				   I40IW_HW_PAGE_SIZE);
568*4882a593Smuzhiyun 	if (ret) {
569*4882a593Smuzhiyun 		i40iw_debug(rsrc->dev, I40IW_DEBUG_PUDA, "%s: error dma mem\n", __func__);
570*4882a593Smuzhiyun 		return ret;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	mem = &rsrc->qpmem;
574*4882a593Smuzhiyun 	memset(mem->va, 0, t_size);
575*4882a593Smuzhiyun 	qp->hw_sq_size = i40iw_get_encoded_wqe_size(rsrc->sq_size, false);
576*4882a593Smuzhiyun 	qp->hw_rq_size = i40iw_get_encoded_wqe_size(rsrc->rq_size, false);
577*4882a593Smuzhiyun 	qp->pd = &rsrc->sc_pd;
578*4882a593Smuzhiyun 	qp->qp_type = I40IW_QP_TYPE_UDA;
579*4882a593Smuzhiyun 	qp->dev = rsrc->dev;
580*4882a593Smuzhiyun 	qp->back_qp = (void *)rsrc;
581*4882a593Smuzhiyun 	qp->sq_pa = mem->pa;
582*4882a593Smuzhiyun 	qp->rq_pa = qp->sq_pa + sq_size;
583*4882a593Smuzhiyun 	qp->vsi = rsrc->vsi;
584*4882a593Smuzhiyun 	ukqp->sq_base = mem->va;
585*4882a593Smuzhiyun 	ukqp->rq_base = &ukqp->sq_base[rsrc->sq_size];
586*4882a593Smuzhiyun 	ukqp->shadow_area = ukqp->rq_base[rsrc->rq_size].elem;
587*4882a593Smuzhiyun 	qp->shadow_area_pa = qp->rq_pa + rq_size;
588*4882a593Smuzhiyun 	qp->hw_host_ctx = ukqp->shadow_area + I40IW_SHADOW_AREA_SIZE;
589*4882a593Smuzhiyun 	qp->hw_host_ctx_pa =
590*4882a593Smuzhiyun 		qp->shadow_area_pa + (I40IW_SHADOW_AREA_SIZE << 3);
591*4882a593Smuzhiyun 	ukqp->qp_id = rsrc->qp_id;
592*4882a593Smuzhiyun 	ukqp->sq_wrtrk_array = rsrc->sq_wrtrk_array;
593*4882a593Smuzhiyun 	ukqp->rq_wrid_array = rsrc->rq_wrid_array;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ukqp->qp_id = rsrc->qp_id;
596*4882a593Smuzhiyun 	ukqp->sq_size = rsrc->sq_size;
597*4882a593Smuzhiyun 	ukqp->rq_size = rsrc->rq_size;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	I40IW_RING_INIT(ukqp->sq_ring, ukqp->sq_size);
600*4882a593Smuzhiyun 	I40IW_RING_INIT(ukqp->initial_ring, ukqp->sq_size);
601*4882a593Smuzhiyun 	I40IW_RING_INIT(ukqp->rq_ring, ukqp->rq_size);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (qp->pd->dev->is_pf)
604*4882a593Smuzhiyun 		ukqp->wqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(qp->pd->dev) +
605*4882a593Smuzhiyun 						    I40E_PFPE_WQEALLOC);
606*4882a593Smuzhiyun 	else
607*4882a593Smuzhiyun 		ukqp->wqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(qp->pd->dev) +
608*4882a593Smuzhiyun 						    I40E_VFPE_WQEALLOC1);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	qp->user_pri = 0;
611*4882a593Smuzhiyun 	i40iw_qp_add_qos(qp);
612*4882a593Smuzhiyun 	i40iw_puda_qp_setctx(rsrc);
613*4882a593Smuzhiyun 	if (rsrc->dev->ceq_valid)
614*4882a593Smuzhiyun 		ret = i40iw_cqp_qp_create_cmd(rsrc->dev, qp);
615*4882a593Smuzhiyun 	else
616*4882a593Smuzhiyun 		ret = i40iw_puda_qp_wqe(rsrc->dev, qp);
617*4882a593Smuzhiyun 	if (ret) {
618*4882a593Smuzhiyun 		i40iw_qp_rem_qos(qp);
619*4882a593Smuzhiyun 		i40iw_free_dma_mem(rsrc->dev->hw, &rsrc->qpmem);
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 	return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /**
625*4882a593Smuzhiyun  * i40iw_puda_cq_wqe - setup wqe for cq create
626*4882a593Smuzhiyun  * @rsrc: resource for cq
627*4882a593Smuzhiyun  */
i40iw_puda_cq_wqe(struct i40iw_sc_dev * dev,struct i40iw_sc_cq * cq)628*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_cq_wqe(struct i40iw_sc_dev *dev, struct i40iw_sc_cq *cq)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	u64 *wqe;
631*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
632*4882a593Smuzhiyun 	u64 header;
633*4882a593Smuzhiyun 	struct i40iw_ccq_cqe_info compl_info;
634*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	cqp = dev->cqp;
637*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, 0);
638*4882a593Smuzhiyun 	if (!wqe)
639*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
642*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, RS_64_1(cq, 1));
643*4882a593Smuzhiyun 	set_64bit_val(wqe, 16,
644*4882a593Smuzhiyun 		      LS_64(cq->shadow_read_threshold,
645*4882a593Smuzhiyun 			    I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
646*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, cq->cq_pa);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, cq->shadow_area_pa);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	header = cq->cq_uk.cq_id |
651*4882a593Smuzhiyun 	    LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
652*4882a593Smuzhiyun 	    LS_64(1, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
653*4882a593Smuzhiyun 	    LS_64(1, I40IW_CQPSQ_CQ_ENCEQEMASK) |
654*4882a593Smuzhiyun 	    LS_64(1, I40IW_CQPSQ_CQ_CEQIDVALID) |
655*4882a593Smuzhiyun 	    LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
656*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_PUDA, "PUDA CQE",
659*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	i40iw_sc_cqp_post_sq(dev->cqp);
662*4882a593Smuzhiyun 	status = dev->cqp_ops->poll_for_cqp_op_done(dev->cqp,
663*4882a593Smuzhiyun 						 I40IW_CQP_OP_CREATE_CQ,
664*4882a593Smuzhiyun 						 &compl_info);
665*4882a593Smuzhiyun 	return status;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /**
669*4882a593Smuzhiyun  * i40iw_puda_cq_create - create cq for resource
670*4882a593Smuzhiyun  * @rsrc: resource for which cq to create
671*4882a593Smuzhiyun  */
i40iw_puda_cq_create(struct i40iw_puda_rsrc * rsrc)672*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_cq_create(struct i40iw_puda_rsrc *rsrc)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = rsrc->dev;
675*4882a593Smuzhiyun 	struct i40iw_sc_cq *cq = &rsrc->cq;
676*4882a593Smuzhiyun 	enum i40iw_status_code ret = 0;
677*4882a593Smuzhiyun 	u32 tsize, cqsize;
678*4882a593Smuzhiyun 	struct i40iw_dma_mem *mem;
679*4882a593Smuzhiyun 	struct i40iw_cq_init_info info;
680*4882a593Smuzhiyun 	struct i40iw_cq_uk_init_info *init_info = &info.cq_uk_init_info;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	cq->vsi = rsrc->vsi;
683*4882a593Smuzhiyun 	cqsize = rsrc->cq_size * (sizeof(struct i40iw_cqe));
684*4882a593Smuzhiyun 	tsize = cqsize + sizeof(struct i40iw_cq_shadow_area);
685*4882a593Smuzhiyun 	ret = i40iw_allocate_dma_mem(dev->hw, &rsrc->cqmem, tsize,
686*4882a593Smuzhiyun 				     I40IW_CQ0_ALIGNMENT);
687*4882a593Smuzhiyun 	if (ret)
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	mem = &rsrc->cqmem;
691*4882a593Smuzhiyun 	memset(&info, 0, sizeof(info));
692*4882a593Smuzhiyun 	info.dev = dev;
693*4882a593Smuzhiyun 	info.type = (rsrc->type == I40IW_PUDA_RSRC_TYPE_ILQ) ?
694*4882a593Smuzhiyun 			 I40IW_CQ_TYPE_ILQ : I40IW_CQ_TYPE_IEQ;
695*4882a593Smuzhiyun 	info.shadow_read_threshold = rsrc->cq_size >> 2;
696*4882a593Smuzhiyun 	info.ceq_id_valid = true;
697*4882a593Smuzhiyun 	info.cq_base_pa = mem->pa;
698*4882a593Smuzhiyun 	info.shadow_area_pa = mem->pa + cqsize;
699*4882a593Smuzhiyun 	init_info->cq_base = mem->va;
700*4882a593Smuzhiyun 	init_info->shadow_area = (u64 *)((u8 *)mem->va + cqsize);
701*4882a593Smuzhiyun 	init_info->cq_size = rsrc->cq_size;
702*4882a593Smuzhiyun 	init_info->cq_id = rsrc->cq_id;
703*4882a593Smuzhiyun 	info.ceqe_mask = true;
704*4882a593Smuzhiyun 	info.ceq_id_valid = true;
705*4882a593Smuzhiyun 	ret = dev->iw_priv_cq_ops->cq_init(cq, &info);
706*4882a593Smuzhiyun 	if (ret)
707*4882a593Smuzhiyun 		goto error;
708*4882a593Smuzhiyun 	if (rsrc->dev->ceq_valid)
709*4882a593Smuzhiyun 		ret = i40iw_cqp_cq_create_cmd(dev, cq);
710*4882a593Smuzhiyun 	else
711*4882a593Smuzhiyun 		ret = i40iw_puda_cq_wqe(dev, cq);
712*4882a593Smuzhiyun error:
713*4882a593Smuzhiyun 	if (ret)
714*4882a593Smuzhiyun 		i40iw_free_dma_mem(dev->hw, &rsrc->cqmem);
715*4882a593Smuzhiyun 	return ret;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /**
719*4882a593Smuzhiyun  * i40iw_puda_free_qp - free qp for resource
720*4882a593Smuzhiyun  * @rsrc: resource for which qp to free
721*4882a593Smuzhiyun  */
i40iw_puda_free_qp(struct i40iw_puda_rsrc * rsrc)722*4882a593Smuzhiyun static void i40iw_puda_free_qp(struct i40iw_puda_rsrc *rsrc)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	enum i40iw_status_code ret;
725*4882a593Smuzhiyun 	struct i40iw_ccq_cqe_info compl_info;
726*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = rsrc->dev;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (rsrc->dev->ceq_valid) {
729*4882a593Smuzhiyun 		i40iw_cqp_qp_destroy_cmd(dev, &rsrc->qp);
730*4882a593Smuzhiyun 		return;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	ret = dev->iw_priv_qp_ops->qp_destroy(&rsrc->qp,
734*4882a593Smuzhiyun 			0, false, true, true);
735*4882a593Smuzhiyun 	if (ret)
736*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA,
737*4882a593Smuzhiyun 			    "%s error puda qp destroy wqe\n",
738*4882a593Smuzhiyun 			    __func__);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (!ret) {
741*4882a593Smuzhiyun 		ret = dev->cqp_ops->poll_for_cqp_op_done(dev->cqp,
742*4882a593Smuzhiyun 				I40IW_CQP_OP_DESTROY_QP,
743*4882a593Smuzhiyun 				&compl_info);
744*4882a593Smuzhiyun 		if (ret)
745*4882a593Smuzhiyun 			i40iw_debug(dev, I40IW_DEBUG_PUDA,
746*4882a593Smuzhiyun 				    "%s error puda qp destroy failed\n",
747*4882a593Smuzhiyun 				    __func__);
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /**
752*4882a593Smuzhiyun  * i40iw_puda_free_cq - free cq for resource
753*4882a593Smuzhiyun  * @rsrc: resource for which cq to free
754*4882a593Smuzhiyun  */
i40iw_puda_free_cq(struct i40iw_puda_rsrc * rsrc)755*4882a593Smuzhiyun static void i40iw_puda_free_cq(struct i40iw_puda_rsrc *rsrc)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	enum i40iw_status_code ret;
758*4882a593Smuzhiyun 	struct i40iw_ccq_cqe_info compl_info;
759*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = rsrc->dev;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (rsrc->dev->ceq_valid) {
762*4882a593Smuzhiyun 		i40iw_cqp_cq_destroy_cmd(dev, &rsrc->cq);
763*4882a593Smuzhiyun 		return;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 	ret = dev->iw_priv_cq_ops->cq_destroy(&rsrc->cq, 0, true);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	if (ret)
768*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA,
769*4882a593Smuzhiyun 			    "%s error ieq cq destroy\n",
770*4882a593Smuzhiyun 			    __func__);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (!ret) {
773*4882a593Smuzhiyun 		ret = dev->cqp_ops->poll_for_cqp_op_done(dev->cqp,
774*4882a593Smuzhiyun 				I40IW_CQP_OP_DESTROY_CQ,
775*4882a593Smuzhiyun 				&compl_info);
776*4882a593Smuzhiyun 		if (ret)
777*4882a593Smuzhiyun 			i40iw_debug(dev, I40IW_DEBUG_PUDA,
778*4882a593Smuzhiyun 				    "%s error ieq qp destroy done\n",
779*4882a593Smuzhiyun 				    __func__);
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /**
784*4882a593Smuzhiyun  * i40iw_puda_dele_resources - delete all resources during close
785*4882a593Smuzhiyun  * @dev: iwarp device
786*4882a593Smuzhiyun  * @type: type of resource to dele
787*4882a593Smuzhiyun  * @reset: true if reset chip
788*4882a593Smuzhiyun  */
i40iw_puda_dele_resources(struct i40iw_sc_vsi * vsi,enum puda_resource_type type,bool reset)789*4882a593Smuzhiyun void i40iw_puda_dele_resources(struct i40iw_sc_vsi *vsi,
790*4882a593Smuzhiyun 			       enum puda_resource_type type,
791*4882a593Smuzhiyun 			       bool reset)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = vsi->dev;
794*4882a593Smuzhiyun 	struct i40iw_puda_rsrc *rsrc;
795*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf = NULL;
796*4882a593Smuzhiyun 	struct i40iw_puda_buf *nextbuf = NULL;
797*4882a593Smuzhiyun 	struct i40iw_virt_mem *vmem;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	switch (type) {
800*4882a593Smuzhiyun 	case I40IW_PUDA_RSRC_TYPE_ILQ:
801*4882a593Smuzhiyun 		rsrc = vsi->ilq;
802*4882a593Smuzhiyun 		vmem = &vsi->ilq_mem;
803*4882a593Smuzhiyun 		break;
804*4882a593Smuzhiyun 	case I40IW_PUDA_RSRC_TYPE_IEQ:
805*4882a593Smuzhiyun 		rsrc = vsi->ieq;
806*4882a593Smuzhiyun 		vmem = &vsi->ieq_mem;
807*4882a593Smuzhiyun 		break;
808*4882a593Smuzhiyun 	default:
809*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA, "%s: error resource type = 0x%x\n",
810*4882a593Smuzhiyun 			    __func__, type);
811*4882a593Smuzhiyun 		return;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	switch (rsrc->completion) {
815*4882a593Smuzhiyun 	case PUDA_HASH_CRC_COMPLETE:
816*4882a593Smuzhiyun 		i40iw_free_hash_desc(rsrc->hash_desc);
817*4882a593Smuzhiyun 		fallthrough;
818*4882a593Smuzhiyun 	case PUDA_QP_CREATED:
819*4882a593Smuzhiyun 		if (!reset)
820*4882a593Smuzhiyun 			i40iw_puda_free_qp(rsrc);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 		i40iw_free_dma_mem(dev->hw, &rsrc->qpmem);
823*4882a593Smuzhiyun 		fallthrough;
824*4882a593Smuzhiyun 	case PUDA_CQ_CREATED:
825*4882a593Smuzhiyun 		if (!reset)
826*4882a593Smuzhiyun 			i40iw_puda_free_cq(rsrc);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 		i40iw_free_dma_mem(dev->hw, &rsrc->cqmem);
829*4882a593Smuzhiyun 		break;
830*4882a593Smuzhiyun 	default:
831*4882a593Smuzhiyun 		i40iw_debug(rsrc->dev, I40IW_DEBUG_PUDA, "%s error no resources\n", __func__);
832*4882a593Smuzhiyun 		break;
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 	/* Free all allocated puda buffers for both tx and rx */
835*4882a593Smuzhiyun 	buf = rsrc->alloclist;
836*4882a593Smuzhiyun 	while (buf) {
837*4882a593Smuzhiyun 		nextbuf = buf->next;
838*4882a593Smuzhiyun 		i40iw_puda_dele_buf(dev, buf);
839*4882a593Smuzhiyun 		buf = nextbuf;
840*4882a593Smuzhiyun 		rsrc->alloc_buf_count--;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 	i40iw_free_virt_mem(dev->hw, vmem);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun /**
846*4882a593Smuzhiyun  * i40iw_puda_allocbufs - allocate buffers for resource
847*4882a593Smuzhiyun  * @rsrc: resource for buffer allocation
848*4882a593Smuzhiyun  * @count: number of buffers to create
849*4882a593Smuzhiyun  */
i40iw_puda_allocbufs(struct i40iw_puda_rsrc * rsrc,u32 count)850*4882a593Smuzhiyun static enum i40iw_status_code i40iw_puda_allocbufs(struct i40iw_puda_rsrc *rsrc,
851*4882a593Smuzhiyun 						   u32 count)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	u32 i;
854*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf;
855*4882a593Smuzhiyun 	struct i40iw_puda_buf *nextbuf;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
858*4882a593Smuzhiyun 		buf = i40iw_puda_alloc_buf(rsrc->dev, rsrc->buf_size);
859*4882a593Smuzhiyun 		if (!buf) {
860*4882a593Smuzhiyun 			rsrc->stats_buf_alloc_fail++;
861*4882a593Smuzhiyun 			return I40IW_ERR_NO_MEMORY;
862*4882a593Smuzhiyun 		}
863*4882a593Smuzhiyun 		i40iw_puda_ret_bufpool(rsrc, buf);
864*4882a593Smuzhiyun 		rsrc->alloc_buf_count++;
865*4882a593Smuzhiyun 		if (!rsrc->alloclist) {
866*4882a593Smuzhiyun 			rsrc->alloclist = buf;
867*4882a593Smuzhiyun 		} else {
868*4882a593Smuzhiyun 			nextbuf = rsrc->alloclist;
869*4882a593Smuzhiyun 			rsrc->alloclist = buf;
870*4882a593Smuzhiyun 			buf->next = nextbuf;
871*4882a593Smuzhiyun 		}
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 	rsrc->avail_buf_count = rsrc->alloc_buf_count;
874*4882a593Smuzhiyun 	return 0;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun /**
878*4882a593Smuzhiyun  * i40iw_puda_create_rsrc - create resouce (ilq or ieq)
879*4882a593Smuzhiyun  * @dev: iwarp device
880*4882a593Smuzhiyun  * @info: resource information
881*4882a593Smuzhiyun  */
i40iw_puda_create_rsrc(struct i40iw_sc_vsi * vsi,struct i40iw_puda_rsrc_info * info)882*4882a593Smuzhiyun enum i40iw_status_code i40iw_puda_create_rsrc(struct i40iw_sc_vsi *vsi,
883*4882a593Smuzhiyun 					      struct i40iw_puda_rsrc_info *info)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = vsi->dev;
886*4882a593Smuzhiyun 	enum i40iw_status_code ret = 0;
887*4882a593Smuzhiyun 	struct i40iw_puda_rsrc *rsrc;
888*4882a593Smuzhiyun 	u32 pudasize;
889*4882a593Smuzhiyun 	u32 sqwridsize, rqwridsize;
890*4882a593Smuzhiyun 	struct i40iw_virt_mem *vmem;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	info->count = 1;
893*4882a593Smuzhiyun 	pudasize = sizeof(struct i40iw_puda_rsrc);
894*4882a593Smuzhiyun 	sqwridsize = info->sq_size * sizeof(struct i40iw_sq_uk_wr_trk_info);
895*4882a593Smuzhiyun 	rqwridsize = info->rq_size * 8;
896*4882a593Smuzhiyun 	switch (info->type) {
897*4882a593Smuzhiyun 	case I40IW_PUDA_RSRC_TYPE_ILQ:
898*4882a593Smuzhiyun 		vmem = &vsi->ilq_mem;
899*4882a593Smuzhiyun 		break;
900*4882a593Smuzhiyun 	case I40IW_PUDA_RSRC_TYPE_IEQ:
901*4882a593Smuzhiyun 		vmem = &vsi->ieq_mem;
902*4882a593Smuzhiyun 		break;
903*4882a593Smuzhiyun 	default:
904*4882a593Smuzhiyun 		return I40IW_NOT_SUPPORTED;
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 	ret =
907*4882a593Smuzhiyun 	    i40iw_allocate_virt_mem(dev->hw, vmem,
908*4882a593Smuzhiyun 				    pudasize + sqwridsize + rqwridsize);
909*4882a593Smuzhiyun 	if (ret)
910*4882a593Smuzhiyun 		return ret;
911*4882a593Smuzhiyun 	rsrc = (struct i40iw_puda_rsrc *)vmem->va;
912*4882a593Smuzhiyun 	spin_lock_init(&rsrc->bufpool_lock);
913*4882a593Smuzhiyun 	if (info->type == I40IW_PUDA_RSRC_TYPE_ILQ) {
914*4882a593Smuzhiyun 		vsi->ilq = (struct i40iw_puda_rsrc *)vmem->va;
915*4882a593Smuzhiyun 		vsi->ilq_count = info->count;
916*4882a593Smuzhiyun 		rsrc->receive = info->receive;
917*4882a593Smuzhiyun 		rsrc->xmit_complete = info->xmit_complete;
918*4882a593Smuzhiyun 	} else {
919*4882a593Smuzhiyun 		vmem = &vsi->ieq_mem;
920*4882a593Smuzhiyun 		vsi->ieq_count = info->count;
921*4882a593Smuzhiyun 		vsi->ieq = (struct i40iw_puda_rsrc *)vmem->va;
922*4882a593Smuzhiyun 		rsrc->receive = i40iw_ieq_receive;
923*4882a593Smuzhiyun 		rsrc->xmit_complete = i40iw_ieq_tx_compl;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	rsrc->type = info->type;
927*4882a593Smuzhiyun 	rsrc->sq_wrtrk_array = (struct i40iw_sq_uk_wr_trk_info *)((u8 *)vmem->va + pudasize);
928*4882a593Smuzhiyun 	rsrc->rq_wrid_array = (u64 *)((u8 *)vmem->va + pudasize + sqwridsize);
929*4882a593Smuzhiyun 	/* Initialize all ieq lists */
930*4882a593Smuzhiyun 	INIT_LIST_HEAD(&rsrc->bufpool);
931*4882a593Smuzhiyun 	INIT_LIST_HEAD(&rsrc->txpend);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	rsrc->tx_wqe_avail_cnt = info->sq_size - 1;
934*4882a593Smuzhiyun 	dev->iw_pd_ops->pd_init(dev, &rsrc->sc_pd, info->pd_id, -1);
935*4882a593Smuzhiyun 	rsrc->qp_id = info->qp_id;
936*4882a593Smuzhiyun 	rsrc->cq_id = info->cq_id;
937*4882a593Smuzhiyun 	rsrc->sq_size = info->sq_size;
938*4882a593Smuzhiyun 	rsrc->rq_size = info->rq_size;
939*4882a593Smuzhiyun 	rsrc->cq_size = info->rq_size + info->sq_size;
940*4882a593Smuzhiyun 	rsrc->buf_size = info->buf_size;
941*4882a593Smuzhiyun 	rsrc->dev = dev;
942*4882a593Smuzhiyun 	rsrc->vsi = vsi;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	ret = i40iw_puda_cq_create(rsrc);
945*4882a593Smuzhiyun 	if (!ret) {
946*4882a593Smuzhiyun 		rsrc->completion = PUDA_CQ_CREATED;
947*4882a593Smuzhiyun 		ret = i40iw_puda_qp_create(rsrc);
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 	if (ret) {
950*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA, "[%s] error qp_create\n",
951*4882a593Smuzhiyun 			    __func__);
952*4882a593Smuzhiyun 		goto error;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 	rsrc->completion = PUDA_QP_CREATED;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	ret = i40iw_puda_allocbufs(rsrc, info->tx_buf_cnt + info->rq_size);
957*4882a593Smuzhiyun 	if (ret) {
958*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_PUDA, "[%s] error alloc_buf\n",
959*4882a593Smuzhiyun 			    __func__);
960*4882a593Smuzhiyun 		goto error;
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	rsrc->rxq_invalid_cnt = info->rq_size;
964*4882a593Smuzhiyun 	ret = i40iw_puda_replenish_rq(rsrc, true);
965*4882a593Smuzhiyun 	if (ret)
966*4882a593Smuzhiyun 		goto error;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (info->type == I40IW_PUDA_RSRC_TYPE_IEQ) {
969*4882a593Smuzhiyun 		if (!i40iw_init_hash_desc(&rsrc->hash_desc)) {
970*4882a593Smuzhiyun 			rsrc->check_crc = true;
971*4882a593Smuzhiyun 			rsrc->completion = PUDA_HASH_CRC_COMPLETE;
972*4882a593Smuzhiyun 			ret = 0;
973*4882a593Smuzhiyun 		}
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	dev->ccq_ops->ccq_arm(&rsrc->cq);
977*4882a593Smuzhiyun 	return ret;
978*4882a593Smuzhiyun  error:
979*4882a593Smuzhiyun 	i40iw_puda_dele_resources(vsi, info->type, false);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	return ret;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun /**
985*4882a593Smuzhiyun  * i40iw_ilq_putback_rcvbuf - ilq buffer to put back on rq
986*4882a593Smuzhiyun  * @qp: ilq's qp resource
987*4882a593Smuzhiyun  * @wqe_idx:  wqe index of completed rcvbuf
988*4882a593Smuzhiyun  */
i40iw_ilq_putback_rcvbuf(struct i40iw_sc_qp * qp,u32 wqe_idx)989*4882a593Smuzhiyun static void i40iw_ilq_putback_rcvbuf(struct i40iw_sc_qp *qp, u32 wqe_idx)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	u64 *wqe;
992*4882a593Smuzhiyun 	u64 offset24;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	wqe = qp->qp_uk.rq_base[wqe_idx].elem;
995*4882a593Smuzhiyun 	get_64bit_val(wqe, 24, &offset24);
996*4882a593Smuzhiyun 	offset24 = (offset24) ? 0 : LS_64(1, I40IWQPSQ_VALID);
997*4882a593Smuzhiyun 	set_64bit_val(wqe, 24, offset24);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun /**
1001*4882a593Smuzhiyun  * i40iw_ieq_get_fpdu - given length return fpdu length
1002*4882a593Smuzhiyun  * @length: length if fpdu
1003*4882a593Smuzhiyun  */
i40iw_ieq_get_fpdu_length(u16 length)1004*4882a593Smuzhiyun static u16 i40iw_ieq_get_fpdu_length(u16 length)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	u16 fpdu_len;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	fpdu_len = length + I40IW_IEQ_MPA_FRAMING;
1009*4882a593Smuzhiyun 	fpdu_len = (fpdu_len + 3) & 0xfffffffc;
1010*4882a593Smuzhiyun 	return fpdu_len;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun /**
1014*4882a593Smuzhiyun  * i40iw_ieq_copy_to_txbuf - copydata from rcv buf to tx buf
1015*4882a593Smuzhiyun  * @buf: rcv buffer with partial
1016*4882a593Smuzhiyun  * @txbuf: tx buffer for sendign back
1017*4882a593Smuzhiyun  * @buf_offset: rcv buffer offset to copy from
1018*4882a593Smuzhiyun  * @txbuf_offset: at offset in tx buf to copy
1019*4882a593Smuzhiyun  * @length: length of data to copy
1020*4882a593Smuzhiyun  */
i40iw_ieq_copy_to_txbuf(struct i40iw_puda_buf * buf,struct i40iw_puda_buf * txbuf,u16 buf_offset,u32 txbuf_offset,u32 length)1021*4882a593Smuzhiyun static void i40iw_ieq_copy_to_txbuf(struct i40iw_puda_buf *buf,
1022*4882a593Smuzhiyun 				    struct i40iw_puda_buf *txbuf,
1023*4882a593Smuzhiyun 				    u16 buf_offset, u32 txbuf_offset,
1024*4882a593Smuzhiyun 				    u32 length)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	void *mem1 = (u8 *)buf->mem.va + buf_offset;
1027*4882a593Smuzhiyun 	void *mem2 = (u8 *)txbuf->mem.va + txbuf_offset;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	memcpy(mem2, mem1, length);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun /**
1033*4882a593Smuzhiyun  * i40iw_ieq_setup_tx_buf - setup tx buffer for partial handling
1034*4882a593Smuzhiyun  * @buf: reeive buffer with partial
1035*4882a593Smuzhiyun  * @txbuf: buffer to prepare
1036*4882a593Smuzhiyun  */
i40iw_ieq_setup_tx_buf(struct i40iw_puda_buf * buf,struct i40iw_puda_buf * txbuf)1037*4882a593Smuzhiyun static void i40iw_ieq_setup_tx_buf(struct i40iw_puda_buf *buf,
1038*4882a593Smuzhiyun 				   struct i40iw_puda_buf *txbuf)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	txbuf->maclen = buf->maclen;
1041*4882a593Smuzhiyun 	txbuf->tcphlen = buf->tcphlen;
1042*4882a593Smuzhiyun 	txbuf->ipv4 = buf->ipv4;
1043*4882a593Smuzhiyun 	txbuf->hdrlen = buf->hdrlen;
1044*4882a593Smuzhiyun 	i40iw_ieq_copy_to_txbuf(buf, txbuf, 0, 0, buf->hdrlen);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun /**
1048*4882a593Smuzhiyun  * i40iw_ieq_check_first_buf - check if rcv buffer's seq is in range
1049*4882a593Smuzhiyun  * @buf: receive exception buffer
1050*4882a593Smuzhiyun  * @fps: first partial sequence number
1051*4882a593Smuzhiyun  */
i40iw_ieq_check_first_buf(struct i40iw_puda_buf * buf,u32 fps)1052*4882a593Smuzhiyun static void i40iw_ieq_check_first_buf(struct i40iw_puda_buf *buf, u32 fps)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	u32 offset;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (buf->seqnum < fps) {
1057*4882a593Smuzhiyun 		offset = fps - buf->seqnum;
1058*4882a593Smuzhiyun 		if (offset > buf->datalen)
1059*4882a593Smuzhiyun 			return;
1060*4882a593Smuzhiyun 		buf->data += offset;
1061*4882a593Smuzhiyun 		buf->datalen -= (u16)offset;
1062*4882a593Smuzhiyun 		buf->seqnum = fps;
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun /**
1067*4882a593Smuzhiyun  * i40iw_ieq_compl_pfpdu - write txbuf with full fpdu
1068*4882a593Smuzhiyun  * @ieq: ieq resource
1069*4882a593Smuzhiyun  * @rxlist: ieq's received buffer list
1070*4882a593Smuzhiyun  * @pbufl: temporary list for buffers for fpddu
1071*4882a593Smuzhiyun  * @txbuf: tx buffer for fpdu
1072*4882a593Smuzhiyun  * @fpdu_len: total length of fpdu
1073*4882a593Smuzhiyun  */
i40iw_ieq_compl_pfpdu(struct i40iw_puda_rsrc * ieq,struct list_head * rxlist,struct list_head * pbufl,struct i40iw_puda_buf * txbuf,u16 fpdu_len)1074*4882a593Smuzhiyun static void  i40iw_ieq_compl_pfpdu(struct i40iw_puda_rsrc *ieq,
1075*4882a593Smuzhiyun 				   struct list_head *rxlist,
1076*4882a593Smuzhiyun 				   struct list_head *pbufl,
1077*4882a593Smuzhiyun 				   struct i40iw_puda_buf *txbuf,
1078*4882a593Smuzhiyun 				   u16 fpdu_len)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf;
1081*4882a593Smuzhiyun 	u32 nextseqnum;
1082*4882a593Smuzhiyun 	u16 txoffset, bufoffset;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	buf = i40iw_puda_get_listbuf(pbufl);
1085*4882a593Smuzhiyun 	if (!buf)
1086*4882a593Smuzhiyun 		return;
1087*4882a593Smuzhiyun 	nextseqnum = buf->seqnum + fpdu_len;
1088*4882a593Smuzhiyun 	txbuf->totallen = buf->hdrlen + fpdu_len;
1089*4882a593Smuzhiyun 	txbuf->data = (u8 *)txbuf->mem.va + buf->hdrlen;
1090*4882a593Smuzhiyun 	i40iw_ieq_setup_tx_buf(buf, txbuf);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	txoffset = buf->hdrlen;
1093*4882a593Smuzhiyun 	bufoffset = (u16)(buf->data - (u8 *)buf->mem.va);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	do {
1096*4882a593Smuzhiyun 		if (buf->datalen >= fpdu_len) {
1097*4882a593Smuzhiyun 			/* copied full fpdu */
1098*4882a593Smuzhiyun 			i40iw_ieq_copy_to_txbuf(buf, txbuf, bufoffset, txoffset, fpdu_len);
1099*4882a593Smuzhiyun 			buf->datalen -= fpdu_len;
1100*4882a593Smuzhiyun 			buf->data += fpdu_len;
1101*4882a593Smuzhiyun 			buf->seqnum = nextseqnum;
1102*4882a593Smuzhiyun 			break;
1103*4882a593Smuzhiyun 		}
1104*4882a593Smuzhiyun 		/* copy partial fpdu */
1105*4882a593Smuzhiyun 		i40iw_ieq_copy_to_txbuf(buf, txbuf, bufoffset, txoffset, buf->datalen);
1106*4882a593Smuzhiyun 		txoffset += buf->datalen;
1107*4882a593Smuzhiyun 		fpdu_len -= buf->datalen;
1108*4882a593Smuzhiyun 		i40iw_puda_ret_bufpool(ieq, buf);
1109*4882a593Smuzhiyun 		buf = i40iw_puda_get_listbuf(pbufl);
1110*4882a593Smuzhiyun 		if (!buf)
1111*4882a593Smuzhiyun 			return;
1112*4882a593Smuzhiyun 		bufoffset = (u16)(buf->data - (u8 *)buf->mem.va);
1113*4882a593Smuzhiyun 	} while (1);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* last buffer on the list*/
1116*4882a593Smuzhiyun 	if (buf->datalen)
1117*4882a593Smuzhiyun 		list_add(&buf->list, rxlist);
1118*4882a593Smuzhiyun 	else
1119*4882a593Smuzhiyun 		i40iw_puda_ret_bufpool(ieq, buf);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun /**
1123*4882a593Smuzhiyun  * i40iw_ieq_create_pbufl - create buffer list for single fpdu
1124*4882a593Smuzhiyun  * @rxlist: resource list for receive ieq buffes
1125*4882a593Smuzhiyun  * @pbufl: temp. list for buffers for fpddu
1126*4882a593Smuzhiyun  * @buf: first receive buffer
1127*4882a593Smuzhiyun  * @fpdu_len: total length of fpdu
1128*4882a593Smuzhiyun  */
i40iw_ieq_create_pbufl(struct i40iw_pfpdu * pfpdu,struct list_head * rxlist,struct list_head * pbufl,struct i40iw_puda_buf * buf,u16 fpdu_len)1129*4882a593Smuzhiyun static enum i40iw_status_code i40iw_ieq_create_pbufl(
1130*4882a593Smuzhiyun 						     struct i40iw_pfpdu *pfpdu,
1131*4882a593Smuzhiyun 						     struct list_head *rxlist,
1132*4882a593Smuzhiyun 						     struct list_head *pbufl,
1133*4882a593Smuzhiyun 						     struct i40iw_puda_buf *buf,
1134*4882a593Smuzhiyun 						     u16 fpdu_len)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
1137*4882a593Smuzhiyun 	struct i40iw_puda_buf *nextbuf;
1138*4882a593Smuzhiyun 	u32	nextseqnum;
1139*4882a593Smuzhiyun 	u16 plen = fpdu_len - buf->datalen;
1140*4882a593Smuzhiyun 	bool done = false;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	nextseqnum = buf->seqnum + buf->datalen;
1143*4882a593Smuzhiyun 	do {
1144*4882a593Smuzhiyun 		nextbuf = i40iw_puda_get_listbuf(rxlist);
1145*4882a593Smuzhiyun 		if (!nextbuf) {
1146*4882a593Smuzhiyun 			status = I40IW_ERR_list_empty;
1147*4882a593Smuzhiyun 			break;
1148*4882a593Smuzhiyun 		}
1149*4882a593Smuzhiyun 		list_add_tail(&nextbuf->list, pbufl);
1150*4882a593Smuzhiyun 		if (nextbuf->seqnum != nextseqnum) {
1151*4882a593Smuzhiyun 			pfpdu->bad_seq_num++;
1152*4882a593Smuzhiyun 			status = I40IW_ERR_SEQ_NUM;
1153*4882a593Smuzhiyun 			break;
1154*4882a593Smuzhiyun 		}
1155*4882a593Smuzhiyun 		if (nextbuf->datalen >= plen) {
1156*4882a593Smuzhiyun 			done = true;
1157*4882a593Smuzhiyun 		} else {
1158*4882a593Smuzhiyun 			plen -= nextbuf->datalen;
1159*4882a593Smuzhiyun 			nextseqnum = nextbuf->seqnum + nextbuf->datalen;
1160*4882a593Smuzhiyun 		}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	} while (!done);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	return status;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun /**
1168*4882a593Smuzhiyun  * i40iw_ieq_handle_partial - process partial fpdu buffer
1169*4882a593Smuzhiyun  * @ieq: ieq resource
1170*4882a593Smuzhiyun  * @pfpdu: partial management per user qp
1171*4882a593Smuzhiyun  * @buf: receive buffer
1172*4882a593Smuzhiyun  * @fpdu_len: fpdu len in the buffer
1173*4882a593Smuzhiyun  */
i40iw_ieq_handle_partial(struct i40iw_puda_rsrc * ieq,struct i40iw_pfpdu * pfpdu,struct i40iw_puda_buf * buf,u16 fpdu_len)1174*4882a593Smuzhiyun static enum i40iw_status_code i40iw_ieq_handle_partial(struct i40iw_puda_rsrc *ieq,
1175*4882a593Smuzhiyun 						       struct i40iw_pfpdu *pfpdu,
1176*4882a593Smuzhiyun 						       struct i40iw_puda_buf *buf,
1177*4882a593Smuzhiyun 						       u16 fpdu_len)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
1180*4882a593Smuzhiyun 	u8 *crcptr;
1181*4882a593Smuzhiyun 	u32 mpacrc;
1182*4882a593Smuzhiyun 	u32 seqnum = buf->seqnum;
1183*4882a593Smuzhiyun 	struct list_head pbufl;	/* partial buffer list */
1184*4882a593Smuzhiyun 	struct i40iw_puda_buf *txbuf = NULL;
1185*4882a593Smuzhiyun 	struct list_head *rxlist = &pfpdu->rxlist;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pbufl);
1188*4882a593Smuzhiyun 	list_add(&buf->list, &pbufl);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	status = i40iw_ieq_create_pbufl(pfpdu, rxlist, &pbufl, buf, fpdu_len);
1191*4882a593Smuzhiyun 	if (status)
1192*4882a593Smuzhiyun 		goto error;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	txbuf = i40iw_puda_get_bufpool(ieq);
1195*4882a593Smuzhiyun 	if (!txbuf) {
1196*4882a593Smuzhiyun 		pfpdu->no_tx_bufs++;
1197*4882a593Smuzhiyun 		status = I40IW_ERR_NO_TXBUFS;
1198*4882a593Smuzhiyun 		goto error;
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	i40iw_ieq_compl_pfpdu(ieq, rxlist, &pbufl, txbuf, fpdu_len);
1202*4882a593Smuzhiyun 	i40iw_ieq_update_tcpip_info(txbuf, fpdu_len, seqnum);
1203*4882a593Smuzhiyun 	crcptr = txbuf->data + fpdu_len - 4;
1204*4882a593Smuzhiyun 	mpacrc = *(u32 *)crcptr;
1205*4882a593Smuzhiyun 	if (ieq->check_crc) {
1206*4882a593Smuzhiyun 		status = i40iw_ieq_check_mpacrc(ieq->hash_desc, txbuf->data,
1207*4882a593Smuzhiyun 						(fpdu_len - 4), mpacrc);
1208*4882a593Smuzhiyun 		if (status) {
1209*4882a593Smuzhiyun 			i40iw_debug(ieq->dev, I40IW_DEBUG_IEQ,
1210*4882a593Smuzhiyun 				    "%s: error bad crc\n", __func__);
1211*4882a593Smuzhiyun 			goto error;
1212*4882a593Smuzhiyun 		}
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	i40iw_debug_buf(ieq->dev, I40IW_DEBUG_IEQ, "IEQ TX BUFFER",
1216*4882a593Smuzhiyun 			txbuf->mem.va, txbuf->totallen);
1217*4882a593Smuzhiyun 	i40iw_puda_send_buf(ieq, txbuf);
1218*4882a593Smuzhiyun 	pfpdu->rcv_nxt = seqnum + fpdu_len;
1219*4882a593Smuzhiyun 	return status;
1220*4882a593Smuzhiyun  error:
1221*4882a593Smuzhiyun 	while (!list_empty(&pbufl)) {
1222*4882a593Smuzhiyun 		buf = (struct i40iw_puda_buf *)(pbufl.prev);
1223*4882a593Smuzhiyun 		list_del(&buf->list);
1224*4882a593Smuzhiyun 		list_add(&buf->list, rxlist);
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 	if (txbuf)
1227*4882a593Smuzhiyun 		i40iw_puda_ret_bufpool(ieq, txbuf);
1228*4882a593Smuzhiyun 	return status;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun /**
1232*4882a593Smuzhiyun  * i40iw_ieq_process_buf - process buffer rcvd for ieq
1233*4882a593Smuzhiyun  * @ieq: ieq resource
1234*4882a593Smuzhiyun  * @pfpdu: partial management per user qp
1235*4882a593Smuzhiyun  * @buf: receive buffer
1236*4882a593Smuzhiyun  */
i40iw_ieq_process_buf(struct i40iw_puda_rsrc * ieq,struct i40iw_pfpdu * pfpdu,struct i40iw_puda_buf * buf)1237*4882a593Smuzhiyun static enum i40iw_status_code i40iw_ieq_process_buf(struct i40iw_puda_rsrc *ieq,
1238*4882a593Smuzhiyun 						    struct i40iw_pfpdu *pfpdu,
1239*4882a593Smuzhiyun 						    struct i40iw_puda_buf *buf)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	u16 fpdu_len = 0;
1242*4882a593Smuzhiyun 	u16 datalen = buf->datalen;
1243*4882a593Smuzhiyun 	u8 *datap = buf->data;
1244*4882a593Smuzhiyun 	u8 *crcptr;
1245*4882a593Smuzhiyun 	u16 ioffset = 0;
1246*4882a593Smuzhiyun 	u32 mpacrc;
1247*4882a593Smuzhiyun 	u32 seqnum = buf->seqnum;
1248*4882a593Smuzhiyun 	u16 length = 0;
1249*4882a593Smuzhiyun 	u16 full = 0;
1250*4882a593Smuzhiyun 	bool partial = false;
1251*4882a593Smuzhiyun 	struct i40iw_puda_buf *txbuf;
1252*4882a593Smuzhiyun 	struct list_head *rxlist = &pfpdu->rxlist;
1253*4882a593Smuzhiyun 	enum i40iw_status_code ret = 0;
1254*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	ioffset = (u16)(buf->data - (u8 *)buf->mem.va);
1257*4882a593Smuzhiyun 	while (datalen) {
1258*4882a593Smuzhiyun 		fpdu_len = i40iw_ieq_get_fpdu_length(ntohs(*(__be16 *)datap));
1259*4882a593Smuzhiyun 		if (fpdu_len > pfpdu->max_fpdu_data) {
1260*4882a593Smuzhiyun 			i40iw_debug(ieq->dev, I40IW_DEBUG_IEQ,
1261*4882a593Smuzhiyun 				    "%s: error bad fpdu_len\n", __func__);
1262*4882a593Smuzhiyun 			status = I40IW_ERR_MPA_CRC;
1263*4882a593Smuzhiyun 			list_add(&buf->list, rxlist);
1264*4882a593Smuzhiyun 			return status;
1265*4882a593Smuzhiyun 		}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 		if (datalen < fpdu_len) {
1268*4882a593Smuzhiyun 			partial = true;
1269*4882a593Smuzhiyun 			break;
1270*4882a593Smuzhiyun 		}
1271*4882a593Smuzhiyun 		crcptr = datap + fpdu_len - 4;
1272*4882a593Smuzhiyun 		mpacrc = *(u32 *)crcptr;
1273*4882a593Smuzhiyun 		if (ieq->check_crc)
1274*4882a593Smuzhiyun 			ret = i40iw_ieq_check_mpacrc(ieq->hash_desc,
1275*4882a593Smuzhiyun 						     datap, fpdu_len - 4, mpacrc);
1276*4882a593Smuzhiyun 		if (ret) {
1277*4882a593Smuzhiyun 			status = I40IW_ERR_MPA_CRC;
1278*4882a593Smuzhiyun 			list_add(&buf->list, rxlist);
1279*4882a593Smuzhiyun 			return status;
1280*4882a593Smuzhiyun 		}
1281*4882a593Smuzhiyun 		full++;
1282*4882a593Smuzhiyun 		pfpdu->fpdu_processed++;
1283*4882a593Smuzhiyun 		datap += fpdu_len;
1284*4882a593Smuzhiyun 		length += fpdu_len;
1285*4882a593Smuzhiyun 		datalen -= fpdu_len;
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 	if (full) {
1288*4882a593Smuzhiyun 		/* copy full pdu's in the txbuf and send them out */
1289*4882a593Smuzhiyun 		txbuf = i40iw_puda_get_bufpool(ieq);
1290*4882a593Smuzhiyun 		if (!txbuf) {
1291*4882a593Smuzhiyun 			pfpdu->no_tx_bufs++;
1292*4882a593Smuzhiyun 			status = I40IW_ERR_NO_TXBUFS;
1293*4882a593Smuzhiyun 			list_add(&buf->list, rxlist);
1294*4882a593Smuzhiyun 			return status;
1295*4882a593Smuzhiyun 		}
1296*4882a593Smuzhiyun 		/* modify txbuf's buffer header */
1297*4882a593Smuzhiyun 		i40iw_ieq_setup_tx_buf(buf, txbuf);
1298*4882a593Smuzhiyun 		/* copy full fpdu's to new buffer */
1299*4882a593Smuzhiyun 		i40iw_ieq_copy_to_txbuf(buf, txbuf, ioffset, buf->hdrlen,
1300*4882a593Smuzhiyun 					length);
1301*4882a593Smuzhiyun 		txbuf->totallen = buf->hdrlen + length;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 		i40iw_ieq_update_tcpip_info(txbuf, length, buf->seqnum);
1304*4882a593Smuzhiyun 		i40iw_puda_send_buf(ieq, txbuf);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 		if (!datalen) {
1307*4882a593Smuzhiyun 			pfpdu->rcv_nxt = buf->seqnum + length;
1308*4882a593Smuzhiyun 			i40iw_puda_ret_bufpool(ieq, buf);
1309*4882a593Smuzhiyun 			return status;
1310*4882a593Smuzhiyun 		}
1311*4882a593Smuzhiyun 		buf->data = datap;
1312*4882a593Smuzhiyun 		buf->seqnum = seqnum + length;
1313*4882a593Smuzhiyun 		buf->datalen = datalen;
1314*4882a593Smuzhiyun 		pfpdu->rcv_nxt = buf->seqnum;
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 	if (partial)
1317*4882a593Smuzhiyun 		status = i40iw_ieq_handle_partial(ieq, pfpdu, buf, fpdu_len);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	return status;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun /**
1323*4882a593Smuzhiyun  * i40iw_ieq_process_fpdus - process fpdu's buffers on its list
1324*4882a593Smuzhiyun  * @qp: qp for which partial fpdus
1325*4882a593Smuzhiyun  * @ieq: ieq resource
1326*4882a593Smuzhiyun  */
i40iw_ieq_process_fpdus(struct i40iw_sc_qp * qp,struct i40iw_puda_rsrc * ieq)1327*4882a593Smuzhiyun static void i40iw_ieq_process_fpdus(struct i40iw_sc_qp *qp,
1328*4882a593Smuzhiyun 				    struct i40iw_puda_rsrc *ieq)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	struct i40iw_pfpdu *pfpdu = &qp->pfpdu;
1331*4882a593Smuzhiyun 	struct list_head *rxlist = &pfpdu->rxlist;
1332*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf;
1333*4882a593Smuzhiyun 	enum i40iw_status_code status;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	do {
1336*4882a593Smuzhiyun 		if (list_empty(rxlist))
1337*4882a593Smuzhiyun 			break;
1338*4882a593Smuzhiyun 		buf = i40iw_puda_get_listbuf(rxlist);
1339*4882a593Smuzhiyun 		if (!buf) {
1340*4882a593Smuzhiyun 			i40iw_debug(ieq->dev, I40IW_DEBUG_IEQ,
1341*4882a593Smuzhiyun 				    "%s: error no buf\n", __func__);
1342*4882a593Smuzhiyun 			break;
1343*4882a593Smuzhiyun 		}
1344*4882a593Smuzhiyun 		if (buf->seqnum != pfpdu->rcv_nxt) {
1345*4882a593Smuzhiyun 			/* This could be out of order or missing packet */
1346*4882a593Smuzhiyun 			pfpdu->out_of_order++;
1347*4882a593Smuzhiyun 			list_add(&buf->list, rxlist);
1348*4882a593Smuzhiyun 			break;
1349*4882a593Smuzhiyun 		}
1350*4882a593Smuzhiyun 		/* keep processing buffers from the head of the list */
1351*4882a593Smuzhiyun 		status = i40iw_ieq_process_buf(ieq, pfpdu, buf);
1352*4882a593Smuzhiyun 		if (status == I40IW_ERR_MPA_CRC) {
1353*4882a593Smuzhiyun 			pfpdu->mpa_crc_err = true;
1354*4882a593Smuzhiyun 			while (!list_empty(rxlist)) {
1355*4882a593Smuzhiyun 				buf = i40iw_puda_get_listbuf(rxlist);
1356*4882a593Smuzhiyun 				i40iw_puda_ret_bufpool(ieq, buf);
1357*4882a593Smuzhiyun 				pfpdu->crc_err++;
1358*4882a593Smuzhiyun 			}
1359*4882a593Smuzhiyun 			/* create CQP for AE */
1360*4882a593Smuzhiyun 			i40iw_ieq_mpa_crc_ae(ieq->dev, qp);
1361*4882a593Smuzhiyun 		}
1362*4882a593Smuzhiyun 	} while (!status);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun /**
1366*4882a593Smuzhiyun  * i40iw_ieq_handle_exception - handle qp's exception
1367*4882a593Smuzhiyun  * @ieq: ieq resource
1368*4882a593Smuzhiyun  * @qp: qp receiving excpetion
1369*4882a593Smuzhiyun  * @buf: receive buffer
1370*4882a593Smuzhiyun  */
i40iw_ieq_handle_exception(struct i40iw_puda_rsrc * ieq,struct i40iw_sc_qp * qp,struct i40iw_puda_buf * buf)1371*4882a593Smuzhiyun static void i40iw_ieq_handle_exception(struct i40iw_puda_rsrc *ieq,
1372*4882a593Smuzhiyun 				       struct i40iw_sc_qp *qp,
1373*4882a593Smuzhiyun 				       struct i40iw_puda_buf *buf)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun 	struct i40iw_puda_buf *tmpbuf = NULL;
1376*4882a593Smuzhiyun 	struct i40iw_pfpdu *pfpdu = &qp->pfpdu;
1377*4882a593Smuzhiyun 	u32 *hw_host_ctx = (u32 *)qp->hw_host_ctx;
1378*4882a593Smuzhiyun 	u32 rcv_wnd = hw_host_ctx[23];
1379*4882a593Smuzhiyun 	/* first partial seq # in q2 */
1380*4882a593Smuzhiyun 	u32 fps = *(u32 *)(qp->q2_buf + Q2_FPSN_OFFSET);
1381*4882a593Smuzhiyun 	struct list_head *rxlist = &pfpdu->rxlist;
1382*4882a593Smuzhiyun 	struct list_head *plist;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	pfpdu->total_ieq_bufs++;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	if (pfpdu->mpa_crc_err) {
1387*4882a593Smuzhiyun 		pfpdu->crc_err++;
1388*4882a593Smuzhiyun 		goto error;
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 	if (pfpdu->mode && (fps != pfpdu->fps)) {
1391*4882a593Smuzhiyun 		/* clean up qp as it is new partial sequence */
1392*4882a593Smuzhiyun 		i40iw_ieq_cleanup_qp(ieq, qp);
1393*4882a593Smuzhiyun 		i40iw_debug(ieq->dev, I40IW_DEBUG_IEQ,
1394*4882a593Smuzhiyun 			    "%s: restarting new partial\n", __func__);
1395*4882a593Smuzhiyun 		pfpdu->mode = false;
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	if (!pfpdu->mode) {
1399*4882a593Smuzhiyun 		i40iw_debug_buf(ieq->dev, I40IW_DEBUG_IEQ, "Q2 BUFFER", (u64 *)qp->q2_buf, 128);
1400*4882a593Smuzhiyun 		/* First_Partial_Sequence_Number check */
1401*4882a593Smuzhiyun 		pfpdu->rcv_nxt = fps;
1402*4882a593Smuzhiyun 		pfpdu->fps = fps;
1403*4882a593Smuzhiyun 		pfpdu->mode = true;
1404*4882a593Smuzhiyun 		pfpdu->max_fpdu_data = (buf->ipv4) ? (ieq->vsi->mtu - I40IW_MTU_TO_MSS_IPV4) :
1405*4882a593Smuzhiyun 				       (ieq->vsi->mtu - I40IW_MTU_TO_MSS_IPV6);
1406*4882a593Smuzhiyun 		pfpdu->pmode_count++;
1407*4882a593Smuzhiyun 		INIT_LIST_HEAD(rxlist);
1408*4882a593Smuzhiyun 		i40iw_ieq_check_first_buf(buf, fps);
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	if (!(rcv_wnd >= (buf->seqnum - pfpdu->rcv_nxt))) {
1412*4882a593Smuzhiyun 		pfpdu->bad_seq_num++;
1413*4882a593Smuzhiyun 		goto error;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (!list_empty(rxlist)) {
1417*4882a593Smuzhiyun 		tmpbuf = (struct i40iw_puda_buf *)rxlist->next;
1418*4882a593Smuzhiyun 		while ((struct list_head *)tmpbuf != rxlist) {
1419*4882a593Smuzhiyun 			if ((int)(buf->seqnum - tmpbuf->seqnum) < 0)
1420*4882a593Smuzhiyun 				break;
1421*4882a593Smuzhiyun 			plist = &tmpbuf->list;
1422*4882a593Smuzhiyun 			tmpbuf = (struct i40iw_puda_buf *)plist->next;
1423*4882a593Smuzhiyun 		}
1424*4882a593Smuzhiyun 		/* Insert buf before tmpbuf */
1425*4882a593Smuzhiyun 		list_add_tail(&buf->list, &tmpbuf->list);
1426*4882a593Smuzhiyun 	} else {
1427*4882a593Smuzhiyun 		list_add_tail(&buf->list, rxlist);
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 	i40iw_ieq_process_fpdus(qp, ieq);
1430*4882a593Smuzhiyun 	return;
1431*4882a593Smuzhiyun  error:
1432*4882a593Smuzhiyun 	i40iw_puda_ret_bufpool(ieq, buf);
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun /**
1436*4882a593Smuzhiyun  * i40iw_ieq_receive - received exception buffer
1437*4882a593Smuzhiyun  * @dev: iwarp device
1438*4882a593Smuzhiyun  * @buf: exception buffer received
1439*4882a593Smuzhiyun  */
i40iw_ieq_receive(struct i40iw_sc_vsi * vsi,struct i40iw_puda_buf * buf)1440*4882a593Smuzhiyun static void i40iw_ieq_receive(struct i40iw_sc_vsi *vsi,
1441*4882a593Smuzhiyun 			      struct i40iw_puda_buf *buf)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	struct i40iw_puda_rsrc *ieq = vsi->ieq;
1444*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = NULL;
1445*4882a593Smuzhiyun 	u32 wqe_idx = ieq->compl_rxwqe_idx;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	qp = i40iw_ieq_get_qp(vsi->dev, buf);
1448*4882a593Smuzhiyun 	if (!qp) {
1449*4882a593Smuzhiyun 		ieq->stats_bad_qp_id++;
1450*4882a593Smuzhiyun 		i40iw_puda_ret_bufpool(ieq, buf);
1451*4882a593Smuzhiyun 	} else {
1452*4882a593Smuzhiyun 		i40iw_ieq_handle_exception(ieq, qp, buf);
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 	/*
1455*4882a593Smuzhiyun 	 * ieq->rx_wqe_idx is used by i40iw_puda_replenish_rq()
1456*4882a593Smuzhiyun 	 * on which wqe_idx to start replenish rq
1457*4882a593Smuzhiyun 	 */
1458*4882a593Smuzhiyun 	if (!ieq->rxq_invalid_cnt)
1459*4882a593Smuzhiyun 		ieq->rx_wqe_idx = wqe_idx;
1460*4882a593Smuzhiyun 	ieq->rxq_invalid_cnt++;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun /**
1464*4882a593Smuzhiyun  * i40iw_ieq_tx_compl - put back after sending completed exception buffer
1465*4882a593Smuzhiyun  * @vsi: pointer to the vsi structure
1466*4882a593Smuzhiyun  * @sqwrid: pointer to puda buffer
1467*4882a593Smuzhiyun  */
i40iw_ieq_tx_compl(struct i40iw_sc_vsi * vsi,void * sqwrid)1468*4882a593Smuzhiyun static void i40iw_ieq_tx_compl(struct i40iw_sc_vsi *vsi, void *sqwrid)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun 	struct i40iw_puda_rsrc *ieq = vsi->ieq;
1471*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf = (struct i40iw_puda_buf *)sqwrid;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	i40iw_puda_ret_bufpool(ieq, buf);
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun /**
1477*4882a593Smuzhiyun  * i40iw_ieq_cleanup_qp - qp is being destroyed
1478*4882a593Smuzhiyun  * @ieq: ieq resource
1479*4882a593Smuzhiyun  * @qp: all pending fpdu buffers
1480*4882a593Smuzhiyun  */
i40iw_ieq_cleanup_qp(struct i40iw_puda_rsrc * ieq,struct i40iw_sc_qp * qp)1481*4882a593Smuzhiyun void i40iw_ieq_cleanup_qp(struct i40iw_puda_rsrc *ieq, struct i40iw_sc_qp *qp)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun 	struct i40iw_puda_buf *buf;
1484*4882a593Smuzhiyun 	struct i40iw_pfpdu *pfpdu = &qp->pfpdu;
1485*4882a593Smuzhiyun 	struct list_head *rxlist = &pfpdu->rxlist;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	if (!pfpdu->mode)
1488*4882a593Smuzhiyun 		return;
1489*4882a593Smuzhiyun 	while (!list_empty(rxlist)) {
1490*4882a593Smuzhiyun 		buf = i40iw_puda_get_listbuf(rxlist);
1491*4882a593Smuzhiyun 		i40iw_puda_ret_bufpool(ieq, buf);
1492*4882a593Smuzhiyun 	}
1493*4882a593Smuzhiyun }
1494