xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/i40iw/i40iw_osdep.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 Intel Corporation.  All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenFabrics.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *   Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun *   without modification, are permitted provided that the following
13*4882a593Smuzhiyun *   conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *    - Redistributions of source code must retain the above
16*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun *	disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun *    - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun *	disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun *	provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *******************************************************************************/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef I40IW_OSDEP_H
36*4882a593Smuzhiyun #define I40IW_OSDEP_H
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/kernel.h>
39*4882a593Smuzhiyun #include <linux/string.h>
40*4882a593Smuzhiyun #include <linux/bitops.h>
41*4882a593Smuzhiyun #include <net/tcp.h>
42*4882a593Smuzhiyun #include <crypto/hash.h>
43*4882a593Smuzhiyun /* get readq/writeq support for 32 bit kernels, use the low-first version */
44*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define STATS_TIMER_DELAY 1000
47*4882a593Smuzhiyun 
set_64bit_val(u64 * wqe_words,u32 byte_index,u64 value)48*4882a593Smuzhiyun static inline void set_64bit_val(u64 *wqe_words, u32 byte_index, u64 value)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	wqe_words[byte_index >> 3] = value;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /**
54*4882a593Smuzhiyun  * set_32bit_val - set 32 value to hw wqe
55*4882a593Smuzhiyun  * @wqe_words: wqe addr to write
56*4882a593Smuzhiyun  * @byte_index: index in wqe
57*4882a593Smuzhiyun  * @value: value to write
58*4882a593Smuzhiyun  **/
set_32bit_val(u32 * wqe_words,u32 byte_index,u32 value)59*4882a593Smuzhiyun static inline void set_32bit_val(u32 *wqe_words, u32 byte_index, u32 value)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	wqe_words[byte_index >> 2] = value;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /**
65*4882a593Smuzhiyun  * get_64bit_val - read 64 bit value from wqe
66*4882a593Smuzhiyun  * @wqe_words: wqe addr
67*4882a593Smuzhiyun  * @byte_index: index to read from
68*4882a593Smuzhiyun  * @value: read value
69*4882a593Smuzhiyun  **/
get_64bit_val(u64 * wqe_words,u32 byte_index,u64 * value)70*4882a593Smuzhiyun static inline void get_64bit_val(u64 *wqe_words, u32 byte_index, u64 *value)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	*value = wqe_words[byte_index >> 3];
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /**
76*4882a593Smuzhiyun  * get_32bit_val - read 32 bit value from wqe
77*4882a593Smuzhiyun  * @wqe_words: wqe addr
78*4882a593Smuzhiyun  * @byte_index: index to reaad from
79*4882a593Smuzhiyun  * @value: return 32 bit value
80*4882a593Smuzhiyun  **/
get_32bit_val(u32 * wqe_words,u32 byte_index,u32 * value)81*4882a593Smuzhiyun static inline void get_32bit_val(u32 *wqe_words, u32 byte_index, u32 *value)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	*value = wqe_words[byte_index >> 2];
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun struct i40iw_dma_mem {
87*4882a593Smuzhiyun 	void *va;
88*4882a593Smuzhiyun 	dma_addr_t pa;
89*4882a593Smuzhiyun 	u32 size;
90*4882a593Smuzhiyun } __packed;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct i40iw_virt_mem {
93*4882a593Smuzhiyun 	void *va;
94*4882a593Smuzhiyun 	u32 size;
95*4882a593Smuzhiyun } __packed;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define i40iw_debug(h, m, s, ...)                               \
98*4882a593Smuzhiyun do {                                                            \
99*4882a593Smuzhiyun 	if (((m) & (h)->debug_mask))                            \
100*4882a593Smuzhiyun 		pr_info("i40iw " s, ##__VA_ARGS__);             \
101*4882a593Smuzhiyun } while (0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define i40iw_flush(a)          readl((a)->hw_addr + I40E_GLGEN_STAT)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD(_i)  (0x000C8000 + ((_i) * 4)) \
106*4882a593Smuzhiyun 				/* _i=0...31 */
107*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_MAX_INDEX    31
108*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PMSDIDX_SHIFT  0
109*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PMSDIDX_MASK  (0xFFF \
110*4882a593Smuzhiyun 					  << I40E_GLHMC_VFSDCMD_PMSDIDX_SHIFT)
111*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PF_SHIFT       16
112*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PF_MASK        (0xF << I40E_GLHMC_VFSDCMD_PF_SHIFT)
113*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_VF_SHIFT       20
114*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_VF_MASK        (0x1FF << I40E_GLHMC_VFSDCMD_VF_SHIFT)
115*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PMF_TYPE_SHIFT 29
116*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PMF_TYPE_MASK  (0x3 \
117*4882a593Smuzhiyun 					   << I40E_GLHMC_VFSDCMD_PMF_TYPE_SHIFT)
118*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PMSDWR_SHIFT   31
119*4882a593Smuzhiyun #define I40E_GLHMC_VFSDCMD_PMSDWR_MASK  (0x1 << I40E_GLHMC_VFSDCMD_PMSDWR_SHIFT)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATAHIGH(_i)     (0x000C8200 + ((_i) * 4)) \
122*4882a593Smuzhiyun 				/* _i=0...31 */
123*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATAHIGH_MAX_INDEX       31
124*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATAHIGH_PMSDDATAHIGH_SHIFT 0
125*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATAHIGH_PMSDDATAHIGH_MASK  (0xFFFFFFFF \
126*4882a593Smuzhiyun 			<< I40E_GLHMC_VFSDDATAHIGH_PMSDDATAHIGH_SHIFT)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW(_i)      (0x000C8100 + ((_i) * 4)) \
129*4882a593Smuzhiyun 				/* _i=0...31 */
130*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_MAX_INDEX        31
131*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDVALID_SHIFT   0
132*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDVALID_MASK  (0x1 \
133*4882a593Smuzhiyun 			<< I40E_GLHMC_VFSDDATALOW_PMSDVALID_SHIFT)
134*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDTYPE_SHIFT    1
135*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDTYPE_MASK  (0x1 \
136*4882a593Smuzhiyun 			<< I40E_GLHMC_VFSDDATALOW_PMSDTYPE_SHIFT)
137*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDBPCOUNT_SHIFT 2
138*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDBPCOUNT_MASK  (0x3FF \
139*4882a593Smuzhiyun 			<< I40E_GLHMC_VFSDDATALOW_PMSDBPCOUNT_SHIFT)
140*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDDATALOW_SHIFT 12
141*4882a593Smuzhiyun #define I40E_GLHMC_VFSDDATALOW_PMSDDATALOW_MASK  (0xFFFFF \
142*4882a593Smuzhiyun 			<< I40E_GLHMC_VFSDDATALOW_PMSDDATALOW_SHIFT)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS                     0x0000D200
145*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_LOAD_REQUESTED_SHIFT 0
146*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_LOAD_REQUESTED_MASK  (0x1 \
147*4882a593Smuzhiyun 			<< I40E_GLPE_FWLDSTATUS_LOAD_REQUESTED_SHIFT)
148*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_DONE_SHIFT           1
149*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_DONE_MASK  (0x1 << I40E_GLPE_FWLDSTATUS_DONE_SHIFT)
150*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_CQP_FAIL_SHIFT       2
151*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_CQP_FAIL_MASK  (0x1 \
152*4882a593Smuzhiyun 			 << I40E_GLPE_FWLDSTATUS_CQP_FAIL_SHIFT)
153*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_TEP_FAIL_SHIFT       3
154*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_TEP_FAIL_MASK  (0x1 \
155*4882a593Smuzhiyun 			 << I40E_GLPE_FWLDSTATUS_TEP_FAIL_SHIFT)
156*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_OOP_FAIL_SHIFT       4
157*4882a593Smuzhiyun #define I40E_GLPE_FWLDSTATUS_OOP_FAIL_MASK  (0x1 \
158*4882a593Smuzhiyun 			 << I40E_GLPE_FWLDSTATUS_OOP_FAIL_SHIFT)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun struct i40iw_sc_dev;
161*4882a593Smuzhiyun struct i40iw_sc_qp;
162*4882a593Smuzhiyun struct i40iw_puda_buf;
163*4882a593Smuzhiyun struct i40iw_puda_completion_info;
164*4882a593Smuzhiyun struct i40iw_update_sds_info;
165*4882a593Smuzhiyun struct i40iw_hmc_fcn_info;
166*4882a593Smuzhiyun struct i40iw_virtchnl_work_info;
167*4882a593Smuzhiyun struct i40iw_manage_vf_pble_info;
168*4882a593Smuzhiyun struct i40iw_device;
169*4882a593Smuzhiyun struct i40iw_hmc_info;
170*4882a593Smuzhiyun struct i40iw_hw;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun u8 __iomem *i40iw_get_hw_addr(void *dev);
173*4882a593Smuzhiyun void i40iw_ieq_mpa_crc_ae(struct i40iw_sc_dev *dev, struct i40iw_sc_qp *qp);
174*4882a593Smuzhiyun enum i40iw_status_code i40iw_vf_wait_vchnl_resp(struct i40iw_sc_dev *dev);
175*4882a593Smuzhiyun bool i40iw_vf_clear_to_send(struct i40iw_sc_dev *dev);
176*4882a593Smuzhiyun enum i40iw_status_code i40iw_ieq_check_mpacrc(struct shash_desc *desc, void *addr,
177*4882a593Smuzhiyun 					      u32 length, u32 value);
178*4882a593Smuzhiyun struct i40iw_sc_qp *i40iw_ieq_get_qp(struct i40iw_sc_dev *dev, struct i40iw_puda_buf *buf);
179*4882a593Smuzhiyun void i40iw_ieq_update_tcpip_info(struct i40iw_puda_buf *buf, u16 length, u32 seqnum);
180*4882a593Smuzhiyun void i40iw_free_hash_desc(struct shash_desc *);
181*4882a593Smuzhiyun enum i40iw_status_code i40iw_init_hash_desc(struct shash_desc **);
182*4882a593Smuzhiyun enum i40iw_status_code i40iw_puda_get_tcpip_info(struct i40iw_puda_completion_info *info,
183*4882a593Smuzhiyun 						 struct i40iw_puda_buf *buf);
184*4882a593Smuzhiyun enum i40iw_status_code i40iw_cqp_sds_cmd(struct i40iw_sc_dev *dev,
185*4882a593Smuzhiyun 					 struct i40iw_update_sds_info *info);
186*4882a593Smuzhiyun enum i40iw_status_code i40iw_cqp_manage_hmc_fcn_cmd(struct i40iw_sc_dev *dev,
187*4882a593Smuzhiyun 						    struct i40iw_hmc_fcn_info *hmcfcninfo);
188*4882a593Smuzhiyun enum i40iw_status_code i40iw_cqp_query_fpm_values_cmd(struct i40iw_sc_dev *dev,
189*4882a593Smuzhiyun 						      struct i40iw_dma_mem *values_mem,
190*4882a593Smuzhiyun 						      u8 hmc_fn_id);
191*4882a593Smuzhiyun enum i40iw_status_code i40iw_cqp_commit_fpm_values_cmd(struct i40iw_sc_dev *dev,
192*4882a593Smuzhiyun 						       struct i40iw_dma_mem *values_mem,
193*4882a593Smuzhiyun 						       u8 hmc_fn_id);
194*4882a593Smuzhiyun enum i40iw_status_code i40iw_alloc_query_fpm_buf(struct i40iw_sc_dev *dev,
195*4882a593Smuzhiyun 						 struct i40iw_dma_mem *mem);
196*4882a593Smuzhiyun enum i40iw_status_code i40iw_cqp_manage_vf_pble_bp(struct i40iw_sc_dev *dev,
197*4882a593Smuzhiyun 						   struct i40iw_manage_vf_pble_info *info);
198*4882a593Smuzhiyun void i40iw_cqp_spawn_worker(struct i40iw_sc_dev *dev,
199*4882a593Smuzhiyun 			    struct i40iw_virtchnl_work_info *work_info, u32 iw_vf_idx);
200*4882a593Smuzhiyun void *i40iw_remove_head(struct list_head *list);
201*4882a593Smuzhiyun void i40iw_qp_suspend_resume(struct i40iw_sc_dev *dev, struct i40iw_sc_qp *qp, bool suspend);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun void i40iw_term_modify_qp(struct i40iw_sc_qp *qp, u8 next_state, u8 term, u8 term_len);
204*4882a593Smuzhiyun void i40iw_terminate_done(struct i40iw_sc_qp *qp, int timeout_occurred);
205*4882a593Smuzhiyun void i40iw_terminate_start_timer(struct i40iw_sc_qp *qp);
206*4882a593Smuzhiyun void i40iw_terminate_del_timer(struct i40iw_sc_qp *qp);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun enum i40iw_status_code i40iw_hw_manage_vf_pble_bp(struct i40iw_device *iwdev,
209*4882a593Smuzhiyun 						  struct i40iw_manage_vf_pble_info *info,
210*4882a593Smuzhiyun 						  bool wait);
211*4882a593Smuzhiyun struct i40iw_sc_vsi;
212*4882a593Smuzhiyun void i40iw_hw_stats_start_timer(struct i40iw_sc_vsi *vsi);
213*4882a593Smuzhiyun void i40iw_hw_stats_stop_timer(struct i40iw_sc_vsi *vsi);
214*4882a593Smuzhiyun #define i40iw_mmiowb() do { } while (0)
215*4882a593Smuzhiyun void i40iw_wr32(struct i40iw_hw *hw, u32 reg, u32 value);
216*4882a593Smuzhiyun u32  i40iw_rd32(struct i40iw_hw *hw, u32 reg);
217*4882a593Smuzhiyun #endif				/* _I40IW_OSDEP_H_ */
218