xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/i40iw/i40iw_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 Intel Corporation.  All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenFabrics.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *   Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun *   without modification, are permitted provided that the following
13*4882a593Smuzhiyun *   conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *    - Redistributions of source code must retain the above
16*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun *	disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun *    - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun *	disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun *	provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *******************************************************************************/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/moduleparam.h>
37*4882a593Smuzhiyun #include <linux/netdevice.h>
38*4882a593Smuzhiyun #include <linux/etherdevice.h>
39*4882a593Smuzhiyun #include <linux/ip.h>
40*4882a593Smuzhiyun #include <linux/tcp.h>
41*4882a593Smuzhiyun #include <linux/if_vlan.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include "i40iw.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /**
46*4882a593Smuzhiyun  * i40iw_initialize_hw_resources - initialize hw resource during open
47*4882a593Smuzhiyun  * @iwdev: iwarp device
48*4882a593Smuzhiyun  */
i40iw_initialize_hw_resources(struct i40iw_device * iwdev)49*4882a593Smuzhiyun u32 i40iw_initialize_hw_resources(struct i40iw_device *iwdev)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	unsigned long num_pds;
52*4882a593Smuzhiyun 	u32 resources_size;
53*4882a593Smuzhiyun 	u32 max_mr;
54*4882a593Smuzhiyun 	u32 max_qp;
55*4882a593Smuzhiyun 	u32 max_cq;
56*4882a593Smuzhiyun 	u32 arp_table_size;
57*4882a593Smuzhiyun 	u32 mrdrvbits;
58*4882a593Smuzhiyun 	void *resource_ptr;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	max_qp = iwdev->sc_dev.hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt;
61*4882a593Smuzhiyun 	max_cq = iwdev->sc_dev.hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt;
62*4882a593Smuzhiyun 	max_mr = iwdev->sc_dev.hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt;
63*4882a593Smuzhiyun 	arp_table_size = iwdev->sc_dev.hmc_info->hmc_obj[I40IW_HMC_IW_ARP].cnt;
64*4882a593Smuzhiyun 	iwdev->max_cqe = 0xFFFFF;
65*4882a593Smuzhiyun 	num_pds = I40IW_MAX_PDS;
66*4882a593Smuzhiyun 	resources_size = sizeof(struct i40iw_arp_entry) * arp_table_size;
67*4882a593Smuzhiyun 	resources_size += sizeof(unsigned long) * BITS_TO_LONGS(max_qp);
68*4882a593Smuzhiyun 	resources_size += sizeof(unsigned long) * BITS_TO_LONGS(max_mr);
69*4882a593Smuzhiyun 	resources_size += sizeof(unsigned long) * BITS_TO_LONGS(max_cq);
70*4882a593Smuzhiyun 	resources_size += sizeof(unsigned long) * BITS_TO_LONGS(num_pds);
71*4882a593Smuzhiyun 	resources_size += sizeof(unsigned long) * BITS_TO_LONGS(arp_table_size);
72*4882a593Smuzhiyun 	resources_size += sizeof(struct i40iw_qp **) * max_qp;
73*4882a593Smuzhiyun 	iwdev->mem_resources = kzalloc(resources_size, GFP_KERNEL);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (!iwdev->mem_resources)
76*4882a593Smuzhiyun 		return -ENOMEM;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	iwdev->max_qp = max_qp;
79*4882a593Smuzhiyun 	iwdev->max_mr = max_mr;
80*4882a593Smuzhiyun 	iwdev->max_cq = max_cq;
81*4882a593Smuzhiyun 	iwdev->max_pd = num_pds;
82*4882a593Smuzhiyun 	iwdev->arp_table_size = arp_table_size;
83*4882a593Smuzhiyun 	iwdev->arp_table = (struct i40iw_arp_entry *)iwdev->mem_resources;
84*4882a593Smuzhiyun 	resource_ptr = iwdev->mem_resources + (sizeof(struct i40iw_arp_entry) * arp_table_size);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	iwdev->device_cap_flags = IB_DEVICE_LOCAL_DMA_LKEY |
87*4882a593Smuzhiyun 	    IB_DEVICE_MEM_WINDOW | IB_DEVICE_MEM_MGT_EXTENSIONS;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	iwdev->allocated_qps = resource_ptr;
90*4882a593Smuzhiyun 	iwdev->allocated_cqs = &iwdev->allocated_qps[BITS_TO_LONGS(max_qp)];
91*4882a593Smuzhiyun 	iwdev->allocated_mrs = &iwdev->allocated_cqs[BITS_TO_LONGS(max_cq)];
92*4882a593Smuzhiyun 	iwdev->allocated_pds = &iwdev->allocated_mrs[BITS_TO_LONGS(max_mr)];
93*4882a593Smuzhiyun 	iwdev->allocated_arps = &iwdev->allocated_pds[BITS_TO_LONGS(num_pds)];
94*4882a593Smuzhiyun 	iwdev->qp_table = (struct i40iw_qp **)(&iwdev->allocated_arps[BITS_TO_LONGS(arp_table_size)]);
95*4882a593Smuzhiyun 	set_bit(0, iwdev->allocated_mrs);
96*4882a593Smuzhiyun 	set_bit(0, iwdev->allocated_qps);
97*4882a593Smuzhiyun 	set_bit(0, iwdev->allocated_cqs);
98*4882a593Smuzhiyun 	set_bit(0, iwdev->allocated_pds);
99*4882a593Smuzhiyun 	set_bit(0, iwdev->allocated_arps);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Following for ILQ/IEQ */
102*4882a593Smuzhiyun 	set_bit(1, iwdev->allocated_qps);
103*4882a593Smuzhiyun 	set_bit(1, iwdev->allocated_cqs);
104*4882a593Smuzhiyun 	set_bit(1, iwdev->allocated_pds);
105*4882a593Smuzhiyun 	set_bit(2, iwdev->allocated_cqs);
106*4882a593Smuzhiyun 	set_bit(2, iwdev->allocated_pds);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	spin_lock_init(&iwdev->resource_lock);
109*4882a593Smuzhiyun 	spin_lock_init(&iwdev->qptable_lock);
110*4882a593Smuzhiyun 	/* stag index mask has a minimum of 14 bits */
111*4882a593Smuzhiyun 	mrdrvbits = 24 - max(get_count_order(iwdev->max_mr), 14);
112*4882a593Smuzhiyun 	iwdev->mr_stagmask = ~(((1 << mrdrvbits) - 1) << (32 - mrdrvbits));
113*4882a593Smuzhiyun 	return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /**
117*4882a593Smuzhiyun  * i40iw_cqp_ce_handler - handle cqp completions
118*4882a593Smuzhiyun  * @iwdev: iwarp device
119*4882a593Smuzhiyun  * @arm: flag to arm after completions
120*4882a593Smuzhiyun  * @cq: cq for cqp completions
121*4882a593Smuzhiyun  */
i40iw_cqp_ce_handler(struct i40iw_device * iwdev,struct i40iw_sc_cq * cq,bool arm)122*4882a593Smuzhiyun static void i40iw_cqp_ce_handler(struct i40iw_device *iwdev, struct i40iw_sc_cq *cq, bool arm)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
125*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = &iwdev->sc_dev;
126*4882a593Smuzhiyun 	u32 cqe_count = 0;
127*4882a593Smuzhiyun 	struct i40iw_ccq_cqe_info info;
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	do {
131*4882a593Smuzhiyun 		memset(&info, 0, sizeof(info));
132*4882a593Smuzhiyun 		ret = dev->ccq_ops->ccq_get_cqe_info(cq, &info);
133*4882a593Smuzhiyun 		if (ret)
134*4882a593Smuzhiyun 			break;
135*4882a593Smuzhiyun 		cqp_request = (struct i40iw_cqp_request *)(unsigned long)info.scratch;
136*4882a593Smuzhiyun 		if (info.error)
137*4882a593Smuzhiyun 			i40iw_pr_err("opcode = 0x%x maj_err_code = 0x%x min_err_code = 0x%x\n",
138*4882a593Smuzhiyun 				     info.op_code, info.maj_err_code, info.min_err_code);
139*4882a593Smuzhiyun 		if (cqp_request) {
140*4882a593Smuzhiyun 			cqp_request->compl_info.maj_err_code = info.maj_err_code;
141*4882a593Smuzhiyun 			cqp_request->compl_info.min_err_code = info.min_err_code;
142*4882a593Smuzhiyun 			cqp_request->compl_info.op_ret_val = info.op_ret_val;
143*4882a593Smuzhiyun 			cqp_request->compl_info.error = info.error;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 			if (cqp_request->waiting) {
146*4882a593Smuzhiyun 				cqp_request->request_done = true;
147*4882a593Smuzhiyun 				wake_up(&cqp_request->waitq);
148*4882a593Smuzhiyun 				i40iw_put_cqp_request(&iwdev->cqp, cqp_request);
149*4882a593Smuzhiyun 			} else {
150*4882a593Smuzhiyun 				if (cqp_request->callback_fcn)
151*4882a593Smuzhiyun 					cqp_request->callback_fcn(cqp_request, 1);
152*4882a593Smuzhiyun 				i40iw_put_cqp_request(&iwdev->cqp, cqp_request);
153*4882a593Smuzhiyun 			}
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		cqe_count++;
157*4882a593Smuzhiyun 	} while (1);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (arm && cqe_count) {
160*4882a593Smuzhiyun 		i40iw_process_bh(dev);
161*4882a593Smuzhiyun 		dev->ccq_ops->ccq_arm(cq);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /**
166*4882a593Smuzhiyun  * i40iw_iwarp_ce_handler - handle iwarp completions
167*4882a593Smuzhiyun  * @iwdev: iwarp device
168*4882a593Smuzhiyun  * @iwcp: iwarp cq receiving event
169*4882a593Smuzhiyun  */
i40iw_iwarp_ce_handler(struct i40iw_device * iwdev,struct i40iw_sc_cq * iwcq)170*4882a593Smuzhiyun static void i40iw_iwarp_ce_handler(struct i40iw_device *iwdev,
171*4882a593Smuzhiyun 				   struct i40iw_sc_cq *iwcq)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct i40iw_cq *i40iwcq = iwcq->back_cq;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (i40iwcq->ibcq.comp_handler)
176*4882a593Smuzhiyun 		i40iwcq->ibcq.comp_handler(&i40iwcq->ibcq,
177*4882a593Smuzhiyun 					   i40iwcq->ibcq.cq_context);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /**
181*4882a593Smuzhiyun  * i40iw_puda_ce_handler - handle puda completion events
182*4882a593Smuzhiyun  * @iwdev: iwarp device
183*4882a593Smuzhiyun  * @cq: puda completion q for event
184*4882a593Smuzhiyun  */
i40iw_puda_ce_handler(struct i40iw_device * iwdev,struct i40iw_sc_cq * cq)185*4882a593Smuzhiyun static void i40iw_puda_ce_handler(struct i40iw_device *iwdev,
186*4882a593Smuzhiyun 				  struct i40iw_sc_cq *cq)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = (struct i40iw_sc_dev *)&iwdev->sc_dev;
189*4882a593Smuzhiyun 	enum i40iw_status_code status;
190*4882a593Smuzhiyun 	u32 compl_error;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	do {
193*4882a593Smuzhiyun 		status = i40iw_puda_poll_completion(dev, cq, &compl_error);
194*4882a593Smuzhiyun 		if (status == I40IW_ERR_QUEUE_EMPTY)
195*4882a593Smuzhiyun 			break;
196*4882a593Smuzhiyun 		if (status) {
197*4882a593Smuzhiyun 			i40iw_pr_err("puda  status = %d\n", status);
198*4882a593Smuzhiyun 			break;
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 		if (compl_error) {
201*4882a593Smuzhiyun 			i40iw_pr_err("puda compl_err  =0x%x\n", compl_error);
202*4882a593Smuzhiyun 			break;
203*4882a593Smuzhiyun 		}
204*4882a593Smuzhiyun 	} while (1);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	dev->ccq_ops->ccq_arm(cq);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /**
210*4882a593Smuzhiyun  * i40iw_process_ceq - handle ceq for completions
211*4882a593Smuzhiyun  * @iwdev: iwarp device
212*4882a593Smuzhiyun  * @ceq: ceq having cq for completion
213*4882a593Smuzhiyun  */
i40iw_process_ceq(struct i40iw_device * iwdev,struct i40iw_ceq * ceq)214*4882a593Smuzhiyun void i40iw_process_ceq(struct i40iw_device *iwdev, struct i40iw_ceq *ceq)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = &iwdev->sc_dev;
217*4882a593Smuzhiyun 	struct i40iw_sc_ceq *sc_ceq;
218*4882a593Smuzhiyun 	struct i40iw_sc_cq *cq;
219*4882a593Smuzhiyun 	bool arm = true;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	sc_ceq = &ceq->sc_ceq;
222*4882a593Smuzhiyun 	do {
223*4882a593Smuzhiyun 		cq = dev->ceq_ops->process_ceq(dev, sc_ceq);
224*4882a593Smuzhiyun 		if (!cq)
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		if (cq->cq_type == I40IW_CQ_TYPE_CQP)
228*4882a593Smuzhiyun 			i40iw_cqp_ce_handler(iwdev, cq, arm);
229*4882a593Smuzhiyun 		else if (cq->cq_type == I40IW_CQ_TYPE_IWARP)
230*4882a593Smuzhiyun 			i40iw_iwarp_ce_handler(iwdev, cq);
231*4882a593Smuzhiyun 		else if ((cq->cq_type == I40IW_CQ_TYPE_ILQ) ||
232*4882a593Smuzhiyun 			 (cq->cq_type == I40IW_CQ_TYPE_IEQ))
233*4882a593Smuzhiyun 			i40iw_puda_ce_handler(iwdev, cq);
234*4882a593Smuzhiyun 	} while (1);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /**
238*4882a593Smuzhiyun  * i40iw_next_iw_state - modify qp state
239*4882a593Smuzhiyun  * @iwqp: iwarp qp to modify
240*4882a593Smuzhiyun  * @state: next state for qp
241*4882a593Smuzhiyun  * @del_hash: del hash
242*4882a593Smuzhiyun  * @term: term message
243*4882a593Smuzhiyun  * @termlen: length of term message
244*4882a593Smuzhiyun  */
i40iw_next_iw_state(struct i40iw_qp * iwqp,u8 state,u8 del_hash,u8 term,u8 termlen)245*4882a593Smuzhiyun void i40iw_next_iw_state(struct i40iw_qp *iwqp,
246*4882a593Smuzhiyun 			 u8 state,
247*4882a593Smuzhiyun 			 u8 del_hash,
248*4882a593Smuzhiyun 			 u8 term,
249*4882a593Smuzhiyun 			 u8 termlen)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct i40iw_modify_qp_info info;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	memset(&info, 0, sizeof(info));
254*4882a593Smuzhiyun 	info.next_iwarp_state = state;
255*4882a593Smuzhiyun 	info.remove_hash_idx = del_hash;
256*4882a593Smuzhiyun 	info.cq_num_valid = true;
257*4882a593Smuzhiyun 	info.arp_cache_idx_valid = true;
258*4882a593Smuzhiyun 	info.dont_send_term = true;
259*4882a593Smuzhiyun 	info.dont_send_fin = true;
260*4882a593Smuzhiyun 	info.termlen = termlen;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (term & I40IWQP_TERM_SEND_TERM_ONLY)
263*4882a593Smuzhiyun 		info.dont_send_term = false;
264*4882a593Smuzhiyun 	if (term & I40IWQP_TERM_SEND_FIN_ONLY)
265*4882a593Smuzhiyun 		info.dont_send_fin = false;
266*4882a593Smuzhiyun 	if (iwqp->sc_qp.term_flags && (state == I40IW_QP_STATE_ERROR))
267*4882a593Smuzhiyun 		info.reset_tcp_conn = true;
268*4882a593Smuzhiyun 	iwqp->hw_iwarp_state = state;
269*4882a593Smuzhiyun 	i40iw_hw_modify_qp(iwqp->iwdev, iwqp, &info, 0);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /**
273*4882a593Smuzhiyun  * i40iw_process_aeq - handle aeq events
274*4882a593Smuzhiyun  * @iwdev: iwarp device
275*4882a593Smuzhiyun  */
i40iw_process_aeq(struct i40iw_device * iwdev)276*4882a593Smuzhiyun void i40iw_process_aeq(struct i40iw_device *iwdev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = &iwdev->sc_dev;
279*4882a593Smuzhiyun 	struct i40iw_aeq *aeq = &iwdev->aeq;
280*4882a593Smuzhiyun 	struct i40iw_sc_aeq *sc_aeq = &aeq->sc_aeq;
281*4882a593Smuzhiyun 	struct i40iw_aeqe_info aeinfo;
282*4882a593Smuzhiyun 	struct i40iw_aeqe_info *info = &aeinfo;
283*4882a593Smuzhiyun 	int ret;
284*4882a593Smuzhiyun 	struct i40iw_qp *iwqp = NULL;
285*4882a593Smuzhiyun 	struct i40iw_sc_cq *cq = NULL;
286*4882a593Smuzhiyun 	struct i40iw_cq *iwcq = NULL;
287*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = NULL;
288*4882a593Smuzhiyun 	struct i40iw_qp_host_ctx_info *ctx_info = NULL;
289*4882a593Smuzhiyun 	unsigned long flags;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	u32 aeqcnt = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (!sc_aeq->size)
294*4882a593Smuzhiyun 		return;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	do {
297*4882a593Smuzhiyun 		memset(info, 0, sizeof(*info));
298*4882a593Smuzhiyun 		ret = dev->aeq_ops->get_next_aeqe(sc_aeq, info);
299*4882a593Smuzhiyun 		if (ret)
300*4882a593Smuzhiyun 			break;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		aeqcnt++;
303*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_AEQ,
304*4882a593Smuzhiyun 			    "%s ae_id = 0x%x bool qp=%d qp_id = %d\n",
305*4882a593Smuzhiyun 			    __func__, info->ae_id, info->qp, info->qp_cq_id);
306*4882a593Smuzhiyun 		if (info->qp) {
307*4882a593Smuzhiyun 			spin_lock_irqsave(&iwdev->qptable_lock, flags);
308*4882a593Smuzhiyun 			iwqp = iwdev->qp_table[info->qp_cq_id];
309*4882a593Smuzhiyun 			if (!iwqp) {
310*4882a593Smuzhiyun 				spin_unlock_irqrestore(&iwdev->qptable_lock, flags);
311*4882a593Smuzhiyun 				i40iw_debug(dev, I40IW_DEBUG_AEQ,
312*4882a593Smuzhiyun 					    "%s qp_id %d is already freed\n",
313*4882a593Smuzhiyun 					    __func__, info->qp_cq_id);
314*4882a593Smuzhiyun 				continue;
315*4882a593Smuzhiyun 			}
316*4882a593Smuzhiyun 			i40iw_qp_add_ref(&iwqp->ibqp);
317*4882a593Smuzhiyun 			spin_unlock_irqrestore(&iwdev->qptable_lock, flags);
318*4882a593Smuzhiyun 			qp = &iwqp->sc_qp;
319*4882a593Smuzhiyun 			spin_lock_irqsave(&iwqp->lock, flags);
320*4882a593Smuzhiyun 			iwqp->hw_tcp_state = info->tcp_state;
321*4882a593Smuzhiyun 			iwqp->hw_iwarp_state = info->iwarp_state;
322*4882a593Smuzhiyun 			iwqp->last_aeq = info->ae_id;
323*4882a593Smuzhiyun 			spin_unlock_irqrestore(&iwqp->lock, flags);
324*4882a593Smuzhiyun 			ctx_info = &iwqp->ctx_info;
325*4882a593Smuzhiyun 			ctx_info->err_rq_idx_valid = true;
326*4882a593Smuzhiyun 		} else {
327*4882a593Smuzhiyun 			if (info->ae_id != I40IW_AE_CQ_OPERATION_ERROR)
328*4882a593Smuzhiyun 				continue;
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		switch (info->ae_id) {
332*4882a593Smuzhiyun 		case I40IW_AE_LLP_FIN_RECEIVED:
333*4882a593Smuzhiyun 			if (qp->term_flags)
334*4882a593Smuzhiyun 				break;
335*4882a593Smuzhiyun 			if (atomic_inc_return(&iwqp->close_timer_started) == 1) {
336*4882a593Smuzhiyun 				iwqp->hw_tcp_state = I40IW_TCP_STATE_CLOSE_WAIT;
337*4882a593Smuzhiyun 				if ((iwqp->hw_tcp_state == I40IW_TCP_STATE_CLOSE_WAIT) &&
338*4882a593Smuzhiyun 				    (iwqp->ibqp_state == IB_QPS_RTS)) {
339*4882a593Smuzhiyun 					i40iw_next_iw_state(iwqp,
340*4882a593Smuzhiyun 							    I40IW_QP_STATE_CLOSING, 0, 0, 0);
341*4882a593Smuzhiyun 					i40iw_cm_disconn(iwqp);
342*4882a593Smuzhiyun 				}
343*4882a593Smuzhiyun 				iwqp->cm_id->add_ref(iwqp->cm_id);
344*4882a593Smuzhiyun 				i40iw_schedule_cm_timer(iwqp->cm_node,
345*4882a593Smuzhiyun 							(struct i40iw_puda_buf *)iwqp,
346*4882a593Smuzhiyun 							I40IW_TIMER_TYPE_CLOSE, 1, 0);
347*4882a593Smuzhiyun 			}
348*4882a593Smuzhiyun 			break;
349*4882a593Smuzhiyun 		case I40IW_AE_LLP_CLOSE_COMPLETE:
350*4882a593Smuzhiyun 			if (qp->term_flags)
351*4882a593Smuzhiyun 				i40iw_terminate_done(qp, 0);
352*4882a593Smuzhiyun 			else
353*4882a593Smuzhiyun 				i40iw_cm_disconn(iwqp);
354*4882a593Smuzhiyun 			break;
355*4882a593Smuzhiyun 		case I40IW_AE_BAD_CLOSE:
356*4882a593Smuzhiyun 		case I40IW_AE_RESET_SENT:
357*4882a593Smuzhiyun 			i40iw_next_iw_state(iwqp, I40IW_QP_STATE_ERROR, 1, 0, 0);
358*4882a593Smuzhiyun 			i40iw_cm_disconn(iwqp);
359*4882a593Smuzhiyun 			break;
360*4882a593Smuzhiyun 		case I40IW_AE_LLP_CONNECTION_RESET:
361*4882a593Smuzhiyun 			if (atomic_read(&iwqp->close_timer_started))
362*4882a593Smuzhiyun 				break;
363*4882a593Smuzhiyun 			i40iw_cm_disconn(iwqp);
364*4882a593Smuzhiyun 			break;
365*4882a593Smuzhiyun 		case I40IW_AE_QP_SUSPEND_COMPLETE:
366*4882a593Smuzhiyun 			i40iw_qp_suspend_resume(dev, &iwqp->sc_qp, false);
367*4882a593Smuzhiyun 			break;
368*4882a593Smuzhiyun 		case I40IW_AE_TERMINATE_SENT:
369*4882a593Smuzhiyun 			i40iw_terminate_send_fin(qp);
370*4882a593Smuzhiyun 			break;
371*4882a593Smuzhiyun 		case I40IW_AE_LLP_TERMINATE_RECEIVED:
372*4882a593Smuzhiyun 			i40iw_terminate_received(qp, info);
373*4882a593Smuzhiyun 			break;
374*4882a593Smuzhiyun 		case I40IW_AE_CQ_OPERATION_ERROR:
375*4882a593Smuzhiyun 			i40iw_pr_err("Processing an iWARP related AE for CQ misc = 0x%04X\n",
376*4882a593Smuzhiyun 				     info->ae_id);
377*4882a593Smuzhiyun 			cq = (struct i40iw_sc_cq *)(unsigned long)info->compl_ctx;
378*4882a593Smuzhiyun 			iwcq = (struct i40iw_cq *)cq->back_cq;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 			if (iwcq->ibcq.event_handler) {
381*4882a593Smuzhiyun 				struct ib_event ibevent;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 				ibevent.device = iwcq->ibcq.device;
384*4882a593Smuzhiyun 				ibevent.event = IB_EVENT_CQ_ERR;
385*4882a593Smuzhiyun 				ibevent.element.cq = &iwcq->ibcq;
386*4882a593Smuzhiyun 				iwcq->ibcq.event_handler(&ibevent, iwcq->ibcq.cq_context);
387*4882a593Smuzhiyun 			}
388*4882a593Smuzhiyun 			break;
389*4882a593Smuzhiyun 		case I40IW_AE_LLP_DOUBT_REACHABILITY:
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 		case I40IW_AE_PRIV_OPERATION_DENIED:
392*4882a593Smuzhiyun 		case I40IW_AE_STAG_ZERO_INVALID:
393*4882a593Smuzhiyun 		case I40IW_AE_IB_RREQ_AND_Q1_FULL:
394*4882a593Smuzhiyun 		case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
395*4882a593Smuzhiyun 		case I40IW_AE_DDP_UBE_INVALID_MO:
396*4882a593Smuzhiyun 		case I40IW_AE_DDP_UBE_INVALID_QN:
397*4882a593Smuzhiyun 		case I40IW_AE_DDP_NO_L_BIT:
398*4882a593Smuzhiyun 		case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
399*4882a593Smuzhiyun 		case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
400*4882a593Smuzhiyun 		case I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST:
401*4882a593Smuzhiyun 		case I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP:
402*4882a593Smuzhiyun 		case I40IW_AE_INVALID_ARP_ENTRY:
403*4882a593Smuzhiyun 		case I40IW_AE_INVALID_TCP_OPTION_RCVD:
404*4882a593Smuzhiyun 		case I40IW_AE_STALE_ARP_ENTRY:
405*4882a593Smuzhiyun 		case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
406*4882a593Smuzhiyun 		case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
407*4882a593Smuzhiyun 		case I40IW_AE_LLP_SYN_RECEIVED:
408*4882a593Smuzhiyun 		case I40IW_AE_LLP_TOO_MANY_RETRIES:
409*4882a593Smuzhiyun 		case I40IW_AE_LCE_QP_CATASTROPHIC:
410*4882a593Smuzhiyun 		case I40IW_AE_LCE_FUNCTION_CATASTROPHIC:
411*4882a593Smuzhiyun 		case I40IW_AE_LCE_CQ_CATASTROPHIC:
412*4882a593Smuzhiyun 		case I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG:
413*4882a593Smuzhiyun 		case I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT:
414*4882a593Smuzhiyun 			ctx_info->err_rq_idx_valid = false;
415*4882a593Smuzhiyun 			fallthrough;
416*4882a593Smuzhiyun 		default:
417*4882a593Smuzhiyun 			if (!info->sq && ctx_info->err_rq_idx_valid) {
418*4882a593Smuzhiyun 				ctx_info->err_rq_idx = info->wqe_idx;
419*4882a593Smuzhiyun 				ctx_info->tcp_info_valid = false;
420*4882a593Smuzhiyun 				ctx_info->iwarp_info_valid = false;
421*4882a593Smuzhiyun 				ret = dev->iw_priv_qp_ops->qp_setctx(&iwqp->sc_qp,
422*4882a593Smuzhiyun 								     iwqp->host_ctx.va,
423*4882a593Smuzhiyun 								     ctx_info);
424*4882a593Smuzhiyun 			}
425*4882a593Smuzhiyun 			i40iw_terminate_connection(qp, info);
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 		}
428*4882a593Smuzhiyun 		if (info->qp)
429*4882a593Smuzhiyun 			i40iw_qp_rem_ref(&iwqp->ibqp);
430*4882a593Smuzhiyun 	} while (1);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (aeqcnt)
433*4882a593Smuzhiyun 		dev->aeq_ops->repost_aeq_entries(dev, aeqcnt);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /**
437*4882a593Smuzhiyun  * i40iw_cqp_manage_abvpt_cmd - send cqp command manage abpvt
438*4882a593Smuzhiyun  * @iwdev: iwarp device
439*4882a593Smuzhiyun  * @accel_local_port: port for apbvt
440*4882a593Smuzhiyun  * @add_port: add or delete port
441*4882a593Smuzhiyun  */
442*4882a593Smuzhiyun static enum i40iw_status_code
i40iw_cqp_manage_abvpt_cmd(struct i40iw_device * iwdev,u16 accel_local_port,bool add_port)443*4882a593Smuzhiyun i40iw_cqp_manage_abvpt_cmd(struct i40iw_device *iwdev,
444*4882a593Smuzhiyun 			   u16 accel_local_port,
445*4882a593Smuzhiyun 			   bool add_port)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct i40iw_apbvt_info *info;
448*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
449*4882a593Smuzhiyun 	struct cqp_commands_info *cqp_info;
450*4882a593Smuzhiyun 	enum i40iw_status_code status;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	cqp_request = i40iw_get_cqp_request(&iwdev->cqp, add_port);
453*4882a593Smuzhiyun 	if (!cqp_request)
454*4882a593Smuzhiyun 		return I40IW_ERR_NO_MEMORY;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	cqp_info = &cqp_request->info;
457*4882a593Smuzhiyun 	info = &cqp_info->in.u.manage_apbvt_entry.info;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	memset(info, 0, sizeof(*info));
460*4882a593Smuzhiyun 	info->add = add_port;
461*4882a593Smuzhiyun 	info->port = cpu_to_le16(accel_local_port);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	cqp_info->cqp_cmd = OP_MANAGE_APBVT_ENTRY;
464*4882a593Smuzhiyun 	cqp_info->post_sq = 1;
465*4882a593Smuzhiyun 	cqp_info->in.u.manage_apbvt_entry.cqp = &iwdev->cqp.sc_cqp;
466*4882a593Smuzhiyun 	cqp_info->in.u.manage_apbvt_entry.scratch = (uintptr_t)cqp_request;
467*4882a593Smuzhiyun 	status = i40iw_handle_cqp_op(iwdev, cqp_request);
468*4882a593Smuzhiyun 	if (status)
469*4882a593Smuzhiyun 		i40iw_pr_err("CQP-OP Manage APBVT entry fail");
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return status;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /**
475*4882a593Smuzhiyun  * i40iw_manage_apbvt - add or delete tcp port
476*4882a593Smuzhiyun  * @iwdev: iwarp device
477*4882a593Smuzhiyun  * @accel_local_port: port for apbvt
478*4882a593Smuzhiyun  * @add_port: add or delete port
479*4882a593Smuzhiyun  */
i40iw_manage_apbvt(struct i40iw_device * iwdev,u16 accel_local_port,bool add_port)480*4882a593Smuzhiyun enum i40iw_status_code i40iw_manage_apbvt(struct i40iw_device *iwdev,
481*4882a593Smuzhiyun 					  u16 accel_local_port,
482*4882a593Smuzhiyun 					  bool add_port)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct i40iw_cm_core *cm_core = &iwdev->cm_core;
485*4882a593Smuzhiyun 	enum i40iw_status_code status;
486*4882a593Smuzhiyun 	unsigned long flags;
487*4882a593Smuzhiyun 	bool in_use;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* apbvt_lock is held across CQP delete APBVT OP (non-waiting) to
490*4882a593Smuzhiyun 	 * protect against race where add APBVT CQP can race ahead of the delete
491*4882a593Smuzhiyun 	 * APBVT for same port.
492*4882a593Smuzhiyun 	 */
493*4882a593Smuzhiyun 	if (add_port) {
494*4882a593Smuzhiyun 		spin_lock_irqsave(&cm_core->apbvt_lock, flags);
495*4882a593Smuzhiyun 		in_use = __test_and_set_bit(accel_local_port,
496*4882a593Smuzhiyun 					    cm_core->ports_in_use);
497*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cm_core->apbvt_lock, flags);
498*4882a593Smuzhiyun 		if (in_use)
499*4882a593Smuzhiyun 			return 0;
500*4882a593Smuzhiyun 		return i40iw_cqp_manage_abvpt_cmd(iwdev, accel_local_port,
501*4882a593Smuzhiyun 						  true);
502*4882a593Smuzhiyun 	} else {
503*4882a593Smuzhiyun 		spin_lock_irqsave(&cm_core->apbvt_lock, flags);
504*4882a593Smuzhiyun 		in_use = i40iw_port_in_use(cm_core, accel_local_port);
505*4882a593Smuzhiyun 		if (in_use) {
506*4882a593Smuzhiyun 			spin_unlock_irqrestore(&cm_core->apbvt_lock, flags);
507*4882a593Smuzhiyun 			return 0;
508*4882a593Smuzhiyun 		}
509*4882a593Smuzhiyun 		__clear_bit(accel_local_port, cm_core->ports_in_use);
510*4882a593Smuzhiyun 		status = i40iw_cqp_manage_abvpt_cmd(iwdev, accel_local_port,
511*4882a593Smuzhiyun 						    false);
512*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cm_core->apbvt_lock, flags);
513*4882a593Smuzhiyun 		return status;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /**
518*4882a593Smuzhiyun  * i40iw_manage_arp_cache - manage hw arp cache
519*4882a593Smuzhiyun  * @iwdev: iwarp device
520*4882a593Smuzhiyun  * @mac_addr: mac address ptr
521*4882a593Smuzhiyun  * @ip_addr: ip addr for arp cache
522*4882a593Smuzhiyun  * @action: add, delete or modify
523*4882a593Smuzhiyun  */
i40iw_manage_arp_cache(struct i40iw_device * iwdev,unsigned char * mac_addr,u32 * ip_addr,bool ipv4,u32 action)524*4882a593Smuzhiyun void i40iw_manage_arp_cache(struct i40iw_device *iwdev,
525*4882a593Smuzhiyun 			    unsigned char *mac_addr,
526*4882a593Smuzhiyun 			    u32 *ip_addr,
527*4882a593Smuzhiyun 			    bool ipv4,
528*4882a593Smuzhiyun 			    u32 action)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct i40iw_add_arp_cache_entry_info *info;
531*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
532*4882a593Smuzhiyun 	struct cqp_commands_info *cqp_info;
533*4882a593Smuzhiyun 	int arp_index;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	arp_index = i40iw_arp_table(iwdev, ip_addr, ipv4, mac_addr, action);
536*4882a593Smuzhiyun 	if (arp_index < 0)
537*4882a593Smuzhiyun 		return;
538*4882a593Smuzhiyun 	cqp_request = i40iw_get_cqp_request(&iwdev->cqp, false);
539*4882a593Smuzhiyun 	if (!cqp_request)
540*4882a593Smuzhiyun 		return;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	cqp_info = &cqp_request->info;
543*4882a593Smuzhiyun 	if (action == I40IW_ARP_ADD) {
544*4882a593Smuzhiyun 		cqp_info->cqp_cmd = OP_ADD_ARP_CACHE_ENTRY;
545*4882a593Smuzhiyun 		info = &cqp_info->in.u.add_arp_cache_entry.info;
546*4882a593Smuzhiyun 		memset(info, 0, sizeof(*info));
547*4882a593Smuzhiyun 		info->arp_index = cpu_to_le16((u16)arp_index);
548*4882a593Smuzhiyun 		info->permanent = true;
549*4882a593Smuzhiyun 		ether_addr_copy(info->mac_addr, mac_addr);
550*4882a593Smuzhiyun 		cqp_info->in.u.add_arp_cache_entry.scratch = (uintptr_t)cqp_request;
551*4882a593Smuzhiyun 		cqp_info->in.u.add_arp_cache_entry.cqp = &iwdev->cqp.sc_cqp;
552*4882a593Smuzhiyun 	} else {
553*4882a593Smuzhiyun 		cqp_info->cqp_cmd = OP_DELETE_ARP_CACHE_ENTRY;
554*4882a593Smuzhiyun 		cqp_info->in.u.del_arp_cache_entry.scratch = (uintptr_t)cqp_request;
555*4882a593Smuzhiyun 		cqp_info->in.u.del_arp_cache_entry.cqp = &iwdev->cqp.sc_cqp;
556*4882a593Smuzhiyun 		cqp_info->in.u.del_arp_cache_entry.arp_index = arp_index;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	cqp_info->in.u.add_arp_cache_entry.cqp = &iwdev->cqp.sc_cqp;
560*4882a593Smuzhiyun 	cqp_info->in.u.add_arp_cache_entry.scratch = (uintptr_t)cqp_request;
561*4882a593Smuzhiyun 	cqp_info->post_sq = 1;
562*4882a593Smuzhiyun 	if (i40iw_handle_cqp_op(iwdev, cqp_request))
563*4882a593Smuzhiyun 		i40iw_pr_err("CQP-OP Add/Del Arp Cache entry fail");
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /**
567*4882a593Smuzhiyun  * i40iw_send_syn_cqp_callback - do syn/ack after qhash
568*4882a593Smuzhiyun  * @cqp_request: qhash cqp completion
569*4882a593Smuzhiyun  * @send_ack: flag send ack
570*4882a593Smuzhiyun  */
i40iw_send_syn_cqp_callback(struct i40iw_cqp_request * cqp_request,u32 send_ack)571*4882a593Smuzhiyun static void i40iw_send_syn_cqp_callback(struct i40iw_cqp_request *cqp_request, u32 send_ack)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	i40iw_send_syn(cqp_request->param, send_ack);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun /**
577*4882a593Smuzhiyun  * i40iw_manage_qhash - add or modify qhash
578*4882a593Smuzhiyun  * @iwdev: iwarp device
579*4882a593Smuzhiyun  * @cminfo: cm info for qhash
580*4882a593Smuzhiyun  * @etype: type (syn or quad)
581*4882a593Smuzhiyun  * @mtype: type of qhash
582*4882a593Smuzhiyun  * @cmnode: cmnode associated with connection
583*4882a593Smuzhiyun  * @wait: wait for completion
584*4882a593Smuzhiyun  * @user_pri:user pri of the connection
585*4882a593Smuzhiyun  */
i40iw_manage_qhash(struct i40iw_device * iwdev,struct i40iw_cm_info * cminfo,enum i40iw_quad_entry_type etype,enum i40iw_quad_hash_manage_type mtype,void * cmnode,bool wait)586*4882a593Smuzhiyun enum i40iw_status_code i40iw_manage_qhash(struct i40iw_device *iwdev,
587*4882a593Smuzhiyun 					  struct i40iw_cm_info *cminfo,
588*4882a593Smuzhiyun 					  enum i40iw_quad_entry_type etype,
589*4882a593Smuzhiyun 					  enum i40iw_quad_hash_manage_type mtype,
590*4882a593Smuzhiyun 					  void *cmnode,
591*4882a593Smuzhiyun 					  bool wait)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct i40iw_qhash_table_info *info;
594*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = &iwdev->sc_dev;
595*4882a593Smuzhiyun 	struct i40iw_sc_vsi *vsi = &iwdev->vsi;
596*4882a593Smuzhiyun 	enum i40iw_status_code status;
597*4882a593Smuzhiyun 	struct i40iw_cqp *iwcqp = &iwdev->cqp;
598*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
599*4882a593Smuzhiyun 	struct cqp_commands_info *cqp_info;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	cqp_request = i40iw_get_cqp_request(iwcqp, wait);
602*4882a593Smuzhiyun 	if (!cqp_request)
603*4882a593Smuzhiyun 		return I40IW_ERR_NO_MEMORY;
604*4882a593Smuzhiyun 	cqp_info = &cqp_request->info;
605*4882a593Smuzhiyun 	info = &cqp_info->in.u.manage_qhash_table_entry.info;
606*4882a593Smuzhiyun 	memset(info, 0, sizeof(*info));
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	info->vsi = &iwdev->vsi;
609*4882a593Smuzhiyun 	info->manage = mtype;
610*4882a593Smuzhiyun 	info->entry_type = etype;
611*4882a593Smuzhiyun 	if (cminfo->vlan_id != 0xFFFF) {
612*4882a593Smuzhiyun 		info->vlan_valid = true;
613*4882a593Smuzhiyun 		info->vlan_id = cpu_to_le16(cminfo->vlan_id);
614*4882a593Smuzhiyun 	} else {
615*4882a593Smuzhiyun 		info->vlan_valid = false;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	info->ipv4_valid = cminfo->ipv4;
619*4882a593Smuzhiyun 	info->user_pri = cminfo->user_pri;
620*4882a593Smuzhiyun 	ether_addr_copy(info->mac_addr, iwdev->netdev->dev_addr);
621*4882a593Smuzhiyun 	info->qp_num = cpu_to_le32(vsi->ilq->qp_id);
622*4882a593Smuzhiyun 	info->dest_port = cpu_to_le16(cminfo->loc_port);
623*4882a593Smuzhiyun 	info->dest_ip[0] = cpu_to_le32(cminfo->loc_addr[0]);
624*4882a593Smuzhiyun 	info->dest_ip[1] = cpu_to_le32(cminfo->loc_addr[1]);
625*4882a593Smuzhiyun 	info->dest_ip[2] = cpu_to_le32(cminfo->loc_addr[2]);
626*4882a593Smuzhiyun 	info->dest_ip[3] = cpu_to_le32(cminfo->loc_addr[3]);
627*4882a593Smuzhiyun 	if (etype == I40IW_QHASH_TYPE_TCP_ESTABLISHED) {
628*4882a593Smuzhiyun 		info->src_port = cpu_to_le16(cminfo->rem_port);
629*4882a593Smuzhiyun 		info->src_ip[0] = cpu_to_le32(cminfo->rem_addr[0]);
630*4882a593Smuzhiyun 		info->src_ip[1] = cpu_to_le32(cminfo->rem_addr[1]);
631*4882a593Smuzhiyun 		info->src_ip[2] = cpu_to_le32(cminfo->rem_addr[2]);
632*4882a593Smuzhiyun 		info->src_ip[3] = cpu_to_le32(cminfo->rem_addr[3]);
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	if (cmnode) {
635*4882a593Smuzhiyun 		cqp_request->callback_fcn = i40iw_send_syn_cqp_callback;
636*4882a593Smuzhiyun 		cqp_request->param = (void *)cmnode;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (info->ipv4_valid)
640*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_CM,
641*4882a593Smuzhiyun 			    "%s:%s IP=%pI4, port=%d, mac=%pM, vlan_id=%d\n",
642*4882a593Smuzhiyun 			    __func__, (!mtype) ? "DELETE" : "ADD",
643*4882a593Smuzhiyun 			    info->dest_ip,
644*4882a593Smuzhiyun 			    info->dest_port, info->mac_addr, cminfo->vlan_id);
645*4882a593Smuzhiyun 	else
646*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_CM,
647*4882a593Smuzhiyun 			    "%s:%s IP=%pI6, port=%d, mac=%pM, vlan_id=%d\n",
648*4882a593Smuzhiyun 			    __func__, (!mtype) ? "DELETE" : "ADD",
649*4882a593Smuzhiyun 			    info->dest_ip,
650*4882a593Smuzhiyun 			    info->dest_port, info->mac_addr, cminfo->vlan_id);
651*4882a593Smuzhiyun 	cqp_info->in.u.manage_qhash_table_entry.cqp = &iwdev->cqp.sc_cqp;
652*4882a593Smuzhiyun 	cqp_info->in.u.manage_qhash_table_entry.scratch = (uintptr_t)cqp_request;
653*4882a593Smuzhiyun 	cqp_info->cqp_cmd = OP_MANAGE_QHASH_TABLE_ENTRY;
654*4882a593Smuzhiyun 	cqp_info->post_sq = 1;
655*4882a593Smuzhiyun 	status = i40iw_handle_cqp_op(iwdev, cqp_request);
656*4882a593Smuzhiyun 	if (status)
657*4882a593Smuzhiyun 		i40iw_pr_err("CQP-OP Manage Qhash Entry fail");
658*4882a593Smuzhiyun 	return status;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun /**
662*4882a593Smuzhiyun  * i40iw_hw_flush_wqes - flush qp's wqe
663*4882a593Smuzhiyun  * @iwdev: iwarp device
664*4882a593Smuzhiyun  * @qp: hardware control qp
665*4882a593Smuzhiyun  * @info: info for flush
666*4882a593Smuzhiyun  * @wait: flag wait for completion
667*4882a593Smuzhiyun  */
i40iw_hw_flush_wqes(struct i40iw_device * iwdev,struct i40iw_sc_qp * qp,struct i40iw_qp_flush_info * info,bool wait)668*4882a593Smuzhiyun enum i40iw_status_code i40iw_hw_flush_wqes(struct i40iw_device *iwdev,
669*4882a593Smuzhiyun 					   struct i40iw_sc_qp *qp,
670*4882a593Smuzhiyun 					   struct i40iw_qp_flush_info *info,
671*4882a593Smuzhiyun 					   bool wait)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	enum i40iw_status_code status;
674*4882a593Smuzhiyun 	struct i40iw_qp_flush_info *hw_info;
675*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
676*4882a593Smuzhiyun 	struct cqp_commands_info *cqp_info;
677*4882a593Smuzhiyun 	struct i40iw_qp *iwqp = (struct i40iw_qp *)qp->back_qp;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	cqp_request = i40iw_get_cqp_request(&iwdev->cqp, wait);
680*4882a593Smuzhiyun 	if (!cqp_request)
681*4882a593Smuzhiyun 		return I40IW_ERR_NO_MEMORY;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	cqp_info = &cqp_request->info;
684*4882a593Smuzhiyun 	hw_info = &cqp_request->info.in.u.qp_flush_wqes.info;
685*4882a593Smuzhiyun 	memcpy(hw_info, info, sizeof(*hw_info));
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	cqp_info->cqp_cmd = OP_QP_FLUSH_WQES;
688*4882a593Smuzhiyun 	cqp_info->post_sq = 1;
689*4882a593Smuzhiyun 	cqp_info->in.u.qp_flush_wqes.qp = qp;
690*4882a593Smuzhiyun 	cqp_info->in.u.qp_flush_wqes.scratch = (uintptr_t)cqp_request;
691*4882a593Smuzhiyun 	status = i40iw_handle_cqp_op(iwdev, cqp_request);
692*4882a593Smuzhiyun 	if (status) {
693*4882a593Smuzhiyun 		i40iw_pr_err("CQP-OP Flush WQE's fail");
694*4882a593Smuzhiyun 		complete(&iwqp->sq_drained);
695*4882a593Smuzhiyun 		complete(&iwqp->rq_drained);
696*4882a593Smuzhiyun 		return status;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 	if (!cqp_request->compl_info.maj_err_code) {
699*4882a593Smuzhiyun 		switch (cqp_request->compl_info.min_err_code) {
700*4882a593Smuzhiyun 		case I40IW_CQP_COMPL_RQ_WQE_FLUSHED:
701*4882a593Smuzhiyun 			complete(&iwqp->sq_drained);
702*4882a593Smuzhiyun 			break;
703*4882a593Smuzhiyun 		case I40IW_CQP_COMPL_SQ_WQE_FLUSHED:
704*4882a593Smuzhiyun 			complete(&iwqp->rq_drained);
705*4882a593Smuzhiyun 			break;
706*4882a593Smuzhiyun 		case I40IW_CQP_COMPL_RQ_SQ_WQE_FLUSHED:
707*4882a593Smuzhiyun 			break;
708*4882a593Smuzhiyun 		default:
709*4882a593Smuzhiyun 			complete(&iwqp->sq_drained);
710*4882a593Smuzhiyun 			complete(&iwqp->rq_drained);
711*4882a593Smuzhiyun 			break;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /**
719*4882a593Smuzhiyun  * i40iw_gen_ae - generate AE
720*4882a593Smuzhiyun  * @iwdev: iwarp device
721*4882a593Smuzhiyun  * @qp: qp associated with AE
722*4882a593Smuzhiyun  * @info: info for ae
723*4882a593Smuzhiyun  * @wait: wait for completion
724*4882a593Smuzhiyun  */
i40iw_gen_ae(struct i40iw_device * iwdev,struct i40iw_sc_qp * qp,struct i40iw_gen_ae_info * info,bool wait)725*4882a593Smuzhiyun void i40iw_gen_ae(struct i40iw_device *iwdev,
726*4882a593Smuzhiyun 		  struct i40iw_sc_qp *qp,
727*4882a593Smuzhiyun 		  struct i40iw_gen_ae_info *info,
728*4882a593Smuzhiyun 		  bool wait)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	struct i40iw_gen_ae_info *ae_info;
731*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
732*4882a593Smuzhiyun 	struct cqp_commands_info *cqp_info;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	cqp_request = i40iw_get_cqp_request(&iwdev->cqp, wait);
735*4882a593Smuzhiyun 	if (!cqp_request)
736*4882a593Smuzhiyun 		return;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	cqp_info = &cqp_request->info;
739*4882a593Smuzhiyun 	ae_info = &cqp_request->info.in.u.gen_ae.info;
740*4882a593Smuzhiyun 	memcpy(ae_info, info, sizeof(*ae_info));
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	cqp_info->cqp_cmd = OP_GEN_AE;
743*4882a593Smuzhiyun 	cqp_info->post_sq = 1;
744*4882a593Smuzhiyun 	cqp_info->in.u.gen_ae.qp = qp;
745*4882a593Smuzhiyun 	cqp_info->in.u.gen_ae.scratch = (uintptr_t)cqp_request;
746*4882a593Smuzhiyun 	if (i40iw_handle_cqp_op(iwdev, cqp_request))
747*4882a593Smuzhiyun 		i40iw_pr_err("CQP OP failed attempting to generate ae_code=0x%x\n",
748*4882a593Smuzhiyun 			     info->ae_code);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /**
752*4882a593Smuzhiyun  * i40iw_hw_manage_vf_pble_bp - manage vf pbles
753*4882a593Smuzhiyun  * @iwdev: iwarp device
754*4882a593Smuzhiyun  * @info: info for managing pble
755*4882a593Smuzhiyun  * @wait: flag wait for completion
756*4882a593Smuzhiyun  */
i40iw_hw_manage_vf_pble_bp(struct i40iw_device * iwdev,struct i40iw_manage_vf_pble_info * info,bool wait)757*4882a593Smuzhiyun enum i40iw_status_code i40iw_hw_manage_vf_pble_bp(struct i40iw_device *iwdev,
758*4882a593Smuzhiyun 						  struct i40iw_manage_vf_pble_info *info,
759*4882a593Smuzhiyun 						  bool wait)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	enum i40iw_status_code status;
762*4882a593Smuzhiyun 	struct i40iw_manage_vf_pble_info *hw_info;
763*4882a593Smuzhiyun 	struct i40iw_cqp_request *cqp_request;
764*4882a593Smuzhiyun 	struct cqp_commands_info *cqp_info;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if ((iwdev->init_state < CCQ_CREATED) && wait)
767*4882a593Smuzhiyun 		wait = false;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	cqp_request = i40iw_get_cqp_request(&iwdev->cqp, wait);
770*4882a593Smuzhiyun 	if (!cqp_request)
771*4882a593Smuzhiyun 		return I40IW_ERR_NO_MEMORY;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	cqp_info = &cqp_request->info;
774*4882a593Smuzhiyun 	hw_info = &cqp_request->info.in.u.manage_vf_pble_bp.info;
775*4882a593Smuzhiyun 	memcpy(hw_info, info, sizeof(*hw_info));
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	cqp_info->cqp_cmd = OP_MANAGE_VF_PBLE_BP;
778*4882a593Smuzhiyun 	cqp_info->post_sq = 1;
779*4882a593Smuzhiyun 	cqp_info->in.u.manage_vf_pble_bp.cqp = &iwdev->cqp.sc_cqp;
780*4882a593Smuzhiyun 	cqp_info->in.u.manage_vf_pble_bp.scratch = (uintptr_t)cqp_request;
781*4882a593Smuzhiyun 	status = i40iw_handle_cqp_op(iwdev, cqp_request);
782*4882a593Smuzhiyun 	if (status)
783*4882a593Smuzhiyun 		i40iw_pr_err("CQP-OP Manage VF pble_bp fail");
784*4882a593Smuzhiyun 	return status;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /**
788*4882a593Smuzhiyun  * i40iw_get_ib_wc - return change flush code to IB's
789*4882a593Smuzhiyun  * @opcode: iwarp flush code
790*4882a593Smuzhiyun  */
i40iw_get_ib_wc(enum i40iw_flush_opcode opcode)791*4882a593Smuzhiyun static enum ib_wc_status i40iw_get_ib_wc(enum i40iw_flush_opcode opcode)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	switch (opcode) {
794*4882a593Smuzhiyun 	case FLUSH_PROT_ERR:
795*4882a593Smuzhiyun 		return IB_WC_LOC_PROT_ERR;
796*4882a593Smuzhiyun 	case FLUSH_REM_ACCESS_ERR:
797*4882a593Smuzhiyun 		return IB_WC_REM_ACCESS_ERR;
798*4882a593Smuzhiyun 	case FLUSH_LOC_QP_OP_ERR:
799*4882a593Smuzhiyun 		return IB_WC_LOC_QP_OP_ERR;
800*4882a593Smuzhiyun 	case FLUSH_REM_OP_ERR:
801*4882a593Smuzhiyun 		return IB_WC_REM_OP_ERR;
802*4882a593Smuzhiyun 	case FLUSH_LOC_LEN_ERR:
803*4882a593Smuzhiyun 		return IB_WC_LOC_LEN_ERR;
804*4882a593Smuzhiyun 	case FLUSH_GENERAL_ERR:
805*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
806*4882a593Smuzhiyun 	case FLUSH_FATAL_ERR:
807*4882a593Smuzhiyun 	default:
808*4882a593Smuzhiyun 		return IB_WC_FATAL_ERR;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun /**
813*4882a593Smuzhiyun  * i40iw_set_flush_info - set flush info
814*4882a593Smuzhiyun  * @pinfo: set flush info
815*4882a593Smuzhiyun  * @min: minor err
816*4882a593Smuzhiyun  * @maj: major err
817*4882a593Smuzhiyun  * @opcode: flush error code
818*4882a593Smuzhiyun  */
i40iw_set_flush_info(struct i40iw_qp_flush_info * pinfo,u16 * min,u16 * maj,enum i40iw_flush_opcode opcode)819*4882a593Smuzhiyun static void i40iw_set_flush_info(struct i40iw_qp_flush_info *pinfo,
820*4882a593Smuzhiyun 				 u16 *min,
821*4882a593Smuzhiyun 				 u16 *maj,
822*4882a593Smuzhiyun 				 enum i40iw_flush_opcode opcode)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	*min = (u16)i40iw_get_ib_wc(opcode);
825*4882a593Smuzhiyun 	*maj = CQE_MAJOR_DRV;
826*4882a593Smuzhiyun 	pinfo->userflushcode = true;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /**
830*4882a593Smuzhiyun  * i40iw_flush_wqes - flush wqe for qp
831*4882a593Smuzhiyun  * @iwdev: iwarp device
832*4882a593Smuzhiyun  * @iwqp: qp to flush wqes
833*4882a593Smuzhiyun  */
i40iw_flush_wqes(struct i40iw_device * iwdev,struct i40iw_qp * iwqp)834*4882a593Smuzhiyun void i40iw_flush_wqes(struct i40iw_device *iwdev, struct i40iw_qp *iwqp)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct i40iw_qp_flush_info info;
837*4882a593Smuzhiyun 	struct i40iw_qp_flush_info *pinfo = &info;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = &iwqp->sc_qp;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	memset(pinfo, 0, sizeof(*pinfo));
842*4882a593Smuzhiyun 	info.sq = true;
843*4882a593Smuzhiyun 	info.rq = true;
844*4882a593Smuzhiyun 	if (qp->term_flags) {
845*4882a593Smuzhiyun 		i40iw_set_flush_info(pinfo, &pinfo->sq_minor_code,
846*4882a593Smuzhiyun 				     &pinfo->sq_major_code, qp->flush_code);
847*4882a593Smuzhiyun 		i40iw_set_flush_info(pinfo, &pinfo->rq_minor_code,
848*4882a593Smuzhiyun 				     &pinfo->rq_major_code, qp->flush_code);
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 	(void)i40iw_hw_flush_wqes(iwdev, &iwqp->sc_qp, &info, true);
851*4882a593Smuzhiyun }
852