1*4882a593Smuzhiyun /******************************************************************************* 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright (c) 2015-2016 Intel Corporation. All rights reserved. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This software is available to you under a choice of one of two 6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU 7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file 8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the 9*4882a593Smuzhiyun * OpenFabrics.org BSD license below: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or 12*4882a593Smuzhiyun * without modification, are permitted provided that the following 13*4882a593Smuzhiyun * conditions are met: 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * - Redistributions of source code must retain the above 16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following 17*4882a593Smuzhiyun * disclaimer. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above 20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following 21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials 22*4882a593Smuzhiyun * provided with the distribution. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 31*4882a593Smuzhiyun * SOFTWARE. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun *******************************************************************************/ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #ifndef I40IW_D_H 36*4882a593Smuzhiyun #define I40IW_D_H 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define I40IW_FIRST_USER_QP_ID 2 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define I40IW_DB_ADDR_OFFSET (4 * 1024 * 1024 - 64 * 1024) 41*4882a593Smuzhiyun #define I40IW_VF_DB_ADDR_OFFSET (64 * 1024) 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define I40IW_PUSH_OFFSET (4 * 1024 * 1024) 44*4882a593Smuzhiyun #define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16 45*4882a593Smuzhiyun #define I40IW_VF_PUSH_OFFSET ((8 + 64) * 1024) 46*4882a593Smuzhiyun #define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define I40IW_PE_DB_SIZE_4M 1 49*4882a593Smuzhiyun #define I40IW_PE_DB_SIZE_8M 2 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define I40IW_DDP_VER 1 52*4882a593Smuzhiyun #define I40IW_RDMAP_VER 1 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define I40IW_RDMA_MODE_RDMAC 0 55*4882a593Smuzhiyun #define I40IW_RDMA_MODE_IETF 1 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define I40IW_QP_STATE_INVALID 0 58*4882a593Smuzhiyun #define I40IW_QP_STATE_IDLE 1 59*4882a593Smuzhiyun #define I40IW_QP_STATE_RTS 2 60*4882a593Smuzhiyun #define I40IW_QP_STATE_CLOSING 3 61*4882a593Smuzhiyun #define I40IW_QP_STATE_RESERVED 4 62*4882a593Smuzhiyun #define I40IW_QP_STATE_TERMINATE 5 63*4882a593Smuzhiyun #define I40IW_QP_STATE_ERROR 6 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define I40IW_STAG_STATE_INVALID 0 66*4882a593Smuzhiyun #define I40IW_STAG_STATE_VALID 1 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define I40IW_STAG_TYPE_SHARED 0 69*4882a593Smuzhiyun #define I40IW_STAG_TYPE_NONSHARED 1 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define I40IW_MAX_USER_PRIORITY 8 72*4882a593Smuzhiyun #define I40IW_MAX_STATS_COUNT 16 73*4882a593Smuzhiyun #define I40IW_FIRST_NON_PF_STAT 4 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define I40IW_MTU_TO_MSS_IPV4 40 77*4882a593Smuzhiyun #define I40IW_MTU_TO_MSS_IPV6 60 78*4882a593Smuzhiyun #define I40IW_DEFAULT_MTU 1500 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define LS_64_1(val, bits) ((u64)(uintptr_t)val << bits) 81*4882a593Smuzhiyun #define RS_64_1(val, bits) ((u64)(uintptr_t)val >> bits) 82*4882a593Smuzhiyun #define LS_32_1(val, bits) (u32)(val << bits) 83*4882a593Smuzhiyun #define RS_32_1(val, bits) (u32)(val >> bits) 84*4882a593Smuzhiyun #define I40E_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF)) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define QS_HANDLE_UNKNOWN 0xffff 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK)) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT) 91*4882a593Smuzhiyun #define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK)) 92*4882a593Smuzhiyun #define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define TERM_DDP_LEN_TAGGED 14 95*4882a593Smuzhiyun #define TERM_DDP_LEN_UNTAGGED 18 96*4882a593Smuzhiyun #define TERM_RDMA_LEN 28 97*4882a593Smuzhiyun #define RDMA_OPCODE_MASK 0x0f 98*4882a593Smuzhiyun #define RDMA_READ_REQ_OPCODE 1 99*4882a593Smuzhiyun #define Q2_BAD_FRAME_OFFSET 72 100*4882a593Smuzhiyun #define Q2_FPSN_OFFSET 64 101*4882a593Smuzhiyun #define CQE_MAJOR_DRV 0x8000 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define I40IW_TERM_SENT 0x01 104*4882a593Smuzhiyun #define I40IW_TERM_RCVD 0x02 105*4882a593Smuzhiyun #define I40IW_TERM_DONE 0x04 106*4882a593Smuzhiyun #define I40IW_MAC_HLEN 14 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define I40IW_INVALID_WQE_INDEX 0xffffffff 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define I40IW_CQP_WAIT_POLL_REGS 1 111*4882a593Smuzhiyun #define I40IW_CQP_WAIT_POLL_CQ 2 112*4882a593Smuzhiyun #define I40IW_CQP_WAIT_EVENT 3 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \ 117*4882a593Smuzhiyun ( \ 118*4882a593Smuzhiyun &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \ 119*4882a593Smuzhiyun ) 120*4882a593Smuzhiyun #define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \ 121*4882a593Smuzhiyun ( \ 122*4882a593Smuzhiyun &(((struct i40iw_extended_cqe *) \ 123*4882a593Smuzhiyun ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \ 124*4882a593Smuzhiyun ) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \ 127*4882a593Smuzhiyun ( \ 128*4882a593Smuzhiyun &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)] \ 129*4882a593Smuzhiyun ) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \ 132*4882a593Smuzhiyun ( \ 133*4882a593Smuzhiyun &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)] \ 134*4882a593Smuzhiyun ) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define I40IW_AE_SOURCE_RSVD 0x0 137*4882a593Smuzhiyun #define I40IW_AE_SOURCE_RQ 0x1 138*4882a593Smuzhiyun #define I40IW_AE_SOURCE_RQ_0011 0x3 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define I40IW_AE_SOURCE_CQ 0x2 141*4882a593Smuzhiyun #define I40IW_AE_SOURCE_CQ_0110 0x6 142*4882a593Smuzhiyun #define I40IW_AE_SOURCE_CQ_1010 0xA 143*4882a593Smuzhiyun #define I40IW_AE_SOURCE_CQ_1110 0xE 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define I40IW_AE_SOURCE_SQ 0x5 146*4882a593Smuzhiyun #define I40IW_AE_SOURCE_SQ_0111 0x7 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define I40IW_AE_SOURCE_IN_RR_WR 0x9 149*4882a593Smuzhiyun #define I40IW_AE_SOURCE_IN_RR_WR_1011 0xB 150*4882a593Smuzhiyun #define I40IW_AE_SOURCE_OUT_RR 0xD 151*4882a593Smuzhiyun #define I40IW_AE_SOURCE_OUT_RR_1111 0xF 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define I40IW_TCP_STATE_NON_EXISTENT 0 154*4882a593Smuzhiyun #define I40IW_TCP_STATE_CLOSED 1 155*4882a593Smuzhiyun #define I40IW_TCP_STATE_LISTEN 2 156*4882a593Smuzhiyun #define I40IW_STATE_SYN_SEND 3 157*4882a593Smuzhiyun #define I40IW_TCP_STATE_SYN_RECEIVED 4 158*4882a593Smuzhiyun #define I40IW_TCP_STATE_ESTABLISHED 5 159*4882a593Smuzhiyun #define I40IW_TCP_STATE_CLOSE_WAIT 6 160*4882a593Smuzhiyun #define I40IW_TCP_STATE_FIN_WAIT_1 7 161*4882a593Smuzhiyun #define I40IW_TCP_STATE_CLOSING 8 162*4882a593Smuzhiyun #define I40IW_TCP_STATE_LAST_ACK 9 163*4882a593Smuzhiyun #define I40IW_TCP_STATE_FIN_WAIT_2 10 164*4882a593Smuzhiyun #define I40IW_TCP_STATE_TIME_WAIT 11 165*4882a593Smuzhiyun #define I40IW_TCP_STATE_RESERVED_1 12 166*4882a593Smuzhiyun #define I40IW_TCP_STATE_RESERVED_2 13 167*4882a593Smuzhiyun #define I40IW_TCP_STATE_RESERVED_3 14 168*4882a593Smuzhiyun #define I40IW_TCP_STATE_RESERVED_4 15 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* ILQ CQP hash table fields */ 171*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32 172*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_VLANID_MASK \ 173*4882a593Smuzhiyun ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_QPN_SHIFT 32 176*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_QPN_MASK \ 177*4882a593Smuzhiyun ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT) 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0 180*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16 183*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \ 184*4882a593Smuzhiyun ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0 187*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \ 188*4882a593Smuzhiyun ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT) 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32 191*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR0_MASK \ 192*4882a593Smuzhiyun ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0 195*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR1_MASK \ 196*4882a593Smuzhiyun ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32 199*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR2_MASK \ 200*4882a593Smuzhiyun ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0 203*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ADDR3_MASK \ 204*4882a593Smuzhiyun ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63 207*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_WQEVALID_MASK \ 208*4882a593Smuzhiyun ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT) 209*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32 210*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_OPCODE_MASK \ 211*4882a593Smuzhiyun ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61 214*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_MANAGE_MASK \ 215*4882a593Smuzhiyun ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60 218*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \ 219*4882a593Smuzhiyun ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT) 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59 222*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_VLANVALID_MASK \ 223*4882a593Smuzhiyun ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42 226*4882a593Smuzhiyun #define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \ 227*4882a593Smuzhiyun ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT) 228*4882a593Smuzhiyun /* CQP Host Context */ 229*4882a593Smuzhiyun #define I40IW_CQPHC_EN_DC_TCP_SHIFT 0 230*4882a593Smuzhiyun #define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define I40IW_CQPHC_SQSIZE_SHIFT 8 233*4882a593Smuzhiyun #define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT) 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1 236*4882a593Smuzhiyun #define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT) 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define I40IW_CQPHC_ENABLED_VFS_SHIFT 32 239*4882a593Smuzhiyun #define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT) 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define I40IW_CQPHC_HMC_PROFILE_SHIFT 0 242*4882a593Smuzhiyun #define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT) 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define I40IW_CQPHC_SVER_SHIFT 24 245*4882a593Smuzhiyun #define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT) 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define I40IW_CQPHC_SQBASE_SHIFT 9 248*4882a593Smuzhiyun #define I40IW_CQPHC_SQBASE_MASK \ 249*4882a593Smuzhiyun (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define I40IW_CQPHC_QPCTX_SHIFT 0 252*4882a593Smuzhiyun #define I40IW_CQPHC_QPCTX_MASK \ 253*4882a593Smuzhiyun (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT) 254*4882a593Smuzhiyun #define I40IW_CQPHC_SVER 1 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define I40IW_CQP_SW_SQSIZE_4 4 257*4882a593Smuzhiyun #define I40IW_CQP_SW_SQSIZE_2048 2048 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* iWARP QP Doorbell shadow area */ 260*4882a593Smuzhiyun #define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0 261*4882a593Smuzhiyun #define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \ 262*4882a593Smuzhiyun (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT) 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* Completion Queue Doorbell shadow area */ 265*4882a593Smuzhiyun #define I40IW_CQ_DBSA_CQEIDX_SHIFT 0 266*4882a593Smuzhiyun #define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0 269*4882a593Smuzhiyun #define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \ 270*4882a593Smuzhiyun (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT) 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14 273*4882a593Smuzhiyun #define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT) 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15 276*4882a593Smuzhiyun #define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT) 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16 279*4882a593Smuzhiyun #define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \ 280*4882a593Smuzhiyun (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* CQP and iWARP Completion Queue */ 283*4882a593Smuzhiyun #define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 284*4882a593Smuzhiyun #define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define I40IW_CCQ_OPRETVAL_SHIFT 0 287*4882a593Smuzhiyun #define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define I40IW_CQ_MINERR_SHIFT 0 290*4882a593Smuzhiyun #define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define I40IW_CQ_MAJERR_SHIFT 16 293*4882a593Smuzhiyun #define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT) 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define I40IW_CQ_WQEIDX_SHIFT 32 296*4882a593Smuzhiyun #define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define I40IW_CQ_ERROR_SHIFT 55 299*4882a593Smuzhiyun #define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT) 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define I40IW_CQ_SQ_SHIFT 62 302*4882a593Smuzhiyun #define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT) 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define I40IW_CQ_VALID_SHIFT 63 305*4882a593Smuzhiyun #define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT) 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define I40IWCQ_PAYLDLEN_SHIFT 0 308*4882a593Smuzhiyun #define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT) 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define I40IWCQ_TCPSEQNUM_SHIFT 32 311*4882a593Smuzhiyun #define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define I40IWCQ_INVSTAG_SHIFT 0 314*4882a593Smuzhiyun #define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define I40IWCQ_QPID_SHIFT 32 317*4882a593Smuzhiyun #define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT) 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define I40IWCQ_PSHDROP_SHIFT 51 320*4882a593Smuzhiyun #define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT) 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define I40IWCQ_SRQ_SHIFT 52 323*4882a593Smuzhiyun #define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT) 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define I40IWCQ_STAG_SHIFT 53 326*4882a593Smuzhiyun #define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT) 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define I40IWCQ_SOEVENT_SHIFT 54 329*4882a593Smuzhiyun #define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define I40IWCQ_OP_SHIFT 56 332*4882a593Smuzhiyun #define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* CEQE format */ 335*4882a593Smuzhiyun #define I40IW_CEQE_CQCTX_SHIFT 0 336*4882a593Smuzhiyun #define I40IW_CEQE_CQCTX_MASK \ 337*4882a593Smuzhiyun (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT) 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #define I40IW_CEQE_VALID_SHIFT 63 340*4882a593Smuzhiyun #define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /* AEQE format */ 343*4882a593Smuzhiyun #define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 344*4882a593Smuzhiyun #define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #define I40IW_AEQE_QPCQID_SHIFT 0 347*4882a593Smuzhiyun #define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define I40IW_AEQE_WQDESCIDX_SHIFT 18 350*4882a593Smuzhiyun #define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT) 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define I40IW_AEQE_OVERFLOW_SHIFT 33 353*4882a593Smuzhiyun #define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #define I40IW_AEQE_AECODE_SHIFT 34 356*4882a593Smuzhiyun #define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT) 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun #define I40IW_AEQE_AESRC_SHIFT 50 359*4882a593Smuzhiyun #define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT) 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define I40IW_AEQE_IWSTATE_SHIFT 54 362*4882a593Smuzhiyun #define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT) 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define I40IW_AEQE_TCPSTATE_SHIFT 57 365*4882a593Smuzhiyun #define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT) 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define I40IW_AEQE_Q2DATA_SHIFT 61 368*4882a593Smuzhiyun #define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define I40IW_AEQE_VALID_SHIFT 63 371*4882a593Smuzhiyun #define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT) 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun /* CQP SQ WQES */ 374*4882a593Smuzhiyun #define I40IW_QP_TYPE_IWARP 1 375*4882a593Smuzhiyun #define I40IW_QP_TYPE_UDA 2 376*4882a593Smuzhiyun #define I40IW_QP_TYPE_CQP 4 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun #define I40IW_CQ_TYPE_IWARP 1 379*4882a593Smuzhiyun #define I40IW_CQ_TYPE_ILQ 2 380*4882a593Smuzhiyun #define I40IW_CQ_TYPE_IEQ 3 381*4882a593Smuzhiyun #define I40IW_CQ_TYPE_CQP 4 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #define I40IWQP_TERM_SEND_TERM_AND_FIN 0 384*4882a593Smuzhiyun #define I40IWQP_TERM_SEND_TERM_ONLY 1 385*4882a593Smuzhiyun #define I40IWQP_TERM_SEND_FIN_ONLY 2 386*4882a593Smuzhiyun #define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN 3 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_QP 0 389*4882a593Smuzhiyun #define I40IW_CQP_OP_MODIFY_QP 0x1 390*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_QP 0x02 391*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_CQ 0x03 392*4882a593Smuzhiyun #define I40IW_CQP_OP_MODIFY_CQ 0x04 393*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_CQ 0x05 394*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_SRQ 0x06 395*4882a593Smuzhiyun #define I40IW_CQP_OP_MODIFY_SRQ 0x07 396*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_SRQ 0x08 397*4882a593Smuzhiyun #define I40IW_CQP_OP_ALLOC_STAG 0x09 398*4882a593Smuzhiyun #define I40IW_CQP_OP_REG_MR 0x0a 399*4882a593Smuzhiyun #define I40IW_CQP_OP_QUERY_STAG 0x0b 400*4882a593Smuzhiyun #define I40IW_CQP_OP_REG_SMR 0x0c 401*4882a593Smuzhiyun #define I40IW_CQP_OP_DEALLOC_STAG 0x0d 402*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE 0x0e 403*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_ARP 0x0f 404*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_VF_PBLE_BP 0x10 405*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_PUSH_PAGES 0x11 406*4882a593Smuzhiyun #define I40IW_CQP_OP_QUERY_RDMA_FEATURES 0x12 407*4882a593Smuzhiyun #define I40IW_CQP_OP_UPLOAD_CONTEXT 0x13 408*4882a593Smuzhiyun #define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14 409*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15 410*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_CEQ 0x16 411*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_CEQ 0x18 412*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_AEQ 0x19 413*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_AEQ 0x1b 414*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_ADDR_VECT 0x1c 415*4882a593Smuzhiyun #define I40IW_CQP_OP_MODIFY_ADDR_VECT 0x1d 416*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_ADDR_VECT 0x1e 417*4882a593Smuzhiyun #define I40IW_CQP_OP_UPDATE_PE_SDS 0x1f 418*4882a593Smuzhiyun #define I40IW_CQP_OP_QUERY_FPM_VALUES 0x20 419*4882a593Smuzhiyun #define I40IW_CQP_OP_COMMIT_FPM_VALUES 0x21 420*4882a593Smuzhiyun #define I40IW_CQP_OP_FLUSH_WQES 0x22 421*4882a593Smuzhiyun /* I40IW_CQP_OP_GEN_AE is the same value as I40IW_CQP_OP_FLUSH_WQES */ 422*4882a593Smuzhiyun #define I40IW_CQP_OP_GEN_AE 0x22 423*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_APBVT 0x23 424*4882a593Smuzhiyun #define I40IW_CQP_OP_NOP 0x24 425*4882a593Smuzhiyun #define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25 426*4882a593Smuzhiyun #define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP 0x26 427*4882a593Smuzhiyun #define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP 0x27 428*4882a593Smuzhiyun #define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP 0x28 429*4882a593Smuzhiyun #define I40IW_CQP_OP_SUSPEND_QP 0x29 430*4882a593Smuzhiyun #define I40IW_CQP_OP_RESUME_QP 0x2a 431*4882a593Smuzhiyun #define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b 432*4882a593Smuzhiyun #define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE 0x2d 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define I40IW_FEATURE_BUF_SIZE (8 * I40IW_MAX_FEATURES) 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define I40IW_FW_VER_MINOR_SHIFT 0 437*4882a593Smuzhiyun #define I40IW_FW_VER_MINOR_MASK \ 438*4882a593Smuzhiyun (0xffffULL << I40IW_FW_VER_MINOR_SHIFT) 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define I40IW_FW_VER_MAJOR_SHIFT 16 441*4882a593Smuzhiyun #define I40IW_FW_VER_MAJOR_MASK \ 442*4882a593Smuzhiyun (0xffffULL << I40IW_FW_VER_MAJOR_SHIFT) 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define I40IW_FEATURE_INFO_SHIFT 0 445*4882a593Smuzhiyun #define I40IW_FEATURE_INFO_MASK \ 446*4882a593Smuzhiyun (0xffffULL << I40IW_FEATURE_INFO_SHIFT) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define I40IW_FEATURE_CNT_SHIFT 32 449*4882a593Smuzhiyun #define I40IW_FEATURE_CNT_MASK \ 450*4882a593Smuzhiyun (0xffffULL << I40IW_FEATURE_CNT_SHIFT) 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16 453*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT) 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_OPCODE_SHIFT 32 456*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT) 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_MACLEN_SHIFT 56 459*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_MACLEN_MASK \ 460*4882a593Smuzhiyun ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT) 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_IPLEN_SHIFT 48 463*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_IPLEN_MASK \ 464*4882a593Smuzhiyun ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_L4T_SHIFT 30 467*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_L4T_MASK \ 468*4882a593Smuzhiyun ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT) 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_IIPT_SHIFT 28 471*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_IIPT_MASK \ 472*4882a593Smuzhiyun ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT) 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_L4LEN_SHIFT 24 475*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT) 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_AVIDX_SHIFT 0 478*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT) 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_VALID_SHIFT 63 481*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_VALID_MASK \ 482*4882a593Smuzhiyun ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT) 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62 485*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT) 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define I40IW_UDA_PAYLOADLEN_SHIFT 0 488*4882a593Smuzhiyun #define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT) 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define I40IW_UDA_HDRLEN_SHIFT 16 491*4882a593Smuzhiyun #define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT) 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define I40IW_VLAN_TAG_VALID_SHIFT 50 494*4882a593Smuzhiyun #define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT) 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #define I40IW_UDA_L3PROTO_SHIFT 0 497*4882a593Smuzhiyun #define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT) 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #define I40IW_UDA_L4PROTO_SHIFT 16 500*4882a593Smuzhiyun #define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT) 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44 503*4882a593Smuzhiyun #define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \ 504*4882a593Smuzhiyun ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT) 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun /* CQP SQ WQE common fields */ 507*4882a593Smuzhiyun #define I40IW_CQPSQ_OPCODE_SHIFT 32 508*4882a593Smuzhiyun #define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define I40IW_CQPSQ_WQEVALID_SHIFT 63 511*4882a593Smuzhiyun #define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT) 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define I40IW_CQPSQ_TPHVAL_SHIFT 0 514*4882a593Smuzhiyun #define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define I40IW_CQPSQ_TPHEN_SHIFT 60 517*4882a593Smuzhiyun #define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT) 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun #define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 520*4882a593Smuzhiyun #define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun /* Create/Modify/Destroy QP */ 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32 525*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT) 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48 528*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT) 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 531*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_QPID_SHIFT 0 534*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL) 535*4882a593Smuzhiyun /* I40IWCQ_QPID_MASK */ 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_OP_SHIFT 32 538*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42 541*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT) 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43 544*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_TOECTXVALID_MASK \ 545*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT) 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44 548*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK \ 549*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT) 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_VQ_SHIFT 45 552*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT) 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46 555*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK \ 556*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT) 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47 559*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_CQNUMVALID_MASK \ 560*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT) 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48 563*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT) 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52 566*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT) 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54 569*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK \ 570*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT) 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55 573*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK \ 574*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT) 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_TERMACT_SHIFT 56 577*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT) 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_RESETCON_SHIFT 58 580*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT) 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59 583*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK \ 584*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT) 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60 587*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \ 588*4882a593Smuzhiyun (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT) 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 591*4882a593Smuzhiyun #define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* Create/Modify/Destroy CQ */ 594*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0 595*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT) 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0 598*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQCTX_MASK \ 599*4882a593Smuzhiyun (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT) 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0 602*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQCTX_MASK \ 603*4882a593Smuzhiyun (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT) 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0 606*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK \ 607*4882a593Smuzhiyun (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT) 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CEQID_SHIFT 24 610*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT) 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_OP_SHIFT 32 613*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT) 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43 616*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT) 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44 619*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT) 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46 622*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK \ 623*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT) 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47 626*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT) 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48 629*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK \ 630*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT) 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49 633*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_CEQIDVALID_MASK \ 634*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT) 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61 637*4882a593Smuzhiyun #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK \ 638*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT) 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* Create/Modify/Destroy Shared Receive Queue */ 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0 643*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT) 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4 646*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \ 647*4882a593Smuzhiyun (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT) 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32 650*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK \ 651*4882a593Smuzhiyun (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT) 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 654*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_PDID_SHIFT 16 657*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_PDID_MASK \ 658*4882a593Smuzhiyun (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT) 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0 661*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT) 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 664*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 667*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT 670*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61 673*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK \ 674*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT) 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6 677*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK \ 678*4882a593Smuzhiyun (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT) 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0 681*4882a593Smuzhiyun #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK \ 682*4882a593Smuzhiyun (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT) 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun /* Allocate/Register/Register Shared/Deallocate Stag */ 685*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 686*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0 689*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_STAGLEN_MASK \ 690*4882a593Smuzhiyun (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT) 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_PDID_SHIFT 48 693*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT) 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_KEY_SHIFT 0 696*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT) 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_IDX_SHIFT 8 699*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT) 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32 702*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK \ 703*4882a593Smuzhiyun (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT) 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_MR_SHIFT 43 706*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT) 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 709*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46 712*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \ 713*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT) 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48 716*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_ARIGHTS_MASK \ 717*4882a593Smuzhiyun (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT) 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53 720*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_REMACCENABLED_MASK \ 721*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT) 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59 724*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_VABASEDTO_MASK \ 725*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT) 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60 728*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK \ 729*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT) 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61 732*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_USEPFRID_MASK \ 733*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT) 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT 736*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0 739*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \ 740*4882a593Smuzhiyun (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT) 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0 743*4882a593Smuzhiyun #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK \ 744*4882a593Smuzhiyun (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT) 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun /* Query stag */ 747*4882a593Smuzhiyun #define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT 748*4882a593Smuzhiyun #define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun /* Allocate Local IP Address Entry */ 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun /* Manage Local IP Address Table - MLIPA */ 753*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 754*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT I40IW_CQPHC_QPCTX_SHIFT 757*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0 760*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV4_MASK \ 761*4882a593Smuzhiyun (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT) 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0 764*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK \ 765*4882a593Smuzhiyun (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT) 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42 768*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK \ 769*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT) 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43 772*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK \ 773*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT) 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62 776*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK \ 777*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT) 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61 780*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK \ 781*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT) 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0 784*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT) 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8 787*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT) 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16 790*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT) 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24 793*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT) 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32 796*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT) 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40 799*4882a593Smuzhiyun #define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT) 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun /* Manage ARP Table - MAT */ 802*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0 803*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_REACHMAX_MASK \ 804*4882a593Smuzhiyun (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT) 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0 807*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_MACADDR_MASK \ 808*4882a593Smuzhiyun (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT) 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0 811*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK \ 812*4882a593Smuzhiyun (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT) 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42 815*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \ 816*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT) 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43 819*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_PERMANENT_MASK \ 820*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT) 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_QUERY_SHIFT 44 823*4882a593Smuzhiyun #define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT) 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* Manage VF PBLE Backing Pages - MVPBP*/ 826*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0 827*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \ 828*4882a593Smuzhiyun (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT) 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16 831*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \ 832*4882a593Smuzhiyun (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT) 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32 835*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_SD_INX_MASK \ 836*4882a593Smuzhiyun (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT) 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62 839*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \ 840*4882a593Smuzhiyun (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT) 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3 843*4882a593Smuzhiyun #define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \ 844*4882a593Smuzhiyun (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT) 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun /* Manage Push Page - MPP */ 847*4882a593Smuzhiyun #define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun #define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0 850*4882a593Smuzhiyun #define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \ 851*4882a593Smuzhiyun I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT) 852*4882a593Smuzhiyun 853*4882a593Smuzhiyun #define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0 854*4882a593Smuzhiyun #define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT) 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun #define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62 857*4882a593Smuzhiyun #define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT) 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun /* Upload Context - UCTX */ 860*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 861*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_QPID_SHIFT 0 864*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT) 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48 867*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT) 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61 870*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \ 871*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT) 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62 874*4882a593Smuzhiyun #define I40IW_CQPSQ_UCTX_FREEZEQP_MASK \ 875*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT) 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun /* Manage HMC PM Function Table - MHMC */ 878*4882a593Smuzhiyun #define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0 879*4882a593Smuzhiyun #define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT) 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun #define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62 882*4882a593Smuzhiyun #define I40IW_CQPSQ_MHMC_FREEPMFN_MASK \ 883*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT) 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun /* Set HMC Resource Profile - SHMCRP */ 886*4882a593Smuzhiyun #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0 887*4882a593Smuzhiyun #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \ 888*4882a593Smuzhiyun (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT) 889*4882a593Smuzhiyun #define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32 890*4882a593Smuzhiyun #define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT) 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun /* Create/Destroy CEQ */ 893*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0 894*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \ 895*4882a593Smuzhiyun (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT) 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0 898*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT) 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 901*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47 904*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT) 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0 907*4882a593Smuzhiyun #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK \ 908*4882a593Smuzhiyun (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT) 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun /* Create/Destroy AEQ */ 911*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0 912*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_AEQECNT_MASK \ 913*4882a593Smuzhiyun (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT) 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 916*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47 919*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT) 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0 922*4882a593Smuzhiyun #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK \ 923*4882a593Smuzhiyun (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT) 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun /* Commit FPM Values - CFPM */ 926*4882a593Smuzhiyun #define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0 927*4882a593Smuzhiyun #define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT) 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun /* Flush WQEs - FWQE */ 930*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0 931*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT) 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16 934*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_AESOURCE_MASK \ 935*4882a593Smuzhiyun (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT) 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0 938*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_RQMNERR_MASK \ 939*4882a593Smuzhiyun (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT) 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16 942*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_RQMJERR_MASK \ 943*4882a593Smuzhiyun (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT) 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32 946*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_SQMNERR_MASK \ 947*4882a593Smuzhiyun (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT) 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48 950*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_SQMJERR_MASK \ 951*4882a593Smuzhiyun (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT) 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_QPID_SHIFT 0 954*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT) 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59 957*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL << \ 958*4882a593Smuzhiyun I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT) 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60 961*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_USERFLCODE_MASK \ 962*4882a593Smuzhiyun (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT) 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61 965*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT) 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62 968*4882a593Smuzhiyun #define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT) 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun /* Manage Accelerated Port Table - MAPT */ 971*4882a593Smuzhiyun #define I40IW_CQPSQ_MAPT_PORT_SHIFT 0 972*4882a593Smuzhiyun #define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT) 973*4882a593Smuzhiyun 974*4882a593Smuzhiyun #define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62 975*4882a593Smuzhiyun #define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT) 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun /* Update Protocol Engine SDs */ 978*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0 979*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT) 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0 982*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SDDATALOW_MASK \ 983*4882a593Smuzhiyun (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT) 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32 986*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \ 987*4882a593Smuzhiyun (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT) 988*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0 989*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_HMCFNID_MASK \ 990*4882a593Smuzhiyun (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT) 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63 993*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK \ 994*4882a593Smuzhiyun ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT) 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0 997*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK \ 998*4882a593Smuzhiyun (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT) 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7 1001*4882a593Smuzhiyun #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK \ 1002*4882a593Smuzhiyun (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT) 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun /* Suspend QP */ 1005*4882a593Smuzhiyun #define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0 1006*4882a593Smuzhiyun #define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL) 1007*4882a593Smuzhiyun /* I40IWCQ_QPID_MASK */ 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun /* Resume QP */ 1010*4882a593Smuzhiyun #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0 1011*4882a593Smuzhiyun #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK \ 1012*4882a593Smuzhiyun (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT) 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun #define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0 1015*4882a593Smuzhiyun #define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL) 1016*4882a593Smuzhiyun /* I40IWCQ_QPID_MASK */ 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun /* IW QP Context */ 1019*4882a593Smuzhiyun #define I40IWQPC_DDP_VER_SHIFT 0 1020*4882a593Smuzhiyun #define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT) 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun #define I40IWQPC_SNAP_SHIFT 2 1023*4882a593Smuzhiyun #define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT) 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun #define I40IWQPC_IPV4_SHIFT 3 1026*4882a593Smuzhiyun #define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT) 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun #define I40IWQPC_NONAGLE_SHIFT 4 1029*4882a593Smuzhiyun #define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT) 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun #define I40IWQPC_INSERTVLANTAG_SHIFT 5 1032*4882a593Smuzhiyun #define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT) 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun #define I40IWQPC_USESRQ_SHIFT 6 1035*4882a593Smuzhiyun #define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT) 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun #define I40IWQPC_TIMESTAMP_SHIFT 7 1038*4882a593Smuzhiyun #define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT) 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun #define I40IWQPC_RQWQESIZE_SHIFT 8 1041*4882a593Smuzhiyun #define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT) 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun #define I40IWQPC_INSERTL2TAG2_SHIFT 11 1044*4882a593Smuzhiyun #define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT) 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun #define I40IWQPC_LIMIT_SHIFT 12 1047*4882a593Smuzhiyun #define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT) 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun #define I40IWQPC_DROPOOOSEG_SHIFT 15 1050*4882a593Smuzhiyun #define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT) 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun #define I40IWQPC_DUPACK_THRESH_SHIFT 16 1053*4882a593Smuzhiyun #define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT) 1054*4882a593Smuzhiyun 1055*4882a593Smuzhiyun #define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19 1056*4882a593Smuzhiyun #define I40IWQPC_ERR_RQ_IDX_VALID_MASK (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT) 1057*4882a593Smuzhiyun 1058*4882a593Smuzhiyun #define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19 1059*4882a593Smuzhiyun #define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT) 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun #define I40IWQPC_RCVTPHEN_SHIFT 28 1062*4882a593Smuzhiyun #define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT) 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun #define I40IWQPC_XMITTPHEN_SHIFT 29 1065*4882a593Smuzhiyun #define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT) 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun #define I40IWQPC_RQTPHEN_SHIFT 30 1068*4882a593Smuzhiyun #define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT) 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun #define I40IWQPC_SQTPHEN_SHIFT 31 1071*4882a593Smuzhiyun #define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT) 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun #define I40IWQPC_PPIDX_SHIFT 32 1074*4882a593Smuzhiyun #define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT) 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun #define I40IWQPC_PMENA_SHIFT 47 1077*4882a593Smuzhiyun #define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT) 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun #define I40IWQPC_RDMAP_VER_SHIFT 62 1080*4882a593Smuzhiyun #define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT) 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun #define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1083*4882a593Smuzhiyun #define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun #define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1086*4882a593Smuzhiyun #define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun #define I40IWQPC_TTL_SHIFT 0 1089*4882a593Smuzhiyun #define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT) 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun #define I40IWQPC_RQSIZE_SHIFT 8 1092*4882a593Smuzhiyun #define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT) 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun #define I40IWQPC_SQSIZE_SHIFT 12 1095*4882a593Smuzhiyun #define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT) 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun #define I40IWQPC_SRCMACADDRIDX_SHIFT 16 1098*4882a593Smuzhiyun #define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT) 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun #define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23 1101*4882a593Smuzhiyun #define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT) 1102*4882a593Smuzhiyun 1103*4882a593Smuzhiyun #define I40IWQPC_TOS_SHIFT 24 1104*4882a593Smuzhiyun #define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT) 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun #define I40IWQPC_SRCPORTNUM_SHIFT 32 1107*4882a593Smuzhiyun #define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT) 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun #define I40IWQPC_DESTPORTNUM_SHIFT 48 1110*4882a593Smuzhiyun #define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT) 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR0_SHIFT 32 1113*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR0_MASK \ 1114*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT) 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR1_SHIFT 0 1117*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR1_MASK \ 1118*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT) 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR2_SHIFT 32 1121*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR2_MASK \ 1122*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT) 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR3_SHIFT 0 1125*4882a593Smuzhiyun #define I40IWQPC_DESTIPADDR3_MASK \ 1126*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT) 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun #define I40IWQPC_SNDMSS_SHIFT 16 1129*4882a593Smuzhiyun #define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT) 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun #define I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT 16 1132*4882a593Smuzhiyun #define I40IW_UDA_QPC_MAXFRAMESIZE_MASK (0x3fffUL << I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT) 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun #define I40IWQPC_VLANTAG_SHIFT 32 1135*4882a593Smuzhiyun #define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT) 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun #define I40IWQPC_ARPIDX_SHIFT 48 1138*4882a593Smuzhiyun #define I40IWQPC_ARPIDX_MASK (0xffffULL << I40IWQPC_ARPIDX_SHIFT) 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun #define I40IWQPC_FLOWLABEL_SHIFT 0 1141*4882a593Smuzhiyun #define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT) 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun #define I40IWQPC_WSCALE_SHIFT 20 1144*4882a593Smuzhiyun #define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT) 1145*4882a593Smuzhiyun 1146*4882a593Smuzhiyun #define I40IWQPC_KEEPALIVE_SHIFT 21 1147*4882a593Smuzhiyun #define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT) 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun #define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22 1150*4882a593Smuzhiyun #define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT) 1151*4882a593Smuzhiyun 1152*4882a593Smuzhiyun #define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23 1153*4882a593Smuzhiyun #define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK \ 1154*4882a593Smuzhiyun (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT) 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun #define I40IWQPC_TCPSTATE_SHIFT 28 1157*4882a593Smuzhiyun #define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT) 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun #define I40IWQPC_RCVSCALE_SHIFT 32 1160*4882a593Smuzhiyun #define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT) 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun #define I40IWQPC_SNDSCALE_SHIFT 40 1163*4882a593Smuzhiyun #define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT) 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun #define I40IWQPC_PDIDX_SHIFT 48 1166*4882a593Smuzhiyun #define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT) 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16 1169*4882a593Smuzhiyun #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK \ 1170*4882a593Smuzhiyun (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT) 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun #define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24 1173*4882a593Smuzhiyun #define I40IWQPC_KEEPALIVE_INTERVAL_MASK \ 1174*4882a593Smuzhiyun (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT) 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun #define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0 1177*4882a593Smuzhiyun #define I40IWQPC_TIMESTAMP_RECENT_MASK \ 1178*4882a593Smuzhiyun (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT) 1179*4882a593Smuzhiyun 1180*4882a593Smuzhiyun #define I40IWQPC_TIMESTAMP_AGE_SHIFT 32 1181*4882a593Smuzhiyun #define I40IWQPC_TIMESTAMP_AGE_MASK \ 1182*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT) 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun #define I40IWQPC_SNDNXT_SHIFT 0 1185*4882a593Smuzhiyun #define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT) 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun #define I40IWQPC_SNDWND_SHIFT 32 1188*4882a593Smuzhiyun #define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT) 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun #define I40IWQPC_RCVNXT_SHIFT 0 1191*4882a593Smuzhiyun #define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT) 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun #define I40IWQPC_RCVWND_SHIFT 32 1194*4882a593Smuzhiyun #define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT) 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun #define I40IWQPC_SNDMAX_SHIFT 0 1197*4882a593Smuzhiyun #define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT) 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun #define I40IWQPC_SNDUNA_SHIFT 32 1200*4882a593Smuzhiyun #define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT) 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun #define I40IWQPC_SRTT_SHIFT 0 1203*4882a593Smuzhiyun #define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT) 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun #define I40IWQPC_RTTVAR_SHIFT 32 1206*4882a593Smuzhiyun #define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT) 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun #define I40IWQPC_SSTHRESH_SHIFT 0 1209*4882a593Smuzhiyun #define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT) 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun #define I40IWQPC_CWND_SHIFT 32 1212*4882a593Smuzhiyun #define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT) 1213*4882a593Smuzhiyun 1214*4882a593Smuzhiyun #define I40IWQPC_SNDWL1_SHIFT 0 1215*4882a593Smuzhiyun #define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT) 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun #define I40IWQPC_SNDWL2_SHIFT 32 1218*4882a593Smuzhiyun #define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT) 1219*4882a593Smuzhiyun 1220*4882a593Smuzhiyun #define I40IWQPC_ERR_RQ_IDX_SHIFT 32 1221*4882a593Smuzhiyun #define I40IWQPC_ERR_RQ_IDX_MASK (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT) 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun #define I40IWQPC_MAXSNDWND_SHIFT 0 1224*4882a593Smuzhiyun #define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT) 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun #define I40IWQPC_REXMIT_THRESH_SHIFT 48 1227*4882a593Smuzhiyun #define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT) 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun #define I40IWQPC_TXCQNUM_SHIFT 0 1230*4882a593Smuzhiyun #define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT) 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun #define I40IWQPC_RXCQNUM_SHIFT 32 1233*4882a593Smuzhiyun #define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT) 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun #define I40IWQPC_STAT_INDEX_SHIFT 0 1236*4882a593Smuzhiyun #define I40IWQPC_STAT_INDEX_MASK (0x1fULL << I40IWQPC_STAT_INDEX_SHIFT) 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun #define I40IWQPC_Q2ADDR_SHIFT 0 1239*4882a593Smuzhiyun #define I40IWQPC_Q2ADDR_MASK (0xffffffffffffff00ULL << I40IWQPC_Q2ADDR_SHIFT) 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun #define I40IWQPC_LASTBYTESENT_SHIFT 0 1242*4882a593Smuzhiyun #define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT) 1243*4882a593Smuzhiyun 1244*4882a593Smuzhiyun #define I40IWQPC_SRQID_SHIFT 32 1245*4882a593Smuzhiyun #define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT) 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun #define I40IWQPC_ORDSIZE_SHIFT 0 1248*4882a593Smuzhiyun #define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT) 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun #define I40IWQPC_IRDSIZE_SHIFT 16 1251*4882a593Smuzhiyun #define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT) 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun #define I40IWQPC_WRRDRSPOK_SHIFT 20 1254*4882a593Smuzhiyun #define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT) 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun #define I40IWQPC_RDOK_SHIFT 21 1257*4882a593Smuzhiyun #define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT) 1258*4882a593Smuzhiyun 1259*4882a593Smuzhiyun #define I40IWQPC_SNDMARKERS_SHIFT 22 1260*4882a593Smuzhiyun #define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT) 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun #define I40IWQPC_BINDEN_SHIFT 23 1263*4882a593Smuzhiyun #define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT) 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun #define I40IWQPC_FASTREGEN_SHIFT 24 1266*4882a593Smuzhiyun #define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT) 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun #define I40IWQPC_PRIVEN_SHIFT 25 1269*4882a593Smuzhiyun #define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT) 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun #define I40IWQPC_USESTATSINSTANCE_SHIFT 26 1272*4882a593Smuzhiyun #define I40IWQPC_USESTATSINSTANCE_MASK (1UL << I40IWQPC_USESTATSINSTANCE_SHIFT) 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun #define I40IWQPC_IWARPMODE_SHIFT 28 1275*4882a593Smuzhiyun #define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT) 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun #define I40IWQPC_RCVMARKERS_SHIFT 29 1278*4882a593Smuzhiyun #define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT) 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun #define I40IWQPC_ALIGNHDRS_SHIFT 30 1281*4882a593Smuzhiyun #define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT) 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun #define I40IWQPC_RCVNOMPACRC_SHIFT 31 1284*4882a593Smuzhiyun #define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT) 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun #define I40IWQPC_RCVMARKOFFSET_SHIFT 33 1287*4882a593Smuzhiyun #define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT) 1288*4882a593Smuzhiyun 1289*4882a593Smuzhiyun #define I40IWQPC_SNDMARKOFFSET_SHIFT 48 1290*4882a593Smuzhiyun #define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT) 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun #define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1293*4882a593Smuzhiyun #define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun #define I40IWQPC_SQTPHVAL_SHIFT 0 1296*4882a593Smuzhiyun #define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT) 1297*4882a593Smuzhiyun 1298*4882a593Smuzhiyun #define I40IWQPC_RQTPHVAL_SHIFT 8 1299*4882a593Smuzhiyun #define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT) 1300*4882a593Smuzhiyun 1301*4882a593Smuzhiyun #define I40IWQPC_QSHANDLE_SHIFT 16 1302*4882a593Smuzhiyun #define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT) 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun #define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32 1305*4882a593Smuzhiyun #define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL << \ 1306*4882a593Smuzhiyun I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT) 1307*4882a593Smuzhiyun 1308*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR3_SHIFT 0 1309*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR3_MASK \ 1310*4882a593Smuzhiyun (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT) 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR2_SHIFT 32 1313*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR2_MASK \ 1314*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT) 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR1_SHIFT 0 1317*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR1_MASK \ 1318*4882a593Smuzhiyun (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT) 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR0_SHIFT 32 1321*4882a593Smuzhiyun #define I40IWQPC_LOCAL_IPADDR0_MASK \ 1322*4882a593Smuzhiyun (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT) 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun /* wqe size considering 32 bytes per wqe*/ 1325*4882a593Smuzhiyun #define I40IW_QP_SW_MIN_WQSIZE 4 /*in WRs*/ 1326*4882a593Smuzhiyun #define I40IW_SQ_RSVD 2 1327*4882a593Smuzhiyun #define I40IW_RQ_RSVD 1 1328*4882a593Smuzhiyun #define I40IW_MAX_QUANTAS_PER_WR 2 1329*4882a593Smuzhiyun #define I40IW_QP_SW_MAX_SQ_QUANTAS 2048 1330*4882a593Smuzhiyun #define I40IW_QP_SW_MAX_RQ_QUANTAS 16384 1331*4882a593Smuzhiyun #define I40IW_MAX_QP_WRS ((I40IW_QP_SW_MAX_SQ_QUANTAS / I40IW_MAX_QUANTAS_PER_WR) - 1) 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_WRITE 0 1334*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_READ 1 1335*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_SEND 3 1336*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_SEND_INV 4 1337*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5 1338*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6 1339*4882a593Smuzhiyun #define I40IWQP_OP_BIND_MW 8 1340*4882a593Smuzhiyun #define I40IWQP_OP_FAST_REGISTER 9 1341*4882a593Smuzhiyun #define I40IWQP_OP_LOCAL_INVALIDATE 10 1342*4882a593Smuzhiyun #define I40IWQP_OP_RDMA_READ_LOC_INV 11 1343*4882a593Smuzhiyun #define I40IWQP_OP_NOP 12 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun #define I40IW_RSVD_SHIFT 41 1346*4882a593Smuzhiyun #define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT) 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun /* iwarp QP SQ WQE common fields */ 1349*4882a593Smuzhiyun #define I40IWQPSQ_OPCODE_SHIFT 32 1350*4882a593Smuzhiyun #define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT) 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun #define I40IWQPSQ_ADDFRAGCNT_SHIFT 38 1353*4882a593Smuzhiyun #define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT) 1354*4882a593Smuzhiyun 1355*4882a593Smuzhiyun #define I40IWQPSQ_PUSHWQE_SHIFT 56 1356*4882a593Smuzhiyun #define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT) 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun #define I40IWQPSQ_STREAMMODE_SHIFT 58 1359*4882a593Smuzhiyun #define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT) 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun #define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59 1362*4882a593Smuzhiyun #define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT) 1363*4882a593Smuzhiyun 1364*4882a593Smuzhiyun #define I40IWQPSQ_READFENCE_SHIFT 60 1365*4882a593Smuzhiyun #define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT) 1366*4882a593Smuzhiyun 1367*4882a593Smuzhiyun #define I40IWQPSQ_LOCALFENCE_SHIFT 61 1368*4882a593Smuzhiyun #define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT) 1369*4882a593Smuzhiyun 1370*4882a593Smuzhiyun #define I40IWQPSQ_SIGCOMPL_SHIFT 62 1371*4882a593Smuzhiyun #define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT) 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun #define I40IWQPSQ_VALID_SHIFT 63 1374*4882a593Smuzhiyun #define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT) 1375*4882a593Smuzhiyun 1376*4882a593Smuzhiyun #define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1377*4882a593Smuzhiyun #define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK 1378*4882a593Smuzhiyun 1379*4882a593Smuzhiyun #define I40IWQPSQ_FRAG_LEN_SHIFT 0 1380*4882a593Smuzhiyun #define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT) 1381*4882a593Smuzhiyun 1382*4882a593Smuzhiyun #define I40IWQPSQ_FRAG_STAG_SHIFT 32 1383*4882a593Smuzhiyun #define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT) 1384*4882a593Smuzhiyun 1385*4882a593Smuzhiyun #define I40IWQPSQ_REMSTAGINV_SHIFT 0 1386*4882a593Smuzhiyun #define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT) 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun #define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57 1389*4882a593Smuzhiyun #define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT) 1390*4882a593Smuzhiyun 1391*4882a593Smuzhiyun #define I40IWQPSQ_INLINEDATALEN_SHIFT 48 1392*4882a593Smuzhiyun #define I40IWQPSQ_INLINEDATALEN_MASK \ 1393*4882a593Smuzhiyun (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT) 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun /* iwarp send with push mode */ 1396*4882a593Smuzhiyun #define I40IWQPSQ_WQDESCIDX_SHIFT 0 1397*4882a593Smuzhiyun #define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT) 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun /* rdma write */ 1400*4882a593Smuzhiyun #define I40IWQPSQ_REMSTAG_SHIFT 0 1401*4882a593Smuzhiyun #define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT) 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun #define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1404*4882a593Smuzhiyun #define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK 1405*4882a593Smuzhiyun 1406*4882a593Smuzhiyun /* memory window */ 1407*4882a593Smuzhiyun #define I40IWQPSQ_STAGRIGHTS_SHIFT 48 1408*4882a593Smuzhiyun #define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT) 1409*4882a593Smuzhiyun 1410*4882a593Smuzhiyun #define I40IWQPSQ_VABASEDTO_SHIFT 53 1411*4882a593Smuzhiyun #define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT) 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun #define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1414*4882a593Smuzhiyun #define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun #define I40IWQPSQ_PARENTMRSTAG_SHIFT 0 1417*4882a593Smuzhiyun #define I40IWQPSQ_PARENTMRSTAG_MASK \ 1418*4882a593Smuzhiyun (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT) 1419*4882a593Smuzhiyun 1420*4882a593Smuzhiyun #define I40IWQPSQ_MWSTAG_SHIFT 32 1421*4882a593Smuzhiyun #define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT) 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun #define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1424*4882a593Smuzhiyun #define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun /* Local Invalidate */ 1427*4882a593Smuzhiyun #define I40IWQPSQ_LOCSTAG_SHIFT 32 1428*4882a593Smuzhiyun #define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT) 1429*4882a593Smuzhiyun 1430*4882a593Smuzhiyun /* Fast Register */ 1431*4882a593Smuzhiyun #define I40IWQPSQ_STAGKEY_SHIFT 0 1432*4882a593Smuzhiyun #define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT) 1433*4882a593Smuzhiyun 1434*4882a593Smuzhiyun #define I40IWQPSQ_STAGINDEX_SHIFT 8 1435*4882a593Smuzhiyun #define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT) 1436*4882a593Smuzhiyun 1437*4882a593Smuzhiyun #define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43 1438*4882a593Smuzhiyun #define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT) 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun #define I40IWQPSQ_LPBLSIZE_SHIFT 44 1441*4882a593Smuzhiyun #define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT) 1442*4882a593Smuzhiyun 1443*4882a593Smuzhiyun #define I40IWQPSQ_HPAGESIZE_SHIFT 46 1444*4882a593Smuzhiyun #define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT) 1445*4882a593Smuzhiyun 1446*4882a593Smuzhiyun #define I40IWQPSQ_STAGLEN_SHIFT 0 1447*4882a593Smuzhiyun #define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT) 1448*4882a593Smuzhiyun 1449*4882a593Smuzhiyun #define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48 1450*4882a593Smuzhiyun #define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK \ 1451*4882a593Smuzhiyun (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT) 1452*4882a593Smuzhiyun 1453*4882a593Smuzhiyun #define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0 1454*4882a593Smuzhiyun #define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK \ 1455*4882a593Smuzhiyun (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT) 1456*4882a593Smuzhiyun 1457*4882a593Smuzhiyun #define I40IWQPSQ_PBLADDR_SHIFT 12 1458*4882a593Smuzhiyun #define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT) 1459*4882a593Smuzhiyun 1460*4882a593Smuzhiyun /* iwarp QP RQ WQE common fields */ 1461*4882a593Smuzhiyun #define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT 1462*4882a593Smuzhiyun #define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK 1463*4882a593Smuzhiyun 1464*4882a593Smuzhiyun #define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT 1465*4882a593Smuzhiyun #define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK 1466*4882a593Smuzhiyun 1467*4882a593Smuzhiyun #define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1468*4882a593Smuzhiyun #define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun #define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT 1471*4882a593Smuzhiyun #define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK 1472*4882a593Smuzhiyun 1473*4882a593Smuzhiyun #define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT 1474*4882a593Smuzhiyun #define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun #define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT 1477*4882a593Smuzhiyun #define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK 1478*4882a593Smuzhiyun 1479*4882a593Smuzhiyun /* Query FPM CQP buf */ 1480*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0 1481*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_QPS_MASK \ 1482*4882a593Smuzhiyun (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT) 1483*4882a593Smuzhiyun 1484*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0 1485*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_CQS_MASK \ 1486*4882a593Smuzhiyun (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT) 1487*4882a593Smuzhiyun 1488*4882a593Smuzhiyun #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0 1489*4882a593Smuzhiyun #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK \ 1490*4882a593Smuzhiyun (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT) 1491*4882a593Smuzhiyun 1492*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32 1493*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \ 1494*4882a593Smuzhiyun (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT) 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0 1497*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_QPS_MASK \ 1498*4882a593Smuzhiyun (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT) 1499*4882a593Smuzhiyun 1500*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0 1501*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_CQS_MASK \ 1502*4882a593Smuzhiyun (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT) 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0 1505*4882a593Smuzhiyun #define I40IW_QUERY_FPM_MAX_CEQS_MASK \ 1506*4882a593Smuzhiyun (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT) 1507*4882a593Smuzhiyun 1508*4882a593Smuzhiyun #define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32 1509*4882a593Smuzhiyun #define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK \ 1510*4882a593Smuzhiyun (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT) 1511*4882a593Smuzhiyun 1512*4882a593Smuzhiyun #define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32 1513*4882a593Smuzhiyun #define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK \ 1514*4882a593Smuzhiyun (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT) 1515*4882a593Smuzhiyun 1516*4882a593Smuzhiyun #define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16 1517*4882a593Smuzhiyun #define I40IW_QUERY_FPM_HTMULTIPLIER_MASK \ 1518*4882a593Smuzhiyun (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT) 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun #define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32 1521*4882a593Smuzhiyun #define I40IW_QUERY_FPM_TIMERBUCKET_MASK \ 1522*4882a593Smuzhiyun (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT) 1523*4882a593Smuzhiyun 1524*4882a593Smuzhiyun /* Static HMC pages allocated buf */ 1525*4882a593Smuzhiyun #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0 1526*4882a593Smuzhiyun #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK \ 1527*4882a593Smuzhiyun (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT) 1528*4882a593Smuzhiyun 1529*4882a593Smuzhiyun #define I40IW_HW_PAGE_SIZE 4096 1530*4882a593Smuzhiyun #define I40IW_DONE_COUNT 1000 1531*4882a593Smuzhiyun #define I40IW_SLEEP_COUNT 10 1532*4882a593Smuzhiyun 1533*4882a593Smuzhiyun enum { 1534*4882a593Smuzhiyun I40IW_QUEUES_ALIGNMENT_MASK = (128 - 1), 1535*4882a593Smuzhiyun I40IW_AEQ_ALIGNMENT_MASK = (256 - 1), 1536*4882a593Smuzhiyun I40IW_Q2_ALIGNMENT_MASK = (256 - 1), 1537*4882a593Smuzhiyun I40IW_CEQ_ALIGNMENT_MASK = (256 - 1), 1538*4882a593Smuzhiyun I40IW_CQ0_ALIGNMENT_MASK = (256 - 1), 1539*4882a593Smuzhiyun I40IW_HOST_CTX_ALIGNMENT_MASK = (4 - 1), 1540*4882a593Smuzhiyun I40IW_SHADOWAREA_MASK = (128 - 1), 1541*4882a593Smuzhiyun I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK = (4 - 1), 1542*4882a593Smuzhiyun I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK = (4 - 1) 1543*4882a593Smuzhiyun }; 1544*4882a593Smuzhiyun 1545*4882a593Smuzhiyun enum i40iw_alignment { 1546*4882a593Smuzhiyun I40IW_CQP_ALIGNMENT = 0x200, 1547*4882a593Smuzhiyun I40IW_AEQ_ALIGNMENT = 0x100, 1548*4882a593Smuzhiyun I40IW_CEQ_ALIGNMENT = 0x100, 1549*4882a593Smuzhiyun I40IW_CQ0_ALIGNMENT = 0x100, 1550*4882a593Smuzhiyun I40IW_SD_BUF_ALIGNMENT = 0x80, 1551*4882a593Smuzhiyun I40IW_FEATURE_BUF_ALIGNMENT = 0x8 1552*4882a593Smuzhiyun }; 1553*4882a593Smuzhiyun 1554*4882a593Smuzhiyun #define I40IW_WQE_SIZE_64 64 1555*4882a593Smuzhiyun 1556*4882a593Smuzhiyun #define I40IW_QP_WQE_MIN_SIZE 32 1557*4882a593Smuzhiyun #define I40IW_QP_WQE_MAX_SIZE 128 1558*4882a593Smuzhiyun 1559*4882a593Smuzhiyun #define I40IW_UPDATE_SD_BUF_SIZE 128 1560*4882a593Smuzhiyun 1561*4882a593Smuzhiyun #define I40IW_CQE_QTYPE_RQ 0 1562*4882a593Smuzhiyun #define I40IW_CQE_QTYPE_SQ 1 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun #define I40IW_RING_INIT(_ring, _size) \ 1565*4882a593Smuzhiyun { \ 1566*4882a593Smuzhiyun (_ring).head = 0; \ 1567*4882a593Smuzhiyun (_ring).tail = 0; \ 1568*4882a593Smuzhiyun (_ring).size = (_size); \ 1569*4882a593Smuzhiyun } 1570*4882a593Smuzhiyun #define I40IW_RING_GETSIZE(_ring) ((_ring).size) 1571*4882a593Smuzhiyun #define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head) 1572*4882a593Smuzhiyun #define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail) 1573*4882a593Smuzhiyun 1574*4882a593Smuzhiyun #define I40IW_RING_MOVE_HEAD(_ring, _retcode) \ 1575*4882a593Smuzhiyun { \ 1576*4882a593Smuzhiyun register u32 size; \ 1577*4882a593Smuzhiyun size = (_ring).size; \ 1578*4882a593Smuzhiyun if (!I40IW_RING_FULL_ERR(_ring)) { \ 1579*4882a593Smuzhiyun (_ring).head = ((_ring).head + 1) % size; \ 1580*4882a593Smuzhiyun (_retcode) = 0; \ 1581*4882a593Smuzhiyun } else { \ 1582*4882a593Smuzhiyun (_retcode) = I40IW_ERR_RING_FULL; \ 1583*4882a593Smuzhiyun } \ 1584*4882a593Smuzhiyun } 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun #define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \ 1587*4882a593Smuzhiyun { \ 1588*4882a593Smuzhiyun register u32 size; \ 1589*4882a593Smuzhiyun size = (_ring).size; \ 1590*4882a593Smuzhiyun if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \ 1591*4882a593Smuzhiyun (_ring).head = ((_ring).head + (_count)) % size; \ 1592*4882a593Smuzhiyun (_retcode) = 0; \ 1593*4882a593Smuzhiyun } else { \ 1594*4882a593Smuzhiyun (_retcode) = I40IW_ERR_RING_FULL; \ 1595*4882a593Smuzhiyun } \ 1596*4882a593Smuzhiyun } 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun #define I40IW_RING_MOVE_TAIL(_ring) \ 1599*4882a593Smuzhiyun (_ring).tail = ((_ring).tail + 1) % (_ring).size 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun #define I40IW_RING_MOVE_HEAD_NOCHECK(_ring) \ 1602*4882a593Smuzhiyun (_ring).head = ((_ring).head + 1) % (_ring).size 1603*4882a593Smuzhiyun 1604*4882a593Smuzhiyun #define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \ 1605*4882a593Smuzhiyun (_ring).tail = ((_ring).tail + (_count)) % (_ring).size 1606*4882a593Smuzhiyun 1607*4882a593Smuzhiyun #define I40IW_RING_SET_TAIL(_ring, _pos) \ 1608*4882a593Smuzhiyun (_ring).tail = (_pos) % (_ring).size 1609*4882a593Smuzhiyun 1610*4882a593Smuzhiyun #define I40IW_RING_FULL_ERR(_ring) \ 1611*4882a593Smuzhiyun ( \ 1612*4882a593Smuzhiyun (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1)) \ 1613*4882a593Smuzhiyun ) 1614*4882a593Smuzhiyun 1615*4882a593Smuzhiyun #define I40IW_ERR_RING_FULL2(_ring) \ 1616*4882a593Smuzhiyun ( \ 1617*4882a593Smuzhiyun (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2)) \ 1618*4882a593Smuzhiyun ) 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun #define I40IW_ERR_RING_FULL3(_ring) \ 1621*4882a593Smuzhiyun ( \ 1622*4882a593Smuzhiyun (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3)) \ 1623*4882a593Smuzhiyun ) 1624*4882a593Smuzhiyun 1625*4882a593Smuzhiyun #define I40IW_RING_MORE_WORK(_ring) \ 1626*4882a593Smuzhiyun ( \ 1627*4882a593Smuzhiyun (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \ 1628*4882a593Smuzhiyun ) 1629*4882a593Smuzhiyun 1630*4882a593Smuzhiyun #define I40IW_RING_WORK_AVAILABLE(_ring) \ 1631*4882a593Smuzhiyun ( \ 1632*4882a593Smuzhiyun (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \ 1633*4882a593Smuzhiyun ) 1634*4882a593Smuzhiyun 1635*4882a593Smuzhiyun #define I40IW_RING_GET_WQES_AVAILABLE(_ring) \ 1636*4882a593Smuzhiyun ( \ 1637*4882a593Smuzhiyun ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \ 1638*4882a593Smuzhiyun ) 1639*4882a593Smuzhiyun 1640*4882a593Smuzhiyun #define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \ 1641*4882a593Smuzhiyun { \ 1642*4882a593Smuzhiyun index = I40IW_RING_GETCURRENT_HEAD(_ring); \ 1643*4882a593Smuzhiyun I40IW_RING_MOVE_HEAD(_ring, _retcode); \ 1644*4882a593Smuzhiyun } 1645*4882a593Smuzhiyun 1646*4882a593Smuzhiyun /* Async Events codes */ 1647*4882a593Smuzhiyun #define I40IW_AE_AMP_UNALLOCATED_STAG 0x0102 1648*4882a593Smuzhiyun #define I40IW_AE_AMP_INVALID_STAG 0x0103 1649*4882a593Smuzhiyun #define I40IW_AE_AMP_BAD_QP 0x0104 1650*4882a593Smuzhiyun #define I40IW_AE_AMP_BAD_PD 0x0105 1651*4882a593Smuzhiyun #define I40IW_AE_AMP_BAD_STAG_KEY 0x0106 1652*4882a593Smuzhiyun #define I40IW_AE_AMP_BAD_STAG_INDEX 0x0107 1653*4882a593Smuzhiyun #define I40IW_AE_AMP_BOUNDS_VIOLATION 0x0108 1654*4882a593Smuzhiyun #define I40IW_AE_AMP_RIGHTS_VIOLATION 0x0109 1655*4882a593Smuzhiyun #define I40IW_AE_AMP_TO_WRAP 0x010a 1656*4882a593Smuzhiyun #define I40IW_AE_AMP_FASTREG_SHARED 0x010b 1657*4882a593Smuzhiyun #define I40IW_AE_AMP_FASTREG_VALID_STAG 0x010c 1658*4882a593Smuzhiyun #define I40IW_AE_AMP_FASTREG_MW_STAG 0x010d 1659*4882a593Smuzhiyun #define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e 1660*4882a593Smuzhiyun #define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW 0x010f 1661*4882a593Smuzhiyun #define I40IW_AE_AMP_FASTREG_INVALID_LENGTH 0x0110 1662*4882a593Smuzhiyun #define I40IW_AE_AMP_INVALIDATE_SHARED 0x0111 1663*4882a593Smuzhiyun #define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112 1664*4882a593Smuzhiyun #define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113 1665*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_VALID_STAG 0x0114 1666*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_OF_MR_STAG 0x0115 1667*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116 1668*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_TO_MW_STAG 0x0117 1669*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118 1670*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119 1671*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a 1672*4882a593Smuzhiyun #define I40IW_AE_AMP_MWBIND_BIND_DISABLED 0x011b 1673*4882a593Smuzhiyun #define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0132 1674*4882a593Smuzhiyun #define I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT 0x0134 1675*4882a593Smuzhiyun #define I40IW_AE_BAD_CLOSE 0x0201 1676*4882a593Smuzhiyun #define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202 1677*4882a593Smuzhiyun #define I40IW_AE_CQ_OPERATION_ERROR 0x0203 1678*4882a593Smuzhiyun #define I40IW_AE_PRIV_OPERATION_DENIED 0x011c 1679*4882a593Smuzhiyun #define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205 1680*4882a593Smuzhiyun #define I40IW_AE_STAG_ZERO_INVALID 0x0206 1681*4882a593Smuzhiyun #define I40IW_AE_IB_RREQ_AND_Q1_FULL 0x0207 1682*4882a593Smuzhiyun #define I40IW_AE_WQE_UNEXPECTED_OPCODE 0x020a 1683*4882a593Smuzhiyun #define I40IW_AE_WQE_INVALID_PARAMETER 0x020b 1684*4882a593Smuzhiyun #define I40IW_AE_WQE_LSMM_TOO_LONG 0x0220 1685*4882a593Smuzhiyun #define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301 1686*4882a593Smuzhiyun #define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303 1687*4882a593Smuzhiyun #define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304 1688*4882a593Smuzhiyun #define I40IW_AE_DDP_UBE_INVALID_MO 0x0305 1689*4882a593Smuzhiyun #define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306 1690*4882a593Smuzhiyun #define I40IW_AE_DDP_UBE_INVALID_QN 0x0307 1691*4882a593Smuzhiyun #define I40IW_AE_DDP_NO_L_BIT 0x0308 1692*4882a593Smuzhiyun #define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311 1693*4882a593Smuzhiyun #define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312 1694*4882a593Smuzhiyun #define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313 1695*4882a593Smuzhiyun #define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314 1696*4882a593Smuzhiyun #define I40IW_AE_INVALID_ARP_ENTRY 0x0401 1697*4882a593Smuzhiyun #define I40IW_AE_INVALID_TCP_OPTION_RCVD 0x0402 1698*4882a593Smuzhiyun #define I40IW_AE_STALE_ARP_ENTRY 0x0403 1699*4882a593Smuzhiyun #define I40IW_AE_INVALID_MAC_ENTRY 0x0405 1700*4882a593Smuzhiyun #define I40IW_AE_LLP_CLOSE_COMPLETE 0x0501 1701*4882a593Smuzhiyun #define I40IW_AE_LLP_CONNECTION_RESET 0x0502 1702*4882a593Smuzhiyun #define I40IW_AE_LLP_FIN_RECEIVED 0x0503 1703*4882a593Smuzhiyun #define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505 1704*4882a593Smuzhiyun #define I40IW_AE_LLP_SEGMENT_TOO_LARGE 0x0506 1705*4882a593Smuzhiyun #define I40IW_AE_LLP_SEGMENT_TOO_SMALL 0x0507 1706*4882a593Smuzhiyun #define I40IW_AE_LLP_SYN_RECEIVED 0x0508 1707*4882a593Smuzhiyun #define I40IW_AE_LLP_TERMINATE_RECEIVED 0x0509 1708*4882a593Smuzhiyun #define I40IW_AE_LLP_TOO_MANY_RETRIES 0x050a 1709*4882a593Smuzhiyun #define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b 1710*4882a593Smuzhiyun #define I40IW_AE_LLP_DOUBT_REACHABILITY 0x050c 1711*4882a593Smuzhiyun #define I40IW_AE_LLP_RX_VLAN_MISMATCH 0x050d 1712*4882a593Smuzhiyun #define I40IW_AE_RESOURCE_EXHAUSTION 0x0520 1713*4882a593Smuzhiyun #define I40IW_AE_RESET_SENT 0x0601 1714*4882a593Smuzhiyun #define I40IW_AE_TERMINATE_SENT 0x0602 1715*4882a593Smuzhiyun #define I40IW_AE_RESET_NOT_SENT 0x0603 1716*4882a593Smuzhiyun #define I40IW_AE_LCE_QP_CATASTROPHIC 0x0700 1717*4882a593Smuzhiyun #define I40IW_AE_LCE_FUNCTION_CATASTROPHIC 0x0701 1718*4882a593Smuzhiyun #define I40IW_AE_LCE_CQ_CATASTROPHIC 0x0702 1719*4882a593Smuzhiyun #define I40IW_AE_QP_SUSPEND_COMPLETE 0x0900 1720*4882a593Smuzhiyun 1721*4882a593Smuzhiyun #define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY 1 1722*4882a593Smuzhiyun #define OP_CEQ_DESTROY 2 1723*4882a593Smuzhiyun #define OP_AEQ_DESTROY 3 1724*4882a593Smuzhiyun #define OP_DELETE_ARP_CACHE_ENTRY 4 1725*4882a593Smuzhiyun #define OP_MANAGE_APBVT_ENTRY 5 1726*4882a593Smuzhiyun #define OP_CEQ_CREATE 6 1727*4882a593Smuzhiyun #define OP_AEQ_CREATE 7 1728*4882a593Smuzhiyun #define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY 8 1729*4882a593Smuzhiyun #define OP_ADD_LOCAL_MAC_IPADDR_ENTRY 9 1730*4882a593Smuzhiyun #define OP_MANAGE_QHASH_TABLE_ENTRY 10 1731*4882a593Smuzhiyun #define OP_QP_MODIFY 11 1732*4882a593Smuzhiyun #define OP_QP_UPLOAD_CONTEXT 12 1733*4882a593Smuzhiyun #define OP_CQ_CREATE 13 1734*4882a593Smuzhiyun #define OP_CQ_DESTROY 14 1735*4882a593Smuzhiyun #define OP_QP_CREATE 15 1736*4882a593Smuzhiyun #define OP_QP_DESTROY 16 1737*4882a593Smuzhiyun #define OP_ALLOC_STAG 17 1738*4882a593Smuzhiyun #define OP_MR_REG_NON_SHARED 18 1739*4882a593Smuzhiyun #define OP_DEALLOC_STAG 19 1740*4882a593Smuzhiyun #define OP_MW_ALLOC 20 1741*4882a593Smuzhiyun #define OP_QP_FLUSH_WQES 21 1742*4882a593Smuzhiyun #define OP_ADD_ARP_CACHE_ENTRY 22 1743*4882a593Smuzhiyun #define OP_MANAGE_PUSH_PAGE 23 1744*4882a593Smuzhiyun #define OP_UPDATE_PE_SDS 24 1745*4882a593Smuzhiyun #define OP_MANAGE_HMC_PM_FUNC_TABLE 25 1746*4882a593Smuzhiyun #define OP_SUSPEND 26 1747*4882a593Smuzhiyun #define OP_RESUME 27 1748*4882a593Smuzhiyun #define OP_MANAGE_VF_PBLE_BP 28 1749*4882a593Smuzhiyun #define OP_QUERY_FPM_VALUES 29 1750*4882a593Smuzhiyun #define OP_COMMIT_FPM_VALUES 30 1751*4882a593Smuzhiyun #define OP_REQUESTED_COMMANDS 31 1752*4882a593Smuzhiyun #define OP_COMPLETED_COMMANDS 32 1753*4882a593Smuzhiyun #define OP_GEN_AE 33 1754*4882a593Smuzhiyun #define OP_QUERY_RDMA_FEATURES 34 1755*4882a593Smuzhiyun #define OP_SIZE_CQP_STAT_ARRAY 35 1756*4882a593Smuzhiyun 1757*4882a593Smuzhiyun #endif 1758