xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/i40iw/i40iw_ctrl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 Intel Corporation.  All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenFabrics.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *   Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun *   without modification, are permitted provided that the following
13*4882a593Smuzhiyun *   conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *    - Redistributions of source code must retain the above
16*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun *	disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun *    - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun *	copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun *	disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun *	provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *******************************************************************************/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "i40iw_osdep.h"
36*4882a593Smuzhiyun #include "i40iw_register.h"
37*4882a593Smuzhiyun #include "i40iw_status.h"
38*4882a593Smuzhiyun #include "i40iw_hmc.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include "i40iw_d.h"
41*4882a593Smuzhiyun #include "i40iw_type.h"
42*4882a593Smuzhiyun #include "i40iw_p.h"
43*4882a593Smuzhiyun #include "i40iw_vf.h"
44*4882a593Smuzhiyun #include "i40iw_virtchnl.h"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun  * i40iw_insert_wqe_hdr - write wqe header
48*4882a593Smuzhiyun  * @wqe: cqp wqe for header
49*4882a593Smuzhiyun  * @header: header for the cqp wqe
50*4882a593Smuzhiyun  */
i40iw_insert_wqe_hdr(u64 * wqe,u64 header)51*4882a593Smuzhiyun void i40iw_insert_wqe_hdr(u64 *wqe, u64 header)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	wmb();            /* make sure WQE is populated before polarity is set */
54*4882a593Smuzhiyun 	set_64bit_val(wqe, 24, header);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
i40iw_check_cqp_progress(struct i40iw_cqp_timeout * cqp_timeout,struct i40iw_sc_dev * dev)57*4882a593Smuzhiyun void i40iw_check_cqp_progress(struct i40iw_cqp_timeout *cqp_timeout, struct i40iw_sc_dev *dev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	if (cqp_timeout->compl_cqp_cmds != dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]) {
60*4882a593Smuzhiyun 		cqp_timeout->compl_cqp_cmds = dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS];
61*4882a593Smuzhiyun 		cqp_timeout->count = 0;
62*4882a593Smuzhiyun 	} else {
63*4882a593Smuzhiyun 		if (dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS] != cqp_timeout->compl_cqp_cmds)
64*4882a593Smuzhiyun 			cqp_timeout->count++;
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /**
69*4882a593Smuzhiyun  * i40iw_get_cqp_reg_info - get head and tail for cqp using registers
70*4882a593Smuzhiyun  * @cqp: struct for cqp hw
71*4882a593Smuzhiyun  * @val: cqp tail register value
72*4882a593Smuzhiyun  * @tail:wqtail register value
73*4882a593Smuzhiyun  * @error: cqp processing err
74*4882a593Smuzhiyun  */
i40iw_get_cqp_reg_info(struct i40iw_sc_cqp * cqp,u32 * val,u32 * tail,u32 * error)75*4882a593Smuzhiyun static inline void i40iw_get_cqp_reg_info(struct i40iw_sc_cqp *cqp,
76*4882a593Smuzhiyun 					  u32 *val,
77*4882a593Smuzhiyun 					  u32 *tail,
78*4882a593Smuzhiyun 					  u32 *error)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	if (cqp->dev->is_pf) {
81*4882a593Smuzhiyun 		*val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPTAIL);
82*4882a593Smuzhiyun 		*tail = RS_32(*val, I40E_PFPE_CQPTAIL_WQTAIL);
83*4882a593Smuzhiyun 		*error = RS_32(*val, I40E_PFPE_CQPTAIL_CQP_OP_ERR);
84*4882a593Smuzhiyun 	} else {
85*4882a593Smuzhiyun 		*val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPTAIL1);
86*4882a593Smuzhiyun 		*tail = RS_32(*val, I40E_VFPE_CQPTAIL_WQTAIL);
87*4882a593Smuzhiyun 		*error = RS_32(*val, I40E_VFPE_CQPTAIL_CQP_OP_ERR);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun  * i40iw_cqp_poll_registers - poll cqp registers
93*4882a593Smuzhiyun  * @cqp: struct for cqp hw
94*4882a593Smuzhiyun  * @tail:wqtail register value
95*4882a593Smuzhiyun  * @count: how many times to try for completion
96*4882a593Smuzhiyun  */
i40iw_cqp_poll_registers(struct i40iw_sc_cqp * cqp,u32 tail,u32 count)97*4882a593Smuzhiyun static enum i40iw_status_code i40iw_cqp_poll_registers(
98*4882a593Smuzhiyun 						struct i40iw_sc_cqp *cqp,
99*4882a593Smuzhiyun 						u32 tail,
100*4882a593Smuzhiyun 						u32 count)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	u32 i = 0;
103*4882a593Smuzhiyun 	u32 newtail, error, val;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	while (i < count) {
106*4882a593Smuzhiyun 		i++;
107*4882a593Smuzhiyun 		i40iw_get_cqp_reg_info(cqp, &val, &newtail, &error);
108*4882a593Smuzhiyun 		if (error) {
109*4882a593Smuzhiyun 			error = (cqp->dev->is_pf) ?
110*4882a593Smuzhiyun 				 i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES) :
111*4882a593Smuzhiyun 				 i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
112*4882a593Smuzhiyun 			return I40IW_ERR_CQP_COMPL_ERROR;
113*4882a593Smuzhiyun 		}
114*4882a593Smuzhiyun 		if (newtail != tail) {
115*4882a593Smuzhiyun 			/* SUCCESS */
116*4882a593Smuzhiyun 			I40IW_RING_MOVE_TAIL(cqp->sq_ring);
117*4882a593Smuzhiyun 			cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
118*4882a593Smuzhiyun 			return 0;
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 		udelay(I40IW_SLEEP_COUNT);
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 	return I40IW_ERR_TIMEOUT;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /**
126*4882a593Smuzhiyun  * i40iw_sc_parse_fpm_commit_buf - parse fpm commit buffer
127*4882a593Smuzhiyun  * @buf: ptr to fpm commit buffer
128*4882a593Smuzhiyun  * @info: ptr to i40iw_hmc_obj_info struct
129*4882a593Smuzhiyun  * @sd: number of SDs for HMC objects
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * parses fpm commit info and copy base value
132*4882a593Smuzhiyun  * of hmc objects in hmc_info
133*4882a593Smuzhiyun  */
i40iw_sc_parse_fpm_commit_buf(u64 * buf,struct i40iw_hmc_obj_info * info,u32 * sd)134*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_parse_fpm_commit_buf(
135*4882a593Smuzhiyun 				u64 *buf,
136*4882a593Smuzhiyun 				struct i40iw_hmc_obj_info *info,
137*4882a593Smuzhiyun 				u32 *sd)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	u64 temp;
140*4882a593Smuzhiyun 	u64 size;
141*4882a593Smuzhiyun 	u64 base = 0;
142*4882a593Smuzhiyun 	u32 i, j;
143*4882a593Smuzhiyun 	u32 k = 0;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* copy base values in obj_info */
146*4882a593Smuzhiyun 	for (i = I40IW_HMC_IW_QP, j = 0; i <= I40IW_HMC_IW_PBLE; i++, j += 8) {
147*4882a593Smuzhiyun 		if ((i == I40IW_HMC_IW_SRQ) ||
148*4882a593Smuzhiyun 			(i == I40IW_HMC_IW_FSIMC) ||
149*4882a593Smuzhiyun 			(i == I40IW_HMC_IW_FSIAV)) {
150*4882a593Smuzhiyun 			info[i].base = 0;
151*4882a593Smuzhiyun 			info[i].cnt = 0;
152*4882a593Smuzhiyun 			continue;
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 		get_64bit_val(buf, j, &temp);
155*4882a593Smuzhiyun 		info[i].base = RS_64_1(temp, 32) * 512;
156*4882a593Smuzhiyun 		if (info[i].base > base) {
157*4882a593Smuzhiyun 			base = info[i].base;
158*4882a593Smuzhiyun 			k = i;
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 		if (i == I40IW_HMC_IW_APBVT_ENTRY) {
161*4882a593Smuzhiyun 			info[i].cnt = 1;
162*4882a593Smuzhiyun 			continue;
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 		if (i == I40IW_HMC_IW_QP)
165*4882a593Smuzhiyun 			info[i].cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_QPS);
166*4882a593Smuzhiyun 		else if (i == I40IW_HMC_IW_CQ)
167*4882a593Smuzhiyun 			info[i].cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_CQS);
168*4882a593Smuzhiyun 		else
169*4882a593Smuzhiyun 			info[i].cnt = (u32)(temp);
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 	size = info[k].cnt * info[k].size + info[k].base;
172*4882a593Smuzhiyun 	if (size & 0x1FFFFF)
173*4882a593Smuzhiyun 		*sd = (u32)((size >> 21) + 1); /* add 1 for remainder */
174*4882a593Smuzhiyun 	else
175*4882a593Smuzhiyun 		*sd = (u32)(size >> 21);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /**
181*4882a593Smuzhiyun  * i40iw_sc_decode_fpm_query() - Decode a 64 bit value into max count and size
182*4882a593Smuzhiyun  * @buf: ptr to fpm query buffer
183*4882a593Smuzhiyun  * @buf_idx: index into buf
184*4882a593Smuzhiyun  * @info: ptr to i40iw_hmc_obj_info struct
185*4882a593Smuzhiyun  * @rsrc_idx: resource index into info
186*4882a593Smuzhiyun  *
187*4882a593Smuzhiyun  * Decode a 64 bit value from fpm query buffer into max count and size
188*4882a593Smuzhiyun  */
i40iw_sc_decode_fpm_query(u64 * buf,u32 buf_idx,struct i40iw_hmc_obj_info * obj_info,u32 rsrc_idx)189*4882a593Smuzhiyun static u64 i40iw_sc_decode_fpm_query(u64 *buf,
190*4882a593Smuzhiyun 					    u32 buf_idx,
191*4882a593Smuzhiyun 					    struct i40iw_hmc_obj_info *obj_info,
192*4882a593Smuzhiyun 					    u32 rsrc_idx)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u64 temp;
195*4882a593Smuzhiyun 	u32 size;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	get_64bit_val(buf, buf_idx, &temp);
198*4882a593Smuzhiyun 	obj_info[rsrc_idx].max_cnt = (u32)temp;
199*4882a593Smuzhiyun 	size = (u32)RS_64_1(temp, 32);
200*4882a593Smuzhiyun 	obj_info[rsrc_idx].size = LS_64_1(1, size);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return temp;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /**
206*4882a593Smuzhiyun  * i40iw_sc_parse_fpm_query_buf() - parses fpm query buffer
207*4882a593Smuzhiyun  * @buf: ptr to fpm query buffer
208*4882a593Smuzhiyun  * @info: ptr to i40iw_hmc_obj_info struct
209*4882a593Smuzhiyun  * @hmc_fpm_misc: ptr to fpm data
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * parses fpm query buffer and copy max_cnt and
212*4882a593Smuzhiyun  * size value of hmc objects in hmc_info
213*4882a593Smuzhiyun  */
i40iw_sc_parse_fpm_query_buf(u64 * buf,struct i40iw_hmc_info * hmc_info,struct i40iw_hmc_fpm_misc * hmc_fpm_misc)214*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_parse_fpm_query_buf(
215*4882a593Smuzhiyun 				u64 *buf,
216*4882a593Smuzhiyun 				struct i40iw_hmc_info *hmc_info,
217*4882a593Smuzhiyun 				struct i40iw_hmc_fpm_misc *hmc_fpm_misc)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct i40iw_hmc_obj_info *obj_info;
220*4882a593Smuzhiyun 	u64 temp;
221*4882a593Smuzhiyun 	u32 size;
222*4882a593Smuzhiyun 	u16 max_pe_sds;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	obj_info = hmc_info->hmc_obj;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	get_64bit_val(buf, 0, &temp);
227*4882a593Smuzhiyun 	hmc_info->first_sd_index = (u16)RS_64(temp, I40IW_QUERY_FPM_FIRST_PE_SD_INDEX);
228*4882a593Smuzhiyun 	max_pe_sds = (u16)RS_64(temp, I40IW_QUERY_FPM_MAX_PE_SDS);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Reduce SD count for VFs by 1 to account for PBLE backing page rounding */
231*4882a593Smuzhiyun 	if (hmc_info->hmc_fn_id >= I40IW_FIRST_VF_FPM_ID)
232*4882a593Smuzhiyun 		max_pe_sds--;
233*4882a593Smuzhiyun 	hmc_fpm_misc->max_sds = max_pe_sds;
234*4882a593Smuzhiyun 	hmc_info->sd_table.sd_cnt = max_pe_sds + hmc_info->first_sd_index;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	get_64bit_val(buf, 8, &temp);
237*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_QP].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_QPS);
238*4882a593Smuzhiyun 	size = (u32)RS_64_1(temp, 32);
239*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_QP].size = LS_64_1(1, size);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	get_64bit_val(buf, 16, &temp);
242*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_CQ].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_CQS);
243*4882a593Smuzhiyun 	size = (u32)RS_64_1(temp, 32);
244*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_CQ].size = LS_64_1(1, size);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	i40iw_sc_decode_fpm_query(buf, 32, obj_info, I40IW_HMC_IW_HTE);
247*4882a593Smuzhiyun 	i40iw_sc_decode_fpm_query(buf, 40, obj_info, I40IW_HMC_IW_ARP);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_APBVT_ENTRY].size = 8192;
250*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_APBVT_ENTRY].max_cnt = 1;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	i40iw_sc_decode_fpm_query(buf, 48, obj_info, I40IW_HMC_IW_MR);
253*4882a593Smuzhiyun 	i40iw_sc_decode_fpm_query(buf, 56, obj_info, I40IW_HMC_IW_XF);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	get_64bit_val(buf, 64, &temp);
256*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_XFFL].max_cnt = (u32)temp;
257*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_XFFL].size = 4;
258*4882a593Smuzhiyun 	hmc_fpm_misc->xf_block_size = RS_64(temp, I40IW_QUERY_FPM_XFBLOCKSIZE);
259*4882a593Smuzhiyun 	if (!hmc_fpm_misc->xf_block_size)
260*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_SIZE;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	i40iw_sc_decode_fpm_query(buf, 72, obj_info, I40IW_HMC_IW_Q1);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	get_64bit_val(buf, 80, &temp);
265*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_Q1FL].max_cnt = (u32)temp;
266*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_Q1FL].size = 4;
267*4882a593Smuzhiyun 	hmc_fpm_misc->q1_block_size = RS_64(temp, I40IW_QUERY_FPM_Q1BLOCKSIZE);
268*4882a593Smuzhiyun 	if (!hmc_fpm_misc->q1_block_size)
269*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_SIZE;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	i40iw_sc_decode_fpm_query(buf, 88, obj_info, I40IW_HMC_IW_TIMER);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	get_64bit_val(buf, 112, &temp);
274*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_PBLE].max_cnt = (u32)temp;
275*4882a593Smuzhiyun 	obj_info[I40IW_HMC_IW_PBLE].size = 8;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	get_64bit_val(buf, 120, &temp);
278*4882a593Smuzhiyun 	hmc_fpm_misc->max_ceqs = (u8)RS_64(temp, I40IW_QUERY_FPM_MAX_CEQS);
279*4882a593Smuzhiyun 	hmc_fpm_misc->ht_multiplier = RS_64(temp, I40IW_QUERY_FPM_HTMULTIPLIER);
280*4882a593Smuzhiyun 	hmc_fpm_misc->timer_bucket = RS_64(temp, I40IW_QUERY_FPM_TIMERBUCKET);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /**
286*4882a593Smuzhiyun  * i40iw_fill_qos_list - Change all unknown qs handles to available ones
287*4882a593Smuzhiyun  * @qs_list: list of qs_handles to be fixed with valid qs_handles
288*4882a593Smuzhiyun  */
i40iw_fill_qos_list(u16 * qs_list)289*4882a593Smuzhiyun static void i40iw_fill_qos_list(u16 *qs_list)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	u16 qshandle = qs_list[0];
292*4882a593Smuzhiyun 	int i;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
295*4882a593Smuzhiyun 		if (qs_list[i] == QS_HANDLE_UNKNOWN)
296*4882a593Smuzhiyun 			qs_list[i] = qshandle;
297*4882a593Smuzhiyun 		else
298*4882a593Smuzhiyun 			qshandle = qs_list[i];
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /**
303*4882a593Smuzhiyun  * i40iw_qp_from_entry - Given entry, get to the qp structure
304*4882a593Smuzhiyun  * @entry: Points to list of qp structure
305*4882a593Smuzhiyun  */
i40iw_qp_from_entry(struct list_head * entry)306*4882a593Smuzhiyun static struct i40iw_sc_qp *i40iw_qp_from_entry(struct list_head *entry)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	if (!entry)
309*4882a593Smuzhiyun 		return NULL;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return (struct i40iw_sc_qp *)((char *)entry - offsetof(struct i40iw_sc_qp, list));
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /**
315*4882a593Smuzhiyun  * i40iw_get_qp - get the next qp from the list given current qp
316*4882a593Smuzhiyun  * @head: Listhead of qp's
317*4882a593Smuzhiyun  * @qp: current qp
318*4882a593Smuzhiyun  */
i40iw_get_qp(struct list_head * head,struct i40iw_sc_qp * qp)319*4882a593Smuzhiyun static struct i40iw_sc_qp *i40iw_get_qp(struct list_head *head, struct i40iw_sc_qp *qp)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct list_head *entry = NULL;
322*4882a593Smuzhiyun 	struct list_head *lastentry;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (list_empty(head))
325*4882a593Smuzhiyun 		return NULL;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (!qp) {
328*4882a593Smuzhiyun 		entry = head->next;
329*4882a593Smuzhiyun 	} else {
330*4882a593Smuzhiyun 		lastentry = &qp->list;
331*4882a593Smuzhiyun 		entry = (lastentry != head) ? lastentry->next : NULL;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return i40iw_qp_from_entry(entry);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /**
338*4882a593Smuzhiyun  * i40iw_change_l2params - given the new l2 parameters, change all qp
339*4882a593Smuzhiyun  * @vsi: pointer to the vsi structure
340*4882a593Smuzhiyun  * @l2params: New paramaters from l2
341*4882a593Smuzhiyun  */
i40iw_change_l2params(struct i40iw_sc_vsi * vsi,struct i40iw_l2params * l2params)342*4882a593Smuzhiyun void i40iw_change_l2params(struct i40iw_sc_vsi *vsi, struct i40iw_l2params *l2params)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev = vsi->dev;
345*4882a593Smuzhiyun 	struct i40iw_sc_qp *qp = NULL;
346*4882a593Smuzhiyun 	bool qs_handle_change = false;
347*4882a593Smuzhiyun 	unsigned long flags;
348*4882a593Smuzhiyun 	u16 qs_handle;
349*4882a593Smuzhiyun 	int i;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (vsi->mtu != l2params->mtu) {
352*4882a593Smuzhiyun 		vsi->mtu = l2params->mtu;
353*4882a593Smuzhiyun 		i40iw_reinitialize_ieq(dev);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	i40iw_fill_qos_list(l2params->qs_handle_list);
357*4882a593Smuzhiyun 	for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
358*4882a593Smuzhiyun 		qs_handle = l2params->qs_handle_list[i];
359*4882a593Smuzhiyun 		if (vsi->qos[i].qs_handle != qs_handle)
360*4882a593Smuzhiyun 			qs_handle_change = true;
361*4882a593Smuzhiyun 		spin_lock_irqsave(&vsi->qos[i].lock, flags);
362*4882a593Smuzhiyun 		qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
363*4882a593Smuzhiyun 		while (qp) {
364*4882a593Smuzhiyun 			if (qs_handle_change) {
365*4882a593Smuzhiyun 				qp->qs_handle = qs_handle;
366*4882a593Smuzhiyun 				/* issue cqp suspend command */
367*4882a593Smuzhiyun 				i40iw_qp_suspend_resume(dev, qp, true);
368*4882a593Smuzhiyun 			}
369*4882a593Smuzhiyun 			qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vsi->qos[i].lock, flags);
372*4882a593Smuzhiyun 		vsi->qos[i].qs_handle = qs_handle;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /**
377*4882a593Smuzhiyun  * i40iw_qp_rem_qos - remove qp from qos lists during destroy qp
378*4882a593Smuzhiyun  * @qp: qp to be removed from qos
379*4882a593Smuzhiyun  */
i40iw_qp_rem_qos(struct i40iw_sc_qp * qp)380*4882a593Smuzhiyun void i40iw_qp_rem_qos(struct i40iw_sc_qp *qp)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct i40iw_sc_vsi *vsi = qp->vsi;
383*4882a593Smuzhiyun 	unsigned long flags;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (!qp->on_qoslist)
386*4882a593Smuzhiyun 		return;
387*4882a593Smuzhiyun 	spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
388*4882a593Smuzhiyun 	list_del(&qp->list);
389*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /**
393*4882a593Smuzhiyun  * i40iw_qp_add_qos - called during setctx fot qp to be added to qos
394*4882a593Smuzhiyun  * @qp: qp to be added to qos
395*4882a593Smuzhiyun  */
i40iw_qp_add_qos(struct i40iw_sc_qp * qp)396*4882a593Smuzhiyun void i40iw_qp_add_qos(struct i40iw_sc_qp *qp)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct i40iw_sc_vsi *vsi = qp->vsi;
399*4882a593Smuzhiyun 	unsigned long flags;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (qp->on_qoslist)
402*4882a593Smuzhiyun 		return;
403*4882a593Smuzhiyun 	spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
404*4882a593Smuzhiyun 	qp->qs_handle = vsi->qos[qp->user_pri].qs_handle;
405*4882a593Smuzhiyun 	list_add(&qp->list, &vsi->qos[qp->user_pri].qplist);
406*4882a593Smuzhiyun 	qp->on_qoslist = true;
407*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /**
411*4882a593Smuzhiyun  * i40iw_sc_pd_init - initialize sc pd struct
412*4882a593Smuzhiyun  * @dev: sc device struct
413*4882a593Smuzhiyun  * @pd: sc pd ptr
414*4882a593Smuzhiyun  * @pd_id: pd_id for allocated pd
415*4882a593Smuzhiyun  * @abi_ver: ABI version from user context, -1 if not valid
416*4882a593Smuzhiyun  */
i40iw_sc_pd_init(struct i40iw_sc_dev * dev,struct i40iw_sc_pd * pd,u16 pd_id,int abi_ver)417*4882a593Smuzhiyun static void i40iw_sc_pd_init(struct i40iw_sc_dev *dev,
418*4882a593Smuzhiyun 			     struct i40iw_sc_pd *pd,
419*4882a593Smuzhiyun 			     u16 pd_id,
420*4882a593Smuzhiyun 			     int abi_ver)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	pd->size = sizeof(*pd);
423*4882a593Smuzhiyun 	pd->pd_id = pd_id;
424*4882a593Smuzhiyun 	pd->abi_ver = abi_ver;
425*4882a593Smuzhiyun 	pd->dev = dev;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /**
429*4882a593Smuzhiyun  * i40iw_get_encoded_wqe_size - given wq size, returns hardware encoded size
430*4882a593Smuzhiyun  * @wqsize: size of the wq (sq, rq, srq) to encoded_size
431*4882a593Smuzhiyun  * @cqpsq: encoded size for sq for cqp as its encoded size is 1+ other wq's
432*4882a593Smuzhiyun  */
i40iw_get_encoded_wqe_size(u32 wqsize,bool cqpsq)433*4882a593Smuzhiyun u8 i40iw_get_encoded_wqe_size(u32 wqsize, bool cqpsq)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	u8 encoded_size = 0;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* cqp sq's hw coded value starts from 1 for size of 4
438*4882a593Smuzhiyun 	 * while it starts from 0 for qp' wq's.
439*4882a593Smuzhiyun 	 */
440*4882a593Smuzhiyun 	if (cqpsq)
441*4882a593Smuzhiyun 		encoded_size = 1;
442*4882a593Smuzhiyun 	wqsize >>= 2;
443*4882a593Smuzhiyun 	while (wqsize >>= 1)
444*4882a593Smuzhiyun 		encoded_size++;
445*4882a593Smuzhiyun 	return encoded_size;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /**
449*4882a593Smuzhiyun  * i40iw_sc_cqp_init - Initialize buffers for a control Queue Pair
450*4882a593Smuzhiyun  * @cqp: IWARP control queue pair pointer
451*4882a593Smuzhiyun  * @info: IWARP control queue pair init info pointer
452*4882a593Smuzhiyun  *
453*4882a593Smuzhiyun  * Initializes the object and context buffers for a control Queue Pair.
454*4882a593Smuzhiyun  */
i40iw_sc_cqp_init(struct i40iw_sc_cqp * cqp,struct i40iw_cqp_init_info * info)455*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cqp_init(struct i40iw_sc_cqp *cqp,
456*4882a593Smuzhiyun 						struct i40iw_cqp_init_info *info)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	u8 hw_sq_size;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if ((info->sq_size > I40IW_CQP_SW_SQSIZE_2048) ||
461*4882a593Smuzhiyun 	    (info->sq_size < I40IW_CQP_SW_SQSIZE_4) ||
462*4882a593Smuzhiyun 	    ((info->sq_size & (info->sq_size - 1))))
463*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_SIZE;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	hw_sq_size = i40iw_get_encoded_wqe_size(info->sq_size, true);
466*4882a593Smuzhiyun 	cqp->size = sizeof(*cqp);
467*4882a593Smuzhiyun 	cqp->sq_size = info->sq_size;
468*4882a593Smuzhiyun 	cqp->hw_sq_size = hw_sq_size;
469*4882a593Smuzhiyun 	cqp->sq_base = info->sq;
470*4882a593Smuzhiyun 	cqp->host_ctx = info->host_ctx;
471*4882a593Smuzhiyun 	cqp->sq_pa = info->sq_pa;
472*4882a593Smuzhiyun 	cqp->host_ctx_pa = info->host_ctx_pa;
473*4882a593Smuzhiyun 	cqp->dev = info->dev;
474*4882a593Smuzhiyun 	cqp->struct_ver = info->struct_ver;
475*4882a593Smuzhiyun 	cqp->scratch_array = info->scratch_array;
476*4882a593Smuzhiyun 	cqp->polarity = 0;
477*4882a593Smuzhiyun 	cqp->en_datacenter_tcp = info->en_datacenter_tcp;
478*4882a593Smuzhiyun 	cqp->enabled_vf_count = info->enabled_vf_count;
479*4882a593Smuzhiyun 	cqp->hmc_profile = info->hmc_profile;
480*4882a593Smuzhiyun 	info->dev->cqp = cqp;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	I40IW_RING_INIT(cqp->sq_ring, cqp->sq_size);
483*4882a593Smuzhiyun 	cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS] = 0;
484*4882a593Smuzhiyun 	cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS] = 0;
485*4882a593Smuzhiyun 	INIT_LIST_HEAD(&cqp->dev->cqp_cmd_head);               /* for the cqp commands backlog. */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	i40iw_wr32(cqp->dev->hw, I40E_PFPE_CQPTAIL, 0);
488*4882a593Smuzhiyun 	i40iw_wr32(cqp->dev->hw, I40E_PFPE_CQPDB, 0);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
491*4882a593Smuzhiyun 		    "%s: sq_size[%04d] hw_sq_size[%04d] sq_base[%p] sq_pa[%llxh] cqp[%p] polarity[x%04X]\n",
492*4882a593Smuzhiyun 		    __func__, cqp->sq_size, cqp->hw_sq_size,
493*4882a593Smuzhiyun 		    cqp->sq_base, cqp->sq_pa, cqp, cqp->polarity);
494*4882a593Smuzhiyun 	return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /**
498*4882a593Smuzhiyun  * i40iw_sc_cqp_create - create cqp during bringup
499*4882a593Smuzhiyun  * @cqp: struct for cqp hw
500*4882a593Smuzhiyun  * @maj_err: If error, major err number
501*4882a593Smuzhiyun  * @min_err: If error, minor err number
502*4882a593Smuzhiyun  */
i40iw_sc_cqp_create(struct i40iw_sc_cqp * cqp,u16 * maj_err,u16 * min_err)503*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cqp_create(struct i40iw_sc_cqp *cqp,
504*4882a593Smuzhiyun 						  u16 *maj_err,
505*4882a593Smuzhiyun 						  u16 *min_err)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	u64 temp;
508*4882a593Smuzhiyun 	u32 cnt = 0, p1, p2, val = 0, err_code;
509*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	*maj_err = 0;
512*4882a593Smuzhiyun 	*min_err = 0;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ret_code = i40iw_allocate_dma_mem(cqp->dev->hw,
515*4882a593Smuzhiyun 					  &cqp->sdbuf,
516*4882a593Smuzhiyun 					  I40IW_UPDATE_SD_BUF_SIZE * cqp->sq_size,
517*4882a593Smuzhiyun 					  I40IW_SD_BUF_ALIGNMENT);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (ret_code)
520*4882a593Smuzhiyun 		goto exit;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	temp = LS_64(cqp->hw_sq_size, I40IW_CQPHC_SQSIZE) |
523*4882a593Smuzhiyun 	       LS_64(cqp->struct_ver, I40IW_CQPHC_SVER);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 0, temp);
526*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 8, cqp->sq_pa);
527*4882a593Smuzhiyun 	temp = LS_64(cqp->enabled_vf_count, I40IW_CQPHC_ENABLED_VFS) |
528*4882a593Smuzhiyun 	       LS_64(cqp->hmc_profile, I40IW_CQPHC_HMC_PROFILE);
529*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 16, temp);
530*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 24, (uintptr_t)cqp);
531*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 32, 0);
532*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 40, 0);
533*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 48, 0);
534*4882a593Smuzhiyun 	set_64bit_val(cqp->host_ctx, 56, 0);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQP_HOST_CTX",
537*4882a593Smuzhiyun 			cqp->host_ctx, I40IW_CQP_CTX_SIZE * 8);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	p1 = RS_32_1(cqp->host_ctx_pa, 32);
540*4882a593Smuzhiyun 	p2 = (u32)cqp->host_ctx_pa;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (cqp->dev->is_pf) {
543*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, p1);
544*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, p2);
545*4882a593Smuzhiyun 	} else {
546*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, p1);
547*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, p2);
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 	do {
550*4882a593Smuzhiyun 		if (cnt++ > I40IW_DONE_COUNT) {
551*4882a593Smuzhiyun 			i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
552*4882a593Smuzhiyun 			ret_code = I40IW_ERR_TIMEOUT;
553*4882a593Smuzhiyun 			/*
554*4882a593Smuzhiyun 			 * read PFPE_CQPERRORCODES register to get the minor
555*4882a593Smuzhiyun 			 * and major error code
556*4882a593Smuzhiyun 			 */
557*4882a593Smuzhiyun 			if (cqp->dev->is_pf)
558*4882a593Smuzhiyun 				err_code = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES);
559*4882a593Smuzhiyun 			else
560*4882a593Smuzhiyun 				err_code = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
561*4882a593Smuzhiyun 			*min_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE);
562*4882a593Smuzhiyun 			*maj_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE);
563*4882a593Smuzhiyun 			goto exit;
564*4882a593Smuzhiyun 		}
565*4882a593Smuzhiyun 		udelay(I40IW_SLEEP_COUNT);
566*4882a593Smuzhiyun 		if (cqp->dev->is_pf)
567*4882a593Smuzhiyun 			val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CCQPSTATUS);
568*4882a593Smuzhiyun 		else
569*4882a593Smuzhiyun 			val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CCQPSTATUS1);
570*4882a593Smuzhiyun 	} while (!val);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun exit:
573*4882a593Smuzhiyun 	if (!ret_code)
574*4882a593Smuzhiyun 		cqp->process_cqp_sds = i40iw_update_sds_noccq;
575*4882a593Smuzhiyun 	return ret_code;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun /**
579*4882a593Smuzhiyun  * i40iw_sc_cqp_post_sq - post of cqp's sq
580*4882a593Smuzhiyun  * @cqp: struct for cqp hw
581*4882a593Smuzhiyun  */
i40iw_sc_cqp_post_sq(struct i40iw_sc_cqp * cqp)582*4882a593Smuzhiyun void i40iw_sc_cqp_post_sq(struct i40iw_sc_cqp *cqp)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	if (cqp->dev->is_pf)
585*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_PFPE_CQPDB, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
586*4882a593Smuzhiyun 	else
587*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_VFPE_CQPDB1, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	i40iw_debug(cqp->dev,
590*4882a593Smuzhiyun 		    I40IW_DEBUG_WQE,
591*4882a593Smuzhiyun 		    "%s: HEAD_TAIL[%04d,%04d,%04d]\n",
592*4882a593Smuzhiyun 		    __func__,
593*4882a593Smuzhiyun 		    cqp->sq_ring.head,
594*4882a593Smuzhiyun 		    cqp->sq_ring.tail,
595*4882a593Smuzhiyun 		    cqp->sq_ring.size);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /**
599*4882a593Smuzhiyun  * i40iw_sc_cqp_get_next_send_wqe_idx - get next WQE on CQP SQ and pass back the index
600*4882a593Smuzhiyun  * @cqp: pointer to CQP structure
601*4882a593Smuzhiyun  * @scratch: private data for CQP WQE
602*4882a593Smuzhiyun  * @wqe_idx: WQE index for next WQE on CQP SQ
603*4882a593Smuzhiyun  */
i40iw_sc_cqp_get_next_send_wqe_idx(struct i40iw_sc_cqp * cqp,u64 scratch,u32 * wqe_idx)604*4882a593Smuzhiyun static u64 *i40iw_sc_cqp_get_next_send_wqe_idx(struct i40iw_sc_cqp *cqp,
605*4882a593Smuzhiyun 					       u64 scratch, u32 *wqe_idx)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	u64 *wqe = NULL;
608*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (I40IW_RING_FULL_ERR(cqp->sq_ring)) {
611*4882a593Smuzhiyun 		i40iw_debug(cqp->dev,
612*4882a593Smuzhiyun 			    I40IW_DEBUG_WQE,
613*4882a593Smuzhiyun 			    "%s: ring is full head %x tail %x size %x\n",
614*4882a593Smuzhiyun 			    __func__,
615*4882a593Smuzhiyun 			    cqp->sq_ring.head,
616*4882a593Smuzhiyun 			    cqp->sq_ring.tail,
617*4882a593Smuzhiyun 			    cqp->sq_ring.size);
618*4882a593Smuzhiyun 		return NULL;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 	I40IW_ATOMIC_RING_MOVE_HEAD(cqp->sq_ring, *wqe_idx, ret_code);
621*4882a593Smuzhiyun 	cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS]++;
622*4882a593Smuzhiyun 	if (ret_code)
623*4882a593Smuzhiyun 		return NULL;
624*4882a593Smuzhiyun 	if (!*wqe_idx)
625*4882a593Smuzhiyun 		cqp->polarity = !cqp->polarity;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	wqe = cqp->sq_base[*wqe_idx].elem;
628*4882a593Smuzhiyun 	cqp->scratch_array[*wqe_idx] = scratch;
629*4882a593Smuzhiyun 	I40IW_CQP_INIT_WQE(wqe);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return wqe;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun /**
635*4882a593Smuzhiyun  * i40iw_sc_cqp_get_next_send_wqe - get next wqe on cqp sq
636*4882a593Smuzhiyun  * @cqp: struct for cqp hw
637*4882a593Smuzhiyun  * @scratch: private data for CQP WQE
638*4882a593Smuzhiyun  */
i40iw_sc_cqp_get_next_send_wqe(struct i40iw_sc_cqp * cqp,u64 scratch)639*4882a593Smuzhiyun u64 *i40iw_sc_cqp_get_next_send_wqe(struct i40iw_sc_cqp *cqp, u64 scratch)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	u32 wqe_idx;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return i40iw_sc_cqp_get_next_send_wqe_idx(cqp, scratch, &wqe_idx);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun /**
647*4882a593Smuzhiyun  * i40iw_sc_cqp_destroy - destroy cqp during close
648*4882a593Smuzhiyun  * @cqp: struct for cqp hw
649*4882a593Smuzhiyun  */
i40iw_sc_cqp_destroy(struct i40iw_sc_cqp * cqp)650*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cqp_destroy(struct i40iw_sc_cqp *cqp)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	u32 cnt = 0, val = 1;
653*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
654*4882a593Smuzhiyun 	u32 cqpstat_addr;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (cqp->dev->is_pf) {
657*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, 0);
658*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, 0);
659*4882a593Smuzhiyun 		cqpstat_addr = I40E_PFPE_CCQPSTATUS;
660*4882a593Smuzhiyun 	} else {
661*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, 0);
662*4882a593Smuzhiyun 		i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, 0);
663*4882a593Smuzhiyun 		cqpstat_addr = I40E_VFPE_CCQPSTATUS1;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 	do {
666*4882a593Smuzhiyun 		if (cnt++ > I40IW_DONE_COUNT) {
667*4882a593Smuzhiyun 			ret_code = I40IW_ERR_TIMEOUT;
668*4882a593Smuzhiyun 			break;
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 		udelay(I40IW_SLEEP_COUNT);
671*4882a593Smuzhiyun 		val = i40iw_rd32(cqp->dev->hw, cqpstat_addr);
672*4882a593Smuzhiyun 	} while (val);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
675*4882a593Smuzhiyun 	return ret_code;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /**
679*4882a593Smuzhiyun  * i40iw_sc_ccq_arm - enable intr for control cq
680*4882a593Smuzhiyun  * @ccq: ccq sc struct
681*4882a593Smuzhiyun  */
i40iw_sc_ccq_arm(struct i40iw_sc_cq * ccq)682*4882a593Smuzhiyun static void i40iw_sc_ccq_arm(struct i40iw_sc_cq *ccq)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	u64 temp_val;
685*4882a593Smuzhiyun 	u16 sw_cq_sel;
686*4882a593Smuzhiyun 	u8 arm_next_se;
687*4882a593Smuzhiyun 	u8 arm_seq_num;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* write to cq doorbell shadow area */
690*4882a593Smuzhiyun 	/* arm next se should always be zero */
691*4882a593Smuzhiyun 	get_64bit_val(ccq->cq_uk.shadow_area, 32, &temp_val);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	sw_cq_sel = (u16)RS_64(temp_val, I40IW_CQ_DBSA_SW_CQ_SELECT);
694*4882a593Smuzhiyun 	arm_next_se = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_NEXT_SE);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	arm_seq_num = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_SEQ_NUM);
697*4882a593Smuzhiyun 	arm_seq_num++;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	temp_val = LS_64(arm_seq_num, I40IW_CQ_DBSA_ARM_SEQ_NUM) |
700*4882a593Smuzhiyun 		   LS_64(sw_cq_sel, I40IW_CQ_DBSA_SW_CQ_SELECT) |
701*4882a593Smuzhiyun 		   LS_64(arm_next_se, I40IW_CQ_DBSA_ARM_NEXT_SE) |
702*4882a593Smuzhiyun 		   LS_64(1, I40IW_CQ_DBSA_ARM_NEXT);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	set_64bit_val(ccq->cq_uk.shadow_area, 32, temp_val);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	wmb();       /* make sure shadow area is updated before arming */
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (ccq->dev->is_pf)
709*4882a593Smuzhiyun 		i40iw_wr32(ccq->dev->hw, I40E_PFPE_CQARM, ccq->cq_uk.cq_id);
710*4882a593Smuzhiyun 	else
711*4882a593Smuzhiyun 		i40iw_wr32(ccq->dev->hw, I40E_VFPE_CQARM1, ccq->cq_uk.cq_id);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun /**
715*4882a593Smuzhiyun  * i40iw_sc_ccq_get_cqe_info - get ccq's cq entry
716*4882a593Smuzhiyun  * @ccq: ccq sc struct
717*4882a593Smuzhiyun  * @info: completion q entry to return
718*4882a593Smuzhiyun  */
i40iw_sc_ccq_get_cqe_info(struct i40iw_sc_cq * ccq,struct i40iw_ccq_cqe_info * info)719*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ccq_get_cqe_info(
720*4882a593Smuzhiyun 					struct i40iw_sc_cq *ccq,
721*4882a593Smuzhiyun 					struct i40iw_ccq_cqe_info *info)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	u64 qp_ctx, temp, temp1;
724*4882a593Smuzhiyun 	u64 *cqe;
725*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
726*4882a593Smuzhiyun 	u32 wqe_idx;
727*4882a593Smuzhiyun 	u8 polarity;
728*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (ccq->cq_uk.avoid_mem_cflct)
731*4882a593Smuzhiyun 		cqe = (u64 *)I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(&ccq->cq_uk);
732*4882a593Smuzhiyun 	else
733*4882a593Smuzhiyun 		cqe = (u64 *)I40IW_GET_CURRENT_CQ_ELEMENT(&ccq->cq_uk);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	get_64bit_val(cqe, 24, &temp);
736*4882a593Smuzhiyun 	polarity = (u8)RS_64(temp, I40IW_CQ_VALID);
737*4882a593Smuzhiyun 	if (polarity != ccq->cq_uk.polarity)
738*4882a593Smuzhiyun 		return I40IW_ERR_QUEUE_EMPTY;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	get_64bit_val(cqe, 8, &qp_ctx);
741*4882a593Smuzhiyun 	cqp = (struct i40iw_sc_cqp *)(unsigned long)qp_ctx;
742*4882a593Smuzhiyun 	info->error = (bool)RS_64(temp, I40IW_CQ_ERROR);
743*4882a593Smuzhiyun 	info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
744*4882a593Smuzhiyun 	if (info->error) {
745*4882a593Smuzhiyun 		info->maj_err_code = (u16)RS_64(temp, I40IW_CQ_MAJERR);
746*4882a593Smuzhiyun 		info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 	wqe_idx = (u32)RS_64(temp, I40IW_CQ_WQEIDX);
749*4882a593Smuzhiyun 	info->scratch = cqp->scratch_array[wqe_idx];
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	get_64bit_val(cqe, 16, &temp1);
752*4882a593Smuzhiyun 	info->op_ret_val = (u32)RS_64(temp1, I40IW_CCQ_OPRETVAL);
753*4882a593Smuzhiyun 	get_64bit_val(cqp->sq_base[wqe_idx].elem, 24, &temp1);
754*4882a593Smuzhiyun 	info->op_code = (u8)RS_64(temp1, I40IW_CQPSQ_OPCODE);
755*4882a593Smuzhiyun 	info->cqp = cqp;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/*  move the head for cq */
758*4882a593Smuzhiyun 	I40IW_RING_MOVE_HEAD(ccq->cq_uk.cq_ring, ret_code);
759*4882a593Smuzhiyun 	if (I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring) == 0)
760*4882a593Smuzhiyun 		ccq->cq_uk.polarity ^= 1;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* update cq tail in cq shadow memory also */
763*4882a593Smuzhiyun 	I40IW_RING_MOVE_TAIL(ccq->cq_uk.cq_ring);
764*4882a593Smuzhiyun 	set_64bit_val(ccq->cq_uk.shadow_area,
765*4882a593Smuzhiyun 		      0,
766*4882a593Smuzhiyun 		      I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring));
767*4882a593Smuzhiyun 	wmb(); /* write shadow area before tail */
768*4882a593Smuzhiyun 	I40IW_RING_MOVE_TAIL(cqp->sq_ring);
769*4882a593Smuzhiyun 	ccq->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	return ret_code;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /**
775*4882a593Smuzhiyun  * i40iw_sc_poll_for_cqp_op_done - Waits for last write to complete in CQP SQ
776*4882a593Smuzhiyun  * @cqp: struct for cqp hw
777*4882a593Smuzhiyun  * @op_code: cqp opcode for completion
778*4882a593Smuzhiyun  * @info: completion q entry to return
779*4882a593Smuzhiyun  */
i40iw_sc_poll_for_cqp_op_done(struct i40iw_sc_cqp * cqp,u8 op_code,struct i40iw_ccq_cqe_info * compl_info)780*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_poll_for_cqp_op_done(
781*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
782*4882a593Smuzhiyun 					u8 op_code,
783*4882a593Smuzhiyun 					struct i40iw_ccq_cqe_info *compl_info)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct i40iw_ccq_cqe_info info;
786*4882a593Smuzhiyun 	struct i40iw_sc_cq *ccq;
787*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
788*4882a593Smuzhiyun 	u32 cnt = 0;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	memset(&info, 0, sizeof(info));
791*4882a593Smuzhiyun 	ccq = cqp->dev->ccq;
792*4882a593Smuzhiyun 	while (1) {
793*4882a593Smuzhiyun 		if (cnt++ > I40IW_DONE_COUNT)
794*4882a593Smuzhiyun 			return I40IW_ERR_TIMEOUT;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 		if (i40iw_sc_ccq_get_cqe_info(ccq, &info)) {
797*4882a593Smuzhiyun 			udelay(I40IW_SLEEP_COUNT);
798*4882a593Smuzhiyun 			continue;
799*4882a593Smuzhiyun 		}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		if (info.error) {
802*4882a593Smuzhiyun 			ret_code = I40IW_ERR_CQP_COMPL_ERROR;
803*4882a593Smuzhiyun 			break;
804*4882a593Smuzhiyun 		}
805*4882a593Smuzhiyun 		/* check if opcode is cq create */
806*4882a593Smuzhiyun 		if (op_code != info.op_code) {
807*4882a593Smuzhiyun 			i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
808*4882a593Smuzhiyun 				    "%s: opcode mismatch for my op code 0x%x, returned opcode %x\n",
809*4882a593Smuzhiyun 				    __func__, op_code, info.op_code);
810*4882a593Smuzhiyun 		}
811*4882a593Smuzhiyun 		/* success, exit out of the loop */
812*4882a593Smuzhiyun 		if (op_code == info.op_code)
813*4882a593Smuzhiyun 			break;
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (compl_info)
817*4882a593Smuzhiyun 		memcpy(compl_info, &info, sizeof(*compl_info));
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	return ret_code;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun /**
823*4882a593Smuzhiyun  * i40iw_sc_manage_push_page - Handle push page
824*4882a593Smuzhiyun  * @cqp: struct for cqp hw
825*4882a593Smuzhiyun  * @info: push page info
826*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
827*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
828*4882a593Smuzhiyun  */
i40iw_sc_manage_push_page(struct i40iw_sc_cqp * cqp,struct i40iw_cqp_manage_push_page_info * info,u64 scratch,bool post_sq)829*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_manage_push_page(
830*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
831*4882a593Smuzhiyun 				struct i40iw_cqp_manage_push_page_info *info,
832*4882a593Smuzhiyun 				u64 scratch,
833*4882a593Smuzhiyun 				bool post_sq)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	u64 *wqe;
836*4882a593Smuzhiyun 	u64 header;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	if (info->push_idx >= I40IW_MAX_PUSH_PAGE_COUNT)
839*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PUSH_PAGE_INDEX;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
842*4882a593Smuzhiyun 	if (!wqe)
843*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, info->qs_handle);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	header = LS_64(info->push_idx, I40IW_CQPSQ_MPP_PPIDX) |
848*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_PUSH_PAGES, I40IW_CQPSQ_OPCODE) |
849*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
850*4882a593Smuzhiyun 		 LS_64(info->free_page, I40IW_CQPSQ_MPP_FREE_PAGE);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_PUSH_PAGES WQE",
855*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (post_sq)
858*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
859*4882a593Smuzhiyun 	return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun /**
863*4882a593Smuzhiyun  * i40iw_sc_manage_hmc_pm_func_table - manage of function table
864*4882a593Smuzhiyun  * @cqp: struct for cqp hw
865*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
866*4882a593Smuzhiyun  * @vf_index: vf index for cqp
867*4882a593Smuzhiyun  * @free_pm_fcn: function number
868*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
869*4882a593Smuzhiyun  */
i40iw_sc_manage_hmc_pm_func_table(struct i40iw_sc_cqp * cqp,u64 scratch,u8 vf_index,bool free_pm_fcn,bool post_sq)870*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table(
871*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
872*4882a593Smuzhiyun 				u64 scratch,
873*4882a593Smuzhiyun 				u8 vf_index,
874*4882a593Smuzhiyun 				bool free_pm_fcn,
875*4882a593Smuzhiyun 				bool post_sq)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	u64 *wqe;
878*4882a593Smuzhiyun 	u64 header;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (vf_index >= I40IW_MAX_VF_PER_PF)
881*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_VF_ID;
882*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
883*4882a593Smuzhiyun 	if (!wqe)
884*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	header = LS_64(vf_index, I40IW_CQPSQ_MHMC_VFIDX) |
887*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, I40IW_CQPSQ_OPCODE) |
888*4882a593Smuzhiyun 		 LS_64(free_pm_fcn, I40IW_CQPSQ_MHMC_FREEPMFN) |
889*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
892*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
893*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
894*4882a593Smuzhiyun 	if (post_sq)
895*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
896*4882a593Smuzhiyun 	return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun /**
900*4882a593Smuzhiyun  * i40iw_sc_set_hmc_resource_profile - cqp wqe for hmc profile
901*4882a593Smuzhiyun  * @cqp: struct for cqp hw
902*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
903*4882a593Smuzhiyun  * @hmc_profile_type: type of profile to set
904*4882a593Smuzhiyun  * @vf_num: vf number for profile
905*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
906*4882a593Smuzhiyun  * @poll_registers: flag to poll register for cqp completion
907*4882a593Smuzhiyun  */
i40iw_sc_set_hmc_resource_profile(struct i40iw_sc_cqp * cqp,u64 scratch,u8 hmc_profile_type,u8 vf_num,bool post_sq,bool poll_registers)908*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_set_hmc_resource_profile(
909*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
910*4882a593Smuzhiyun 				u64 scratch,
911*4882a593Smuzhiyun 				u8 hmc_profile_type,
912*4882a593Smuzhiyun 				u8 vf_num, bool post_sq,
913*4882a593Smuzhiyun 				bool poll_registers)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	u64 *wqe;
916*4882a593Smuzhiyun 	u64 header;
917*4882a593Smuzhiyun 	u32 val, tail, error;
918*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
921*4882a593Smuzhiyun 	if (!wqe)
922*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	set_64bit_val(wqe, 16,
925*4882a593Smuzhiyun 		      (LS_64(hmc_profile_type, I40IW_CQPSQ_SHMCRP_HMC_PROFILE) |
926*4882a593Smuzhiyun 				LS_64(vf_num, I40IW_CQPSQ_SHMCRP_VFNUM)));
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE, I40IW_CQPSQ_OPCODE) |
929*4882a593Smuzhiyun 		       LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
934*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
937*4882a593Smuzhiyun 	if (error)
938*4882a593Smuzhiyun 		return I40IW_ERR_CQP_COMPL_ERROR;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	if (post_sq) {
941*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
942*4882a593Smuzhiyun 		if (poll_registers)
943*4882a593Smuzhiyun 			ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000000);
944*4882a593Smuzhiyun 		else
945*4882a593Smuzhiyun 			ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
946*4882a593Smuzhiyun 								 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
947*4882a593Smuzhiyun 								 NULL);
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	return ret_code;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun /**
954*4882a593Smuzhiyun  * i40iw_sc_manage_hmc_pm_func_table_done - wait for cqp wqe completion for function table
955*4882a593Smuzhiyun  * @cqp: struct for cqp hw
956*4882a593Smuzhiyun  */
i40iw_sc_manage_hmc_pm_func_table_done(struct i40iw_sc_cqp * cqp)957*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table_done(struct i40iw_sc_cqp *cqp)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, NULL);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun /**
963*4882a593Smuzhiyun  * i40iw_sc_commit_fpm_values_done - wait for cqp eqe completion for fpm commit
964*4882a593Smuzhiyun  * @cqp: struct for cqp hw
965*4882a593Smuzhiyun  */
i40iw_sc_commit_fpm_values_done(struct i40iw_sc_cqp * cqp)966*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_commit_fpm_values_done(struct i40iw_sc_cqp *cqp)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_COMMIT_FPM_VALUES, NULL);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun /**
972*4882a593Smuzhiyun  * i40iw_sc_commit_fpm_values - cqp wqe for commit fpm values
973*4882a593Smuzhiyun  * @cqp: struct for cqp hw
974*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
975*4882a593Smuzhiyun  * @hmc_fn_id: hmc function id
976*4882a593Smuzhiyun  * @commit_fpm_mem; Memory for fpm values
977*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
978*4882a593Smuzhiyun  * @wait_type: poll ccq or cqp registers for cqp completion
979*4882a593Smuzhiyun  */
i40iw_sc_commit_fpm_values(struct i40iw_sc_cqp * cqp,u64 scratch,u8 hmc_fn_id,struct i40iw_dma_mem * commit_fpm_mem,bool post_sq,u8 wait_type)980*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_commit_fpm_values(
981*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
982*4882a593Smuzhiyun 					u64 scratch,
983*4882a593Smuzhiyun 					u8 hmc_fn_id,
984*4882a593Smuzhiyun 					struct i40iw_dma_mem *commit_fpm_mem,
985*4882a593Smuzhiyun 					bool post_sq,
986*4882a593Smuzhiyun 					u8 wait_type)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	u64 *wqe;
989*4882a593Smuzhiyun 	u64 header;
990*4882a593Smuzhiyun 	u32 tail, val, error;
991*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
994*4882a593Smuzhiyun 	if (!wqe)
995*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, hmc_fn_id);
998*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, commit_fpm_mem->pa);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_COMMIT_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
1001*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "COMMIT_FPM_VALUES WQE",
1006*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
1009*4882a593Smuzhiyun 	if (error)
1010*4882a593Smuzhiyun 		return I40IW_ERR_CQP_COMPL_ERROR;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (post_sq) {
1013*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
1016*4882a593Smuzhiyun 			ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
1017*4882a593Smuzhiyun 		else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
1018*4882a593Smuzhiyun 			ret_code = i40iw_sc_commit_fpm_values_done(cqp);
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	return ret_code;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun /**
1025*4882a593Smuzhiyun  * i40iw_sc_query_rdma_features_done - poll cqp for query features done
1026*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1027*4882a593Smuzhiyun  */
1028*4882a593Smuzhiyun static enum i40iw_status_code
i40iw_sc_query_rdma_features_done(struct i40iw_sc_cqp * cqp)1029*4882a593Smuzhiyun i40iw_sc_query_rdma_features_done(struct i40iw_sc_cqp *cqp)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(
1032*4882a593Smuzhiyun 		cqp, I40IW_CQP_OP_QUERY_RDMA_FEATURES, NULL);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun /**
1036*4882a593Smuzhiyun  * i40iw_sc_query_rdma_features - query rdma features
1037*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1038*4882a593Smuzhiyun  * @feat_mem: holds PA for HW to use
1039*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1040*4882a593Smuzhiyun  */
1041*4882a593Smuzhiyun static enum i40iw_status_code
i40iw_sc_query_rdma_features(struct i40iw_sc_cqp * cqp,struct i40iw_dma_mem * feat_mem,u64 scratch)1042*4882a593Smuzhiyun i40iw_sc_query_rdma_features(struct i40iw_sc_cqp *cqp,
1043*4882a593Smuzhiyun 			     struct i40iw_dma_mem *feat_mem, u64 scratch)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	u64 *wqe;
1046*4882a593Smuzhiyun 	u64 header;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1049*4882a593Smuzhiyun 	if (!wqe)
1050*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, feat_mem->pa);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_QUERY_RDMA_FEATURES, I40IW_CQPSQ_OPCODE) |
1055*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) | feat_mem->size;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY RDMA FEATURES WQE",
1060*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	i40iw_sc_cqp_post_sq(cqp);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	return 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /**
1068*4882a593Smuzhiyun  * i40iw_get_rdma_features - get RDMA features
1069*4882a593Smuzhiyun  * @dev - sc device struct
1070*4882a593Smuzhiyun  */
i40iw_get_rdma_features(struct i40iw_sc_dev * dev)1071*4882a593Smuzhiyun enum i40iw_status_code i40iw_get_rdma_features(struct i40iw_sc_dev *dev)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
1074*4882a593Smuzhiyun 	struct i40iw_dma_mem feat_buf;
1075*4882a593Smuzhiyun 	u64 temp;
1076*4882a593Smuzhiyun 	u16 byte_idx, feat_type, feat_cnt;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	ret_code = i40iw_allocate_dma_mem(dev->hw, &feat_buf,
1079*4882a593Smuzhiyun 					  I40IW_FEATURE_BUF_SIZE,
1080*4882a593Smuzhiyun 					  I40IW_FEATURE_BUF_ALIGNMENT);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (ret_code)
1083*4882a593Smuzhiyun 		return I40IW_ERR_NO_MEMORY;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	ret_code = i40iw_sc_query_rdma_features(dev->cqp, &feat_buf, 0);
1086*4882a593Smuzhiyun 	if (!ret_code)
1087*4882a593Smuzhiyun 		ret_code = i40iw_sc_query_rdma_features_done(dev->cqp);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	if (ret_code)
1090*4882a593Smuzhiyun 		goto exit;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	get_64bit_val(feat_buf.va, 0, &temp);
1093*4882a593Smuzhiyun 	feat_cnt = RS_64(temp, I40IW_FEATURE_CNT);
1094*4882a593Smuzhiyun 	if (feat_cnt < I40IW_MAX_FEATURES) {
1095*4882a593Smuzhiyun 		ret_code = I40IW_ERR_INVALID_FEAT_CNT;
1096*4882a593Smuzhiyun 		goto exit;
1097*4882a593Smuzhiyun 	} else if (feat_cnt > I40IW_MAX_FEATURES) {
1098*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_CQP,
1099*4882a593Smuzhiyun 			    "features buf size insufficient\n");
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	for (byte_idx = 0, feat_type = 0; feat_type < I40IW_MAX_FEATURES;
1103*4882a593Smuzhiyun 	     feat_type++, byte_idx += 8) {
1104*4882a593Smuzhiyun 		get_64bit_val((u64 *)feat_buf.va, byte_idx, &temp);
1105*4882a593Smuzhiyun 		dev->feature_info[feat_type] = RS_64(temp, I40IW_FEATURE_INFO);
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun exit:
1108*4882a593Smuzhiyun 	i40iw_free_dma_mem(dev->hw, &feat_buf);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	return ret_code;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun /**
1114*4882a593Smuzhiyun  * i40iw_sc_query_fpm_values_done - poll for cqp wqe completion for query fpm
1115*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1116*4882a593Smuzhiyun  */
i40iw_sc_query_fpm_values_done(struct i40iw_sc_cqp * cqp)1117*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_query_fpm_values_done(struct i40iw_sc_cqp *cqp)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_QUERY_FPM_VALUES, NULL);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun /**
1123*4882a593Smuzhiyun  * i40iw_sc_query_fpm_values - cqp wqe query fpm values
1124*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1125*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1126*4882a593Smuzhiyun  * @hmc_fn_id: hmc function id
1127*4882a593Smuzhiyun  * @query_fpm_mem: memory for return fpm values
1128*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1129*4882a593Smuzhiyun  * @wait_type: poll ccq or cqp registers for cqp completion
1130*4882a593Smuzhiyun  */
i40iw_sc_query_fpm_values(struct i40iw_sc_cqp * cqp,u64 scratch,u8 hmc_fn_id,struct i40iw_dma_mem * query_fpm_mem,bool post_sq,u8 wait_type)1131*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_query_fpm_values(
1132*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
1133*4882a593Smuzhiyun 					u64 scratch,
1134*4882a593Smuzhiyun 					u8 hmc_fn_id,
1135*4882a593Smuzhiyun 					struct i40iw_dma_mem *query_fpm_mem,
1136*4882a593Smuzhiyun 					bool post_sq,
1137*4882a593Smuzhiyun 					u8 wait_type)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	u64 *wqe;
1140*4882a593Smuzhiyun 	u64 header;
1141*4882a593Smuzhiyun 	u32 tail, val, error;
1142*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1145*4882a593Smuzhiyun 	if (!wqe)
1146*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, hmc_fn_id);
1149*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, query_fpm_mem->pa);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_QUERY_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
1152*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_FPM WQE",
1157*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	/* read the tail from CQP_TAIL register */
1160*4882a593Smuzhiyun 	i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (error)
1163*4882a593Smuzhiyun 		return I40IW_ERR_CQP_COMPL_ERROR;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (post_sq) {
1166*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1167*4882a593Smuzhiyun 		if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
1168*4882a593Smuzhiyun 			ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
1169*4882a593Smuzhiyun 		else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
1170*4882a593Smuzhiyun 			ret_code = i40iw_sc_query_fpm_values_done(cqp);
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	return ret_code;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun /**
1177*4882a593Smuzhiyun  * i40iw_sc_add_arp_cache_entry - cqp wqe add arp cache entry
1178*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1179*4882a593Smuzhiyun  * @info: arp entry information
1180*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1181*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1182*4882a593Smuzhiyun  */
i40iw_sc_add_arp_cache_entry(struct i40iw_sc_cqp * cqp,struct i40iw_add_arp_cache_entry_info * info,u64 scratch,bool post_sq)1183*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_add_arp_cache_entry(
1184*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
1185*4882a593Smuzhiyun 				struct i40iw_add_arp_cache_entry_info *info,
1186*4882a593Smuzhiyun 				u64 scratch,
1187*4882a593Smuzhiyun 				bool post_sq)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	u64 *wqe;
1190*4882a593Smuzhiyun 	u64 temp, header;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1193*4882a593Smuzhiyun 	if (!wqe)
1194*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1195*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, info->reach_max);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	temp = info->mac_addr[5] |
1198*4882a593Smuzhiyun 	       LS_64_1(info->mac_addr[4], 8) |
1199*4882a593Smuzhiyun 	       LS_64_1(info->mac_addr[3], 16) |
1200*4882a593Smuzhiyun 	       LS_64_1(info->mac_addr[2], 24) |
1201*4882a593Smuzhiyun 	       LS_64_1(info->mac_addr[1], 32) |
1202*4882a593Smuzhiyun 	       LS_64_1(info->mac_addr[0], 40);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, temp);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	header = info->arp_index |
1207*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1208*4882a593Smuzhiyun 		 LS_64((info->permanent ? 1 : 0), I40IW_CQPSQ_MAT_PERMANENT) |
1209*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_MAT_ENTRYVALID) |
1210*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_ENTRY WQE",
1215*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	if (post_sq)
1218*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1219*4882a593Smuzhiyun 	return 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun /**
1223*4882a593Smuzhiyun  * i40iw_sc_del_arp_cache_entry - dele arp cache entry
1224*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1225*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1226*4882a593Smuzhiyun  * @arp_index: arp index to delete arp entry
1227*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1228*4882a593Smuzhiyun  */
i40iw_sc_del_arp_cache_entry(struct i40iw_sc_cqp * cqp,u64 scratch,u16 arp_index,bool post_sq)1229*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_del_arp_cache_entry(
1230*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
1231*4882a593Smuzhiyun 					u64 scratch,
1232*4882a593Smuzhiyun 					u16 arp_index,
1233*4882a593Smuzhiyun 					bool post_sq)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	u64 *wqe;
1236*4882a593Smuzhiyun 	u64 header;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1239*4882a593Smuzhiyun 	if (!wqe)
1240*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	header = arp_index |
1243*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1244*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1245*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_DEL_ENTRY WQE",
1248*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	if (post_sq)
1251*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1252*4882a593Smuzhiyun 	return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun /**
1256*4882a593Smuzhiyun  * i40iw_sc_query_arp_cache_entry - cqp wqe to query arp and arp index
1257*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1258*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1259*4882a593Smuzhiyun  * @arp_index: arp index to delete arp entry
1260*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1261*4882a593Smuzhiyun  */
i40iw_sc_query_arp_cache_entry(struct i40iw_sc_cqp * cqp,u64 scratch,u16 arp_index,bool post_sq)1262*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_query_arp_cache_entry(
1263*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
1264*4882a593Smuzhiyun 				u64 scratch,
1265*4882a593Smuzhiyun 				u16 arp_index,
1266*4882a593Smuzhiyun 				bool post_sq)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun 	u64 *wqe;
1269*4882a593Smuzhiyun 	u64 header;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1272*4882a593Smuzhiyun 	if (!wqe)
1273*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	header = arp_index |
1276*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1277*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_MAT_QUERY) |
1278*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_ARP_CACHE_ENTRY WQE",
1283*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	if (post_sq)
1286*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1287*4882a593Smuzhiyun 	return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun /**
1291*4882a593Smuzhiyun  * i40iw_sc_manage_apbvt_entry - for adding and deleting apbvt entries
1292*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1293*4882a593Smuzhiyun  * @info: info for apbvt entry to add or delete
1294*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1295*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1296*4882a593Smuzhiyun  */
i40iw_sc_manage_apbvt_entry(struct i40iw_sc_cqp * cqp,struct i40iw_apbvt_info * info,u64 scratch,bool post_sq)1297*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_manage_apbvt_entry(
1298*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
1299*4882a593Smuzhiyun 				struct i40iw_apbvt_info *info,
1300*4882a593Smuzhiyun 				u64 scratch,
1301*4882a593Smuzhiyun 				bool post_sq)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun 	u64 *wqe;
1304*4882a593Smuzhiyun 	u64 header;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1307*4882a593Smuzhiyun 	if (!wqe)
1308*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, info->port);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_MANAGE_APBVT, I40IW_CQPSQ_OPCODE) |
1313*4882a593Smuzhiyun 		 LS_64(info->add, I40IW_CQPSQ_MAPT_ADDPORT) |
1314*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_APBVT WQE",
1319*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	if (post_sq)
1322*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1323*4882a593Smuzhiyun 	return 0;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun /**
1327*4882a593Smuzhiyun  * i40iw_sc_manage_qhash_table_entry - manage quad hash entries
1328*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1329*4882a593Smuzhiyun  * @info: info for quad hash to manage
1330*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1331*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1332*4882a593Smuzhiyun  *
1333*4882a593Smuzhiyun  * This is called before connection establishment is started. For passive connections, when
1334*4882a593Smuzhiyun  * listener is created, it will call with entry type of  I40IW_QHASH_TYPE_TCP_SYN with local
1335*4882a593Smuzhiyun  * ip address and tcp port. When SYN is received (passive connections) or
1336*4882a593Smuzhiyun  * sent (active connections), this routine is called with entry type of
1337*4882a593Smuzhiyun  * I40IW_QHASH_TYPE_TCP_ESTABLISHED and quad is passed in info.
1338*4882a593Smuzhiyun  *
1339*4882a593Smuzhiyun  * When iwarp connection is done and its state moves to RTS, the quad hash entry in
1340*4882a593Smuzhiyun  * the hardware will point to iwarp's qp number and requires no calls from the driver.
1341*4882a593Smuzhiyun  */
i40iw_sc_manage_qhash_table_entry(struct i40iw_sc_cqp * cqp,struct i40iw_qhash_table_info * info,u64 scratch,bool post_sq)1342*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_manage_qhash_table_entry(
1343*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
1344*4882a593Smuzhiyun 					struct i40iw_qhash_table_info *info,
1345*4882a593Smuzhiyun 					u64 scratch,
1346*4882a593Smuzhiyun 					bool post_sq)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun 	u64 *wqe;
1349*4882a593Smuzhiyun 	u64 qw1 = 0;
1350*4882a593Smuzhiyun 	u64 qw2 = 0;
1351*4882a593Smuzhiyun 	u64 temp;
1352*4882a593Smuzhiyun 	struct i40iw_sc_vsi *vsi = info->vsi;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1355*4882a593Smuzhiyun 	if (!wqe)
1356*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	temp = info->mac_addr[5] |
1359*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[4], 8) |
1360*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[3], 16) |
1361*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[2], 24) |
1362*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[1], 32) |
1363*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[0], 40);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, temp);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	qw1 = LS_64(info->qp_num, I40IW_CQPSQ_QHASH_QPN) |
1368*4882a593Smuzhiyun 	      LS_64(info->dest_port, I40IW_CQPSQ_QHASH_DEST_PORT);
1369*4882a593Smuzhiyun 	if (info->ipv4_valid) {
1370*4882a593Smuzhiyun 		set_64bit_val(wqe,
1371*4882a593Smuzhiyun 			      48,
1372*4882a593Smuzhiyun 			      LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1373*4882a593Smuzhiyun 	} else {
1374*4882a593Smuzhiyun 		set_64bit_val(wqe,
1375*4882a593Smuzhiyun 			      56,
1376*4882a593Smuzhiyun 			      LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1377*4882a593Smuzhiyun 			      LS_64(info->dest_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 		set_64bit_val(wqe,
1380*4882a593Smuzhiyun 			      48,
1381*4882a593Smuzhiyun 			      LS_64(info->dest_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1382*4882a593Smuzhiyun 			      LS_64(info->dest_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 	qw2 = LS_64(vsi->qos[info->user_pri].qs_handle, I40IW_CQPSQ_QHASH_QS_HANDLE);
1385*4882a593Smuzhiyun 	if (info->vlan_valid)
1386*4882a593Smuzhiyun 		qw2 |= LS_64(info->vlan_id, I40IW_CQPSQ_QHASH_VLANID);
1387*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, qw2);
1388*4882a593Smuzhiyun 	if (info->entry_type == I40IW_QHASH_TYPE_TCP_ESTABLISHED) {
1389*4882a593Smuzhiyun 		qw1 |= LS_64(info->src_port, I40IW_CQPSQ_QHASH_SRC_PORT);
1390*4882a593Smuzhiyun 		if (!info->ipv4_valid) {
1391*4882a593Smuzhiyun 			set_64bit_val(wqe,
1392*4882a593Smuzhiyun 				      40,
1393*4882a593Smuzhiyun 				      LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1394*4882a593Smuzhiyun 				      LS_64(info->src_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1395*4882a593Smuzhiyun 			set_64bit_val(wqe,
1396*4882a593Smuzhiyun 				      32,
1397*4882a593Smuzhiyun 				      LS_64(info->src_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1398*4882a593Smuzhiyun 				      LS_64(info->src_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1399*4882a593Smuzhiyun 		} else {
1400*4882a593Smuzhiyun 			set_64bit_val(wqe,
1401*4882a593Smuzhiyun 				      32,
1402*4882a593Smuzhiyun 				      LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1403*4882a593Smuzhiyun 		}
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, qw1);
1407*4882a593Smuzhiyun 	temp = LS_64(cqp->polarity, I40IW_CQPSQ_QHASH_WQEVALID) |
1408*4882a593Smuzhiyun 	       LS_64(I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY, I40IW_CQPSQ_QHASH_OPCODE) |
1409*4882a593Smuzhiyun 	       LS_64(info->manage, I40IW_CQPSQ_QHASH_MANAGE) |
1410*4882a593Smuzhiyun 	       LS_64(info->ipv4_valid, I40IW_CQPSQ_QHASH_IPV4VALID) |
1411*4882a593Smuzhiyun 	       LS_64(info->vlan_valid, I40IW_CQPSQ_QHASH_VLANVALID) |
1412*4882a593Smuzhiyun 	       LS_64(info->entry_type, I40IW_CQPSQ_QHASH_ENTRYTYPE);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, temp);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_QHASH WQE",
1417*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	if (post_sq)
1420*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1421*4882a593Smuzhiyun 	return 0;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun /**
1425*4882a593Smuzhiyun  * i40iw_sc_alloc_local_mac_ipaddr_entry - cqp wqe for loc mac entry
1426*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1427*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1428*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1429*4882a593Smuzhiyun  */
i40iw_sc_alloc_local_mac_ipaddr_entry(struct i40iw_sc_cqp * cqp,u64 scratch,bool post_sq)1430*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_alloc_local_mac_ipaddr_entry(
1431*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
1432*4882a593Smuzhiyun 					u64 scratch,
1433*4882a593Smuzhiyun 					bool post_sq)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	u64 *wqe;
1436*4882a593Smuzhiyun 	u64 header;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1439*4882a593Smuzhiyun 	if (!wqe)
1440*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1441*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY, I40IW_CQPSQ_OPCODE) |
1442*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1445*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ALLOCATE_LOCAL_MAC_IPADDR WQE",
1446*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1447*4882a593Smuzhiyun 	if (post_sq)
1448*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1449*4882a593Smuzhiyun 	return 0;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun /**
1453*4882a593Smuzhiyun  * i40iw_sc_add_local_mac_ipaddr_entry - add mac enry
1454*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1455*4882a593Smuzhiyun  * @info:mac addr info
1456*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1457*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1458*4882a593Smuzhiyun  */
i40iw_sc_add_local_mac_ipaddr_entry(struct i40iw_sc_cqp * cqp,struct i40iw_local_mac_ipaddr_entry_info * info,u64 scratch,bool post_sq)1459*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_add_local_mac_ipaddr_entry(
1460*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
1461*4882a593Smuzhiyun 				struct i40iw_local_mac_ipaddr_entry_info *info,
1462*4882a593Smuzhiyun 				u64 scratch,
1463*4882a593Smuzhiyun 				bool post_sq)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	u64 *wqe;
1466*4882a593Smuzhiyun 	u64 temp, header;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1469*4882a593Smuzhiyun 	if (!wqe)
1470*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1471*4882a593Smuzhiyun 	temp = info->mac_addr[5] |
1472*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[4], 8) |
1473*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[3], 16) |
1474*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[2], 24) |
1475*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[1], 32) |
1476*4882a593Smuzhiyun 		LS_64_1(info->mac_addr[0], 40);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, temp);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	header = LS_64(info->entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1481*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1482*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ADD_LOCAL_MAC_IPADDR WQE",
1487*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	if (post_sq)
1490*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1491*4882a593Smuzhiyun 	return 0;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun /**
1495*4882a593Smuzhiyun  * i40iw_sc_del_local_mac_ipaddr_entry - cqp wqe to dele local mac
1496*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1497*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1498*4882a593Smuzhiyun  * @entry_idx: index of mac entry
1499*4882a593Smuzhiyun  * @ ignore_ref_count: to force mac adde delete
1500*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1501*4882a593Smuzhiyun  */
i40iw_sc_del_local_mac_ipaddr_entry(struct i40iw_sc_cqp * cqp,u64 scratch,u8 entry_idx,u8 ignore_ref_count,bool post_sq)1502*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_del_local_mac_ipaddr_entry(
1503*4882a593Smuzhiyun 				struct i40iw_sc_cqp *cqp,
1504*4882a593Smuzhiyun 				u64 scratch,
1505*4882a593Smuzhiyun 				u8 entry_idx,
1506*4882a593Smuzhiyun 				u8 ignore_ref_count,
1507*4882a593Smuzhiyun 				bool post_sq)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	u64 *wqe;
1510*4882a593Smuzhiyun 	u64 header;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1513*4882a593Smuzhiyun 	if (!wqe)
1514*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1515*4882a593Smuzhiyun 	header = LS_64(entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1516*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1517*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_MLIPA_FREEENTRY) |
1518*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
1519*4882a593Smuzhiyun 		 LS_64(ignore_ref_count, I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "DEL_LOCAL_MAC_IPADDR WQE",
1524*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	if (post_sq)
1527*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1528*4882a593Smuzhiyun 	return 0;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun /**
1532*4882a593Smuzhiyun  * i40iw_sc_cqp_nop - send a nop wqe
1533*4882a593Smuzhiyun  * @cqp: struct for cqp hw
1534*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1535*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1536*4882a593Smuzhiyun  */
i40iw_sc_cqp_nop(struct i40iw_sc_cqp * cqp,u64 scratch,bool post_sq)1537*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cqp_nop(struct i40iw_sc_cqp *cqp,
1538*4882a593Smuzhiyun 					       u64 scratch,
1539*4882a593Smuzhiyun 					       bool post_sq)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	u64 *wqe;
1542*4882a593Smuzhiyun 	u64 header;
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1545*4882a593Smuzhiyun 	if (!wqe)
1546*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1547*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_NOP, I40IW_CQPSQ_OPCODE) |
1548*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1549*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1550*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "NOP WQE",
1551*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	if (post_sq)
1554*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1555*4882a593Smuzhiyun 	return 0;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun /**
1559*4882a593Smuzhiyun  * i40iw_sc_ceq_init - initialize ceq
1560*4882a593Smuzhiyun  * @ceq: ceq sc structure
1561*4882a593Smuzhiyun  * @info: ceq initialization info
1562*4882a593Smuzhiyun  */
i40iw_sc_ceq_init(struct i40iw_sc_ceq * ceq,struct i40iw_ceq_init_info * info)1563*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ceq_init(struct i40iw_sc_ceq *ceq,
1564*4882a593Smuzhiyun 						struct i40iw_ceq_init_info *info)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	u32 pble_obj_cnt;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	if ((info->elem_cnt < I40IW_MIN_CEQ_ENTRIES) ||
1569*4882a593Smuzhiyun 	    (info->elem_cnt > I40IW_MAX_CEQ_ENTRIES))
1570*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_SIZE;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	if (info->ceq_id >= I40IW_MAX_CEQID)
1573*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_CEQ_ID;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1578*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	ceq->size = sizeof(*ceq);
1581*4882a593Smuzhiyun 	ceq->ceqe_base = (struct i40iw_ceqe *)info->ceqe_base;
1582*4882a593Smuzhiyun 	ceq->ceq_id = info->ceq_id;
1583*4882a593Smuzhiyun 	ceq->dev = info->dev;
1584*4882a593Smuzhiyun 	ceq->elem_cnt = info->elem_cnt;
1585*4882a593Smuzhiyun 	ceq->ceq_elem_pa = info->ceqe_pa;
1586*4882a593Smuzhiyun 	ceq->virtual_map = info->virtual_map;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	ceq->pbl_chunk_size = (ceq->virtual_map ? info->pbl_chunk_size : 0);
1589*4882a593Smuzhiyun 	ceq->first_pm_pbl_idx = (ceq->virtual_map ? info->first_pm_pbl_idx : 0);
1590*4882a593Smuzhiyun 	ceq->pbl_list = (ceq->virtual_map ? info->pbl_list : NULL);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	ceq->tph_en = info->tph_en;
1593*4882a593Smuzhiyun 	ceq->tph_val = info->tph_val;
1594*4882a593Smuzhiyun 	ceq->polarity = 1;
1595*4882a593Smuzhiyun 	I40IW_RING_INIT(ceq->ceq_ring, ceq->elem_cnt);
1596*4882a593Smuzhiyun 	ceq->dev->ceq[info->ceq_id] = ceq;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	return 0;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun /**
1602*4882a593Smuzhiyun  * i40iw_sc_ceq_create - create ceq wqe
1603*4882a593Smuzhiyun  * @ceq: ceq sc structure
1604*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1605*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1606*4882a593Smuzhiyun  */
i40iw_sc_ceq_create(struct i40iw_sc_ceq * ceq,u64 scratch,bool post_sq)1607*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ceq_create(struct i40iw_sc_ceq *ceq,
1608*4882a593Smuzhiyun 						  u64 scratch,
1609*4882a593Smuzhiyun 						  bool post_sq)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
1612*4882a593Smuzhiyun 	u64 *wqe;
1613*4882a593Smuzhiyun 	u64 header;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	cqp = ceq->dev->cqp;
1616*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1617*4882a593Smuzhiyun 	if (!wqe)
1618*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1619*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, ceq->elem_cnt);
1620*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, (ceq->virtual_map ? 0 : ceq->ceq_elem_pa));
1621*4882a593Smuzhiyun 	set_64bit_val(wqe, 48, (ceq->virtual_map ? ceq->first_pm_pbl_idx : 0));
1622*4882a593Smuzhiyun 	set_64bit_val(wqe, 56, LS_64(ceq->tph_val, I40IW_CQPSQ_TPHVAL));
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	header = ceq->ceq_id |
1625*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_CREATE_CEQ, I40IW_CQPSQ_OPCODE) |
1626*4882a593Smuzhiyun 		 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1627*4882a593Smuzhiyun 		 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1628*4882a593Smuzhiyun 		 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1629*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_CREATE WQE",
1634*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	if (post_sq)
1637*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1638*4882a593Smuzhiyun 	return 0;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun /**
1642*4882a593Smuzhiyun  * i40iw_sc_cceq_create_done - poll for control ceq wqe to complete
1643*4882a593Smuzhiyun  * @ceq: ceq sc structure
1644*4882a593Smuzhiyun  */
i40iw_sc_cceq_create_done(struct i40iw_sc_ceq * ceq)1645*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cceq_create_done(struct i40iw_sc_ceq *ceq)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	cqp = ceq->dev->cqp;
1650*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CEQ, NULL);
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun /**
1654*4882a593Smuzhiyun  * i40iw_sc_cceq_destroy_done - poll for destroy cceq to complete
1655*4882a593Smuzhiyun  * @ceq: ceq sc structure
1656*4882a593Smuzhiyun  */
i40iw_sc_cceq_destroy_done(struct i40iw_sc_ceq * ceq)1657*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cceq_destroy_done(struct i40iw_sc_ceq *ceq)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	cqp = ceq->dev->cqp;
1662*4882a593Smuzhiyun 	cqp->process_cqp_sds = i40iw_update_sds_noccq;
1663*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_CEQ, NULL);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun /**
1667*4882a593Smuzhiyun  * i40iw_sc_cceq_create - create cceq
1668*4882a593Smuzhiyun  * @ceq: ceq sc structure
1669*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1670*4882a593Smuzhiyun  */
i40iw_sc_cceq_create(struct i40iw_sc_ceq * ceq,u64 scratch)1671*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cceq_create(struct i40iw_sc_ceq *ceq, u64 scratch)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	ret_code = i40iw_sc_ceq_create(ceq, scratch, true);
1676*4882a593Smuzhiyun 	if (!ret_code)
1677*4882a593Smuzhiyun 		ret_code = i40iw_sc_cceq_create_done(ceq);
1678*4882a593Smuzhiyun 	return ret_code;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun /**
1682*4882a593Smuzhiyun  * i40iw_sc_ceq_destroy - destroy ceq
1683*4882a593Smuzhiyun  * @ceq: ceq sc structure
1684*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1685*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1686*4882a593Smuzhiyun  */
i40iw_sc_ceq_destroy(struct i40iw_sc_ceq * ceq,u64 scratch,bool post_sq)1687*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ceq_destroy(struct i40iw_sc_ceq *ceq,
1688*4882a593Smuzhiyun 						   u64 scratch,
1689*4882a593Smuzhiyun 						   bool post_sq)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
1692*4882a593Smuzhiyun 	u64 *wqe;
1693*4882a593Smuzhiyun 	u64 header;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	cqp = ceq->dev->cqp;
1696*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1697*4882a593Smuzhiyun 	if (!wqe)
1698*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1699*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, ceq->elem_cnt);
1700*4882a593Smuzhiyun 	set_64bit_val(wqe, 48, ceq->first_pm_pbl_idx);
1701*4882a593Smuzhiyun 	header = ceq->ceq_id |
1702*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_DESTROY_CEQ, I40IW_CQPSQ_OPCODE) |
1703*4882a593Smuzhiyun 		 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1704*4882a593Smuzhiyun 		 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1705*4882a593Smuzhiyun 		 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1706*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1707*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1708*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_DESTROY WQE",
1709*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	if (post_sq)
1712*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1713*4882a593Smuzhiyun 	return 0;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun /**
1717*4882a593Smuzhiyun  * i40iw_sc_process_ceq - process ceq
1718*4882a593Smuzhiyun  * @dev: sc device struct
1719*4882a593Smuzhiyun  * @ceq: ceq sc structure
1720*4882a593Smuzhiyun  */
i40iw_sc_process_ceq(struct i40iw_sc_dev * dev,struct i40iw_sc_ceq * ceq)1721*4882a593Smuzhiyun static void *i40iw_sc_process_ceq(struct i40iw_sc_dev *dev, struct i40iw_sc_ceq *ceq)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun 	u64 temp;
1724*4882a593Smuzhiyun 	u64 *ceqe;
1725*4882a593Smuzhiyun 	struct i40iw_sc_cq *cq = NULL;
1726*4882a593Smuzhiyun 	u8 polarity;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	ceqe = (u64 *)I40IW_GET_CURRENT_CEQ_ELEMENT(ceq);
1729*4882a593Smuzhiyun 	get_64bit_val(ceqe, 0, &temp);
1730*4882a593Smuzhiyun 	polarity = (u8)RS_64(temp, I40IW_CEQE_VALID);
1731*4882a593Smuzhiyun 	if (polarity != ceq->polarity)
1732*4882a593Smuzhiyun 		return cq;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	cq = (struct i40iw_sc_cq *)(unsigned long)LS_64_1(temp, 1);
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	I40IW_RING_MOVE_TAIL(ceq->ceq_ring);
1737*4882a593Smuzhiyun 	if (I40IW_RING_GETCURRENT_TAIL(ceq->ceq_ring) == 0)
1738*4882a593Smuzhiyun 		ceq->polarity ^= 1;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	if (dev->is_pf)
1741*4882a593Smuzhiyun 		i40iw_wr32(dev->hw, I40E_PFPE_CQACK, cq->cq_uk.cq_id);
1742*4882a593Smuzhiyun 	else
1743*4882a593Smuzhiyun 		i40iw_wr32(dev->hw, I40E_VFPE_CQACK1, cq->cq_uk.cq_id);
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	return cq;
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun /**
1749*4882a593Smuzhiyun  * i40iw_sc_aeq_init - initialize aeq
1750*4882a593Smuzhiyun  * @aeq: aeq structure ptr
1751*4882a593Smuzhiyun  * @info: aeq initialization info
1752*4882a593Smuzhiyun  */
i40iw_sc_aeq_init(struct i40iw_sc_aeq * aeq,struct i40iw_aeq_init_info * info)1753*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_aeq_init(struct i40iw_sc_aeq *aeq,
1754*4882a593Smuzhiyun 						struct i40iw_aeq_init_info *info)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	u32 pble_obj_cnt;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	if ((info->elem_cnt < I40IW_MIN_AEQ_ENTRIES) ||
1759*4882a593Smuzhiyun 	    (info->elem_cnt > I40IW_MAX_AEQ_ENTRIES))
1760*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_SIZE;
1761*4882a593Smuzhiyun 	pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1764*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	aeq->size = sizeof(*aeq);
1767*4882a593Smuzhiyun 	aeq->polarity = 1;
1768*4882a593Smuzhiyun 	aeq->aeqe_base = (struct i40iw_sc_aeqe *)info->aeqe_base;
1769*4882a593Smuzhiyun 	aeq->dev = info->dev;
1770*4882a593Smuzhiyun 	aeq->elem_cnt = info->elem_cnt;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	aeq->aeq_elem_pa = info->aeq_elem_pa;
1773*4882a593Smuzhiyun 	I40IW_RING_INIT(aeq->aeq_ring, aeq->elem_cnt);
1774*4882a593Smuzhiyun 	info->dev->aeq = aeq;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	aeq->virtual_map = info->virtual_map;
1777*4882a593Smuzhiyun 	aeq->pbl_list = (aeq->virtual_map ? info->pbl_list : NULL);
1778*4882a593Smuzhiyun 	aeq->pbl_chunk_size = (aeq->virtual_map ? info->pbl_chunk_size : 0);
1779*4882a593Smuzhiyun 	aeq->first_pm_pbl_idx = (aeq->virtual_map ? info->first_pm_pbl_idx : 0);
1780*4882a593Smuzhiyun 	info->dev->aeq = aeq;
1781*4882a593Smuzhiyun 	return 0;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun /**
1785*4882a593Smuzhiyun  * i40iw_sc_aeq_create - create aeq
1786*4882a593Smuzhiyun  * @aeq: aeq structure ptr
1787*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1788*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1789*4882a593Smuzhiyun  */
i40iw_sc_aeq_create(struct i40iw_sc_aeq * aeq,u64 scratch,bool post_sq)1790*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_aeq_create(struct i40iw_sc_aeq *aeq,
1791*4882a593Smuzhiyun 						  u64 scratch,
1792*4882a593Smuzhiyun 						  bool post_sq)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	u64 *wqe;
1795*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
1796*4882a593Smuzhiyun 	u64 header;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	cqp = aeq->dev->cqp;
1799*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1800*4882a593Smuzhiyun 	if (!wqe)
1801*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1802*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, aeq->elem_cnt);
1803*4882a593Smuzhiyun 	set_64bit_val(wqe, 32,
1804*4882a593Smuzhiyun 		      (aeq->virtual_map ? 0 : aeq->aeq_elem_pa));
1805*4882a593Smuzhiyun 	set_64bit_val(wqe, 48,
1806*4882a593Smuzhiyun 		      (aeq->virtual_map ? aeq->first_pm_pbl_idx : 0));
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_CREATE_AEQ, I40IW_CQPSQ_OPCODE) |
1809*4882a593Smuzhiyun 		 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1810*4882a593Smuzhiyun 		 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1811*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1814*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_CREATE WQE",
1815*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1816*4882a593Smuzhiyun 	if (post_sq)
1817*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1818*4882a593Smuzhiyun 	return 0;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun /**
1822*4882a593Smuzhiyun  * i40iw_sc_aeq_destroy - destroy aeq during close
1823*4882a593Smuzhiyun  * @aeq: aeq structure ptr
1824*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
1825*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
1826*4882a593Smuzhiyun  */
i40iw_sc_aeq_destroy(struct i40iw_sc_aeq * aeq,u64 scratch,bool post_sq)1827*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_aeq_destroy(struct i40iw_sc_aeq *aeq,
1828*4882a593Smuzhiyun 						   u64 scratch,
1829*4882a593Smuzhiyun 						   bool post_sq)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	u64 *wqe;
1832*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
1833*4882a593Smuzhiyun 	u64 header;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	cqp = aeq->dev->cqp;
1836*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1837*4882a593Smuzhiyun 	if (!wqe)
1838*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
1839*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, aeq->elem_cnt);
1840*4882a593Smuzhiyun 	set_64bit_val(wqe, 48, aeq->first_pm_pbl_idx);
1841*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_DESTROY_AEQ, I40IW_CQPSQ_OPCODE) |
1842*4882a593Smuzhiyun 		 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1843*4882a593Smuzhiyun 		 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1844*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1845*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_DESTROY WQE",
1848*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
1849*4882a593Smuzhiyun 	if (post_sq)
1850*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
1851*4882a593Smuzhiyun 	return 0;
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun /**
1855*4882a593Smuzhiyun  * i40iw_sc_get_next_aeqe - get next aeq entry
1856*4882a593Smuzhiyun  * @aeq: aeq structure ptr
1857*4882a593Smuzhiyun  * @info: aeqe info to be returned
1858*4882a593Smuzhiyun  */
i40iw_sc_get_next_aeqe(struct i40iw_sc_aeq * aeq,struct i40iw_aeqe_info * info)1859*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_get_next_aeqe(struct i40iw_sc_aeq *aeq,
1860*4882a593Smuzhiyun 						     struct i40iw_aeqe_info *info)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun 	u64 temp, compl_ctx;
1863*4882a593Smuzhiyun 	u64 *aeqe;
1864*4882a593Smuzhiyun 	u16 wqe_idx;
1865*4882a593Smuzhiyun 	u8 ae_src;
1866*4882a593Smuzhiyun 	u8 polarity;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	aeqe = (u64 *)I40IW_GET_CURRENT_AEQ_ELEMENT(aeq);
1869*4882a593Smuzhiyun 	get_64bit_val(aeqe, 0, &compl_ctx);
1870*4882a593Smuzhiyun 	get_64bit_val(aeqe, 8, &temp);
1871*4882a593Smuzhiyun 	polarity = (u8)RS_64(temp, I40IW_AEQE_VALID);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	if (aeq->polarity != polarity)
1874*4882a593Smuzhiyun 		return I40IW_ERR_QUEUE_EMPTY;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	i40iw_debug_buf(aeq->dev, I40IW_DEBUG_WQE, "AEQ_ENTRY", aeqe, 16);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	ae_src = (u8)RS_64(temp, I40IW_AEQE_AESRC);
1879*4882a593Smuzhiyun 	wqe_idx = (u16)RS_64(temp, I40IW_AEQE_WQDESCIDX);
1880*4882a593Smuzhiyun 	info->qp_cq_id = (u32)RS_64(temp, I40IW_AEQE_QPCQID);
1881*4882a593Smuzhiyun 	info->ae_id = (u16)RS_64(temp, I40IW_AEQE_AECODE);
1882*4882a593Smuzhiyun 	info->tcp_state = (u8)RS_64(temp, I40IW_AEQE_TCPSTATE);
1883*4882a593Smuzhiyun 	info->iwarp_state = (u8)RS_64(temp, I40IW_AEQE_IWSTATE);
1884*4882a593Smuzhiyun 	info->q2_data_written = (u8)RS_64(temp, I40IW_AEQE_Q2DATA);
1885*4882a593Smuzhiyun 	info->aeqe_overflow = (bool)RS_64(temp, I40IW_AEQE_OVERFLOW);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	switch (info->ae_id) {
1888*4882a593Smuzhiyun 	case I40IW_AE_PRIV_OPERATION_DENIED:
1889*4882a593Smuzhiyun 	case I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG:
1890*4882a593Smuzhiyun 	case I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT:
1891*4882a593Smuzhiyun 	case I40IW_AE_BAD_CLOSE:
1892*4882a593Smuzhiyun 	case I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE:
1893*4882a593Smuzhiyun 	case I40IW_AE_RDMA_READ_WHILE_ORD_ZERO:
1894*4882a593Smuzhiyun 	case I40IW_AE_STAG_ZERO_INVALID:
1895*4882a593Smuzhiyun 	case I40IW_AE_IB_RREQ_AND_Q1_FULL:
1896*4882a593Smuzhiyun 	case I40IW_AE_WQE_UNEXPECTED_OPCODE:
1897*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
1898*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_MO:
1899*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_QN:
1900*4882a593Smuzhiyun 	case I40IW_AE_DDP_NO_L_BIT:
1901*4882a593Smuzhiyun 	case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
1902*4882a593Smuzhiyun 	case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
1903*4882a593Smuzhiyun 	case I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST:
1904*4882a593Smuzhiyun 	case I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP:
1905*4882a593Smuzhiyun 	case I40IW_AE_INVALID_ARP_ENTRY:
1906*4882a593Smuzhiyun 	case I40IW_AE_INVALID_TCP_OPTION_RCVD:
1907*4882a593Smuzhiyun 	case I40IW_AE_STALE_ARP_ENTRY:
1908*4882a593Smuzhiyun 	case I40IW_AE_LLP_CLOSE_COMPLETE:
1909*4882a593Smuzhiyun 	case I40IW_AE_LLP_CONNECTION_RESET:
1910*4882a593Smuzhiyun 	case I40IW_AE_LLP_FIN_RECEIVED:
1911*4882a593Smuzhiyun 	case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
1912*4882a593Smuzhiyun 	case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
1913*4882a593Smuzhiyun 	case I40IW_AE_LLP_SYN_RECEIVED:
1914*4882a593Smuzhiyun 	case I40IW_AE_LLP_TERMINATE_RECEIVED:
1915*4882a593Smuzhiyun 	case I40IW_AE_LLP_TOO_MANY_RETRIES:
1916*4882a593Smuzhiyun 	case I40IW_AE_LLP_DOUBT_REACHABILITY:
1917*4882a593Smuzhiyun 	case I40IW_AE_RESET_SENT:
1918*4882a593Smuzhiyun 	case I40IW_AE_TERMINATE_SENT:
1919*4882a593Smuzhiyun 	case I40IW_AE_RESET_NOT_SENT:
1920*4882a593Smuzhiyun 	case I40IW_AE_LCE_QP_CATASTROPHIC:
1921*4882a593Smuzhiyun 	case I40IW_AE_QP_SUSPEND_COMPLETE:
1922*4882a593Smuzhiyun 		info->qp = true;
1923*4882a593Smuzhiyun 		info->compl_ctx = compl_ctx;
1924*4882a593Smuzhiyun 		ae_src = I40IW_AE_SOURCE_RSVD;
1925*4882a593Smuzhiyun 		break;
1926*4882a593Smuzhiyun 	case I40IW_AE_LCE_CQ_CATASTROPHIC:
1927*4882a593Smuzhiyun 		info->cq = true;
1928*4882a593Smuzhiyun 		info->compl_ctx = LS_64_1(compl_ctx, 1);
1929*4882a593Smuzhiyun 		ae_src = I40IW_AE_SOURCE_RSVD;
1930*4882a593Smuzhiyun 		break;
1931*4882a593Smuzhiyun 	}
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	switch (ae_src) {
1934*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_RQ:
1935*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_RQ_0011:
1936*4882a593Smuzhiyun 		info->qp = true;
1937*4882a593Smuzhiyun 		info->wqe_idx = wqe_idx;
1938*4882a593Smuzhiyun 		info->compl_ctx = compl_ctx;
1939*4882a593Smuzhiyun 		break;
1940*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_CQ:
1941*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_CQ_0110:
1942*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_CQ_1010:
1943*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_CQ_1110:
1944*4882a593Smuzhiyun 		info->cq = true;
1945*4882a593Smuzhiyun 		info->compl_ctx = LS_64_1(compl_ctx, 1);
1946*4882a593Smuzhiyun 		break;
1947*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_SQ:
1948*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_SQ_0111:
1949*4882a593Smuzhiyun 		info->qp = true;
1950*4882a593Smuzhiyun 		info->sq = true;
1951*4882a593Smuzhiyun 		info->wqe_idx = wqe_idx;
1952*4882a593Smuzhiyun 		info->compl_ctx = compl_ctx;
1953*4882a593Smuzhiyun 		break;
1954*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_IN_RR_WR:
1955*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_IN_RR_WR_1011:
1956*4882a593Smuzhiyun 		info->qp = true;
1957*4882a593Smuzhiyun 		info->compl_ctx = compl_ctx;
1958*4882a593Smuzhiyun 		info->in_rdrsp_wr = true;
1959*4882a593Smuzhiyun 		break;
1960*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_OUT_RR:
1961*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_OUT_RR_1111:
1962*4882a593Smuzhiyun 		info->qp = true;
1963*4882a593Smuzhiyun 		info->compl_ctx = compl_ctx;
1964*4882a593Smuzhiyun 		info->out_rdrsp = true;
1965*4882a593Smuzhiyun 		break;
1966*4882a593Smuzhiyun 	case I40IW_AE_SOURCE_RSVD:
1967*4882a593Smuzhiyun 	default:
1968*4882a593Smuzhiyun 		break;
1969*4882a593Smuzhiyun 	}
1970*4882a593Smuzhiyun 	I40IW_RING_MOVE_TAIL(aeq->aeq_ring);
1971*4882a593Smuzhiyun 	if (I40IW_RING_GETCURRENT_TAIL(aeq->aeq_ring) == 0)
1972*4882a593Smuzhiyun 		aeq->polarity ^= 1;
1973*4882a593Smuzhiyun 	return 0;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun /**
1977*4882a593Smuzhiyun  * i40iw_sc_repost_aeq_entries - repost completed aeq entries
1978*4882a593Smuzhiyun  * @dev: sc device struct
1979*4882a593Smuzhiyun  * @count: allocate count
1980*4882a593Smuzhiyun  */
i40iw_sc_repost_aeq_entries(struct i40iw_sc_dev * dev,u32 count)1981*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_repost_aeq_entries(struct i40iw_sc_dev *dev,
1982*4882a593Smuzhiyun 							  u32 count)
1983*4882a593Smuzhiyun {
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	if (dev->is_pf)
1986*4882a593Smuzhiyun 		i40iw_wr32(dev->hw, I40E_PFPE_AEQALLOC, count);
1987*4882a593Smuzhiyun 	else
1988*4882a593Smuzhiyun 		i40iw_wr32(dev->hw, I40E_VFPE_AEQALLOC1, count);
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	return 0;
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun /**
1994*4882a593Smuzhiyun  * i40iw_sc_aeq_create_done - create aeq
1995*4882a593Smuzhiyun  * @aeq: aeq structure ptr
1996*4882a593Smuzhiyun  */
i40iw_sc_aeq_create_done(struct i40iw_sc_aeq * aeq)1997*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_aeq_create_done(struct i40iw_sc_aeq *aeq)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	cqp = aeq->dev->cqp;
2002*4882a593Smuzhiyun 	return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_AEQ, NULL);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun /**
2006*4882a593Smuzhiyun  * i40iw_sc_aeq_destroy_done - destroy of aeq during close
2007*4882a593Smuzhiyun  * @aeq: aeq structure ptr
2008*4882a593Smuzhiyun  */
i40iw_sc_aeq_destroy_done(struct i40iw_sc_aeq * aeq)2009*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_aeq_destroy_done(struct i40iw_sc_aeq *aeq)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	cqp = aeq->dev->cqp;
2014*4882a593Smuzhiyun 	return  i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_AEQ, NULL);
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun /**
2018*4882a593Smuzhiyun  * i40iw_sc_ccq_init - initialize control cq
2019*4882a593Smuzhiyun  * @cq: sc's cq ctruct
2020*4882a593Smuzhiyun  * @info: info for control cq initialization
2021*4882a593Smuzhiyun  */
i40iw_sc_ccq_init(struct i40iw_sc_cq * cq,struct i40iw_ccq_init_info * info)2022*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ccq_init(struct i40iw_sc_cq *cq,
2023*4882a593Smuzhiyun 						struct i40iw_ccq_init_info *info)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun 	u32 pble_obj_cnt;
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	if (info->num_elem < I40IW_MIN_CQ_SIZE || info->num_elem > I40IW_MAX_CQ_SIZE)
2028*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_SIZE;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	if (info->ceq_id > I40IW_MAX_CEQID)
2031*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_CEQ_ID;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
2036*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	cq->cq_pa = info->cq_pa;
2039*4882a593Smuzhiyun 	cq->cq_uk.cq_base = info->cq_base;
2040*4882a593Smuzhiyun 	cq->shadow_area_pa = info->shadow_area_pa;
2041*4882a593Smuzhiyun 	cq->cq_uk.shadow_area = info->shadow_area;
2042*4882a593Smuzhiyun 	cq->shadow_read_threshold = info->shadow_read_threshold;
2043*4882a593Smuzhiyun 	cq->dev = info->dev;
2044*4882a593Smuzhiyun 	cq->ceq_id = info->ceq_id;
2045*4882a593Smuzhiyun 	cq->cq_uk.cq_size = info->num_elem;
2046*4882a593Smuzhiyun 	cq->cq_type = I40IW_CQ_TYPE_CQP;
2047*4882a593Smuzhiyun 	cq->ceqe_mask = info->ceqe_mask;
2048*4882a593Smuzhiyun 	I40IW_RING_INIT(cq->cq_uk.cq_ring, info->num_elem);
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	cq->cq_uk.cq_id = 0;    /* control cq is id 0 always */
2051*4882a593Smuzhiyun 	cq->ceq_id_valid = info->ceq_id_valid;
2052*4882a593Smuzhiyun 	cq->tph_en = info->tph_en;
2053*4882a593Smuzhiyun 	cq->tph_val = info->tph_val;
2054*4882a593Smuzhiyun 	cq->cq_uk.avoid_mem_cflct = info->avoid_mem_cflct;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	cq->pbl_list = info->pbl_list;
2057*4882a593Smuzhiyun 	cq->virtual_map = info->virtual_map;
2058*4882a593Smuzhiyun 	cq->pbl_chunk_size = info->pbl_chunk_size;
2059*4882a593Smuzhiyun 	cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2060*4882a593Smuzhiyun 	cq->cq_uk.polarity = true;
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	/* following are only for iw cqs so initialize them to zero */
2063*4882a593Smuzhiyun 	cq->cq_uk.cqe_alloc_reg = NULL;
2064*4882a593Smuzhiyun 	info->dev->ccq = cq;
2065*4882a593Smuzhiyun 	return 0;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun /**
2069*4882a593Smuzhiyun  * i40iw_sc_ccq_create_done - poll cqp for ccq create
2070*4882a593Smuzhiyun  * @ccq: ccq sc struct
2071*4882a593Smuzhiyun  */
i40iw_sc_ccq_create_done(struct i40iw_sc_cq * ccq)2072*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ccq_create_done(struct i40iw_sc_cq *ccq)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	cqp = ccq->dev->cqp;
2077*4882a593Smuzhiyun 	return	i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CQ, NULL);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun /**
2081*4882a593Smuzhiyun  * i40iw_sc_ccq_create - create control cq
2082*4882a593Smuzhiyun  * @ccq: ccq sc struct
2083*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2084*4882a593Smuzhiyun  * @check_overflow: overlow flag for ccq
2085*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2086*4882a593Smuzhiyun  */
i40iw_sc_ccq_create(struct i40iw_sc_cq * ccq,u64 scratch,bool check_overflow,bool post_sq)2087*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ccq_create(struct i40iw_sc_cq *ccq,
2088*4882a593Smuzhiyun 						  u64 scratch,
2089*4882a593Smuzhiyun 						  bool check_overflow,
2090*4882a593Smuzhiyun 						  bool post_sq)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun 	u64 *wqe;
2093*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2094*4882a593Smuzhiyun 	u64 header;
2095*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	cqp = ccq->dev->cqp;
2098*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2099*4882a593Smuzhiyun 	if (!wqe)
2100*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2101*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
2102*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
2103*4882a593Smuzhiyun 	set_64bit_val(wqe, 16,
2104*4882a593Smuzhiyun 		      LS_64(ccq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2105*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, (ccq->virtual_map ? 0 : ccq->cq_pa));
2106*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, ccq->shadow_area_pa);
2107*4882a593Smuzhiyun 	set_64bit_val(wqe, 48,
2108*4882a593Smuzhiyun 		      (ccq->virtual_map ? ccq->first_pm_pbl_idx : 0));
2109*4882a593Smuzhiyun 	set_64bit_val(wqe, 56,
2110*4882a593Smuzhiyun 		      LS_64(ccq->tph_val, I40IW_CQPSQ_TPHVAL));
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	header = ccq->cq_uk.cq_id |
2113*4882a593Smuzhiyun 		 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2114*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
2115*4882a593Smuzhiyun 		 LS_64(ccq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2116*4882a593Smuzhiyun 		 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2117*4882a593Smuzhiyun 		 LS_64(ccq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2118*4882a593Smuzhiyun 		 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2119*4882a593Smuzhiyun 		 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2120*4882a593Smuzhiyun 		 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
2121*4882a593Smuzhiyun 		 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2122*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_CREATE WQE",
2127*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	if (post_sq) {
2130*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2131*4882a593Smuzhiyun 		ret_code = i40iw_sc_ccq_create_done(ccq);
2132*4882a593Smuzhiyun 		if (ret_code)
2133*4882a593Smuzhiyun 			return ret_code;
2134*4882a593Smuzhiyun 	}
2135*4882a593Smuzhiyun 	cqp->process_cqp_sds = i40iw_cqp_sds_cmd;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	return 0;
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun /**
2141*4882a593Smuzhiyun  * i40iw_sc_ccq_destroy - destroy ccq during close
2142*4882a593Smuzhiyun  * @ccq: ccq sc struct
2143*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2144*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2145*4882a593Smuzhiyun  */
i40iw_sc_ccq_destroy(struct i40iw_sc_cq * ccq,u64 scratch,bool post_sq)2146*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_ccq_destroy(struct i40iw_sc_cq *ccq,
2147*4882a593Smuzhiyun 						   u64 scratch,
2148*4882a593Smuzhiyun 						   bool post_sq)
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2151*4882a593Smuzhiyun 	u64 *wqe;
2152*4882a593Smuzhiyun 	u64 header;
2153*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
2154*4882a593Smuzhiyun 	u32 tail, val, error;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	cqp = ccq->dev->cqp;
2157*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2158*4882a593Smuzhiyun 	if (!wqe)
2159*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2160*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
2161*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
2162*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, ccq->shadow_area_pa);
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	header = ccq->cq_uk.cq_id |
2165*4882a593Smuzhiyun 		 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2166*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
2167*4882a593Smuzhiyun 		 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2168*4882a593Smuzhiyun 		 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2169*4882a593Smuzhiyun 		 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
2170*4882a593Smuzhiyun 		 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2171*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_DESTROY WQE",
2176*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
2179*4882a593Smuzhiyun 	if (error)
2180*4882a593Smuzhiyun 		return I40IW_ERR_CQP_COMPL_ERROR;
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	if (post_sq) {
2183*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2184*4882a593Smuzhiyun 		ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
2185*4882a593Smuzhiyun 	}
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	cqp->process_cqp_sds = i40iw_update_sds_noccq;
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	return ret_code;
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun /**
2193*4882a593Smuzhiyun  * i40iw_sc_cq_init - initialize completion q
2194*4882a593Smuzhiyun  * @cq: cq struct
2195*4882a593Smuzhiyun  * @info: cq initialization info
2196*4882a593Smuzhiyun  */
i40iw_sc_cq_init(struct i40iw_sc_cq * cq,struct i40iw_cq_init_info * info)2197*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cq_init(struct i40iw_sc_cq *cq,
2198*4882a593Smuzhiyun 					       struct i40iw_cq_init_info *info)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun 	u32 __iomem *cqe_alloc_reg = NULL;
2201*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
2202*4882a593Smuzhiyun 	u32 pble_obj_cnt;
2203*4882a593Smuzhiyun 	u32 arm_offset;
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 	if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
2208*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	cq->cq_pa = info->cq_base_pa;
2211*4882a593Smuzhiyun 	cq->dev = info->dev;
2212*4882a593Smuzhiyun 	cq->ceq_id = info->ceq_id;
2213*4882a593Smuzhiyun 	arm_offset = (info->dev->is_pf) ? I40E_PFPE_CQARM : I40E_VFPE_CQARM1;
2214*4882a593Smuzhiyun 	if (i40iw_get_hw_addr(cq->dev))
2215*4882a593Smuzhiyun 		cqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(cq->dev) +
2216*4882a593Smuzhiyun 					      arm_offset);
2217*4882a593Smuzhiyun 	info->cq_uk_init_info.cqe_alloc_reg = cqe_alloc_reg;
2218*4882a593Smuzhiyun 	ret_code = i40iw_cq_uk_init(&cq->cq_uk, &info->cq_uk_init_info);
2219*4882a593Smuzhiyun 	if (ret_code)
2220*4882a593Smuzhiyun 		return ret_code;
2221*4882a593Smuzhiyun 	cq->virtual_map = info->virtual_map;
2222*4882a593Smuzhiyun 	cq->pbl_chunk_size = info->pbl_chunk_size;
2223*4882a593Smuzhiyun 	cq->ceqe_mask = info->ceqe_mask;
2224*4882a593Smuzhiyun 	cq->cq_type = (info->type) ? info->type : I40IW_CQ_TYPE_IWARP;
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	cq->shadow_area_pa = info->shadow_area_pa;
2227*4882a593Smuzhiyun 	cq->shadow_read_threshold = info->shadow_read_threshold;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	cq->ceq_id_valid = info->ceq_id_valid;
2230*4882a593Smuzhiyun 	cq->tph_en = info->tph_en;
2231*4882a593Smuzhiyun 	cq->tph_val = info->tph_val;
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 	cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	return 0;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun /**
2239*4882a593Smuzhiyun  * i40iw_sc_cq_create - create completion q
2240*4882a593Smuzhiyun  * @cq: cq struct
2241*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2242*4882a593Smuzhiyun  * @check_overflow: flag for overflow check
2243*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2244*4882a593Smuzhiyun  */
i40iw_sc_cq_create(struct i40iw_sc_cq * cq,u64 scratch,bool check_overflow,bool post_sq)2245*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cq_create(struct i40iw_sc_cq *cq,
2246*4882a593Smuzhiyun 						 u64 scratch,
2247*4882a593Smuzhiyun 						 bool check_overflow,
2248*4882a593Smuzhiyun 						 bool post_sq)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun 	u64 *wqe;
2251*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2252*4882a593Smuzhiyun 	u64 header;
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	if (cq->cq_uk.cq_id > I40IW_MAX_CQID)
2255*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_CQ_ID;
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 	if (cq->ceq_id > I40IW_MAX_CEQID)
2258*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_CEQ_ID;
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	cqp = cq->dev->cqp;
2261*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2262*4882a593Smuzhiyun 	if (!wqe)
2263*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2266*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2267*4882a593Smuzhiyun 	set_64bit_val(wqe,
2268*4882a593Smuzhiyun 		      16,
2269*4882a593Smuzhiyun 		      LS_64(cq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, cq->shadow_area_pa);
2274*4882a593Smuzhiyun 	set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2275*4882a593Smuzhiyun 	set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	header = cq->cq_uk.cq_id |
2278*4882a593Smuzhiyun 		 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2279*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
2280*4882a593Smuzhiyun 		 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2281*4882a593Smuzhiyun 		 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2282*4882a593Smuzhiyun 		 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2283*4882a593Smuzhiyun 		 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2284*4882a593Smuzhiyun 		 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2285*4882a593Smuzhiyun 		 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2286*4882a593Smuzhiyun 		 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2287*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_CREATE WQE",
2292*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	if (post_sq)
2295*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2296*4882a593Smuzhiyun 	return 0;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun /**
2300*4882a593Smuzhiyun  * i40iw_sc_cq_destroy - destroy completion q
2301*4882a593Smuzhiyun  * @cq: cq struct
2302*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2303*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2304*4882a593Smuzhiyun  */
i40iw_sc_cq_destroy(struct i40iw_sc_cq * cq,u64 scratch,bool post_sq)2305*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cq_destroy(struct i40iw_sc_cq *cq,
2306*4882a593Smuzhiyun 						  u64 scratch,
2307*4882a593Smuzhiyun 						  bool post_sq)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2310*4882a593Smuzhiyun 	u64 *wqe;
2311*4882a593Smuzhiyun 	u64 header;
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	cqp = cq->dev->cqp;
2314*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2315*4882a593Smuzhiyun 	if (!wqe)
2316*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2317*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2318*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2319*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, cq->shadow_area_pa);
2320*4882a593Smuzhiyun 	set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	header = cq->cq_uk.cq_id |
2323*4882a593Smuzhiyun 		 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2324*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
2325*4882a593Smuzhiyun 		 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2326*4882a593Smuzhiyun 		 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2327*4882a593Smuzhiyun 		 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2328*4882a593Smuzhiyun 		 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2329*4882a593Smuzhiyun 		 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2330*4882a593Smuzhiyun 		 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2331*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_DESTROY WQE",
2336*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun 	if (post_sq)
2339*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2340*4882a593Smuzhiyun 	return 0;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun /**
2344*4882a593Smuzhiyun  * i40iw_sc_cq_modify - modify a Completion Queue
2345*4882a593Smuzhiyun  * @cq: cq struct
2346*4882a593Smuzhiyun  * @info: modification info struct
2347*4882a593Smuzhiyun  * @scratch:
2348*4882a593Smuzhiyun  * @post_sq: flag to post to sq
2349*4882a593Smuzhiyun  */
i40iw_sc_cq_modify(struct i40iw_sc_cq * cq,struct i40iw_modify_cq_info * info,u64 scratch,bool post_sq)2350*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_cq_modify(struct i40iw_sc_cq *cq,
2351*4882a593Smuzhiyun 						 struct i40iw_modify_cq_info *info,
2352*4882a593Smuzhiyun 						 u64 scratch,
2353*4882a593Smuzhiyun 						 bool post_sq)
2354*4882a593Smuzhiyun {
2355*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2356*4882a593Smuzhiyun 	u64 *wqe;
2357*4882a593Smuzhiyun 	u64 header;
2358*4882a593Smuzhiyun 	u32 cq_size, ceq_id, first_pm_pbl_idx;
2359*4882a593Smuzhiyun 	u8 pbl_chunk_size;
2360*4882a593Smuzhiyun 	bool virtual_map, ceq_id_valid, check_overflow;
2361*4882a593Smuzhiyun 	u32 pble_obj_cnt;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	if (info->ceq_valid && (info->ceq_id > I40IW_MAX_CEQID))
2364*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_CEQ_ID;
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	pble_obj_cnt = cq->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	if (info->cq_resize && info->virtual_map &&
2369*4882a593Smuzhiyun 	    (info->first_pm_pbl_idx >= pble_obj_cnt))
2370*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	cqp = cq->dev->cqp;
2373*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2374*4882a593Smuzhiyun 	if (!wqe)
2375*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 	cq->pbl_list = info->pbl_list;
2378*4882a593Smuzhiyun 	cq->cq_pa = info->cq_pa;
2379*4882a593Smuzhiyun 	cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	cq_size = info->cq_resize ? info->cq_size : cq->cq_uk.cq_size;
2382*4882a593Smuzhiyun 	if (info->ceq_change) {
2383*4882a593Smuzhiyun 		ceq_id_valid = true;
2384*4882a593Smuzhiyun 		ceq_id = info->ceq_id;
2385*4882a593Smuzhiyun 	} else {
2386*4882a593Smuzhiyun 		ceq_id_valid = cq->ceq_id_valid;
2387*4882a593Smuzhiyun 		ceq_id = ceq_id_valid ? cq->ceq_id : 0;
2388*4882a593Smuzhiyun 	}
2389*4882a593Smuzhiyun 	virtual_map = info->cq_resize ? info->virtual_map : cq->virtual_map;
2390*4882a593Smuzhiyun 	first_pm_pbl_idx = (info->cq_resize ?
2391*4882a593Smuzhiyun 			    (info->virtual_map ? info->first_pm_pbl_idx : 0) :
2392*4882a593Smuzhiyun 			    (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2393*4882a593Smuzhiyun 	pbl_chunk_size = (info->cq_resize ?
2394*4882a593Smuzhiyun 			  (info->virtual_map ? info->pbl_chunk_size : 0) :
2395*4882a593Smuzhiyun 			  (cq->virtual_map ? cq->pbl_chunk_size : 0));
2396*4882a593Smuzhiyun 	check_overflow = info->check_overflow_change ? info->check_overflow :
2397*4882a593Smuzhiyun 			 cq->check_overflow;
2398*4882a593Smuzhiyun 	cq->cq_uk.cq_size = cq_size;
2399*4882a593Smuzhiyun 	cq->ceq_id_valid = ceq_id_valid;
2400*4882a593Smuzhiyun 	cq->ceq_id = ceq_id;
2401*4882a593Smuzhiyun 	cq->virtual_map = virtual_map;
2402*4882a593Smuzhiyun 	cq->first_pm_pbl_idx = first_pm_pbl_idx;
2403*4882a593Smuzhiyun 	cq->pbl_chunk_size = pbl_chunk_size;
2404*4882a593Smuzhiyun 	cq->check_overflow = check_overflow;
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, cq_size);
2407*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2408*4882a593Smuzhiyun 	set_64bit_val(wqe, 16,
2409*4882a593Smuzhiyun 		      LS_64(info->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2410*4882a593Smuzhiyun 	set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2411*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, cq->shadow_area_pa);
2412*4882a593Smuzhiyun 	set_64bit_val(wqe, 48, (cq->virtual_map ? first_pm_pbl_idx : 0));
2413*4882a593Smuzhiyun 	set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	header = cq->cq_uk.cq_id |
2416*4882a593Smuzhiyun 		 LS_64(ceq_id, I40IW_CQPSQ_CQ_CEQID) |
2417*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MODIFY_CQ, I40IW_CQPSQ_OPCODE) |
2418*4882a593Smuzhiyun 		 LS_64(info->cq_resize, I40IW_CQPSQ_CQ_CQRESIZE) |
2419*4882a593Smuzhiyun 		 LS_64(pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2420*4882a593Smuzhiyun 		 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2421*4882a593Smuzhiyun 		 LS_64(virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2422*4882a593Smuzhiyun 		 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2423*4882a593Smuzhiyun 		 LS_64(ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2424*4882a593Smuzhiyun 		 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2425*4882a593Smuzhiyun 		 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2426*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_MODIFY WQE",
2431*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	if (post_sq)
2434*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2435*4882a593Smuzhiyun 	return 0;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun /**
2439*4882a593Smuzhiyun  * i40iw_sc_qp_init - initialize qp
2440*4882a593Smuzhiyun  * @qp: sc qp
2441*4882a593Smuzhiyun  * @info: initialization qp info
2442*4882a593Smuzhiyun  */
i40iw_sc_qp_init(struct i40iw_sc_qp * qp,struct i40iw_qp_init_info * info)2443*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_init(struct i40iw_sc_qp *qp,
2444*4882a593Smuzhiyun 					       struct i40iw_qp_init_info *info)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun 	u32 __iomem *wqe_alloc_reg = NULL;
2447*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
2448*4882a593Smuzhiyun 	u32 pble_obj_cnt;
2449*4882a593Smuzhiyun 	u8 wqe_size;
2450*4882a593Smuzhiyun 	u32 offset;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	qp->dev = info->pd->dev;
2453*4882a593Smuzhiyun 	qp->vsi = info->vsi;
2454*4882a593Smuzhiyun 	qp->sq_pa = info->sq_pa;
2455*4882a593Smuzhiyun 	qp->rq_pa = info->rq_pa;
2456*4882a593Smuzhiyun 	qp->hw_host_ctx_pa = info->host_ctx_pa;
2457*4882a593Smuzhiyun 	qp->q2_pa = info->q2_pa;
2458*4882a593Smuzhiyun 	qp->shadow_area_pa = info->shadow_area_pa;
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	qp->q2_buf = info->q2;
2461*4882a593Smuzhiyun 	qp->pd = info->pd;
2462*4882a593Smuzhiyun 	qp->hw_host_ctx = info->host_ctx;
2463*4882a593Smuzhiyun 	offset = (qp->pd->dev->is_pf) ? I40E_PFPE_WQEALLOC : I40E_VFPE_WQEALLOC1;
2464*4882a593Smuzhiyun 	if (i40iw_get_hw_addr(qp->pd->dev))
2465*4882a593Smuzhiyun 		wqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(qp->pd->dev) +
2466*4882a593Smuzhiyun 					      offset);
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	info->qp_uk_init_info.wqe_alloc_reg = wqe_alloc_reg;
2469*4882a593Smuzhiyun 	info->qp_uk_init_info.abi_ver = qp->pd->abi_ver;
2470*4882a593Smuzhiyun 	ret_code = i40iw_qp_uk_init(&qp->qp_uk, &info->qp_uk_init_info);
2471*4882a593Smuzhiyun 	if (ret_code)
2472*4882a593Smuzhiyun 		return ret_code;
2473*4882a593Smuzhiyun 	qp->virtual_map = info->virtual_map;
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	pble_obj_cnt = info->pd->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	if ((info->virtual_map && (info->sq_pa >= pble_obj_cnt)) ||
2478*4882a593Smuzhiyun 	    (info->virtual_map && (info->rq_pa >= pble_obj_cnt)))
2479*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	qp->llp_stream_handle = (void *)(-1);
2482*4882a593Smuzhiyun 	qp->qp_type = (info->type) ? info->type : I40IW_QP_TYPE_IWARP;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	qp->hw_sq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.sq_ring.size,
2485*4882a593Smuzhiyun 						    false);
2486*4882a593Smuzhiyun 	i40iw_debug(qp->dev, I40IW_DEBUG_WQE, "%s: hw_sq_size[%04d] sq_ring.size[%04d]\n",
2487*4882a593Smuzhiyun 		    __func__, qp->hw_sq_size, qp->qp_uk.sq_ring.size);
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	switch (qp->pd->abi_ver) {
2490*4882a593Smuzhiyun 	case 4:
2491*4882a593Smuzhiyun 		ret_code = i40iw_fragcnt_to_wqesize_rq(qp->qp_uk.max_rq_frag_cnt,
2492*4882a593Smuzhiyun 						       &wqe_size);
2493*4882a593Smuzhiyun 		if (ret_code)
2494*4882a593Smuzhiyun 			return ret_code;
2495*4882a593Smuzhiyun 		break;
2496*4882a593Smuzhiyun 	case 5: /* fallthrough until next ABI version */
2497*4882a593Smuzhiyun 	default:
2498*4882a593Smuzhiyun 		if (qp->qp_uk.max_rq_frag_cnt > I40IW_MAX_WQ_FRAGMENT_COUNT)
2499*4882a593Smuzhiyun 			return I40IW_ERR_INVALID_FRAG_COUNT;
2500*4882a593Smuzhiyun 		wqe_size = I40IW_MAX_WQE_SIZE_RQ;
2501*4882a593Smuzhiyun 		break;
2502*4882a593Smuzhiyun 	}
2503*4882a593Smuzhiyun 	qp->hw_rq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.rq_size *
2504*4882a593Smuzhiyun 				(wqe_size / I40IW_QP_WQE_MIN_SIZE), false);
2505*4882a593Smuzhiyun 	i40iw_debug(qp->dev, I40IW_DEBUG_WQE,
2506*4882a593Smuzhiyun 		    "%s: hw_rq_size[%04d] qp_uk.rq_size[%04d] wqe_size[%04d]\n",
2507*4882a593Smuzhiyun 		    __func__, qp->hw_rq_size, qp->qp_uk.rq_size, wqe_size);
2508*4882a593Smuzhiyun 	qp->sq_tph_val = info->sq_tph_val;
2509*4882a593Smuzhiyun 	qp->rq_tph_val = info->rq_tph_val;
2510*4882a593Smuzhiyun 	qp->sq_tph_en = info->sq_tph_en;
2511*4882a593Smuzhiyun 	qp->rq_tph_en = info->rq_tph_en;
2512*4882a593Smuzhiyun 	qp->rcv_tph_en = info->rcv_tph_en;
2513*4882a593Smuzhiyun 	qp->xmit_tph_en = info->xmit_tph_en;
2514*4882a593Smuzhiyun 	qp->qs_handle = qp->vsi->qos[qp->user_pri].qs_handle;
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	return 0;
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun /**
2520*4882a593Smuzhiyun  * i40iw_sc_qp_create - create qp
2521*4882a593Smuzhiyun  * @qp: sc qp
2522*4882a593Smuzhiyun  * @info: qp create info
2523*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2524*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2525*4882a593Smuzhiyun  */
i40iw_sc_qp_create(struct i40iw_sc_qp * qp,struct i40iw_create_qp_info * info,u64 scratch,bool post_sq)2526*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_create(
2527*4882a593Smuzhiyun 				struct i40iw_sc_qp *qp,
2528*4882a593Smuzhiyun 				struct i40iw_create_qp_info *info,
2529*4882a593Smuzhiyun 				u64 scratch,
2530*4882a593Smuzhiyun 				bool post_sq)
2531*4882a593Smuzhiyun {
2532*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2533*4882a593Smuzhiyun 	u64 *wqe;
2534*4882a593Smuzhiyun 	u64 header;
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	if ((qp->qp_uk.qp_id < I40IW_MIN_IW_QP_ID) ||
2537*4882a593Smuzhiyun 	    (qp->qp_uk.qp_id > I40IW_MAX_IW_QP_ID))
2538*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_QP_ID;
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	cqp = qp->pd->dev->cqp;
2541*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2542*4882a593Smuzhiyun 	if (!wqe)
2543*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, qp->shadow_area_pa);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	header = qp->qp_uk.qp_id |
2550*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_CREATE_QP, I40IW_CQPSQ_OPCODE) |
2551*4882a593Smuzhiyun 		 LS_64((info->ord_valid ? 1 : 0), I40IW_CQPSQ_QP_ORDVALID) |
2552*4882a593Smuzhiyun 		 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2553*4882a593Smuzhiyun 		 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2554*4882a593Smuzhiyun 		 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2555*4882a593Smuzhiyun 		 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2556*4882a593Smuzhiyun 		 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2557*4882a593Smuzhiyun 		 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2558*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2561*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_CREATE WQE",
2562*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	if (post_sq)
2565*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2566*4882a593Smuzhiyun 	return 0;
2567*4882a593Smuzhiyun }
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun /**
2570*4882a593Smuzhiyun  * i40iw_sc_qp_modify - modify qp cqp wqe
2571*4882a593Smuzhiyun  * @qp: sc qp
2572*4882a593Smuzhiyun  * @info: modify qp info
2573*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2574*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2575*4882a593Smuzhiyun  */
i40iw_sc_qp_modify(struct i40iw_sc_qp * qp,struct i40iw_modify_qp_info * info,u64 scratch,bool post_sq)2576*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_modify(
2577*4882a593Smuzhiyun 				struct i40iw_sc_qp *qp,
2578*4882a593Smuzhiyun 				struct i40iw_modify_qp_info *info,
2579*4882a593Smuzhiyun 				u64 scratch,
2580*4882a593Smuzhiyun 				bool post_sq)
2581*4882a593Smuzhiyun {
2582*4882a593Smuzhiyun 	u64 *wqe;
2583*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2584*4882a593Smuzhiyun 	u64 header;
2585*4882a593Smuzhiyun 	u8 term_actions = 0;
2586*4882a593Smuzhiyun 	u8 term_len = 0;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	cqp = qp->pd->dev->cqp;
2589*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2590*4882a593Smuzhiyun 	if (!wqe)
2591*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2592*4882a593Smuzhiyun 	if (info->next_iwarp_state == I40IW_QP_STATE_TERMINATE) {
2593*4882a593Smuzhiyun 		if (info->dont_send_fin)
2594*4882a593Smuzhiyun 			term_actions += I40IWQP_TERM_SEND_TERM_ONLY;
2595*4882a593Smuzhiyun 		if (info->dont_send_term)
2596*4882a593Smuzhiyun 			term_actions += I40IWQP_TERM_SEND_FIN_ONLY;
2597*4882a593Smuzhiyun 		if ((term_actions == I40IWQP_TERM_SEND_TERM_AND_FIN) ||
2598*4882a593Smuzhiyun 		    (term_actions == I40IWQP_TERM_SEND_TERM_ONLY))
2599*4882a593Smuzhiyun 			term_len = info->termlen;
2600*4882a593Smuzhiyun 	}
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	set_64bit_val(wqe,
2603*4882a593Smuzhiyun 		      8,
2604*4882a593Smuzhiyun 		      LS_64(term_len, I40IW_CQPSQ_QP_TERMLEN));
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2607*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, qp->shadow_area_pa);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	header = qp->qp_uk.qp_id |
2610*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_MODIFY_QP, I40IW_CQPSQ_OPCODE) |
2611*4882a593Smuzhiyun 		 LS_64(info->ord_valid, I40IW_CQPSQ_QP_ORDVALID) |
2612*4882a593Smuzhiyun 		 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2613*4882a593Smuzhiyun 		 LS_64(info->cached_var_valid, I40IW_CQPSQ_QP_CACHEDVARVALID) |
2614*4882a593Smuzhiyun 		 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2615*4882a593Smuzhiyun 		 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2616*4882a593Smuzhiyun 		 LS_64(info->force_loopback, I40IW_CQPSQ_QP_FORCELOOPBACK) |
2617*4882a593Smuzhiyun 		 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2618*4882a593Smuzhiyun 		 LS_64(info->remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2619*4882a593Smuzhiyun 		 LS_64(term_actions, I40IW_CQPSQ_QP_TERMACT) |
2620*4882a593Smuzhiyun 		 LS_64(info->reset_tcp_conn, I40IW_CQPSQ_QP_RESETCON) |
2621*4882a593Smuzhiyun 		 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2622*4882a593Smuzhiyun 		 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2623*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_MODIFY WQE",
2628*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	if (post_sq)
2631*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2632*4882a593Smuzhiyun 	return 0;
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun /**
2636*4882a593Smuzhiyun  * i40iw_sc_qp_destroy - cqp destroy qp
2637*4882a593Smuzhiyun  * @qp: sc qp
2638*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2639*4882a593Smuzhiyun  * @remove_hash_idx: flag if to remove hash idx
2640*4882a593Smuzhiyun  * @ignore_mw_bnd: memory window bind flag
2641*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2642*4882a593Smuzhiyun  */
i40iw_sc_qp_destroy(struct i40iw_sc_qp * qp,u64 scratch,bool remove_hash_idx,bool ignore_mw_bnd,bool post_sq)2643*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_destroy(
2644*4882a593Smuzhiyun 					struct i40iw_sc_qp *qp,
2645*4882a593Smuzhiyun 					u64 scratch,
2646*4882a593Smuzhiyun 					bool remove_hash_idx,
2647*4882a593Smuzhiyun 					bool ignore_mw_bnd,
2648*4882a593Smuzhiyun 					bool post_sq)
2649*4882a593Smuzhiyun {
2650*4882a593Smuzhiyun 	u64 *wqe;
2651*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2652*4882a593Smuzhiyun 	u64 header;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	i40iw_qp_rem_qos(qp);
2655*4882a593Smuzhiyun 	cqp = qp->pd->dev->cqp;
2656*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2657*4882a593Smuzhiyun 	if (!wqe)
2658*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2659*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2660*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, qp->shadow_area_pa);
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	header = qp->qp_uk.qp_id |
2663*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_DESTROY_QP, I40IW_CQPSQ_OPCODE) |
2664*4882a593Smuzhiyun 		 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2665*4882a593Smuzhiyun 		 LS_64(ignore_mw_bnd, I40IW_CQPSQ_QP_IGNOREMWBOUND) |
2666*4882a593Smuzhiyun 		 LS_64(remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2667*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2670*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_DESTROY WQE",
2671*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 	if (post_sq)
2674*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2675*4882a593Smuzhiyun 	return 0;
2676*4882a593Smuzhiyun }
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun /**
2679*4882a593Smuzhiyun  * i40iw_sc_qp_flush_wqes - flush qp's wqe
2680*4882a593Smuzhiyun  * @qp: sc qp
2681*4882a593Smuzhiyun  * @info: dlush information
2682*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2683*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2684*4882a593Smuzhiyun  */
i40iw_sc_qp_flush_wqes(struct i40iw_sc_qp * qp,struct i40iw_qp_flush_info * info,u64 scratch,bool post_sq)2685*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_flush_wqes(
2686*4882a593Smuzhiyun 				struct i40iw_sc_qp *qp,
2687*4882a593Smuzhiyun 				struct i40iw_qp_flush_info *info,
2688*4882a593Smuzhiyun 				u64 scratch,
2689*4882a593Smuzhiyun 				bool post_sq)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun 	u64 temp = 0;
2692*4882a593Smuzhiyun 	u64 *wqe;
2693*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2694*4882a593Smuzhiyun 	u64 header;
2695*4882a593Smuzhiyun 	bool flush_sq = false, flush_rq = false;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	if (info->rq && !qp->flush_rq)
2698*4882a593Smuzhiyun 		flush_rq = true;
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	if (info->sq && !qp->flush_sq)
2701*4882a593Smuzhiyun 		flush_sq = true;
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun 	qp->flush_sq |= flush_sq;
2704*4882a593Smuzhiyun 	qp->flush_rq |= flush_rq;
2705*4882a593Smuzhiyun 	if (!flush_sq && !flush_rq)
2706*4882a593Smuzhiyun 		return 0;
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	cqp = qp->pd->dev->cqp;
2709*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2710*4882a593Smuzhiyun 	if (!wqe)
2711*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2712*4882a593Smuzhiyun 	if (info->userflushcode) {
2713*4882a593Smuzhiyun 		if (flush_rq) {
2714*4882a593Smuzhiyun 			temp |= LS_64(info->rq_minor_code, I40IW_CQPSQ_FWQE_RQMNERR) |
2715*4882a593Smuzhiyun 				LS_64(info->rq_major_code, I40IW_CQPSQ_FWQE_RQMJERR);
2716*4882a593Smuzhiyun 		}
2717*4882a593Smuzhiyun 		if (flush_sq) {
2718*4882a593Smuzhiyun 			temp |= LS_64(info->sq_minor_code, I40IW_CQPSQ_FWQE_SQMNERR) |
2719*4882a593Smuzhiyun 				LS_64(info->sq_major_code, I40IW_CQPSQ_FWQE_SQMJERR);
2720*4882a593Smuzhiyun 		}
2721*4882a593Smuzhiyun 	}
2722*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, temp);
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	temp = (info->generate_ae) ?
2725*4882a593Smuzhiyun 		info->ae_code | LS_64(info->ae_source, I40IW_CQPSQ_FWQE_AESOURCE) : 0;
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, temp);
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	header = qp->qp_uk.qp_id |
2730*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_FLUSH_WQES, I40IW_CQPSQ_OPCODE) |
2731*4882a593Smuzhiyun 		 LS_64(info->generate_ae, I40IW_CQPSQ_FWQE_GENERATE_AE) |
2732*4882a593Smuzhiyun 		 LS_64(info->userflushcode, I40IW_CQPSQ_FWQE_USERFLCODE) |
2733*4882a593Smuzhiyun 		 LS_64(flush_sq, I40IW_CQPSQ_FWQE_FLUSHSQ) |
2734*4882a593Smuzhiyun 		 LS_64(flush_rq, I40IW_CQPSQ_FWQE_FLUSHRQ) |
2735*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_FLUSH WQE",
2740*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	if (post_sq)
2743*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2744*4882a593Smuzhiyun 	return 0;
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun /**
2748*4882a593Smuzhiyun  * i40iw_sc_gen_ae - generate AE, currently uses flush WQE CQP OP
2749*4882a593Smuzhiyun  * @qp: sc qp
2750*4882a593Smuzhiyun  * @info: gen ae information
2751*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2752*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2753*4882a593Smuzhiyun  */
i40iw_sc_gen_ae(struct i40iw_sc_qp * qp,struct i40iw_gen_ae_info * info,u64 scratch,bool post_sq)2754*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_gen_ae(
2755*4882a593Smuzhiyun 				struct i40iw_sc_qp *qp,
2756*4882a593Smuzhiyun 				struct i40iw_gen_ae_info *info,
2757*4882a593Smuzhiyun 				u64 scratch,
2758*4882a593Smuzhiyun 				bool post_sq)
2759*4882a593Smuzhiyun {
2760*4882a593Smuzhiyun 	u64 temp;
2761*4882a593Smuzhiyun 	u64 *wqe;
2762*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2763*4882a593Smuzhiyun 	u64 header;
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	cqp = qp->pd->dev->cqp;
2766*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2767*4882a593Smuzhiyun 	if (!wqe)
2768*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	temp = info->ae_code |
2771*4882a593Smuzhiyun 	       LS_64(info->ae_source, I40IW_CQPSQ_FWQE_AESOURCE);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, temp);
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	header = qp->qp_uk.qp_id |
2776*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_GEN_AE, I40IW_CQPSQ_OPCODE) |
2777*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_FWQE_GENERATE_AE) |
2778*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2779*4882a593Smuzhiyun 
2780*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "GEN_AE WQE",
2783*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	if (post_sq)
2786*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2787*4882a593Smuzhiyun 	return 0;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun /**
2791*4882a593Smuzhiyun  * i40iw_sc_qp_upload_context - upload qp's context
2792*4882a593Smuzhiyun  * @dev: sc device struct
2793*4882a593Smuzhiyun  * @info: upload context info ptr for return
2794*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
2795*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
2796*4882a593Smuzhiyun  */
i40iw_sc_qp_upload_context(struct i40iw_sc_dev * dev,struct i40iw_upload_context_info * info,u64 scratch,bool post_sq)2797*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_upload_context(
2798*4882a593Smuzhiyun 					struct i40iw_sc_dev *dev,
2799*4882a593Smuzhiyun 					struct i40iw_upload_context_info *info,
2800*4882a593Smuzhiyun 					u64 scratch,
2801*4882a593Smuzhiyun 					bool post_sq)
2802*4882a593Smuzhiyun {
2803*4882a593Smuzhiyun 	u64 *wqe;
2804*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
2805*4882a593Smuzhiyun 	u64 header;
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	cqp = dev->cqp;
2808*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2809*4882a593Smuzhiyun 	if (!wqe)
2810*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
2811*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, info->buf_pa);
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	header = LS_64(info->qp_id, I40IW_CQPSQ_UCTX_QPID) |
2814*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_UPLOAD_CONTEXT, I40IW_CQPSQ_OPCODE) |
2815*4882a593Smuzhiyun 		 LS_64(info->qp_type, I40IW_CQPSQ_UCTX_QPTYPE) |
2816*4882a593Smuzhiyun 		 LS_64(info->raw_format, I40IW_CQPSQ_UCTX_RAWFORMAT) |
2817*4882a593Smuzhiyun 		 LS_64(info->freeze_qp, I40IW_CQPSQ_UCTX_FREEZEQP) |
2818*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QP_UPLOAD_CTX WQE",
2823*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	if (post_sq)
2826*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
2827*4882a593Smuzhiyun 	return 0;
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun 
2830*4882a593Smuzhiyun /**
2831*4882a593Smuzhiyun  * i40iw_sc_qp_setctx - set qp's context
2832*4882a593Smuzhiyun  * @qp: sc qp
2833*4882a593Smuzhiyun  * @qp_ctx: context ptr
2834*4882a593Smuzhiyun  * @info: ctx info
2835*4882a593Smuzhiyun  */
i40iw_sc_qp_setctx(struct i40iw_sc_qp * qp,u64 * qp_ctx,struct i40iw_qp_host_ctx_info * info)2836*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_qp_setctx(
2837*4882a593Smuzhiyun 				struct i40iw_sc_qp *qp,
2838*4882a593Smuzhiyun 				u64 *qp_ctx,
2839*4882a593Smuzhiyun 				struct i40iw_qp_host_ctx_info *info)
2840*4882a593Smuzhiyun {
2841*4882a593Smuzhiyun 	struct i40iwarp_offload_info *iw;
2842*4882a593Smuzhiyun 	struct i40iw_tcp_offload_info *tcp;
2843*4882a593Smuzhiyun 	struct i40iw_sc_vsi *vsi;
2844*4882a593Smuzhiyun 	struct i40iw_sc_dev *dev;
2845*4882a593Smuzhiyun 	u64 qw0, qw3, qw7 = 0;
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 	iw = info->iwarp_info;
2848*4882a593Smuzhiyun 	tcp = info->tcp_info;
2849*4882a593Smuzhiyun 	vsi = qp->vsi;
2850*4882a593Smuzhiyun 	dev = qp->dev;
2851*4882a593Smuzhiyun 	if (info->add_to_qoslist) {
2852*4882a593Smuzhiyun 		qp->user_pri = info->user_pri;
2853*4882a593Smuzhiyun 		i40iw_qp_add_qos(qp);
2854*4882a593Smuzhiyun 		i40iw_debug(qp->dev, I40IW_DEBUG_DCB, "%s qp[%d] UP[%d] qset[%d]\n",
2855*4882a593Smuzhiyun 			    __func__, qp->qp_uk.qp_id, qp->user_pri, qp->qs_handle);
2856*4882a593Smuzhiyun 	}
2857*4882a593Smuzhiyun 	qw0 = LS_64(qp->qp_uk.rq_wqe_size, I40IWQPC_RQWQESIZE) |
2858*4882a593Smuzhiyun 	      LS_64(info->err_rq_idx_valid, I40IWQPC_ERR_RQ_IDX_VALID) |
2859*4882a593Smuzhiyun 	      LS_64(qp->rcv_tph_en, I40IWQPC_RCVTPHEN) |
2860*4882a593Smuzhiyun 	      LS_64(qp->xmit_tph_en, I40IWQPC_XMITTPHEN) |
2861*4882a593Smuzhiyun 	      LS_64(qp->rq_tph_en, I40IWQPC_RQTPHEN) |
2862*4882a593Smuzhiyun 	      LS_64(qp->sq_tph_en, I40IWQPC_SQTPHEN) |
2863*4882a593Smuzhiyun 	      LS_64(info->push_idx, I40IWQPC_PPIDX) |
2864*4882a593Smuzhiyun 	      LS_64(info->push_mode_en, I40IWQPC_PMENA);
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 8, qp->sq_pa);
2867*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 16, qp->rq_pa);
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	qw3 = LS_64(qp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2870*4882a593Smuzhiyun 	      LS_64(qp->hw_rq_size, I40IWQPC_RQSIZE) |
2871*4882a593Smuzhiyun 	      LS_64(qp->hw_sq_size, I40IWQPC_SQSIZE);
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	set_64bit_val(qp_ctx,
2874*4882a593Smuzhiyun 		      128,
2875*4882a593Smuzhiyun 		      LS_64(info->err_rq_idx, I40IWQPC_ERR_RQ_IDX));
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	set_64bit_val(qp_ctx,
2878*4882a593Smuzhiyun 		      136,
2879*4882a593Smuzhiyun 		      LS_64(info->send_cq_num, I40IWQPC_TXCQNUM) |
2880*4882a593Smuzhiyun 		      LS_64(info->rcv_cq_num, I40IWQPC_RXCQNUM));
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	set_64bit_val(qp_ctx,
2883*4882a593Smuzhiyun 		      168,
2884*4882a593Smuzhiyun 		      LS_64(info->qp_compl_ctx, I40IWQPC_QPCOMPCTX));
2885*4882a593Smuzhiyun 	set_64bit_val(qp_ctx,
2886*4882a593Smuzhiyun 		      176,
2887*4882a593Smuzhiyun 		      LS_64(qp->sq_tph_val, I40IWQPC_SQTPHVAL) |
2888*4882a593Smuzhiyun 		      LS_64(qp->rq_tph_val, I40IWQPC_RQTPHVAL) |
2889*4882a593Smuzhiyun 		      LS_64(qp->qs_handle, I40IWQPC_QSHANDLE) |
2890*4882a593Smuzhiyun 		      LS_64(vsi->exception_lan_queue, I40IWQPC_EXCEPTION_LAN_QUEUE));
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	if (info->iwarp_info_valid) {
2893*4882a593Smuzhiyun 		qw0 |= LS_64(iw->ddp_ver, I40IWQPC_DDP_VER) |
2894*4882a593Smuzhiyun 		       LS_64(iw->rdmap_ver, I40IWQPC_RDMAP_VER);
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 		qw7 |= LS_64(iw->pd_id, I40IWQPC_PDIDX);
2897*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2898*4882a593Smuzhiyun 			      144,
2899*4882a593Smuzhiyun 			      LS_64(qp->q2_pa, I40IWQPC_Q2ADDR) |
2900*4882a593Smuzhiyun 			      LS_64(vsi->fcn_id, I40IWQPC_STAT_INDEX));
2901*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2902*4882a593Smuzhiyun 			      152,
2903*4882a593Smuzhiyun 			      LS_64(iw->last_byte_sent, I40IWQPC_LASTBYTESENT));
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2906*4882a593Smuzhiyun 			      160,
2907*4882a593Smuzhiyun 			      LS_64(iw->ord_size, I40IWQPC_ORDSIZE) |
2908*4882a593Smuzhiyun 			      LS_64(iw->ird_size, I40IWQPC_IRDSIZE) |
2909*4882a593Smuzhiyun 			      LS_64(iw->wr_rdresp_en, I40IWQPC_WRRDRSPOK) |
2910*4882a593Smuzhiyun 			      LS_64(iw->rd_enable, I40IWQPC_RDOK) |
2911*4882a593Smuzhiyun 			      LS_64(iw->snd_mark_en, I40IWQPC_SNDMARKERS) |
2912*4882a593Smuzhiyun 			      LS_64(iw->bind_en, I40IWQPC_BINDEN) |
2913*4882a593Smuzhiyun 			      LS_64(iw->fast_reg_en, I40IWQPC_FASTREGEN) |
2914*4882a593Smuzhiyun 			      LS_64(iw->priv_mode_en, I40IWQPC_PRIVEN) |
2915*4882a593Smuzhiyun 			      LS_64((((vsi->stats_fcn_id_alloc) &&
2916*4882a593Smuzhiyun 				      (dev->is_pf) && (vsi->fcn_id >= I40IW_FIRST_NON_PF_STAT)) ? 1 : 0),
2917*4882a593Smuzhiyun 				    I40IWQPC_USESTATSINSTANCE) |
2918*4882a593Smuzhiyun 			      LS_64(1, I40IWQPC_IWARPMODE) |
2919*4882a593Smuzhiyun 			      LS_64(iw->rcv_mark_en, I40IWQPC_RCVMARKERS) |
2920*4882a593Smuzhiyun 			      LS_64(iw->align_hdrs, I40IWQPC_ALIGNHDRS) |
2921*4882a593Smuzhiyun 			      LS_64(iw->rcv_no_mpa_crc, I40IWQPC_RCVNOMPACRC) |
2922*4882a593Smuzhiyun 			      LS_64(iw->rcv_mark_offset, I40IWQPC_RCVMARKOFFSET) |
2923*4882a593Smuzhiyun 			      LS_64(iw->snd_mark_offset, I40IWQPC_SNDMARKOFFSET));
2924*4882a593Smuzhiyun 	}
2925*4882a593Smuzhiyun 	if (info->tcp_info_valid) {
2926*4882a593Smuzhiyun 		qw0 |= LS_64(tcp->ipv4, I40IWQPC_IPV4) |
2927*4882a593Smuzhiyun 		       LS_64(tcp->no_nagle, I40IWQPC_NONAGLE) |
2928*4882a593Smuzhiyun 		       LS_64(tcp->insert_vlan_tag, I40IWQPC_INSERTVLANTAG) |
2929*4882a593Smuzhiyun 		       LS_64(tcp->time_stamp, I40IWQPC_TIMESTAMP) |
2930*4882a593Smuzhiyun 		       LS_64(tcp->cwnd_inc_limit, I40IWQPC_LIMIT) |
2931*4882a593Smuzhiyun 		       LS_64(tcp->drop_ooo_seg, I40IWQPC_DROPOOOSEG) |
2932*4882a593Smuzhiyun 		       LS_64(tcp->dup_ack_thresh, I40IWQPC_DUPACK_THRESH);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 		qw3 |= LS_64(tcp->ttl, I40IWQPC_TTL) |
2935*4882a593Smuzhiyun 		       LS_64(tcp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2936*4882a593Smuzhiyun 		       LS_64(tcp->avoid_stretch_ack, I40IWQPC_AVOIDSTRETCHACK) |
2937*4882a593Smuzhiyun 		       LS_64(tcp->tos, I40IWQPC_TOS) |
2938*4882a593Smuzhiyun 		       LS_64(tcp->src_port, I40IWQPC_SRCPORTNUM) |
2939*4882a593Smuzhiyun 		       LS_64(tcp->dst_port, I40IWQPC_DESTPORTNUM);
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 		qp->src_mac_addr_idx = tcp->src_mac_addr_idx;
2942*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2943*4882a593Smuzhiyun 			      32,
2944*4882a593Smuzhiyun 			      LS_64(tcp->dest_ip_addr2, I40IWQPC_DESTIPADDR2) |
2945*4882a593Smuzhiyun 			      LS_64(tcp->dest_ip_addr3, I40IWQPC_DESTIPADDR3));
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2948*4882a593Smuzhiyun 			      40,
2949*4882a593Smuzhiyun 			      LS_64(tcp->dest_ip_addr0, I40IWQPC_DESTIPADDR0) |
2950*4882a593Smuzhiyun 			      LS_64(tcp->dest_ip_addr1, I40IWQPC_DESTIPADDR1));
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2953*4882a593Smuzhiyun 			      48,
2954*4882a593Smuzhiyun 			      LS_64(tcp->snd_mss, I40IWQPC_SNDMSS) |
2955*4882a593Smuzhiyun 				LS_64(tcp->vlan_tag, I40IWQPC_VLANTAG) |
2956*4882a593Smuzhiyun 				LS_64(tcp->arp_idx, I40IWQPC_ARPIDX));
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 		qw7 |= LS_64(tcp->flow_label, I40IWQPC_FLOWLABEL) |
2959*4882a593Smuzhiyun 		       LS_64(tcp->wscale, I40IWQPC_WSCALE) |
2960*4882a593Smuzhiyun 		       LS_64(tcp->ignore_tcp_opt, I40IWQPC_IGNORE_TCP_OPT) |
2961*4882a593Smuzhiyun 		       LS_64(tcp->ignore_tcp_uns_opt, I40IWQPC_IGNORE_TCP_UNS_OPT) |
2962*4882a593Smuzhiyun 		       LS_64(tcp->tcp_state, I40IWQPC_TCPSTATE) |
2963*4882a593Smuzhiyun 		       LS_64(tcp->rcv_wscale, I40IWQPC_RCVSCALE) |
2964*4882a593Smuzhiyun 		       LS_64(tcp->snd_wscale, I40IWQPC_SNDSCALE);
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2967*4882a593Smuzhiyun 			      72,
2968*4882a593Smuzhiyun 			      LS_64(tcp->time_stamp_recent, I40IWQPC_TIMESTAMP_RECENT) |
2969*4882a593Smuzhiyun 			      LS_64(tcp->time_stamp_age, I40IWQPC_TIMESTAMP_AGE));
2970*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2971*4882a593Smuzhiyun 			      80,
2972*4882a593Smuzhiyun 			      LS_64(tcp->snd_nxt, I40IWQPC_SNDNXT) |
2973*4882a593Smuzhiyun 			      LS_64(tcp->snd_wnd, I40IWQPC_SNDWND));
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2976*4882a593Smuzhiyun 			      88,
2977*4882a593Smuzhiyun 			      LS_64(tcp->rcv_nxt, I40IWQPC_RCVNXT) |
2978*4882a593Smuzhiyun 			      LS_64(tcp->rcv_wnd, I40IWQPC_RCVWND));
2979*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2980*4882a593Smuzhiyun 			      96,
2981*4882a593Smuzhiyun 			      LS_64(tcp->snd_max, I40IWQPC_SNDMAX) |
2982*4882a593Smuzhiyun 			      LS_64(tcp->snd_una, I40IWQPC_SNDUNA));
2983*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2984*4882a593Smuzhiyun 			      104,
2985*4882a593Smuzhiyun 			      LS_64(tcp->srtt, I40IWQPC_SRTT) |
2986*4882a593Smuzhiyun 			      LS_64(tcp->rtt_var, I40IWQPC_RTTVAR));
2987*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2988*4882a593Smuzhiyun 			      112,
2989*4882a593Smuzhiyun 			      LS_64(tcp->ss_thresh, I40IWQPC_SSTHRESH) |
2990*4882a593Smuzhiyun 			      LS_64(tcp->cwnd, I40IWQPC_CWND));
2991*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2992*4882a593Smuzhiyun 			      120,
2993*4882a593Smuzhiyun 			      LS_64(tcp->snd_wl1, I40IWQPC_SNDWL1) |
2994*4882a593Smuzhiyun 			      LS_64(tcp->snd_wl2, I40IWQPC_SNDWL2));
2995*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
2996*4882a593Smuzhiyun 			      128,
2997*4882a593Smuzhiyun 			      LS_64(tcp->max_snd_window, I40IWQPC_MAXSNDWND) |
2998*4882a593Smuzhiyun 			      LS_64(tcp->rexmit_thresh, I40IWQPC_REXMIT_THRESH));
2999*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
3000*4882a593Smuzhiyun 			      184,
3001*4882a593Smuzhiyun 			      LS_64(tcp->local_ipaddr3, I40IWQPC_LOCAL_IPADDR3) |
3002*4882a593Smuzhiyun 			      LS_64(tcp->local_ipaddr2, I40IWQPC_LOCAL_IPADDR2));
3003*4882a593Smuzhiyun 		set_64bit_val(qp_ctx,
3004*4882a593Smuzhiyun 			      192,
3005*4882a593Smuzhiyun 			      LS_64(tcp->local_ipaddr1, I40IWQPC_LOCAL_IPADDR1) |
3006*4882a593Smuzhiyun 			      LS_64(tcp->local_ipaddr0, I40IWQPC_LOCAL_IPADDR0));
3007*4882a593Smuzhiyun 	}
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 0, qw0);
3010*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 24, qw3);
3011*4882a593Smuzhiyun 	set_64bit_val(qp_ctx, 56, qw7);
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun 	i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "QP_HOST)CTX WQE",
3014*4882a593Smuzhiyun 			qp_ctx, I40IW_QP_CTX_SIZE);
3015*4882a593Smuzhiyun 	return 0;
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun 
3018*4882a593Smuzhiyun /**
3019*4882a593Smuzhiyun  * i40iw_sc_alloc_stag - mr stag alloc
3020*4882a593Smuzhiyun  * @dev: sc device struct
3021*4882a593Smuzhiyun  * @info: stag info
3022*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3023*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3024*4882a593Smuzhiyun  */
i40iw_sc_alloc_stag(struct i40iw_sc_dev * dev,struct i40iw_allocate_stag_info * info,u64 scratch,bool post_sq)3025*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_alloc_stag(
3026*4882a593Smuzhiyun 				struct i40iw_sc_dev *dev,
3027*4882a593Smuzhiyun 				struct i40iw_allocate_stag_info *info,
3028*4882a593Smuzhiyun 				u64 scratch,
3029*4882a593Smuzhiyun 				bool post_sq)
3030*4882a593Smuzhiyun {
3031*4882a593Smuzhiyun 	u64 *wqe;
3032*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
3033*4882a593Smuzhiyun 	u64 header;
3034*4882a593Smuzhiyun 	enum i40iw_page_size page_size;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
3037*4882a593Smuzhiyun 	cqp = dev->cqp;
3038*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3039*4882a593Smuzhiyun 	if (!wqe)
3040*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3041*4882a593Smuzhiyun 	set_64bit_val(wqe,
3042*4882a593Smuzhiyun 		      8,
3043*4882a593Smuzhiyun 		      LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID) |
3044*4882a593Smuzhiyun 		      LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN));
3045*4882a593Smuzhiyun 	set_64bit_val(wqe,
3046*4882a593Smuzhiyun 		      16,
3047*4882a593Smuzhiyun 		      LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
3048*4882a593Smuzhiyun 	set_64bit_val(wqe,
3049*4882a593Smuzhiyun 		      40,
3050*4882a593Smuzhiyun 		      LS_64(info->hmc_fcn_index, I40IW_CQPSQ_STAG_HMCFNIDX));
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3053*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_STAG_MR) |
3054*4882a593Smuzhiyun 		 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
3055*4882a593Smuzhiyun 		 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
3056*4882a593Smuzhiyun 		 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
3057*4882a593Smuzhiyun 		 LS_64(info->remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
3058*4882a593Smuzhiyun 		 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
3059*4882a593Smuzhiyun 		 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
3060*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "ALLOC_STAG WQE",
3065*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	if (post_sq)
3068*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3069*4882a593Smuzhiyun 	return 0;
3070*4882a593Smuzhiyun }
3071*4882a593Smuzhiyun 
3072*4882a593Smuzhiyun /**
3073*4882a593Smuzhiyun  * i40iw_sc_mr_reg_non_shared - non-shared mr registration
3074*4882a593Smuzhiyun  * @dev: sc device struct
3075*4882a593Smuzhiyun  * @info: mr info
3076*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3077*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3078*4882a593Smuzhiyun  */
i40iw_sc_mr_reg_non_shared(struct i40iw_sc_dev * dev,struct i40iw_reg_ns_stag_info * info,u64 scratch,bool post_sq)3079*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_mr_reg_non_shared(
3080*4882a593Smuzhiyun 				struct i40iw_sc_dev *dev,
3081*4882a593Smuzhiyun 				struct i40iw_reg_ns_stag_info *info,
3082*4882a593Smuzhiyun 				u64 scratch,
3083*4882a593Smuzhiyun 				bool post_sq)
3084*4882a593Smuzhiyun {
3085*4882a593Smuzhiyun 	u64 *wqe;
3086*4882a593Smuzhiyun 	u64 temp;
3087*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
3088*4882a593Smuzhiyun 	u64 header;
3089*4882a593Smuzhiyun 	u32 pble_obj_cnt;
3090*4882a593Smuzhiyun 	bool remote_access;
3091*4882a593Smuzhiyun 	u8 addr_type;
3092*4882a593Smuzhiyun 	enum i40iw_page_size page_size;
3093*4882a593Smuzhiyun 
3094*4882a593Smuzhiyun 	page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
3095*4882a593Smuzhiyun 	if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
3096*4882a593Smuzhiyun 				   I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
3097*4882a593Smuzhiyun 		remote_access = true;
3098*4882a593Smuzhiyun 	else
3099*4882a593Smuzhiyun 		remote_access = false;
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 	pble_obj_cnt = dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	if (info->chunk_size && (info->first_pm_pbl_index >= pble_obj_cnt))
3104*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_PBLE_INDEX;
3105*4882a593Smuzhiyun 
3106*4882a593Smuzhiyun 	cqp = dev->cqp;
3107*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3108*4882a593Smuzhiyun 	if (!wqe)
3109*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
3112*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, temp);
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	set_64bit_val(wqe,
3115*4882a593Smuzhiyun 		      8,
3116*4882a593Smuzhiyun 		      LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN) |
3117*4882a593Smuzhiyun 		      LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	set_64bit_val(wqe,
3120*4882a593Smuzhiyun 		      16,
3121*4882a593Smuzhiyun 		      LS_64(info->stag_key, I40IW_CQPSQ_STAG_KEY) |
3122*4882a593Smuzhiyun 		      LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
3123*4882a593Smuzhiyun 	if (!info->chunk_size) {
3124*4882a593Smuzhiyun 		set_64bit_val(wqe, 32, info->reg_addr_pa);
3125*4882a593Smuzhiyun 		set_64bit_val(wqe, 48, 0);
3126*4882a593Smuzhiyun 	} else {
3127*4882a593Smuzhiyun 		set_64bit_val(wqe, 32, 0);
3128*4882a593Smuzhiyun 		set_64bit_val(wqe, 48, info->first_pm_pbl_index);
3129*4882a593Smuzhiyun 	}
3130*4882a593Smuzhiyun 	set_64bit_val(wqe, 40, info->hmc_fcn_index);
3131*4882a593Smuzhiyun 	set_64bit_val(wqe, 56, 0);
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun 	addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
3134*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_REG_MR, I40IW_CQPSQ_OPCODE) |
3135*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_STAG_MR) |
3136*4882a593Smuzhiyun 		 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
3137*4882a593Smuzhiyun 		 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
3138*4882a593Smuzhiyun 		 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
3139*4882a593Smuzhiyun 		 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
3140*4882a593Smuzhiyun 		 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
3141*4882a593Smuzhiyun 		 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
3142*4882a593Smuzhiyun 		 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
3143*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_NS WQE",
3148*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 	if (post_sq)
3151*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3152*4882a593Smuzhiyun 	return 0;
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun /**
3156*4882a593Smuzhiyun  * i40iw_sc_mr_reg_shared - registered shared memory region
3157*4882a593Smuzhiyun  * @dev: sc device struct
3158*4882a593Smuzhiyun  * @info: info for shared memory registeration
3159*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3160*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3161*4882a593Smuzhiyun  */
i40iw_sc_mr_reg_shared(struct i40iw_sc_dev * dev,struct i40iw_register_shared_stag * info,u64 scratch,bool post_sq)3162*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_mr_reg_shared(
3163*4882a593Smuzhiyun 					struct i40iw_sc_dev *dev,
3164*4882a593Smuzhiyun 					struct i40iw_register_shared_stag *info,
3165*4882a593Smuzhiyun 					u64 scratch,
3166*4882a593Smuzhiyun 					bool post_sq)
3167*4882a593Smuzhiyun {
3168*4882a593Smuzhiyun 	u64 *wqe;
3169*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
3170*4882a593Smuzhiyun 	u64 temp, va64, fbo, header;
3171*4882a593Smuzhiyun 	u32 va32;
3172*4882a593Smuzhiyun 	bool remote_access;
3173*4882a593Smuzhiyun 	u8 addr_type;
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 	if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
3176*4882a593Smuzhiyun 				   I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
3177*4882a593Smuzhiyun 		remote_access = true;
3178*4882a593Smuzhiyun 	else
3179*4882a593Smuzhiyun 		remote_access = false;
3180*4882a593Smuzhiyun 	cqp = dev->cqp;
3181*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3182*4882a593Smuzhiyun 	if (!wqe)
3183*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3184*4882a593Smuzhiyun 	va64 = (uintptr_t)(info->va);
3185*4882a593Smuzhiyun 	va32 = (u32)(va64 & 0x00000000FFFFFFFF);
3186*4882a593Smuzhiyun 	fbo = (u64)(va32 & (4096 - 1));
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	set_64bit_val(wqe,
3189*4882a593Smuzhiyun 		      0,
3190*4882a593Smuzhiyun 		      (info->addr_type == I40IW_ADDR_TYPE_VA_BASED ? (uintptr_t)info->va : fbo));
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	set_64bit_val(wqe,
3193*4882a593Smuzhiyun 		      8,
3194*4882a593Smuzhiyun 		      LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
3195*4882a593Smuzhiyun 	temp = LS_64(info->new_stag_key, I40IW_CQPSQ_STAG_KEY) |
3196*4882a593Smuzhiyun 	       LS_64(info->new_stag_idx, I40IW_CQPSQ_STAG_IDX) |
3197*4882a593Smuzhiyun 	       LS_64(info->parent_stag_idx, I40IW_CQPSQ_STAG_PARENTSTAGIDX);
3198*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, temp);
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun 	addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
3201*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_REG_SMR, I40IW_CQPSQ_OPCODE) |
3202*4882a593Smuzhiyun 		 LS_64(1, I40IW_CQPSQ_STAG_MR) |
3203*4882a593Smuzhiyun 		 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
3204*4882a593Smuzhiyun 		 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
3205*4882a593Smuzhiyun 		 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
3206*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_SHARED WQE",
3211*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun 	if (post_sq)
3214*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3215*4882a593Smuzhiyun 	return 0;
3216*4882a593Smuzhiyun }
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun /**
3219*4882a593Smuzhiyun  * i40iw_sc_dealloc_stag - deallocate stag
3220*4882a593Smuzhiyun  * @dev: sc device struct
3221*4882a593Smuzhiyun  * @info: dealloc stag info
3222*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3223*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3224*4882a593Smuzhiyun  */
i40iw_sc_dealloc_stag(struct i40iw_sc_dev * dev,struct i40iw_dealloc_stag_info * info,u64 scratch,bool post_sq)3225*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_dealloc_stag(
3226*4882a593Smuzhiyun 					struct i40iw_sc_dev *dev,
3227*4882a593Smuzhiyun 					struct i40iw_dealloc_stag_info *info,
3228*4882a593Smuzhiyun 					u64 scratch,
3229*4882a593Smuzhiyun 					bool post_sq)
3230*4882a593Smuzhiyun {
3231*4882a593Smuzhiyun 	u64 header;
3232*4882a593Smuzhiyun 	u64 *wqe;
3233*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
3234*4882a593Smuzhiyun 
3235*4882a593Smuzhiyun 	cqp = dev->cqp;
3236*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3237*4882a593Smuzhiyun 	if (!wqe)
3238*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3239*4882a593Smuzhiyun 	set_64bit_val(wqe,
3240*4882a593Smuzhiyun 		      8,
3241*4882a593Smuzhiyun 		      LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
3242*4882a593Smuzhiyun 	set_64bit_val(wqe,
3243*4882a593Smuzhiyun 		      16,
3244*4882a593Smuzhiyun 		      LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_DEALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3247*4882a593Smuzhiyun 		 LS_64(info->mr, I40IW_CQPSQ_STAG_MR) |
3248*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "DEALLOC_STAG WQE",
3253*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3254*4882a593Smuzhiyun 
3255*4882a593Smuzhiyun 	if (post_sq)
3256*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3257*4882a593Smuzhiyun 	return 0;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun 
3260*4882a593Smuzhiyun /**
3261*4882a593Smuzhiyun  * i40iw_sc_query_stag - query hardware for stag
3262*4882a593Smuzhiyun  * @dev: sc device struct
3263*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3264*4882a593Smuzhiyun  * @stag_index: stag index for query
3265*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3266*4882a593Smuzhiyun  */
i40iw_sc_query_stag(struct i40iw_sc_dev * dev,u64 scratch,u32 stag_index,bool post_sq)3267*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_query_stag(struct i40iw_sc_dev *dev,
3268*4882a593Smuzhiyun 						  u64 scratch,
3269*4882a593Smuzhiyun 						  u32 stag_index,
3270*4882a593Smuzhiyun 						  bool post_sq)
3271*4882a593Smuzhiyun {
3272*4882a593Smuzhiyun 	u64 header;
3273*4882a593Smuzhiyun 	u64 *wqe;
3274*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	cqp = dev->cqp;
3277*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3278*4882a593Smuzhiyun 	if (!wqe)
3279*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3280*4882a593Smuzhiyun 	set_64bit_val(wqe,
3281*4882a593Smuzhiyun 		      16,
3282*4882a593Smuzhiyun 		      LS_64(stag_index, I40IW_CQPSQ_QUERYSTAG_IDX));
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_QUERY_STAG, I40IW_CQPSQ_OPCODE) |
3285*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3288*4882a593Smuzhiyun 
3289*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QUERY_STAG WQE",
3290*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun 	if (post_sq)
3293*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3294*4882a593Smuzhiyun 	return 0;
3295*4882a593Smuzhiyun }
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun /**
3298*4882a593Smuzhiyun  * i40iw_sc_mw_alloc - mw allocate
3299*4882a593Smuzhiyun  * @dev: sc device struct
3300*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3301*4882a593Smuzhiyun  * @mw_stag_index:stag index
3302*4882a593Smuzhiyun  * @pd_id: pd is for this mw
3303*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3304*4882a593Smuzhiyun  */
i40iw_sc_mw_alloc(struct i40iw_sc_dev * dev,u64 scratch,u32 mw_stag_index,u16 pd_id,bool post_sq)3305*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_mw_alloc(
3306*4882a593Smuzhiyun 					struct i40iw_sc_dev *dev,
3307*4882a593Smuzhiyun 					u64 scratch,
3308*4882a593Smuzhiyun 					u32 mw_stag_index,
3309*4882a593Smuzhiyun 					u16 pd_id,
3310*4882a593Smuzhiyun 					bool post_sq)
3311*4882a593Smuzhiyun {
3312*4882a593Smuzhiyun 	u64 header;
3313*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp;
3314*4882a593Smuzhiyun 	u64 *wqe;
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun 	cqp = dev->cqp;
3317*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3318*4882a593Smuzhiyun 	if (!wqe)
3319*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3320*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, LS_64(pd_id, I40IW_CQPSQ_STAG_PDID));
3321*4882a593Smuzhiyun 	set_64bit_val(wqe,
3322*4882a593Smuzhiyun 		      16,
3323*4882a593Smuzhiyun 		      LS_64(mw_stag_index, I40IW_CQPSQ_STAG_IDX));
3324*4882a593Smuzhiyun 
3325*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3326*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MW_ALLOC WQE",
3331*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun 	if (post_sq)
3334*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3335*4882a593Smuzhiyun 	return 0;
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun /**
3339*4882a593Smuzhiyun  * i40iw_sc_mr_fast_register - Posts RDMA fast register mr WR to iwarp qp
3340*4882a593Smuzhiyun  * @qp: sc qp struct
3341*4882a593Smuzhiyun  * @info: fast mr info
3342*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3343*4882a593Smuzhiyun  */
i40iw_sc_mr_fast_register(struct i40iw_sc_qp * qp,struct i40iw_fast_reg_stag_info * info,bool post_sq)3344*4882a593Smuzhiyun enum i40iw_status_code i40iw_sc_mr_fast_register(
3345*4882a593Smuzhiyun 				struct i40iw_sc_qp *qp,
3346*4882a593Smuzhiyun 				struct i40iw_fast_reg_stag_info *info,
3347*4882a593Smuzhiyun 				bool post_sq)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun 	u64 temp, header;
3350*4882a593Smuzhiyun 	u64 *wqe;
3351*4882a593Smuzhiyun 	u32 wqe_idx;
3352*4882a593Smuzhiyun 	enum i40iw_page_size page_size;
3353*4882a593Smuzhiyun 
3354*4882a593Smuzhiyun 	page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
3355*4882a593Smuzhiyun 	wqe = i40iw_qp_get_next_send_wqe(&qp->qp_uk, &wqe_idx, I40IW_QP_WQE_MIN_SIZE,
3356*4882a593Smuzhiyun 					 0, info->wr_id);
3357*4882a593Smuzhiyun 	if (!wqe)
3358*4882a593Smuzhiyun 		return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3359*4882a593Smuzhiyun 
3360*4882a593Smuzhiyun 	i40iw_debug(qp->dev, I40IW_DEBUG_MR, "%s: wr_id[%llxh] wqe_idx[%04d] location[%p]\n",
3361*4882a593Smuzhiyun 		    __func__, info->wr_id, wqe_idx,
3362*4882a593Smuzhiyun 		    &qp->qp_uk.sq_wrtrk_array[wqe_idx].wrid);
3363*4882a593Smuzhiyun 	temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
3364*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, temp);
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	temp = RS_64(info->first_pm_pbl_index >> 16, I40IWQPSQ_FIRSTPMPBLIDXHI);
3367*4882a593Smuzhiyun 	set_64bit_val(wqe,
3368*4882a593Smuzhiyun 		      8,
3369*4882a593Smuzhiyun 		      LS_64(temp, I40IWQPSQ_FIRSTPMPBLIDXHI) |
3370*4882a593Smuzhiyun 		      LS_64(info->reg_addr_pa >> I40IWQPSQ_PBLADDR_SHIFT, I40IWQPSQ_PBLADDR));
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun 	set_64bit_val(wqe,
3373*4882a593Smuzhiyun 		      16,
3374*4882a593Smuzhiyun 		      info->total_len |
3375*4882a593Smuzhiyun 		      LS_64(info->first_pm_pbl_index, I40IWQPSQ_FIRSTPMPBLIDXLO));
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	header = LS_64(info->stag_key, I40IWQPSQ_STAGKEY) |
3378*4882a593Smuzhiyun 		 LS_64(info->stag_idx, I40IWQPSQ_STAGINDEX) |
3379*4882a593Smuzhiyun 		 LS_64(I40IWQP_OP_FAST_REGISTER, I40IWQPSQ_OPCODE) |
3380*4882a593Smuzhiyun 		 LS_64(info->chunk_size, I40IWQPSQ_LPBLSIZE) |
3381*4882a593Smuzhiyun 		 LS_64(page_size, I40IWQPSQ_HPAGESIZE) |
3382*4882a593Smuzhiyun 		 LS_64(info->access_rights, I40IWQPSQ_STAGRIGHTS) |
3383*4882a593Smuzhiyun 		 LS_64(info->addr_type, I40IWQPSQ_VABASEDTO) |
3384*4882a593Smuzhiyun 		 LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
3385*4882a593Smuzhiyun 		 LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
3386*4882a593Smuzhiyun 		 LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
3387*4882a593Smuzhiyun 		 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 	i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "FAST_REG WQE",
3392*4882a593Smuzhiyun 			wqe, I40IW_QP_WQE_MIN_SIZE);
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 	if (post_sq)
3395*4882a593Smuzhiyun 		i40iw_qp_post_wr(&qp->qp_uk);
3396*4882a593Smuzhiyun 	return 0;
3397*4882a593Smuzhiyun }
3398*4882a593Smuzhiyun 
3399*4882a593Smuzhiyun /**
3400*4882a593Smuzhiyun  * i40iw_sc_send_lsmm - send last streaming mode message
3401*4882a593Smuzhiyun  * @qp: sc qp struct
3402*4882a593Smuzhiyun  * @lsmm_buf: buffer with lsmm message
3403*4882a593Smuzhiyun  * @size: size of lsmm buffer
3404*4882a593Smuzhiyun  * @stag: stag of lsmm buffer
3405*4882a593Smuzhiyun  */
i40iw_sc_send_lsmm(struct i40iw_sc_qp * qp,void * lsmm_buf,u32 size,i40iw_stag stag)3406*4882a593Smuzhiyun static void i40iw_sc_send_lsmm(struct i40iw_sc_qp *qp,
3407*4882a593Smuzhiyun 			       void *lsmm_buf,
3408*4882a593Smuzhiyun 			       u32 size,
3409*4882a593Smuzhiyun 			       i40iw_stag stag)
3410*4882a593Smuzhiyun {
3411*4882a593Smuzhiyun 	u64 *wqe;
3412*4882a593Smuzhiyun 	u64 header;
3413*4882a593Smuzhiyun 	struct i40iw_qp_uk *qp_uk;
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 	qp_uk = &qp->qp_uk;
3416*4882a593Smuzhiyun 	wqe = qp_uk->sq_base->elem;
3417*4882a593Smuzhiyun 
3418*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3419*4882a593Smuzhiyun 
3420*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, (size | LS_64(stag, I40IWQPSQ_FRAG_STAG)));
3421*4882a593Smuzhiyun 
3422*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, 0);
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3425*4882a593Smuzhiyun 		 LS_64(1, I40IWQPSQ_STREAMMODE) |
3426*4882a593Smuzhiyun 		 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3427*4882a593Smuzhiyun 		 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3428*4882a593Smuzhiyun 
3429*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	i40iw_debug_buf(qp->dev, I40IW_DEBUG_QP, "SEND_LSMM WQE",
3432*4882a593Smuzhiyun 			wqe, I40IW_QP_WQE_MIN_SIZE);
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun /**
3436*4882a593Smuzhiyun  * i40iw_sc_send_lsmm_nostag - for privilege qp
3437*4882a593Smuzhiyun  * @qp: sc qp struct
3438*4882a593Smuzhiyun  * @lsmm_buf: buffer with lsmm message
3439*4882a593Smuzhiyun  * @size: size of lsmm buffer
3440*4882a593Smuzhiyun  */
i40iw_sc_send_lsmm_nostag(struct i40iw_sc_qp * qp,void * lsmm_buf,u32 size)3441*4882a593Smuzhiyun static void i40iw_sc_send_lsmm_nostag(struct i40iw_sc_qp *qp,
3442*4882a593Smuzhiyun 				      void *lsmm_buf,
3443*4882a593Smuzhiyun 				      u32 size)
3444*4882a593Smuzhiyun {
3445*4882a593Smuzhiyun 	u64 *wqe;
3446*4882a593Smuzhiyun 	u64 header;
3447*4882a593Smuzhiyun 	struct i40iw_qp_uk *qp_uk;
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 	qp_uk = &qp->qp_uk;
3450*4882a593Smuzhiyun 	wqe = qp_uk->sq_base->elem;
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, size);
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, 0);
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3459*4882a593Smuzhiyun 		 LS_64(1, I40IWQPSQ_STREAMMODE) |
3460*4882a593Smuzhiyun 		 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3461*4882a593Smuzhiyun 		 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3464*4882a593Smuzhiyun 
3465*4882a593Smuzhiyun 	i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "SEND_LSMM_NOSTAG WQE",
3466*4882a593Smuzhiyun 			wqe, I40IW_QP_WQE_MIN_SIZE);
3467*4882a593Smuzhiyun }
3468*4882a593Smuzhiyun 
3469*4882a593Smuzhiyun /**
3470*4882a593Smuzhiyun  * i40iw_sc_send_rtt - send last read0 or write0
3471*4882a593Smuzhiyun  * @qp: sc qp struct
3472*4882a593Smuzhiyun  * @read: Do read0 or write0
3473*4882a593Smuzhiyun  */
i40iw_sc_send_rtt(struct i40iw_sc_qp * qp,bool read)3474*4882a593Smuzhiyun static void i40iw_sc_send_rtt(struct i40iw_sc_qp *qp, bool read)
3475*4882a593Smuzhiyun {
3476*4882a593Smuzhiyun 	u64 *wqe;
3477*4882a593Smuzhiyun 	u64 header;
3478*4882a593Smuzhiyun 	struct i40iw_qp_uk *qp_uk;
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	qp_uk = &qp->qp_uk;
3481*4882a593Smuzhiyun 	wqe = qp_uk->sq_base->elem;
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun 	set_64bit_val(wqe, 0, 0);
3484*4882a593Smuzhiyun 	set_64bit_val(wqe, 8, 0);
3485*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, 0);
3486*4882a593Smuzhiyun 	if (read) {
3487*4882a593Smuzhiyun 		header = LS_64(0x1234, I40IWQPSQ_REMSTAG) |
3488*4882a593Smuzhiyun 			 LS_64(I40IWQP_OP_RDMA_READ, I40IWQPSQ_OPCODE) |
3489*4882a593Smuzhiyun 			 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3490*4882a593Smuzhiyun 		set_64bit_val(wqe, 8, ((u64)0xabcd << 32));
3491*4882a593Smuzhiyun 	} else {
3492*4882a593Smuzhiyun 		header = LS_64(I40IWQP_OP_RDMA_WRITE, I40IWQPSQ_OPCODE) |
3493*4882a593Smuzhiyun 			 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3494*4882a593Smuzhiyun 	}
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun 	i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "RTR WQE",
3499*4882a593Smuzhiyun 			wqe, I40IW_QP_WQE_MIN_SIZE);
3500*4882a593Smuzhiyun }
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun /**
3503*4882a593Smuzhiyun  * i40iw_sc_post_wqe0 - send wqe with opcode
3504*4882a593Smuzhiyun  * @qp: sc qp struct
3505*4882a593Smuzhiyun  * @opcode: opcode to use for wqe0
3506*4882a593Smuzhiyun  */
i40iw_sc_post_wqe0(struct i40iw_sc_qp * qp,u8 opcode)3507*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_post_wqe0(struct i40iw_sc_qp *qp, u8 opcode)
3508*4882a593Smuzhiyun {
3509*4882a593Smuzhiyun 	u64 *wqe;
3510*4882a593Smuzhiyun 	u64 header;
3511*4882a593Smuzhiyun 	struct i40iw_qp_uk *qp_uk;
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun 	qp_uk = &qp->qp_uk;
3514*4882a593Smuzhiyun 	wqe = qp_uk->sq_base->elem;
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	if (!wqe)
3517*4882a593Smuzhiyun 		return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3518*4882a593Smuzhiyun 	switch (opcode) {
3519*4882a593Smuzhiyun 	case I40IWQP_OP_NOP:
3520*4882a593Smuzhiyun 		set_64bit_val(wqe, 0, 0);
3521*4882a593Smuzhiyun 		set_64bit_val(wqe, 8, 0);
3522*4882a593Smuzhiyun 		set_64bit_val(wqe, 16, 0);
3523*4882a593Smuzhiyun 		header = LS_64(I40IWQP_OP_NOP, I40IWQPSQ_OPCODE) |
3524*4882a593Smuzhiyun 			 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 		i40iw_insert_wqe_hdr(wqe, header);
3527*4882a593Smuzhiyun 		break;
3528*4882a593Smuzhiyun 	case I40IWQP_OP_RDMA_SEND:
3529*4882a593Smuzhiyun 		set_64bit_val(wqe, 0, 0);
3530*4882a593Smuzhiyun 		set_64bit_val(wqe, 8, 0);
3531*4882a593Smuzhiyun 		set_64bit_val(wqe, 16, 0);
3532*4882a593Smuzhiyun 		header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3533*4882a593Smuzhiyun 			 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID) |
3534*4882a593Smuzhiyun 			 LS_64(1, I40IWQPSQ_STREAMMODE) |
3535*4882a593Smuzhiyun 			 LS_64(1, I40IWQPSQ_WAITFORRCVPDU);
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun 		i40iw_insert_wqe_hdr(wqe, header);
3538*4882a593Smuzhiyun 		break;
3539*4882a593Smuzhiyun 	default:
3540*4882a593Smuzhiyun 		i40iw_debug(qp->dev, I40IW_DEBUG_QP, "%s: Invalid WQE zero opcode\n",
3541*4882a593Smuzhiyun 			    __func__);
3542*4882a593Smuzhiyun 		break;
3543*4882a593Smuzhiyun 	}
3544*4882a593Smuzhiyun 	return 0;
3545*4882a593Smuzhiyun }
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun /**
3548*4882a593Smuzhiyun  * i40iw_sc_init_iw_hmc() - queries fpm values using cqp and populates hmc_info
3549*4882a593Smuzhiyun  * @dev : ptr to i40iw_dev struct
3550*4882a593Smuzhiyun  * @hmc_fn_id: hmc function id
3551*4882a593Smuzhiyun  */
i40iw_sc_init_iw_hmc(struct i40iw_sc_dev * dev,u8 hmc_fn_id)3552*4882a593Smuzhiyun enum i40iw_status_code i40iw_sc_init_iw_hmc(struct i40iw_sc_dev *dev, u8 hmc_fn_id)
3553*4882a593Smuzhiyun {
3554*4882a593Smuzhiyun 	struct i40iw_hmc_info *hmc_info;
3555*4882a593Smuzhiyun 	struct i40iw_dma_mem query_fpm_mem;
3556*4882a593Smuzhiyun 	struct i40iw_virt_mem virt_mem;
3557*4882a593Smuzhiyun 	struct i40iw_vfdev *vf_dev = NULL;
3558*4882a593Smuzhiyun 	u32 mem_size;
3559*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
3560*4882a593Smuzhiyun 	bool poll_registers = true;
3561*4882a593Smuzhiyun 	u16 iw_vf_idx;
3562*4882a593Smuzhiyun 	u8 wait_type;
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun 	if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3565*4882a593Smuzhiyun 	    (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3566*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_HMCFN_ID;
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun 	i40iw_debug(dev, I40IW_DEBUG_HMC, "hmc_fn_id %u, dev->hmc_fn_id %u\n", hmc_fn_id,
3569*4882a593Smuzhiyun 		    dev->hmc_fn_id);
3570*4882a593Smuzhiyun 	if (hmc_fn_id == dev->hmc_fn_id) {
3571*4882a593Smuzhiyun 		hmc_info = dev->hmc_info;
3572*4882a593Smuzhiyun 		query_fpm_mem.pa = dev->fpm_query_buf_pa;
3573*4882a593Smuzhiyun 		query_fpm_mem.va = dev->fpm_query_buf;
3574*4882a593Smuzhiyun 	} else {
3575*4882a593Smuzhiyun 		vf_dev = i40iw_vfdev_from_fpm(dev, hmc_fn_id);
3576*4882a593Smuzhiyun 		if (!vf_dev)
3577*4882a593Smuzhiyun 			return I40IW_ERR_INVALID_VF_ID;
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun 		hmc_info = &vf_dev->hmc_info;
3580*4882a593Smuzhiyun 		iw_vf_idx = vf_dev->iw_vf_idx;
3581*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_HMC, "vf_dev %p, hmc_info %p, hmc_obj %p\n", vf_dev,
3582*4882a593Smuzhiyun 			    hmc_info, hmc_info->hmc_obj);
3583*4882a593Smuzhiyun 		if (!vf_dev->fpm_query_buf) {
3584*4882a593Smuzhiyun 			if (!dev->vf_fpm_query_buf[iw_vf_idx].va) {
3585*4882a593Smuzhiyun 				ret_code = i40iw_alloc_query_fpm_buf(dev,
3586*4882a593Smuzhiyun 								     &dev->vf_fpm_query_buf[iw_vf_idx]);
3587*4882a593Smuzhiyun 				if (ret_code)
3588*4882a593Smuzhiyun 					return ret_code;
3589*4882a593Smuzhiyun 			}
3590*4882a593Smuzhiyun 			vf_dev->fpm_query_buf = dev->vf_fpm_query_buf[iw_vf_idx].va;
3591*4882a593Smuzhiyun 			vf_dev->fpm_query_buf_pa = dev->vf_fpm_query_buf[iw_vf_idx].pa;
3592*4882a593Smuzhiyun 		}
3593*4882a593Smuzhiyun 		query_fpm_mem.pa = vf_dev->fpm_query_buf_pa;
3594*4882a593Smuzhiyun 		query_fpm_mem.va = vf_dev->fpm_query_buf;
3595*4882a593Smuzhiyun 		/**
3596*4882a593Smuzhiyun 		 * It is HARDWARE specific:
3597*4882a593Smuzhiyun 		 * this call is done by PF for VF and
3598*4882a593Smuzhiyun 		 * i40iw_sc_query_fpm_values needs ccq poll
3599*4882a593Smuzhiyun 		 * because PF ccq is already created.
3600*4882a593Smuzhiyun 		 */
3601*4882a593Smuzhiyun 		poll_registers = false;
3602*4882a593Smuzhiyun 	}
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun 	hmc_info->hmc_fn_id = hmc_fn_id;
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	if (hmc_fn_id != dev->hmc_fn_id) {
3607*4882a593Smuzhiyun 		ret_code =
3608*4882a593Smuzhiyun 			i40iw_cqp_query_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3609*4882a593Smuzhiyun 	} else {
3610*4882a593Smuzhiyun 		wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3611*4882a593Smuzhiyun 			    (u8)I40IW_CQP_WAIT_POLL_CQ;
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 		ret_code = i40iw_sc_query_fpm_values(
3614*4882a593Smuzhiyun 					dev->cqp,
3615*4882a593Smuzhiyun 					0,
3616*4882a593Smuzhiyun 					hmc_info->hmc_fn_id,
3617*4882a593Smuzhiyun 					&query_fpm_mem,
3618*4882a593Smuzhiyun 					true,
3619*4882a593Smuzhiyun 					wait_type);
3620*4882a593Smuzhiyun 	}
3621*4882a593Smuzhiyun 	if (ret_code)
3622*4882a593Smuzhiyun 		return ret_code;
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun 	/* parse the fpm_query_buf and fill hmc obj info */
3625*4882a593Smuzhiyun 	ret_code =
3626*4882a593Smuzhiyun 		i40iw_sc_parse_fpm_query_buf((u64 *)query_fpm_mem.va,
3627*4882a593Smuzhiyun 					     hmc_info,
3628*4882a593Smuzhiyun 					     &dev->hmc_fpm_misc);
3629*4882a593Smuzhiyun 	if (ret_code)
3630*4882a593Smuzhiyun 		return ret_code;
3631*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "QUERY FPM BUFFER",
3632*4882a593Smuzhiyun 			query_fpm_mem.va, I40IW_QUERY_FPM_BUF_SIZE);
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun 	if (hmc_fn_id != dev->hmc_fn_id) {
3635*4882a593Smuzhiyun 		i40iw_cqp_commit_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun 		/* parse the fpm_commit_buf and fill hmc obj info */
3638*4882a593Smuzhiyun 		i40iw_sc_parse_fpm_commit_buf((u64 *)query_fpm_mem.va, hmc_info->hmc_obj, &hmc_info->sd_table.sd_cnt);
3639*4882a593Smuzhiyun 		mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3640*4882a593Smuzhiyun 			   (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index);
3641*4882a593Smuzhiyun 		ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3642*4882a593Smuzhiyun 		if (ret_code)
3643*4882a593Smuzhiyun 			return ret_code;
3644*4882a593Smuzhiyun 		hmc_info->sd_table.sd_entry = virt_mem.va;
3645*4882a593Smuzhiyun 	}
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun 	return ret_code;
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun /**
3651*4882a593Smuzhiyun  * i40iw_sc_configure_iw_fpm() - commits hmc obj cnt values using cqp command and
3652*4882a593Smuzhiyun  * populates fpm base address in hmc_info
3653*4882a593Smuzhiyun  * @dev : ptr to i40iw_dev struct
3654*4882a593Smuzhiyun  * @hmc_fn_id: hmc function id
3655*4882a593Smuzhiyun  */
i40iw_sc_configure_iw_fpm(struct i40iw_sc_dev * dev,u8 hmc_fn_id)3656*4882a593Smuzhiyun static enum i40iw_status_code i40iw_sc_configure_iw_fpm(struct i40iw_sc_dev *dev,
3657*4882a593Smuzhiyun 							u8 hmc_fn_id)
3658*4882a593Smuzhiyun {
3659*4882a593Smuzhiyun 	struct i40iw_hmc_info *hmc_info;
3660*4882a593Smuzhiyun 	struct i40iw_hmc_obj_info *obj_info;
3661*4882a593Smuzhiyun 	u64 *buf;
3662*4882a593Smuzhiyun 	struct i40iw_dma_mem commit_fpm_mem;
3663*4882a593Smuzhiyun 	u32 i, j;
3664*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
3665*4882a593Smuzhiyun 	bool poll_registers = true;
3666*4882a593Smuzhiyun 	u8 wait_type;
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun 	if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3669*4882a593Smuzhiyun 	    (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3670*4882a593Smuzhiyun 		return I40IW_ERR_INVALID_HMCFN_ID;
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun 	if (hmc_fn_id == dev->hmc_fn_id) {
3673*4882a593Smuzhiyun 		hmc_info = dev->hmc_info;
3674*4882a593Smuzhiyun 	} else {
3675*4882a593Smuzhiyun 		hmc_info = i40iw_vf_hmcinfo_from_fpm(dev, hmc_fn_id);
3676*4882a593Smuzhiyun 		poll_registers = false;
3677*4882a593Smuzhiyun 	}
3678*4882a593Smuzhiyun 	if (!hmc_info)
3679*4882a593Smuzhiyun 		return I40IW_ERR_BAD_PTR;
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun 	obj_info = hmc_info->hmc_obj;
3682*4882a593Smuzhiyun 	buf = dev->fpm_commit_buf;
3683*4882a593Smuzhiyun 
3684*4882a593Smuzhiyun 	/* copy cnt values in commit buf */
3685*4882a593Smuzhiyun 	for (i = I40IW_HMC_IW_QP, j = 0; i <= I40IW_HMC_IW_PBLE;
3686*4882a593Smuzhiyun 	     i++, j += 8)
3687*4882a593Smuzhiyun 		set_64bit_val(buf, j, (u64)obj_info[i].cnt);
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 	set_64bit_val(buf, 40, 0);   /* APBVT rsvd */
3690*4882a593Smuzhiyun 
3691*4882a593Smuzhiyun 	commit_fpm_mem.pa = dev->fpm_commit_buf_pa;
3692*4882a593Smuzhiyun 	commit_fpm_mem.va = dev->fpm_commit_buf;
3693*4882a593Smuzhiyun 	wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3694*4882a593Smuzhiyun 			(u8)I40IW_CQP_WAIT_POLL_CQ;
3695*4882a593Smuzhiyun 	ret_code = i40iw_sc_commit_fpm_values(
3696*4882a593Smuzhiyun 					dev->cqp,
3697*4882a593Smuzhiyun 					0,
3698*4882a593Smuzhiyun 					hmc_info->hmc_fn_id,
3699*4882a593Smuzhiyun 					&commit_fpm_mem,
3700*4882a593Smuzhiyun 					true,
3701*4882a593Smuzhiyun 					wait_type);
3702*4882a593Smuzhiyun 
3703*4882a593Smuzhiyun 	/* parse the fpm_commit_buf and fill hmc obj info */
3704*4882a593Smuzhiyun 	if (!ret_code)
3705*4882a593Smuzhiyun 		ret_code = i40iw_sc_parse_fpm_commit_buf(dev->fpm_commit_buf,
3706*4882a593Smuzhiyun 							 hmc_info->hmc_obj,
3707*4882a593Smuzhiyun 							 &hmc_info->sd_table.sd_cnt);
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun 	i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "COMMIT FPM BUFFER",
3710*4882a593Smuzhiyun 			commit_fpm_mem.va, I40IW_COMMIT_FPM_BUF_SIZE);
3711*4882a593Smuzhiyun 
3712*4882a593Smuzhiyun 	return ret_code;
3713*4882a593Smuzhiyun }
3714*4882a593Smuzhiyun 
3715*4882a593Smuzhiyun /**
3716*4882a593Smuzhiyun  * cqp_sds_wqe_fill - fill cqp wqe doe sd
3717*4882a593Smuzhiyun  * @cqp: struct for cqp hw
3718*4882a593Smuzhiyun  * @info; sd info for wqe
3719*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3720*4882a593Smuzhiyun  */
cqp_sds_wqe_fill(struct i40iw_sc_cqp * cqp,struct i40iw_update_sds_info * info,u64 scratch)3721*4882a593Smuzhiyun static enum i40iw_status_code cqp_sds_wqe_fill(struct i40iw_sc_cqp *cqp,
3722*4882a593Smuzhiyun 					       struct i40iw_update_sds_info *info,
3723*4882a593Smuzhiyun 					       u64 scratch)
3724*4882a593Smuzhiyun {
3725*4882a593Smuzhiyun 	u64 data;
3726*4882a593Smuzhiyun 	u64 header;
3727*4882a593Smuzhiyun 	u64 *wqe;
3728*4882a593Smuzhiyun 	int mem_entries, wqe_entries;
3729*4882a593Smuzhiyun 	struct i40iw_dma_mem *sdbuf = &cqp->sdbuf;
3730*4882a593Smuzhiyun 	u64 offset;
3731*4882a593Smuzhiyun 	u32 wqe_idx;
3732*4882a593Smuzhiyun 
3733*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe_idx(cqp, scratch, &wqe_idx);
3734*4882a593Smuzhiyun 	if (!wqe)
3735*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3736*4882a593Smuzhiyun 
3737*4882a593Smuzhiyun 	I40IW_CQP_INIT_WQE(wqe);
3738*4882a593Smuzhiyun 	wqe_entries = (info->cnt > 3) ? 3 : info->cnt;
3739*4882a593Smuzhiyun 	mem_entries = info->cnt - wqe_entries;
3740*4882a593Smuzhiyun 
3741*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_UPDATE_PE_SDS, I40IW_CQPSQ_OPCODE) |
3742*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
3743*4882a593Smuzhiyun 		 LS_64(mem_entries, I40IW_CQPSQ_UPESD_ENTRY_COUNT);
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun 	if (mem_entries) {
3746*4882a593Smuzhiyun 		offset = wqe_idx * I40IW_UPDATE_SD_BUF_SIZE;
3747*4882a593Smuzhiyun 		memcpy((char *)sdbuf->va + offset, &info->entry[3],
3748*4882a593Smuzhiyun 		       mem_entries << 4);
3749*4882a593Smuzhiyun 		data = (u64)sdbuf->pa + offset;
3750*4882a593Smuzhiyun 	} else {
3751*4882a593Smuzhiyun 		data = 0;
3752*4882a593Smuzhiyun 	}
3753*4882a593Smuzhiyun 	data |= LS_64(info->hmc_fn_id, I40IW_CQPSQ_UPESD_HMCFNID);
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun 	set_64bit_val(wqe, 16, data);
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 	switch (wqe_entries) {
3758*4882a593Smuzhiyun 	case 3:
3759*4882a593Smuzhiyun 		set_64bit_val(wqe, 48,
3760*4882a593Smuzhiyun 			      (LS_64(info->entry[2].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3761*4882a593Smuzhiyun 					LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 		set_64bit_val(wqe, 56, info->entry[2].data);
3764*4882a593Smuzhiyun 		fallthrough;
3765*4882a593Smuzhiyun 	case 2:
3766*4882a593Smuzhiyun 		set_64bit_val(wqe, 32,
3767*4882a593Smuzhiyun 			      (LS_64(info->entry[1].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3768*4882a593Smuzhiyun 					LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 		set_64bit_val(wqe, 40, info->entry[1].data);
3771*4882a593Smuzhiyun 		fallthrough;
3772*4882a593Smuzhiyun 	case 1:
3773*4882a593Smuzhiyun 		set_64bit_val(wqe, 0,
3774*4882a593Smuzhiyun 			      LS_64(info->entry[0].cmd, I40IW_CQPSQ_UPESD_SDCMD));
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 		set_64bit_val(wqe, 8, info->entry[0].data);
3777*4882a593Smuzhiyun 		break;
3778*4882a593Smuzhiyun 	default:
3779*4882a593Smuzhiyun 		break;
3780*4882a593Smuzhiyun 	}
3781*4882a593Smuzhiyun 
3782*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3783*4882a593Smuzhiyun 
3784*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "UPDATE_PE_SDS WQE",
3785*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3786*4882a593Smuzhiyun 	return 0;
3787*4882a593Smuzhiyun }
3788*4882a593Smuzhiyun 
3789*4882a593Smuzhiyun /**
3790*4882a593Smuzhiyun  * i40iw_update_pe_sds - cqp wqe for sd
3791*4882a593Smuzhiyun  * @dev: ptr to i40iw_dev struct
3792*4882a593Smuzhiyun  * @info: sd info for sd's
3793*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3794*4882a593Smuzhiyun  */
i40iw_update_pe_sds(struct i40iw_sc_dev * dev,struct i40iw_update_sds_info * info,u64 scratch)3795*4882a593Smuzhiyun static enum i40iw_status_code i40iw_update_pe_sds(struct i40iw_sc_dev *dev,
3796*4882a593Smuzhiyun 						  struct i40iw_update_sds_info *info,
3797*4882a593Smuzhiyun 						  u64 scratch)
3798*4882a593Smuzhiyun {
3799*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp = dev->cqp;
3800*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	ret_code = cqp_sds_wqe_fill(cqp, info, scratch);
3803*4882a593Smuzhiyun 	if (!ret_code)
3804*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun 	return ret_code;
3807*4882a593Smuzhiyun }
3808*4882a593Smuzhiyun 
3809*4882a593Smuzhiyun /**
3810*4882a593Smuzhiyun  * i40iw_update_sds_noccq - update sd before ccq created
3811*4882a593Smuzhiyun  * @dev: sc device struct
3812*4882a593Smuzhiyun  * @info: sd info for sd's
3813*4882a593Smuzhiyun  */
i40iw_update_sds_noccq(struct i40iw_sc_dev * dev,struct i40iw_update_sds_info * info)3814*4882a593Smuzhiyun enum i40iw_status_code i40iw_update_sds_noccq(struct i40iw_sc_dev *dev,
3815*4882a593Smuzhiyun 					      struct i40iw_update_sds_info *info)
3816*4882a593Smuzhiyun {
3817*4882a593Smuzhiyun 	u32 error, val, tail;
3818*4882a593Smuzhiyun 	struct i40iw_sc_cqp *cqp = dev->cqp;
3819*4882a593Smuzhiyun 	enum i40iw_status_code ret_code;
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	ret_code = cqp_sds_wqe_fill(cqp, info, 0);
3822*4882a593Smuzhiyun 	if (ret_code)
3823*4882a593Smuzhiyun 		return ret_code;
3824*4882a593Smuzhiyun 	i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3825*4882a593Smuzhiyun 	if (error)
3826*4882a593Smuzhiyun 		return I40IW_ERR_CQP_COMPL_ERROR;
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun 	i40iw_sc_cqp_post_sq(cqp);
3829*4882a593Smuzhiyun 	ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 	return ret_code;
3832*4882a593Smuzhiyun }
3833*4882a593Smuzhiyun 
3834*4882a593Smuzhiyun /**
3835*4882a593Smuzhiyun  * i40iw_sc_suspend_qp - suspend qp for param change
3836*4882a593Smuzhiyun  * @cqp: struct for cqp hw
3837*4882a593Smuzhiyun  * @qp: sc qp struct
3838*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3839*4882a593Smuzhiyun  */
i40iw_sc_suspend_qp(struct i40iw_sc_cqp * cqp,struct i40iw_sc_qp * qp,u64 scratch)3840*4882a593Smuzhiyun enum i40iw_status_code i40iw_sc_suspend_qp(struct i40iw_sc_cqp *cqp,
3841*4882a593Smuzhiyun 					   struct i40iw_sc_qp *qp,
3842*4882a593Smuzhiyun 					   u64 scratch)
3843*4882a593Smuzhiyun {
3844*4882a593Smuzhiyun 	u64 header;
3845*4882a593Smuzhiyun 	u64 *wqe;
3846*4882a593Smuzhiyun 
3847*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3848*4882a593Smuzhiyun 	if (!wqe)
3849*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3850*4882a593Smuzhiyun 	header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_SUSPENDQP_QPID) |
3851*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_SUSPEND_QP, I40IW_CQPSQ_OPCODE) |
3852*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3855*4882a593Smuzhiyun 
3856*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SUSPEND_QP WQE",
3857*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 	i40iw_sc_cqp_post_sq(cqp);
3860*4882a593Smuzhiyun 	return 0;
3861*4882a593Smuzhiyun }
3862*4882a593Smuzhiyun 
3863*4882a593Smuzhiyun /**
3864*4882a593Smuzhiyun  * i40iw_sc_resume_qp - resume qp after suspend
3865*4882a593Smuzhiyun  * @cqp: struct for cqp hw
3866*4882a593Smuzhiyun  * @qp: sc qp struct
3867*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3868*4882a593Smuzhiyun  */
i40iw_sc_resume_qp(struct i40iw_sc_cqp * cqp,struct i40iw_sc_qp * qp,u64 scratch)3869*4882a593Smuzhiyun enum i40iw_status_code i40iw_sc_resume_qp(struct i40iw_sc_cqp *cqp,
3870*4882a593Smuzhiyun 					  struct i40iw_sc_qp *qp,
3871*4882a593Smuzhiyun 					  u64 scratch)
3872*4882a593Smuzhiyun {
3873*4882a593Smuzhiyun 	u64 header;
3874*4882a593Smuzhiyun 	u64 *wqe;
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3877*4882a593Smuzhiyun 	if (!wqe)
3878*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3879*4882a593Smuzhiyun 	set_64bit_val(wqe,
3880*4882a593Smuzhiyun 		      16,
3881*4882a593Smuzhiyun 			LS_64(qp->qs_handle, I40IW_CQPSQ_RESUMEQP_QSHANDLE));
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun 	header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_RESUMEQP_QPID) |
3884*4882a593Smuzhiyun 		 LS_64(I40IW_CQP_OP_RESUME_QP, I40IW_CQPSQ_OPCODE) |
3885*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3886*4882a593Smuzhiyun 
3887*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "RESUME_QP WQE",
3890*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3891*4882a593Smuzhiyun 
3892*4882a593Smuzhiyun 	i40iw_sc_cqp_post_sq(cqp);
3893*4882a593Smuzhiyun 	return 0;
3894*4882a593Smuzhiyun }
3895*4882a593Smuzhiyun 
3896*4882a593Smuzhiyun /**
3897*4882a593Smuzhiyun  * i40iw_sc_static_hmc_pages_allocated - cqp wqe to allocate hmc pages
3898*4882a593Smuzhiyun  * @cqp: struct for cqp hw
3899*4882a593Smuzhiyun  * @scratch: u64 saved to be used during cqp completion
3900*4882a593Smuzhiyun  * @hmc_fn_id: hmc function id
3901*4882a593Smuzhiyun  * @post_sq: flag for cqp db to ring
3902*4882a593Smuzhiyun  * @poll_registers: flag to poll register for cqp completion
3903*4882a593Smuzhiyun  */
i40iw_sc_static_hmc_pages_allocated(struct i40iw_sc_cqp * cqp,u64 scratch,u8 hmc_fn_id,bool post_sq,bool poll_registers)3904*4882a593Smuzhiyun enum i40iw_status_code i40iw_sc_static_hmc_pages_allocated(
3905*4882a593Smuzhiyun 					struct i40iw_sc_cqp *cqp,
3906*4882a593Smuzhiyun 					u64 scratch,
3907*4882a593Smuzhiyun 					u8 hmc_fn_id,
3908*4882a593Smuzhiyun 					bool post_sq,
3909*4882a593Smuzhiyun 					bool poll_registers)
3910*4882a593Smuzhiyun {
3911*4882a593Smuzhiyun 	u64 header;
3912*4882a593Smuzhiyun 	u64 *wqe;
3913*4882a593Smuzhiyun 	u32 tail, val, error;
3914*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
3915*4882a593Smuzhiyun 
3916*4882a593Smuzhiyun 	wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3917*4882a593Smuzhiyun 	if (!wqe)
3918*4882a593Smuzhiyun 		return I40IW_ERR_RING_FULL;
3919*4882a593Smuzhiyun 	set_64bit_val(wqe,
3920*4882a593Smuzhiyun 		      16,
3921*4882a593Smuzhiyun 		      LS_64(hmc_fn_id, I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID));
3922*4882a593Smuzhiyun 
3923*4882a593Smuzhiyun 	header = LS_64(I40IW_CQP_OP_SHMC_PAGES_ALLOCATED, I40IW_CQPSQ_OPCODE) |
3924*4882a593Smuzhiyun 		 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3925*4882a593Smuzhiyun 
3926*4882a593Smuzhiyun 	i40iw_insert_wqe_hdr(wqe, header);
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun 	i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SHMC_PAGES_ALLOCATED WQE",
3929*4882a593Smuzhiyun 			wqe, I40IW_CQP_WQE_SIZE * 8);
3930*4882a593Smuzhiyun 	i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3931*4882a593Smuzhiyun 	if (error) {
3932*4882a593Smuzhiyun 		ret_code = I40IW_ERR_CQP_COMPL_ERROR;
3933*4882a593Smuzhiyun 		return ret_code;
3934*4882a593Smuzhiyun 	}
3935*4882a593Smuzhiyun 	if (post_sq) {
3936*4882a593Smuzhiyun 		i40iw_sc_cqp_post_sq(cqp);
3937*4882a593Smuzhiyun 		if (poll_registers)
3938*4882a593Smuzhiyun 			/* check for cqp sq tail update */
3939*4882a593Smuzhiyun 			ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
3940*4882a593Smuzhiyun 		else
3941*4882a593Smuzhiyun 			ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
3942*4882a593Smuzhiyun 								 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
3943*4882a593Smuzhiyun 								 NULL);
3944*4882a593Smuzhiyun 	}
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	return ret_code;
3947*4882a593Smuzhiyun }
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun /**
3950*4882a593Smuzhiyun  * i40iw_ring_full - check if cqp ring is full
3951*4882a593Smuzhiyun  * @cqp: struct for cqp hw
3952*4882a593Smuzhiyun  */
i40iw_ring_full(struct i40iw_sc_cqp * cqp)3953*4882a593Smuzhiyun static bool i40iw_ring_full(struct i40iw_sc_cqp *cqp)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun 	return I40IW_RING_FULL_ERR(cqp->sq_ring);
3956*4882a593Smuzhiyun }
3957*4882a593Smuzhiyun 
3958*4882a593Smuzhiyun /**
3959*4882a593Smuzhiyun  * i40iw_est_sd - returns approximate number of SDs for HMC
3960*4882a593Smuzhiyun  * @dev: sc device struct
3961*4882a593Smuzhiyun  * @hmc_info: hmc structure, size and count for HMC objects
3962*4882a593Smuzhiyun  */
i40iw_est_sd(struct i40iw_sc_dev * dev,struct i40iw_hmc_info * hmc_info)3963*4882a593Smuzhiyun static u64 i40iw_est_sd(struct i40iw_sc_dev *dev, struct i40iw_hmc_info *hmc_info)
3964*4882a593Smuzhiyun {
3965*4882a593Smuzhiyun 	int i;
3966*4882a593Smuzhiyun 	u64 size = 0;
3967*4882a593Smuzhiyun 	u64 sd;
3968*4882a593Smuzhiyun 
3969*4882a593Smuzhiyun 	for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_PBLE; i++)
3970*4882a593Smuzhiyun 		size += hmc_info->hmc_obj[i].cnt * hmc_info->hmc_obj[i].size;
3971*4882a593Smuzhiyun 
3972*4882a593Smuzhiyun 	if (dev->is_pf)
3973*4882a593Smuzhiyun 		size += hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3974*4882a593Smuzhiyun 
3975*4882a593Smuzhiyun 	if (size & 0x1FFFFF)
3976*4882a593Smuzhiyun 		sd = (size >> 21) + 1; /* add 1 for remainder */
3977*4882a593Smuzhiyun 	else
3978*4882a593Smuzhiyun 		sd = size >> 21;
3979*4882a593Smuzhiyun 
3980*4882a593Smuzhiyun 	if (!dev->is_pf) {
3981*4882a593Smuzhiyun 		/* 2MB alignment for VF PBLE HMC */
3982*4882a593Smuzhiyun 		size = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3983*4882a593Smuzhiyun 		if (size & 0x1FFFFF)
3984*4882a593Smuzhiyun 			sd += (size >> 21) + 1; /* add 1 for remainder */
3985*4882a593Smuzhiyun 		else
3986*4882a593Smuzhiyun 			sd += size >> 21;
3987*4882a593Smuzhiyun 	}
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	return sd;
3990*4882a593Smuzhiyun }
3991*4882a593Smuzhiyun 
3992*4882a593Smuzhiyun /**
3993*4882a593Smuzhiyun  * i40iw_config_fpm_values - configure HMC objects
3994*4882a593Smuzhiyun  * @dev: sc device struct
3995*4882a593Smuzhiyun  * @qp_count: desired qp count
3996*4882a593Smuzhiyun  */
i40iw_config_fpm_values(struct i40iw_sc_dev * dev,u32 qp_count)3997*4882a593Smuzhiyun enum i40iw_status_code i40iw_config_fpm_values(struct i40iw_sc_dev *dev, u32 qp_count)
3998*4882a593Smuzhiyun {
3999*4882a593Smuzhiyun 	struct i40iw_virt_mem virt_mem;
4000*4882a593Smuzhiyun 	u32 i, mem_size;
4001*4882a593Smuzhiyun 	u32 qpwantedoriginal, qpwanted, mrwanted, pblewanted;
4002*4882a593Smuzhiyun 	u64 sd_needed;
4003*4882a593Smuzhiyun 	u32 loop_count = 0;
4004*4882a593Smuzhiyun 
4005*4882a593Smuzhiyun 	struct i40iw_hmc_info *hmc_info;
4006*4882a593Smuzhiyun 	struct i40iw_hmc_fpm_misc *hmc_fpm_misc;
4007*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
4008*4882a593Smuzhiyun 
4009*4882a593Smuzhiyun 	hmc_info = dev->hmc_info;
4010*4882a593Smuzhiyun 	hmc_fpm_misc = &dev->hmc_fpm_misc;
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun 	ret_code = i40iw_sc_init_iw_hmc(dev, dev->hmc_fn_id);
4013*4882a593Smuzhiyun 	if (ret_code) {
4014*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_HMC,
4015*4882a593Smuzhiyun 			    "i40iw_sc_init_iw_hmc returned error_code = %d\n",
4016*4882a593Smuzhiyun 			    ret_code);
4017*4882a593Smuzhiyun 		return ret_code;
4018*4882a593Smuzhiyun 	}
4019*4882a593Smuzhiyun 
4020*4882a593Smuzhiyun 	for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_MAX; i++)
4021*4882a593Smuzhiyun 		hmc_info->hmc_obj[i].cnt = hmc_info->hmc_obj[i].max_cnt;
4022*4882a593Smuzhiyun 	sd_needed = i40iw_est_sd(dev, hmc_info);
4023*4882a593Smuzhiyun 	i40iw_debug(dev, I40IW_DEBUG_HMC,
4024*4882a593Smuzhiyun 		    "%s: FW initial max sd_count[%08lld] first_sd_index[%04d]\n",
4025*4882a593Smuzhiyun 		    __func__, sd_needed, hmc_info->first_sd_index);
4026*4882a593Smuzhiyun 	i40iw_debug(dev, I40IW_DEBUG_HMC,
4027*4882a593Smuzhiyun 		    "%s: sd count %d where max sd is %d\n",
4028*4882a593Smuzhiyun 		    __func__, hmc_info->sd_table.sd_cnt,
4029*4882a593Smuzhiyun 		    hmc_fpm_misc->max_sds);
4030*4882a593Smuzhiyun 
4031*4882a593Smuzhiyun 	qpwanted = min(qp_count, hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt);
4032*4882a593Smuzhiyun 	qpwantedoriginal = qpwanted;
4033*4882a593Smuzhiyun 	mrwanted = hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt;
4034*4882a593Smuzhiyun 	pblewanted = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt;
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	i40iw_debug(dev, I40IW_DEBUG_HMC,
4037*4882a593Smuzhiyun 		    "req_qp=%d max_sd=%d, max_qp = %d, max_cq=%d, max_mr=%d, max_pble=%d\n",
4038*4882a593Smuzhiyun 		    qp_count, hmc_fpm_misc->max_sds,
4039*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt,
4040*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_CQ].max_cnt,
4041*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt,
4042*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt);
4043*4882a593Smuzhiyun 
4044*4882a593Smuzhiyun 	do {
4045*4882a593Smuzhiyun 		++loop_count;
4046*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt = qpwanted;
4047*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt =
4048*4882a593Smuzhiyun 			min(2 * qpwanted, hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt);
4049*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_SRQ].cnt = 0x00; /* Reserved */
4050*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_HTE].cnt =
4051*4882a593Smuzhiyun 					qpwanted * hmc_fpm_misc->ht_multiplier;
4052*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_ARP].cnt =
4053*4882a593Smuzhiyun 			hmc_info->hmc_obj[I40IW_HMC_IW_ARP].max_cnt;
4054*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].cnt = 1;
4055*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt = mrwanted;
4056*4882a593Smuzhiyun 
4057*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt =
4058*4882a593Smuzhiyun 			roundup_pow_of_two(I40IW_MAX_WQ_ENTRIES * qpwanted);
4059*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt =
4060*4882a593Smuzhiyun 			roundup_pow_of_two(2 * I40IW_MAX_IRD_SIZE * qpwanted);
4061*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_XFFL].cnt =
4062*4882a593Smuzhiyun 			hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt / hmc_fpm_misc->xf_block_size;
4063*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_Q1FL].cnt =
4064*4882a593Smuzhiyun 			hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size;
4065*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_TIMER].cnt =
4066*4882a593Smuzhiyun 			((qpwanted) / 512 + 1) * hmc_fpm_misc->timer_bucket;
4067*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_FSIMC].cnt = 0x00;
4068*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_FSIAV].cnt = 0x00;
4069*4882a593Smuzhiyun 		hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt = pblewanted;
4070*4882a593Smuzhiyun 
4071*4882a593Smuzhiyun 		/* How much memory is needed for all the objects. */
4072*4882a593Smuzhiyun 		sd_needed = i40iw_est_sd(dev, hmc_info);
4073*4882a593Smuzhiyun 		if ((loop_count > 1000) ||
4074*4882a593Smuzhiyun 		    ((!(loop_count % 10)) &&
4075*4882a593Smuzhiyun 		    (qpwanted > qpwantedoriginal * 2 / 3))) {
4076*4882a593Smuzhiyun 			if (qpwanted > FPM_MULTIPLIER)
4077*4882a593Smuzhiyun 				qpwanted = roundup_pow_of_two(qpwanted -
4078*4882a593Smuzhiyun 							      FPM_MULTIPLIER);
4079*4882a593Smuzhiyun 			qpwanted >>= 1;
4080*4882a593Smuzhiyun 		}
4081*4882a593Smuzhiyun 		if (mrwanted > FPM_MULTIPLIER * 10)
4082*4882a593Smuzhiyun 			mrwanted -= FPM_MULTIPLIER * 10;
4083*4882a593Smuzhiyun 		if (pblewanted > FPM_MULTIPLIER * 1000)
4084*4882a593Smuzhiyun 			pblewanted -= FPM_MULTIPLIER * 1000;
4085*4882a593Smuzhiyun 	} while (sd_needed > hmc_fpm_misc->max_sds && loop_count < 2000);
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun 	i40iw_debug(dev, I40IW_DEBUG_HMC,
4088*4882a593Smuzhiyun 		    "loop_cnt=%d, sd_needed=%lld, qpcnt = %d, cqcnt=%d, mrcnt=%d, pblecnt=%d\n",
4089*4882a593Smuzhiyun 		    loop_count, sd_needed,
4090*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt,
4091*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt,
4092*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt,
4093*4882a593Smuzhiyun 		    hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt);
4094*4882a593Smuzhiyun 
4095*4882a593Smuzhiyun 	ret_code = i40iw_sc_configure_iw_fpm(dev, dev->hmc_fn_id);
4096*4882a593Smuzhiyun 	if (ret_code) {
4097*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_HMC,
4098*4882a593Smuzhiyun 			    "configure_iw_fpm returned error_code[x%08X]\n",
4099*4882a593Smuzhiyun 			    i40iw_rd32(dev->hw, dev->is_pf ? I40E_PFPE_CQPERRCODES : I40E_VFPE_CQPERRCODES1));
4100*4882a593Smuzhiyun 		return ret_code;
4101*4882a593Smuzhiyun 	}
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun 	mem_size = sizeof(struct i40iw_hmc_sd_entry) *
4104*4882a593Smuzhiyun 		   (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index + 1);
4105*4882a593Smuzhiyun 	ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
4106*4882a593Smuzhiyun 	if (ret_code) {
4107*4882a593Smuzhiyun 		i40iw_debug(dev, I40IW_DEBUG_HMC,
4108*4882a593Smuzhiyun 			    "%s: failed to allocate memory for sd_entry buffer\n",
4109*4882a593Smuzhiyun 			    __func__);
4110*4882a593Smuzhiyun 		return ret_code;
4111*4882a593Smuzhiyun 	}
4112*4882a593Smuzhiyun 	hmc_info->sd_table.sd_entry = virt_mem.va;
4113*4882a593Smuzhiyun 
4114*4882a593Smuzhiyun 	return ret_code;
4115*4882a593Smuzhiyun }
4116*4882a593Smuzhiyun 
4117*4882a593Smuzhiyun /**
4118*4882a593Smuzhiyun  * i40iw_exec_cqp_cmd - execute cqp cmd when wqe are available
4119*4882a593Smuzhiyun  * @dev: rdma device
4120*4882a593Smuzhiyun  * @pcmdinfo: cqp command info
4121*4882a593Smuzhiyun  */
i40iw_exec_cqp_cmd(struct i40iw_sc_dev * dev,struct cqp_commands_info * pcmdinfo)4122*4882a593Smuzhiyun static enum i40iw_status_code i40iw_exec_cqp_cmd(struct i40iw_sc_dev *dev,
4123*4882a593Smuzhiyun 						 struct cqp_commands_info *pcmdinfo)
4124*4882a593Smuzhiyun {
4125*4882a593Smuzhiyun 	enum i40iw_status_code status;
4126*4882a593Smuzhiyun 	struct i40iw_dma_mem values_mem;
4127*4882a593Smuzhiyun 
4128*4882a593Smuzhiyun 	dev->cqp_cmd_stats[pcmdinfo->cqp_cmd]++;
4129*4882a593Smuzhiyun 	switch (pcmdinfo->cqp_cmd) {
4130*4882a593Smuzhiyun 	case OP_DELETE_LOCAL_MAC_IPADDR_ENTRY:
4131*4882a593Smuzhiyun 		status = i40iw_sc_del_local_mac_ipaddr_entry(
4132*4882a593Smuzhiyun 				pcmdinfo->in.u.del_local_mac_ipaddr_entry.cqp,
4133*4882a593Smuzhiyun 				pcmdinfo->in.u.del_local_mac_ipaddr_entry.scratch,
4134*4882a593Smuzhiyun 				pcmdinfo->in.u.del_local_mac_ipaddr_entry.entry_idx,
4135*4882a593Smuzhiyun 				pcmdinfo->in.u.del_local_mac_ipaddr_entry.ignore_ref_count,
4136*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4137*4882a593Smuzhiyun 		break;
4138*4882a593Smuzhiyun 	case OP_CEQ_DESTROY:
4139*4882a593Smuzhiyun 		status = i40iw_sc_ceq_destroy(pcmdinfo->in.u.ceq_destroy.ceq,
4140*4882a593Smuzhiyun 					      pcmdinfo->in.u.ceq_destroy.scratch,
4141*4882a593Smuzhiyun 					      pcmdinfo->post_sq);
4142*4882a593Smuzhiyun 		break;
4143*4882a593Smuzhiyun 	case OP_AEQ_DESTROY:
4144*4882a593Smuzhiyun 		status = i40iw_sc_aeq_destroy(pcmdinfo->in.u.aeq_destroy.aeq,
4145*4882a593Smuzhiyun 					      pcmdinfo->in.u.aeq_destroy.scratch,
4146*4882a593Smuzhiyun 					      pcmdinfo->post_sq);
4147*4882a593Smuzhiyun 
4148*4882a593Smuzhiyun 		break;
4149*4882a593Smuzhiyun 	case OP_DELETE_ARP_CACHE_ENTRY:
4150*4882a593Smuzhiyun 		status = i40iw_sc_del_arp_cache_entry(
4151*4882a593Smuzhiyun 				pcmdinfo->in.u.del_arp_cache_entry.cqp,
4152*4882a593Smuzhiyun 				pcmdinfo->in.u.del_arp_cache_entry.scratch,
4153*4882a593Smuzhiyun 				pcmdinfo->in.u.del_arp_cache_entry.arp_index,
4154*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4155*4882a593Smuzhiyun 		break;
4156*4882a593Smuzhiyun 	case OP_MANAGE_APBVT_ENTRY:
4157*4882a593Smuzhiyun 		status = i40iw_sc_manage_apbvt_entry(
4158*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_apbvt_entry.cqp,
4159*4882a593Smuzhiyun 				&pcmdinfo->in.u.manage_apbvt_entry.info,
4160*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_apbvt_entry.scratch,
4161*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4162*4882a593Smuzhiyun 		break;
4163*4882a593Smuzhiyun 	case OP_CEQ_CREATE:
4164*4882a593Smuzhiyun 		status = i40iw_sc_ceq_create(pcmdinfo->in.u.ceq_create.ceq,
4165*4882a593Smuzhiyun 					     pcmdinfo->in.u.ceq_create.scratch,
4166*4882a593Smuzhiyun 					     pcmdinfo->post_sq);
4167*4882a593Smuzhiyun 		break;
4168*4882a593Smuzhiyun 	case OP_AEQ_CREATE:
4169*4882a593Smuzhiyun 		status = i40iw_sc_aeq_create(pcmdinfo->in.u.aeq_create.aeq,
4170*4882a593Smuzhiyun 					     pcmdinfo->in.u.aeq_create.scratch,
4171*4882a593Smuzhiyun 					     pcmdinfo->post_sq);
4172*4882a593Smuzhiyun 		break;
4173*4882a593Smuzhiyun 	case OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY:
4174*4882a593Smuzhiyun 		status = i40iw_sc_alloc_local_mac_ipaddr_entry(
4175*4882a593Smuzhiyun 				pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.cqp,
4176*4882a593Smuzhiyun 				pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.scratch,
4177*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4178*4882a593Smuzhiyun 		break;
4179*4882a593Smuzhiyun 	case OP_ADD_LOCAL_MAC_IPADDR_ENTRY:
4180*4882a593Smuzhiyun 		status = i40iw_sc_add_local_mac_ipaddr_entry(
4181*4882a593Smuzhiyun 				pcmdinfo->in.u.add_local_mac_ipaddr_entry.cqp,
4182*4882a593Smuzhiyun 				&pcmdinfo->in.u.add_local_mac_ipaddr_entry.info,
4183*4882a593Smuzhiyun 				pcmdinfo->in.u.add_local_mac_ipaddr_entry.scratch,
4184*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4185*4882a593Smuzhiyun 		break;
4186*4882a593Smuzhiyun 	case OP_MANAGE_QHASH_TABLE_ENTRY:
4187*4882a593Smuzhiyun 		status = i40iw_sc_manage_qhash_table_entry(
4188*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_qhash_table_entry.cqp,
4189*4882a593Smuzhiyun 				&pcmdinfo->in.u.manage_qhash_table_entry.info,
4190*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_qhash_table_entry.scratch,
4191*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun 		break;
4194*4882a593Smuzhiyun 	case OP_QP_MODIFY:
4195*4882a593Smuzhiyun 		status = i40iw_sc_qp_modify(
4196*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_modify.qp,
4197*4882a593Smuzhiyun 				&pcmdinfo->in.u.qp_modify.info,
4198*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_modify.scratch,
4199*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4200*4882a593Smuzhiyun 
4201*4882a593Smuzhiyun 		break;
4202*4882a593Smuzhiyun 	case OP_QP_UPLOAD_CONTEXT:
4203*4882a593Smuzhiyun 		status = i40iw_sc_qp_upload_context(
4204*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_upload_context.dev,
4205*4882a593Smuzhiyun 				&pcmdinfo->in.u.qp_upload_context.info,
4206*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_upload_context.scratch,
4207*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun 		break;
4210*4882a593Smuzhiyun 	case OP_CQ_CREATE:
4211*4882a593Smuzhiyun 		status = i40iw_sc_cq_create(
4212*4882a593Smuzhiyun 				pcmdinfo->in.u.cq_create.cq,
4213*4882a593Smuzhiyun 				pcmdinfo->in.u.cq_create.scratch,
4214*4882a593Smuzhiyun 				pcmdinfo->in.u.cq_create.check_overflow,
4215*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4216*4882a593Smuzhiyun 		break;
4217*4882a593Smuzhiyun 	case OP_CQ_DESTROY:
4218*4882a593Smuzhiyun 		status = i40iw_sc_cq_destroy(
4219*4882a593Smuzhiyun 				pcmdinfo->in.u.cq_destroy.cq,
4220*4882a593Smuzhiyun 				pcmdinfo->in.u.cq_destroy.scratch,
4221*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4222*4882a593Smuzhiyun 
4223*4882a593Smuzhiyun 		break;
4224*4882a593Smuzhiyun 	case OP_QP_CREATE:
4225*4882a593Smuzhiyun 		status = i40iw_sc_qp_create(
4226*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_create.qp,
4227*4882a593Smuzhiyun 				&pcmdinfo->in.u.qp_create.info,
4228*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_create.scratch,
4229*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4230*4882a593Smuzhiyun 		break;
4231*4882a593Smuzhiyun 	case OP_QP_DESTROY:
4232*4882a593Smuzhiyun 		status = i40iw_sc_qp_destroy(
4233*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_destroy.qp,
4234*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_destroy.scratch,
4235*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_destroy.remove_hash_idx,
4236*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_destroy.
4237*4882a593Smuzhiyun 				ignore_mw_bnd,
4238*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4239*4882a593Smuzhiyun 
4240*4882a593Smuzhiyun 		break;
4241*4882a593Smuzhiyun 	case OP_ALLOC_STAG:
4242*4882a593Smuzhiyun 		status = i40iw_sc_alloc_stag(
4243*4882a593Smuzhiyun 				pcmdinfo->in.u.alloc_stag.dev,
4244*4882a593Smuzhiyun 				&pcmdinfo->in.u.alloc_stag.info,
4245*4882a593Smuzhiyun 				pcmdinfo->in.u.alloc_stag.scratch,
4246*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4247*4882a593Smuzhiyun 		break;
4248*4882a593Smuzhiyun 	case OP_MR_REG_NON_SHARED:
4249*4882a593Smuzhiyun 		status = i40iw_sc_mr_reg_non_shared(
4250*4882a593Smuzhiyun 				pcmdinfo->in.u.mr_reg_non_shared.dev,
4251*4882a593Smuzhiyun 				&pcmdinfo->in.u.mr_reg_non_shared.info,
4252*4882a593Smuzhiyun 				pcmdinfo->in.u.mr_reg_non_shared.scratch,
4253*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4254*4882a593Smuzhiyun 
4255*4882a593Smuzhiyun 		break;
4256*4882a593Smuzhiyun 	case OP_DEALLOC_STAG:
4257*4882a593Smuzhiyun 		status = i40iw_sc_dealloc_stag(
4258*4882a593Smuzhiyun 				pcmdinfo->in.u.dealloc_stag.dev,
4259*4882a593Smuzhiyun 				&pcmdinfo->in.u.dealloc_stag.info,
4260*4882a593Smuzhiyun 				pcmdinfo->in.u.dealloc_stag.scratch,
4261*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4262*4882a593Smuzhiyun 
4263*4882a593Smuzhiyun 		break;
4264*4882a593Smuzhiyun 	case OP_MW_ALLOC:
4265*4882a593Smuzhiyun 		status = i40iw_sc_mw_alloc(
4266*4882a593Smuzhiyun 				pcmdinfo->in.u.mw_alloc.dev,
4267*4882a593Smuzhiyun 				pcmdinfo->in.u.mw_alloc.scratch,
4268*4882a593Smuzhiyun 				pcmdinfo->in.u.mw_alloc.mw_stag_index,
4269*4882a593Smuzhiyun 				pcmdinfo->in.u.mw_alloc.pd_id,
4270*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4271*4882a593Smuzhiyun 
4272*4882a593Smuzhiyun 		break;
4273*4882a593Smuzhiyun 	case OP_QP_FLUSH_WQES:
4274*4882a593Smuzhiyun 		status = i40iw_sc_qp_flush_wqes(
4275*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_flush_wqes.qp,
4276*4882a593Smuzhiyun 				&pcmdinfo->in.u.qp_flush_wqes.info,
4277*4882a593Smuzhiyun 				pcmdinfo->in.u.qp_flush_wqes.
4278*4882a593Smuzhiyun 				scratch, pcmdinfo->post_sq);
4279*4882a593Smuzhiyun 		break;
4280*4882a593Smuzhiyun 	case OP_GEN_AE:
4281*4882a593Smuzhiyun 		status = i40iw_sc_gen_ae(
4282*4882a593Smuzhiyun 				pcmdinfo->in.u.gen_ae.qp,
4283*4882a593Smuzhiyun 				&pcmdinfo->in.u.gen_ae.info,
4284*4882a593Smuzhiyun 				pcmdinfo->in.u.gen_ae.scratch,
4285*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4286*4882a593Smuzhiyun 		break;
4287*4882a593Smuzhiyun 	case OP_ADD_ARP_CACHE_ENTRY:
4288*4882a593Smuzhiyun 		status = i40iw_sc_add_arp_cache_entry(
4289*4882a593Smuzhiyun 				pcmdinfo->in.u.add_arp_cache_entry.cqp,
4290*4882a593Smuzhiyun 				&pcmdinfo->in.u.add_arp_cache_entry.info,
4291*4882a593Smuzhiyun 				pcmdinfo->in.u.add_arp_cache_entry.scratch,
4292*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4293*4882a593Smuzhiyun 		break;
4294*4882a593Smuzhiyun 	case OP_MANAGE_PUSH_PAGE:
4295*4882a593Smuzhiyun 		status = i40iw_sc_manage_push_page(
4296*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_push_page.cqp,
4297*4882a593Smuzhiyun 				&pcmdinfo->in.u.manage_push_page.info,
4298*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_push_page.scratch,
4299*4882a593Smuzhiyun 				pcmdinfo->post_sq);
4300*4882a593Smuzhiyun 		break;
4301*4882a593Smuzhiyun 	case OP_UPDATE_PE_SDS:
4302*4882a593Smuzhiyun 		/* case I40IW_CQP_OP_UPDATE_PE_SDS */
4303*4882a593Smuzhiyun 		status = i40iw_update_pe_sds(
4304*4882a593Smuzhiyun 				pcmdinfo->in.u.update_pe_sds.dev,
4305*4882a593Smuzhiyun 				&pcmdinfo->in.u.update_pe_sds.info,
4306*4882a593Smuzhiyun 				pcmdinfo->in.u.update_pe_sds.
4307*4882a593Smuzhiyun 				scratch);
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun 		break;
4310*4882a593Smuzhiyun 	case OP_MANAGE_HMC_PM_FUNC_TABLE:
4311*4882a593Smuzhiyun 		status = i40iw_sc_manage_hmc_pm_func_table(
4312*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_hmc_pm.dev->cqp,
4313*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_hmc_pm.scratch,
4314*4882a593Smuzhiyun 				(u8)pcmdinfo->in.u.manage_hmc_pm.info.vf_id,
4315*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_hmc_pm.info.free_fcn,
4316*4882a593Smuzhiyun 				true);
4317*4882a593Smuzhiyun 		break;
4318*4882a593Smuzhiyun 	case OP_SUSPEND:
4319*4882a593Smuzhiyun 		status = i40iw_sc_suspend_qp(
4320*4882a593Smuzhiyun 				pcmdinfo->in.u.suspend_resume.cqp,
4321*4882a593Smuzhiyun 				pcmdinfo->in.u.suspend_resume.qp,
4322*4882a593Smuzhiyun 				pcmdinfo->in.u.suspend_resume.scratch);
4323*4882a593Smuzhiyun 		break;
4324*4882a593Smuzhiyun 	case OP_RESUME:
4325*4882a593Smuzhiyun 		status = i40iw_sc_resume_qp(
4326*4882a593Smuzhiyun 				pcmdinfo->in.u.suspend_resume.cqp,
4327*4882a593Smuzhiyun 				pcmdinfo->in.u.suspend_resume.qp,
4328*4882a593Smuzhiyun 				pcmdinfo->in.u.suspend_resume.scratch);
4329*4882a593Smuzhiyun 		break;
4330*4882a593Smuzhiyun 	case OP_MANAGE_VF_PBLE_BP:
4331*4882a593Smuzhiyun 		status = i40iw_manage_vf_pble_bp(
4332*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_vf_pble_bp.cqp,
4333*4882a593Smuzhiyun 				&pcmdinfo->in.u.manage_vf_pble_bp.info,
4334*4882a593Smuzhiyun 				pcmdinfo->in.u.manage_vf_pble_bp.scratch, true);
4335*4882a593Smuzhiyun 		break;
4336*4882a593Smuzhiyun 	case OP_QUERY_FPM_VALUES:
4337*4882a593Smuzhiyun 		values_mem.pa = pcmdinfo->in.u.query_fpm_values.fpm_values_pa;
4338*4882a593Smuzhiyun 		values_mem.va = pcmdinfo->in.u.query_fpm_values.fpm_values_va;
4339*4882a593Smuzhiyun 		status = i40iw_sc_query_fpm_values(
4340*4882a593Smuzhiyun 				pcmdinfo->in.u.query_fpm_values.cqp,
4341*4882a593Smuzhiyun 				pcmdinfo->in.u.query_fpm_values.scratch,
4342*4882a593Smuzhiyun 				pcmdinfo->in.u.query_fpm_values.hmc_fn_id,
4343*4882a593Smuzhiyun 				&values_mem, true, I40IW_CQP_WAIT_EVENT);
4344*4882a593Smuzhiyun 		break;
4345*4882a593Smuzhiyun 	case OP_COMMIT_FPM_VALUES:
4346*4882a593Smuzhiyun 		values_mem.pa = pcmdinfo->in.u.commit_fpm_values.fpm_values_pa;
4347*4882a593Smuzhiyun 		values_mem.va = pcmdinfo->in.u.commit_fpm_values.fpm_values_va;
4348*4882a593Smuzhiyun 		status = i40iw_sc_commit_fpm_values(
4349*4882a593Smuzhiyun 				pcmdinfo->in.u.commit_fpm_values.cqp,
4350*4882a593Smuzhiyun 				pcmdinfo->in.u.commit_fpm_values.scratch,
4351*4882a593Smuzhiyun 				pcmdinfo->in.u.commit_fpm_values.hmc_fn_id,
4352*4882a593Smuzhiyun 				&values_mem,
4353*4882a593Smuzhiyun 				true,
4354*4882a593Smuzhiyun 				I40IW_CQP_WAIT_EVENT);
4355*4882a593Smuzhiyun 		break;
4356*4882a593Smuzhiyun 	case OP_QUERY_RDMA_FEATURES:
4357*4882a593Smuzhiyun 		values_mem.pa = pcmdinfo->in.u.query_rdma_features.cap_pa;
4358*4882a593Smuzhiyun 		values_mem.va = pcmdinfo->in.u.query_rdma_features.cap_va;
4359*4882a593Smuzhiyun 		status = i40iw_sc_query_rdma_features(
4360*4882a593Smuzhiyun 			pcmdinfo->in.u.query_rdma_features.cqp, &values_mem,
4361*4882a593Smuzhiyun 			pcmdinfo->in.u.query_rdma_features.scratch);
4362*4882a593Smuzhiyun 		break;
4363*4882a593Smuzhiyun 	default:
4364*4882a593Smuzhiyun 		status = I40IW_NOT_SUPPORTED;
4365*4882a593Smuzhiyun 		break;
4366*4882a593Smuzhiyun 	}
4367*4882a593Smuzhiyun 
4368*4882a593Smuzhiyun 	return status;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun 
4371*4882a593Smuzhiyun /**
4372*4882a593Smuzhiyun  * i40iw_process_cqp_cmd - process all cqp commands
4373*4882a593Smuzhiyun  * @dev: sc device struct
4374*4882a593Smuzhiyun  * @pcmdinfo: cqp command info
4375*4882a593Smuzhiyun  */
i40iw_process_cqp_cmd(struct i40iw_sc_dev * dev,struct cqp_commands_info * pcmdinfo)4376*4882a593Smuzhiyun enum i40iw_status_code i40iw_process_cqp_cmd(struct i40iw_sc_dev *dev,
4377*4882a593Smuzhiyun 					     struct cqp_commands_info *pcmdinfo)
4378*4882a593Smuzhiyun {
4379*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
4380*4882a593Smuzhiyun 	unsigned long flags;
4381*4882a593Smuzhiyun 
4382*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->cqp_lock, flags);
4383*4882a593Smuzhiyun 	if (list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp))
4384*4882a593Smuzhiyun 		status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4385*4882a593Smuzhiyun 	else
4386*4882a593Smuzhiyun 		list_add_tail(&pcmdinfo->cqp_cmd_entry, &dev->cqp_cmd_head);
4387*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->cqp_lock, flags);
4388*4882a593Smuzhiyun 	return status;
4389*4882a593Smuzhiyun }
4390*4882a593Smuzhiyun 
4391*4882a593Smuzhiyun /**
4392*4882a593Smuzhiyun  * i40iw_process_bh - called from tasklet for cqp list
4393*4882a593Smuzhiyun  * @dev: sc device struct
4394*4882a593Smuzhiyun  */
i40iw_process_bh(struct i40iw_sc_dev * dev)4395*4882a593Smuzhiyun enum i40iw_status_code i40iw_process_bh(struct i40iw_sc_dev *dev)
4396*4882a593Smuzhiyun {
4397*4882a593Smuzhiyun 	enum i40iw_status_code status = 0;
4398*4882a593Smuzhiyun 	struct cqp_commands_info *pcmdinfo;
4399*4882a593Smuzhiyun 	unsigned long flags;
4400*4882a593Smuzhiyun 
4401*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->cqp_lock, flags);
4402*4882a593Smuzhiyun 	while (!list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp)) {
4403*4882a593Smuzhiyun 		pcmdinfo = (struct cqp_commands_info *)i40iw_remove_head(&dev->cqp_cmd_head);
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun 		status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4406*4882a593Smuzhiyun 		if (status)
4407*4882a593Smuzhiyun 			break;
4408*4882a593Smuzhiyun 	}
4409*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->cqp_lock, flags);
4410*4882a593Smuzhiyun 	return status;
4411*4882a593Smuzhiyun }
4412*4882a593Smuzhiyun 
4413*4882a593Smuzhiyun /**
4414*4882a593Smuzhiyun  * i40iw_iwarp_opcode - determine if incoming is rdma layer
4415*4882a593Smuzhiyun  * @info: aeq info for the packet
4416*4882a593Smuzhiyun  * @pkt: packet for error
4417*4882a593Smuzhiyun  */
i40iw_iwarp_opcode(struct i40iw_aeqe_info * info,u8 * pkt)4418*4882a593Smuzhiyun static u32 i40iw_iwarp_opcode(struct i40iw_aeqe_info *info, u8 *pkt)
4419*4882a593Smuzhiyun {
4420*4882a593Smuzhiyun 	__be16 *mpa;
4421*4882a593Smuzhiyun 	u32 opcode = 0xffffffff;
4422*4882a593Smuzhiyun 
4423*4882a593Smuzhiyun 	if (info->q2_data_written) {
4424*4882a593Smuzhiyun 		mpa = (__be16 *)pkt;
4425*4882a593Smuzhiyun 		opcode = ntohs(mpa[1]) & 0xf;
4426*4882a593Smuzhiyun 	}
4427*4882a593Smuzhiyun 	return opcode;
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun 
4430*4882a593Smuzhiyun /**
4431*4882a593Smuzhiyun  * i40iw_locate_mpa - return pointer to mpa in the pkt
4432*4882a593Smuzhiyun  * @pkt: packet with data
4433*4882a593Smuzhiyun  */
i40iw_locate_mpa(u8 * pkt)4434*4882a593Smuzhiyun static u8 *i40iw_locate_mpa(u8 *pkt)
4435*4882a593Smuzhiyun {
4436*4882a593Smuzhiyun 	/* skip over ethernet header */
4437*4882a593Smuzhiyun 	pkt += I40IW_MAC_HLEN;
4438*4882a593Smuzhiyun 
4439*4882a593Smuzhiyun 	/* Skip over IP and TCP headers */
4440*4882a593Smuzhiyun 	pkt += 4 * (pkt[0] & 0x0f);
4441*4882a593Smuzhiyun 	pkt += 4 * ((pkt[12] >> 4) & 0x0f);
4442*4882a593Smuzhiyun 	return pkt;
4443*4882a593Smuzhiyun }
4444*4882a593Smuzhiyun 
4445*4882a593Smuzhiyun /**
4446*4882a593Smuzhiyun  * i40iw_setup_termhdr - termhdr for terminate pkt
4447*4882a593Smuzhiyun  * @qp: sc qp ptr for pkt
4448*4882a593Smuzhiyun  * @hdr: term hdr
4449*4882a593Smuzhiyun  * @opcode: flush opcode for termhdr
4450*4882a593Smuzhiyun  * @layer_etype: error layer + error type
4451*4882a593Smuzhiyun  * @err: error cod ein the header
4452*4882a593Smuzhiyun  */
i40iw_setup_termhdr(struct i40iw_sc_qp * qp,struct i40iw_terminate_hdr * hdr,enum i40iw_flush_opcode opcode,u8 layer_etype,u8 err)4453*4882a593Smuzhiyun static void i40iw_setup_termhdr(struct i40iw_sc_qp *qp,
4454*4882a593Smuzhiyun 				struct i40iw_terminate_hdr *hdr,
4455*4882a593Smuzhiyun 				enum i40iw_flush_opcode opcode,
4456*4882a593Smuzhiyun 				u8 layer_etype,
4457*4882a593Smuzhiyun 				u8 err)
4458*4882a593Smuzhiyun {
4459*4882a593Smuzhiyun 	qp->flush_code = opcode;
4460*4882a593Smuzhiyun 	hdr->layer_etype = layer_etype;
4461*4882a593Smuzhiyun 	hdr->error_code = err;
4462*4882a593Smuzhiyun }
4463*4882a593Smuzhiyun 
4464*4882a593Smuzhiyun /**
4465*4882a593Smuzhiyun  * i40iw_bld_terminate_hdr - build terminate message header
4466*4882a593Smuzhiyun  * @qp: qp associated with received terminate AE
4467*4882a593Smuzhiyun  * @info: the struct contiaing AE information
4468*4882a593Smuzhiyun  */
i40iw_bld_terminate_hdr(struct i40iw_sc_qp * qp,struct i40iw_aeqe_info * info)4469*4882a593Smuzhiyun static int i40iw_bld_terminate_hdr(struct i40iw_sc_qp *qp,
4470*4882a593Smuzhiyun 				   struct i40iw_aeqe_info *info)
4471*4882a593Smuzhiyun {
4472*4882a593Smuzhiyun 	u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
4473*4882a593Smuzhiyun 	u16 ddp_seg_len;
4474*4882a593Smuzhiyun 	int copy_len = 0;
4475*4882a593Smuzhiyun 	u8 is_tagged = 0;
4476*4882a593Smuzhiyun 	u32 opcode;
4477*4882a593Smuzhiyun 	struct i40iw_terminate_hdr *termhdr;
4478*4882a593Smuzhiyun 
4479*4882a593Smuzhiyun 	termhdr = (struct i40iw_terminate_hdr *)qp->q2_buf;
4480*4882a593Smuzhiyun 	memset(termhdr, 0, Q2_BAD_FRAME_OFFSET);
4481*4882a593Smuzhiyun 
4482*4882a593Smuzhiyun 	if (info->q2_data_written) {
4483*4882a593Smuzhiyun 		/* Use data from offending packet to fill in ddp & rdma hdrs */
4484*4882a593Smuzhiyun 		pkt = i40iw_locate_mpa(pkt);
4485*4882a593Smuzhiyun 		ddp_seg_len = ntohs(*(__be16 *)pkt);
4486*4882a593Smuzhiyun 		if (ddp_seg_len) {
4487*4882a593Smuzhiyun 			copy_len = 2;
4488*4882a593Smuzhiyun 			termhdr->hdrct = DDP_LEN_FLAG;
4489*4882a593Smuzhiyun 			if (pkt[2] & 0x80) {
4490*4882a593Smuzhiyun 				is_tagged = 1;
4491*4882a593Smuzhiyun 				if (ddp_seg_len >= TERM_DDP_LEN_TAGGED) {
4492*4882a593Smuzhiyun 					copy_len += TERM_DDP_LEN_TAGGED;
4493*4882a593Smuzhiyun 					termhdr->hdrct |= DDP_HDR_FLAG;
4494*4882a593Smuzhiyun 				}
4495*4882a593Smuzhiyun 			} else {
4496*4882a593Smuzhiyun 				if (ddp_seg_len >= TERM_DDP_LEN_UNTAGGED) {
4497*4882a593Smuzhiyun 					copy_len += TERM_DDP_LEN_UNTAGGED;
4498*4882a593Smuzhiyun 					termhdr->hdrct |= DDP_HDR_FLAG;
4499*4882a593Smuzhiyun 				}
4500*4882a593Smuzhiyun 
4501*4882a593Smuzhiyun 				if (ddp_seg_len >= (TERM_DDP_LEN_UNTAGGED + TERM_RDMA_LEN)) {
4502*4882a593Smuzhiyun 					if ((pkt[3] & RDMA_OPCODE_MASK) == RDMA_READ_REQ_OPCODE) {
4503*4882a593Smuzhiyun 						copy_len += TERM_RDMA_LEN;
4504*4882a593Smuzhiyun 						termhdr->hdrct |= RDMA_HDR_FLAG;
4505*4882a593Smuzhiyun 					}
4506*4882a593Smuzhiyun 				}
4507*4882a593Smuzhiyun 			}
4508*4882a593Smuzhiyun 		}
4509*4882a593Smuzhiyun 	}
4510*4882a593Smuzhiyun 
4511*4882a593Smuzhiyun 	opcode = i40iw_iwarp_opcode(info, pkt);
4512*4882a593Smuzhiyun 
4513*4882a593Smuzhiyun 	switch (info->ae_id) {
4514*4882a593Smuzhiyun 	case I40IW_AE_AMP_UNALLOCATED_STAG:
4515*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4516*4882a593Smuzhiyun 		if (opcode == I40IW_OP_TYPE_RDMA_WRITE)
4517*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4518*4882a593Smuzhiyun 					    (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_STAG);
4519*4882a593Smuzhiyun 		else
4520*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4521*4882a593Smuzhiyun 					    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4522*4882a593Smuzhiyun 		break;
4523*4882a593Smuzhiyun 	case I40IW_AE_AMP_BOUNDS_VIOLATION:
4524*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4525*4882a593Smuzhiyun 		if (info->q2_data_written)
4526*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4527*4882a593Smuzhiyun 					    (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_BOUNDS);
4528*4882a593Smuzhiyun 		else
4529*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4530*4882a593Smuzhiyun 					    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_BOUNDS);
4531*4882a593Smuzhiyun 		break;
4532*4882a593Smuzhiyun 	case I40IW_AE_AMP_BAD_PD:
4533*4882a593Smuzhiyun 		switch (opcode) {
4534*4882a593Smuzhiyun 		case I40IW_OP_TYPE_RDMA_WRITE:
4535*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4536*4882a593Smuzhiyun 					    (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_UNASSOC_STAG);
4537*4882a593Smuzhiyun 			break;
4538*4882a593Smuzhiyun 		case I40IW_OP_TYPE_SEND_INV:
4539*4882a593Smuzhiyun 		case I40IW_OP_TYPE_SEND_SOL_INV:
4540*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4541*4882a593Smuzhiyun 					    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_CANT_INV_STAG);
4542*4882a593Smuzhiyun 			break;
4543*4882a593Smuzhiyun 		default:
4544*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4545*4882a593Smuzhiyun 					    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_UNASSOC_STAG);
4546*4882a593Smuzhiyun 		}
4547*4882a593Smuzhiyun 		break;
4548*4882a593Smuzhiyun 	case I40IW_AE_AMP_INVALID_STAG:
4549*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4550*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4551*4882a593Smuzhiyun 				    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4552*4882a593Smuzhiyun 		break;
4553*4882a593Smuzhiyun 	case I40IW_AE_AMP_BAD_QP:
4554*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4555*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4556*4882a593Smuzhiyun 		break;
4557*4882a593Smuzhiyun 	case I40IW_AE_AMP_BAD_STAG_KEY:
4558*4882a593Smuzhiyun 	case I40IW_AE_AMP_BAD_STAG_INDEX:
4559*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4560*4882a593Smuzhiyun 		switch (opcode) {
4561*4882a593Smuzhiyun 		case I40IW_OP_TYPE_SEND_INV:
4562*4882a593Smuzhiyun 		case I40IW_OP_TYPE_SEND_SOL_INV:
4563*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4564*4882a593Smuzhiyun 					    (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_CANT_INV_STAG);
4565*4882a593Smuzhiyun 			break;
4566*4882a593Smuzhiyun 		default:
4567*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4568*4882a593Smuzhiyun 					    (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_STAG);
4569*4882a593Smuzhiyun 		}
4570*4882a593Smuzhiyun 		break;
4571*4882a593Smuzhiyun 	case I40IW_AE_AMP_RIGHTS_VIOLATION:
4572*4882a593Smuzhiyun 	case I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS:
4573*4882a593Smuzhiyun 	case I40IW_AE_PRIV_OPERATION_DENIED:
4574*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4575*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4576*4882a593Smuzhiyun 				    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_ACCESS);
4577*4882a593Smuzhiyun 		break;
4578*4882a593Smuzhiyun 	case I40IW_AE_AMP_TO_WRAP:
4579*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4580*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4581*4882a593Smuzhiyun 				    (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_TO_WRAP);
4582*4882a593Smuzhiyun 		break;
4583*4882a593Smuzhiyun 	case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
4584*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4585*4882a593Smuzhiyun 				    (LAYER_MPA << 4) | DDP_LLP, MPA_CRC);
4586*4882a593Smuzhiyun 		break;
4587*4882a593Smuzhiyun 	case I40IW_AE_LLP_SEGMENT_TOO_LARGE:
4588*4882a593Smuzhiyun 	case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
4589*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4590*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4591*4882a593Smuzhiyun 		break;
4592*4882a593Smuzhiyun 	case I40IW_AE_LCE_QP_CATASTROPHIC:
4593*4882a593Smuzhiyun 	case I40IW_AE_DDP_NO_L_BIT:
4594*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4595*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4596*4882a593Smuzhiyun 		break;
4597*4882a593Smuzhiyun 	case I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN:
4598*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4599*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_RANGE);
4600*4882a593Smuzhiyun 		break;
4601*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER:
4602*4882a593Smuzhiyun 		qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4603*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4604*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_TOO_LONG);
4605*4882a593Smuzhiyun 		break;
4606*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
4607*4882a593Smuzhiyun 		if (is_tagged)
4608*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4609*4882a593Smuzhiyun 					    (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_DDP_VER);
4610*4882a593Smuzhiyun 		else
4611*4882a593Smuzhiyun 			i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4612*4882a593Smuzhiyun 					    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_DDP_VER);
4613*4882a593Smuzhiyun 		break;
4614*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_MO:
4615*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4616*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MO);
4617*4882a593Smuzhiyun 		break;
4618*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE:
4619*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4620*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_NO_BUF);
4621*4882a593Smuzhiyun 		break;
4622*4882a593Smuzhiyun 	case I40IW_AE_DDP_UBE_INVALID_QN:
4623*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4624*4882a593Smuzhiyun 				    (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4625*4882a593Smuzhiyun 		break;
4626*4882a593Smuzhiyun 	case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
4627*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4628*4882a593Smuzhiyun 				    (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_RDMAP_VER);
4629*4882a593Smuzhiyun 		break;
4630*4882a593Smuzhiyun 	case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
4631*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4632*4882a593Smuzhiyun 				    (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNEXPECTED_OP);
4633*4882a593Smuzhiyun 		break;
4634*4882a593Smuzhiyun 	default:
4635*4882a593Smuzhiyun 		i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4636*4882a593Smuzhiyun 				    (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNSPECIFIED);
4637*4882a593Smuzhiyun 		break;
4638*4882a593Smuzhiyun 	}
4639*4882a593Smuzhiyun 
4640*4882a593Smuzhiyun 	if (copy_len)
4641*4882a593Smuzhiyun 		memcpy(termhdr + 1, pkt, copy_len);
4642*4882a593Smuzhiyun 
4643*4882a593Smuzhiyun 	return sizeof(struct i40iw_terminate_hdr) + copy_len;
4644*4882a593Smuzhiyun }
4645*4882a593Smuzhiyun 
4646*4882a593Smuzhiyun /**
4647*4882a593Smuzhiyun  * i40iw_terminate_send_fin() - Send fin for terminate message
4648*4882a593Smuzhiyun  * @qp: qp associated with received terminate AE
4649*4882a593Smuzhiyun  */
i40iw_terminate_send_fin(struct i40iw_sc_qp * qp)4650*4882a593Smuzhiyun void i40iw_terminate_send_fin(struct i40iw_sc_qp *qp)
4651*4882a593Smuzhiyun {
4652*4882a593Smuzhiyun 	/* Send the fin only */
4653*4882a593Smuzhiyun 	i40iw_term_modify_qp(qp,
4654*4882a593Smuzhiyun 			     I40IW_QP_STATE_TERMINATE,
4655*4882a593Smuzhiyun 			     I40IWQP_TERM_SEND_FIN_ONLY,
4656*4882a593Smuzhiyun 			     0);
4657*4882a593Smuzhiyun }
4658*4882a593Smuzhiyun 
4659*4882a593Smuzhiyun /**
4660*4882a593Smuzhiyun  * i40iw_terminate_connection() - Bad AE and send terminate to remote QP
4661*4882a593Smuzhiyun  * @qp: qp associated with received terminate AE
4662*4882a593Smuzhiyun  * @info: the struct contiaing AE information
4663*4882a593Smuzhiyun  */
i40iw_terminate_connection(struct i40iw_sc_qp * qp,struct i40iw_aeqe_info * info)4664*4882a593Smuzhiyun void i40iw_terminate_connection(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4665*4882a593Smuzhiyun {
4666*4882a593Smuzhiyun 	u8 termlen = 0;
4667*4882a593Smuzhiyun 
4668*4882a593Smuzhiyun 	if (qp->term_flags & I40IW_TERM_SENT)
4669*4882a593Smuzhiyun 		return;         /* Sanity check */
4670*4882a593Smuzhiyun 
4671*4882a593Smuzhiyun 	/* Eventtype can change from bld_terminate_hdr */
4672*4882a593Smuzhiyun 	qp->eventtype = TERM_EVENT_QP_FATAL;
4673*4882a593Smuzhiyun 	termlen = i40iw_bld_terminate_hdr(qp, info);
4674*4882a593Smuzhiyun 	i40iw_terminate_start_timer(qp);
4675*4882a593Smuzhiyun 	qp->term_flags |= I40IW_TERM_SENT;
4676*4882a593Smuzhiyun 	i40iw_term_modify_qp(qp, I40IW_QP_STATE_TERMINATE,
4677*4882a593Smuzhiyun 			     I40IWQP_TERM_SEND_TERM_ONLY, termlen);
4678*4882a593Smuzhiyun }
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun /**
4681*4882a593Smuzhiyun  * i40iw_terminate_received - handle terminate received AE
4682*4882a593Smuzhiyun  * @qp: qp associated with received terminate AE
4683*4882a593Smuzhiyun  * @info: the struct contiaing AE information
4684*4882a593Smuzhiyun  */
i40iw_terminate_received(struct i40iw_sc_qp * qp,struct i40iw_aeqe_info * info)4685*4882a593Smuzhiyun void i40iw_terminate_received(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4686*4882a593Smuzhiyun {
4687*4882a593Smuzhiyun 	u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
4688*4882a593Smuzhiyun 	__be32 *mpa;
4689*4882a593Smuzhiyun 	u8 ddp_ctl;
4690*4882a593Smuzhiyun 	u8 rdma_ctl;
4691*4882a593Smuzhiyun 	u16 aeq_id = 0;
4692*4882a593Smuzhiyun 	struct i40iw_terminate_hdr *termhdr;
4693*4882a593Smuzhiyun 
4694*4882a593Smuzhiyun 	mpa = (__be32 *)i40iw_locate_mpa(pkt);
4695*4882a593Smuzhiyun 	if (info->q2_data_written) {
4696*4882a593Smuzhiyun 		/* did not validate the frame - do it now */
4697*4882a593Smuzhiyun 		ddp_ctl = (ntohl(mpa[0]) >> 8) & 0xff;
4698*4882a593Smuzhiyun 		rdma_ctl = ntohl(mpa[0]) & 0xff;
4699*4882a593Smuzhiyun 		if ((ddp_ctl & 0xc0) != 0x40)
4700*4882a593Smuzhiyun 			aeq_id = I40IW_AE_LCE_QP_CATASTROPHIC;
4701*4882a593Smuzhiyun 		else if ((ddp_ctl & 0x03) != 1)
4702*4882a593Smuzhiyun 			aeq_id = I40IW_AE_DDP_UBE_INVALID_DDP_VERSION;
4703*4882a593Smuzhiyun 		else if (ntohl(mpa[2]) != 2)
4704*4882a593Smuzhiyun 			aeq_id = I40IW_AE_DDP_UBE_INVALID_QN;
4705*4882a593Smuzhiyun 		else if (ntohl(mpa[3]) != 1)
4706*4882a593Smuzhiyun 			aeq_id = I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN;
4707*4882a593Smuzhiyun 		else if (ntohl(mpa[4]) != 0)
4708*4882a593Smuzhiyun 			aeq_id = I40IW_AE_DDP_UBE_INVALID_MO;
4709*4882a593Smuzhiyun 		else if ((rdma_ctl & 0xc0) != 0x40)
4710*4882a593Smuzhiyun 			aeq_id = I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION;
4711*4882a593Smuzhiyun 
4712*4882a593Smuzhiyun 		info->ae_id = aeq_id;
4713*4882a593Smuzhiyun 		if (info->ae_id) {
4714*4882a593Smuzhiyun 			/* Bad terminate recvd - send back a terminate */
4715*4882a593Smuzhiyun 			i40iw_terminate_connection(qp, info);
4716*4882a593Smuzhiyun 			return;
4717*4882a593Smuzhiyun 		}
4718*4882a593Smuzhiyun 	}
4719*4882a593Smuzhiyun 
4720*4882a593Smuzhiyun 	qp->term_flags |= I40IW_TERM_RCVD;
4721*4882a593Smuzhiyun 	qp->eventtype = TERM_EVENT_QP_FATAL;
4722*4882a593Smuzhiyun 	termhdr = (struct i40iw_terminate_hdr *)&mpa[5];
4723*4882a593Smuzhiyun 	if (termhdr->layer_etype == RDMAP_REMOTE_PROT ||
4724*4882a593Smuzhiyun 	    termhdr->layer_etype == RDMAP_REMOTE_OP) {
4725*4882a593Smuzhiyun 		i40iw_terminate_done(qp, 0);
4726*4882a593Smuzhiyun 	} else {
4727*4882a593Smuzhiyun 		i40iw_terminate_start_timer(qp);
4728*4882a593Smuzhiyun 		i40iw_terminate_send_fin(qp);
4729*4882a593Smuzhiyun 	}
4730*4882a593Smuzhiyun }
4731*4882a593Smuzhiyun 
4732*4882a593Smuzhiyun /**
4733*4882a593Smuzhiyun  * i40iw_sc_vsi_init - Initialize virtual device
4734*4882a593Smuzhiyun  * @vsi: pointer to the vsi structure
4735*4882a593Smuzhiyun  * @info: parameters to initialize vsi
4736*4882a593Smuzhiyun  **/
i40iw_sc_vsi_init(struct i40iw_sc_vsi * vsi,struct i40iw_vsi_init_info * info)4737*4882a593Smuzhiyun void i40iw_sc_vsi_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_init_info *info)
4738*4882a593Smuzhiyun {
4739*4882a593Smuzhiyun 	int i;
4740*4882a593Smuzhiyun 
4741*4882a593Smuzhiyun 	vsi->dev = info->dev;
4742*4882a593Smuzhiyun 	vsi->back_vsi = info->back_vsi;
4743*4882a593Smuzhiyun 	vsi->mtu = info->params->mtu;
4744*4882a593Smuzhiyun 	vsi->exception_lan_queue = info->exception_lan_queue;
4745*4882a593Smuzhiyun 	i40iw_fill_qos_list(info->params->qs_handle_list);
4746*4882a593Smuzhiyun 
4747*4882a593Smuzhiyun 	for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
4748*4882a593Smuzhiyun 		vsi->qos[i].qs_handle = info->params->qs_handle_list[i];
4749*4882a593Smuzhiyun 		i40iw_debug(vsi->dev, I40IW_DEBUG_DCB, "qset[%d]: %d\n", i,
4750*4882a593Smuzhiyun 			    vsi->qos[i].qs_handle);
4751*4882a593Smuzhiyun 		spin_lock_init(&vsi->qos[i].lock);
4752*4882a593Smuzhiyun 		INIT_LIST_HEAD(&vsi->qos[i].qplist);
4753*4882a593Smuzhiyun 	}
4754*4882a593Smuzhiyun }
4755*4882a593Smuzhiyun 
4756*4882a593Smuzhiyun /**
4757*4882a593Smuzhiyun  * i40iw_hw_stats_init - Initiliaze HW stats table
4758*4882a593Smuzhiyun  * @stats: pestat struct
4759*4882a593Smuzhiyun  * @fcn_idx: PCI fn id
4760*4882a593Smuzhiyun  * @is_pf: Is it a PF?
4761*4882a593Smuzhiyun  *
4762*4882a593Smuzhiyun  * Populate the HW stats table with register offset addr for each
4763*4882a593Smuzhiyun  * stats. And start the perioidic stats timer.
4764*4882a593Smuzhiyun  */
i40iw_hw_stats_init(struct i40iw_vsi_pestat * stats,u8 fcn_idx,bool is_pf)4765*4882a593Smuzhiyun void i40iw_hw_stats_init(struct i40iw_vsi_pestat *stats, u8 fcn_idx, bool is_pf)
4766*4882a593Smuzhiyun {
4767*4882a593Smuzhiyun 	u32 stats_reg_offset;
4768*4882a593Smuzhiyun 	u32 stats_index;
4769*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats_offsets *stats_table =
4770*4882a593Smuzhiyun 		&stats->hw_stats_offsets;
4771*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4772*4882a593Smuzhiyun 
4773*4882a593Smuzhiyun 	if (is_pf) {
4774*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
4775*4882a593Smuzhiyun 				I40E_GLPES_PFIP4RXDISCARD(fcn_idx);
4776*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
4777*4882a593Smuzhiyun 				I40E_GLPES_PFIP4RXTRUNC(fcn_idx);
4778*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
4779*4882a593Smuzhiyun 				I40E_GLPES_PFIP4TXNOROUTE(fcn_idx);
4780*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
4781*4882a593Smuzhiyun 				I40E_GLPES_PFIP6RXDISCARD(fcn_idx);
4782*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
4783*4882a593Smuzhiyun 				I40E_GLPES_PFIP6RXTRUNC(fcn_idx);
4784*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
4785*4882a593Smuzhiyun 				I40E_GLPES_PFIP6TXNOROUTE(fcn_idx);
4786*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
4787*4882a593Smuzhiyun 				I40E_GLPES_PFTCPRTXSEG(fcn_idx);
4788*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
4789*4882a593Smuzhiyun 				I40E_GLPES_PFTCPRXOPTERR(fcn_idx);
4790*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
4791*4882a593Smuzhiyun 				I40E_GLPES_PFTCPRXPROTOERR(fcn_idx);
4792*4882a593Smuzhiyun 
4793*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
4794*4882a593Smuzhiyun 				I40E_GLPES_PFIP4RXOCTSLO(fcn_idx);
4795*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
4796*4882a593Smuzhiyun 				I40E_GLPES_PFIP4RXPKTSLO(fcn_idx);
4797*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
4798*4882a593Smuzhiyun 				I40E_GLPES_PFIP4RXFRAGSLO(fcn_idx);
4799*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
4800*4882a593Smuzhiyun 				I40E_GLPES_PFIP4RXMCPKTSLO(fcn_idx);
4801*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
4802*4882a593Smuzhiyun 				I40E_GLPES_PFIP4TXOCTSLO(fcn_idx);
4803*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
4804*4882a593Smuzhiyun 				I40E_GLPES_PFIP4TXPKTSLO(fcn_idx);
4805*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
4806*4882a593Smuzhiyun 				I40E_GLPES_PFIP4TXFRAGSLO(fcn_idx);
4807*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
4808*4882a593Smuzhiyun 				I40E_GLPES_PFIP4TXMCPKTSLO(fcn_idx);
4809*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
4810*4882a593Smuzhiyun 				I40E_GLPES_PFIP6RXOCTSLO(fcn_idx);
4811*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
4812*4882a593Smuzhiyun 				I40E_GLPES_PFIP6RXPKTSLO(fcn_idx);
4813*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
4814*4882a593Smuzhiyun 				I40E_GLPES_PFIP6RXFRAGSLO(fcn_idx);
4815*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
4816*4882a593Smuzhiyun 				I40E_GLPES_PFIP6RXMCPKTSLO(fcn_idx);
4817*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
4818*4882a593Smuzhiyun 				I40E_GLPES_PFIP6TXOCTSLO(fcn_idx);
4819*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
4820*4882a593Smuzhiyun 				I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
4821*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
4822*4882a593Smuzhiyun 				I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
4823*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
4824*4882a593Smuzhiyun 				I40E_GLPES_PFIP6TXFRAGSLO(fcn_idx);
4825*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
4826*4882a593Smuzhiyun 				I40E_GLPES_PFTCPRXSEGSLO(fcn_idx);
4827*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
4828*4882a593Smuzhiyun 				I40E_GLPES_PFTCPTXSEGLO(fcn_idx);
4829*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
4830*4882a593Smuzhiyun 				I40E_GLPES_PFRDMARXRDSLO(fcn_idx);
4831*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
4832*4882a593Smuzhiyun 				I40E_GLPES_PFRDMARXSNDSLO(fcn_idx);
4833*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
4834*4882a593Smuzhiyun 				I40E_GLPES_PFRDMARXWRSLO(fcn_idx);
4835*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
4836*4882a593Smuzhiyun 				I40E_GLPES_PFRDMATXRDSLO(fcn_idx);
4837*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
4838*4882a593Smuzhiyun 				I40E_GLPES_PFRDMATXSNDSLO(fcn_idx);
4839*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
4840*4882a593Smuzhiyun 				I40E_GLPES_PFRDMATXWRSLO(fcn_idx);
4841*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
4842*4882a593Smuzhiyun 				I40E_GLPES_PFRDMAVBNDLO(fcn_idx);
4843*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
4844*4882a593Smuzhiyun 				I40E_GLPES_PFRDMAVINVLO(fcn_idx);
4845*4882a593Smuzhiyun 	} else {
4846*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
4847*4882a593Smuzhiyun 				I40E_GLPES_VFIP4RXDISCARD(fcn_idx);
4848*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
4849*4882a593Smuzhiyun 				I40E_GLPES_VFIP4RXTRUNC(fcn_idx);
4850*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
4851*4882a593Smuzhiyun 				I40E_GLPES_VFIP4TXNOROUTE(fcn_idx);
4852*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
4853*4882a593Smuzhiyun 				I40E_GLPES_VFIP6RXDISCARD(fcn_idx);
4854*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
4855*4882a593Smuzhiyun 				I40E_GLPES_VFIP6RXTRUNC(fcn_idx);
4856*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
4857*4882a593Smuzhiyun 				I40E_GLPES_VFIP6TXNOROUTE(fcn_idx);
4858*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
4859*4882a593Smuzhiyun 				I40E_GLPES_VFTCPRTXSEG(fcn_idx);
4860*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
4861*4882a593Smuzhiyun 				I40E_GLPES_VFTCPRXOPTERR(fcn_idx);
4862*4882a593Smuzhiyun 		stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
4863*4882a593Smuzhiyun 				I40E_GLPES_VFTCPRXPROTOERR(fcn_idx);
4864*4882a593Smuzhiyun 
4865*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
4866*4882a593Smuzhiyun 				I40E_GLPES_VFIP4RXOCTSLO(fcn_idx);
4867*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
4868*4882a593Smuzhiyun 				I40E_GLPES_VFIP4RXPKTSLO(fcn_idx);
4869*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
4870*4882a593Smuzhiyun 				I40E_GLPES_VFIP4RXFRAGSLO(fcn_idx);
4871*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
4872*4882a593Smuzhiyun 				I40E_GLPES_VFIP4RXMCPKTSLO(fcn_idx);
4873*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
4874*4882a593Smuzhiyun 				I40E_GLPES_VFIP4TXOCTSLO(fcn_idx);
4875*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
4876*4882a593Smuzhiyun 				I40E_GLPES_VFIP4TXPKTSLO(fcn_idx);
4877*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
4878*4882a593Smuzhiyun 				I40E_GLPES_VFIP4TXFRAGSLO(fcn_idx);
4879*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
4880*4882a593Smuzhiyun 				I40E_GLPES_VFIP4TXMCPKTSLO(fcn_idx);
4881*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
4882*4882a593Smuzhiyun 				I40E_GLPES_VFIP6RXOCTSLO(fcn_idx);
4883*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
4884*4882a593Smuzhiyun 				I40E_GLPES_VFIP6RXPKTSLO(fcn_idx);
4885*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
4886*4882a593Smuzhiyun 				I40E_GLPES_VFIP6RXFRAGSLO(fcn_idx);
4887*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
4888*4882a593Smuzhiyun 				I40E_GLPES_VFIP6RXMCPKTSLO(fcn_idx);
4889*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
4890*4882a593Smuzhiyun 				I40E_GLPES_VFIP6TXOCTSLO(fcn_idx);
4891*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
4892*4882a593Smuzhiyun 				I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
4893*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
4894*4882a593Smuzhiyun 				I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
4895*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
4896*4882a593Smuzhiyun 				I40E_GLPES_VFIP6TXFRAGSLO(fcn_idx);
4897*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
4898*4882a593Smuzhiyun 				I40E_GLPES_VFTCPRXSEGSLO(fcn_idx);
4899*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
4900*4882a593Smuzhiyun 				I40E_GLPES_VFTCPTXSEGLO(fcn_idx);
4901*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
4902*4882a593Smuzhiyun 				I40E_GLPES_VFRDMARXRDSLO(fcn_idx);
4903*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
4904*4882a593Smuzhiyun 				I40E_GLPES_VFRDMARXSNDSLO(fcn_idx);
4905*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
4906*4882a593Smuzhiyun 				I40E_GLPES_VFRDMARXWRSLO(fcn_idx);
4907*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
4908*4882a593Smuzhiyun 				I40E_GLPES_VFRDMATXRDSLO(fcn_idx);
4909*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
4910*4882a593Smuzhiyun 				I40E_GLPES_VFRDMATXSNDSLO(fcn_idx);
4911*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
4912*4882a593Smuzhiyun 				I40E_GLPES_VFRDMATXWRSLO(fcn_idx);
4913*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
4914*4882a593Smuzhiyun 				I40E_GLPES_VFRDMAVBNDLO(fcn_idx);
4915*4882a593Smuzhiyun 		stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
4916*4882a593Smuzhiyun 				I40E_GLPES_VFRDMAVINVLO(fcn_idx);
4917*4882a593Smuzhiyun 	}
4918*4882a593Smuzhiyun 
4919*4882a593Smuzhiyun 	for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4920*4882a593Smuzhiyun 	     stats_index++) {
4921*4882a593Smuzhiyun 		stats_reg_offset = stats_table->stats_offset_64[stats_index];
4922*4882a593Smuzhiyun 		last_rd_stats->stats_value_64[stats_index] =
4923*4882a593Smuzhiyun 			readq(stats->hw->hw_addr + stats_reg_offset);
4924*4882a593Smuzhiyun 	}
4925*4882a593Smuzhiyun 
4926*4882a593Smuzhiyun 	for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4927*4882a593Smuzhiyun 	     stats_index++) {
4928*4882a593Smuzhiyun 		stats_reg_offset = stats_table->stats_offset_32[stats_index];
4929*4882a593Smuzhiyun 		last_rd_stats->stats_value_32[stats_index] =
4930*4882a593Smuzhiyun 			i40iw_rd32(stats->hw, stats_reg_offset);
4931*4882a593Smuzhiyun 	}
4932*4882a593Smuzhiyun }
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun /**
4935*4882a593Smuzhiyun  * i40iw_hw_stats_read_32 - Read 32-bit HW stats counters and accommodates for roll-overs.
4936*4882a593Smuzhiyun  * @stat: pestat struct
4937*4882a593Smuzhiyun  * @index: index in HW stats table which contains offset reg-addr
4938*4882a593Smuzhiyun  * @value: hw stats value
4939*4882a593Smuzhiyun  */
i40iw_hw_stats_read_32(struct i40iw_vsi_pestat * stats,enum i40iw_hw_stats_index_32b index,u64 * value)4940*4882a593Smuzhiyun void i40iw_hw_stats_read_32(struct i40iw_vsi_pestat *stats,
4941*4882a593Smuzhiyun 			    enum i40iw_hw_stats_index_32b index,
4942*4882a593Smuzhiyun 			    u64 *value)
4943*4882a593Smuzhiyun {
4944*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats_offsets *stats_table =
4945*4882a593Smuzhiyun 		&stats->hw_stats_offsets;
4946*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4947*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4948*4882a593Smuzhiyun 	u64 new_stats_value = 0;
4949*4882a593Smuzhiyun 	u32 stats_reg_offset = stats_table->stats_offset_32[index];
4950*4882a593Smuzhiyun 
4951*4882a593Smuzhiyun 	new_stats_value = i40iw_rd32(stats->hw, stats_reg_offset);
4952*4882a593Smuzhiyun 	/*roll-over case */
4953*4882a593Smuzhiyun 	if (new_stats_value < last_rd_stats->stats_value_32[index])
4954*4882a593Smuzhiyun 		hw_stats->stats_value_32[index] += new_stats_value;
4955*4882a593Smuzhiyun 	else
4956*4882a593Smuzhiyun 		hw_stats->stats_value_32[index] +=
4957*4882a593Smuzhiyun 			new_stats_value - last_rd_stats->stats_value_32[index];
4958*4882a593Smuzhiyun 	last_rd_stats->stats_value_32[index] = new_stats_value;
4959*4882a593Smuzhiyun 	*value = hw_stats->stats_value_32[index];
4960*4882a593Smuzhiyun }
4961*4882a593Smuzhiyun 
4962*4882a593Smuzhiyun /**
4963*4882a593Smuzhiyun  * i40iw_hw_stats_read_64 - Read HW stats counters (greater than 32-bit) and accommodates for roll-overs.
4964*4882a593Smuzhiyun  * @stats: pestat struct
4965*4882a593Smuzhiyun  * @index: index in HW stats table which contains offset reg-addr
4966*4882a593Smuzhiyun  * @value: hw stats value
4967*4882a593Smuzhiyun  */
i40iw_hw_stats_read_64(struct i40iw_vsi_pestat * stats,enum i40iw_hw_stats_index_64b index,u64 * value)4968*4882a593Smuzhiyun void i40iw_hw_stats_read_64(struct i40iw_vsi_pestat *stats,
4969*4882a593Smuzhiyun 			    enum i40iw_hw_stats_index_64b index,
4970*4882a593Smuzhiyun 			    u64 *value)
4971*4882a593Smuzhiyun {
4972*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats_offsets *stats_table =
4973*4882a593Smuzhiyun 		&stats->hw_stats_offsets;
4974*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4975*4882a593Smuzhiyun 	struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4976*4882a593Smuzhiyun 	u64 new_stats_value = 0;
4977*4882a593Smuzhiyun 	u32 stats_reg_offset = stats_table->stats_offset_64[index];
4978*4882a593Smuzhiyun 
4979*4882a593Smuzhiyun 	new_stats_value = readq(stats->hw->hw_addr + stats_reg_offset);
4980*4882a593Smuzhiyun 	/*roll-over case */
4981*4882a593Smuzhiyun 	if (new_stats_value < last_rd_stats->stats_value_64[index])
4982*4882a593Smuzhiyun 		hw_stats->stats_value_64[index] += new_stats_value;
4983*4882a593Smuzhiyun 	else
4984*4882a593Smuzhiyun 		hw_stats->stats_value_64[index] +=
4985*4882a593Smuzhiyun 			new_stats_value - last_rd_stats->stats_value_64[index];
4986*4882a593Smuzhiyun 	last_rd_stats->stats_value_64[index] = new_stats_value;
4987*4882a593Smuzhiyun 	*value = hw_stats->stats_value_64[index];
4988*4882a593Smuzhiyun }
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun /**
4991*4882a593Smuzhiyun  * i40iw_hw_stats_read_all - read all HW stat counters
4992*4882a593Smuzhiyun  * @stats: pestat struct
4993*4882a593Smuzhiyun  * @stats_values: hw stats structure
4994*4882a593Smuzhiyun  *
4995*4882a593Smuzhiyun  * Read all the HW stat counters and populates hw_stats structure
4996*4882a593Smuzhiyun  * of passed-in vsi's pestat as well as copy created in stat_values.
4997*4882a593Smuzhiyun  */
i40iw_hw_stats_read_all(struct i40iw_vsi_pestat * stats,struct i40iw_dev_hw_stats * stats_values)4998*4882a593Smuzhiyun void i40iw_hw_stats_read_all(struct i40iw_vsi_pestat *stats,
4999*4882a593Smuzhiyun 			     struct i40iw_dev_hw_stats *stats_values)
5000*4882a593Smuzhiyun {
5001*4882a593Smuzhiyun 	u32 stats_index;
5002*4882a593Smuzhiyun 	unsigned long flags;
5003*4882a593Smuzhiyun 
5004*4882a593Smuzhiyun 	spin_lock_irqsave(&stats->lock, flags);
5005*4882a593Smuzhiyun 
5006*4882a593Smuzhiyun 	for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
5007*4882a593Smuzhiyun 	     stats_index++)
5008*4882a593Smuzhiyun 		i40iw_hw_stats_read_32(stats, stats_index,
5009*4882a593Smuzhiyun 				       &stats_values->stats_value_32[stats_index]);
5010*4882a593Smuzhiyun 	for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
5011*4882a593Smuzhiyun 	     stats_index++)
5012*4882a593Smuzhiyun 		i40iw_hw_stats_read_64(stats, stats_index,
5013*4882a593Smuzhiyun 				       &stats_values->stats_value_64[stats_index]);
5014*4882a593Smuzhiyun 	spin_unlock_irqrestore(&stats->lock, flags);
5015*4882a593Smuzhiyun }
5016*4882a593Smuzhiyun 
5017*4882a593Smuzhiyun /**
5018*4882a593Smuzhiyun  * i40iw_hw_stats_refresh_all - Update all HW stats structs
5019*4882a593Smuzhiyun  * @stats: pestat struct
5020*4882a593Smuzhiyun  *
5021*4882a593Smuzhiyun  * Read all the HW stats counters to refresh values in hw_stats structure
5022*4882a593Smuzhiyun  * of passed-in dev's pestat
5023*4882a593Smuzhiyun  */
i40iw_hw_stats_refresh_all(struct i40iw_vsi_pestat * stats)5024*4882a593Smuzhiyun void i40iw_hw_stats_refresh_all(struct i40iw_vsi_pestat *stats)
5025*4882a593Smuzhiyun {
5026*4882a593Smuzhiyun 	u64 stats_value;
5027*4882a593Smuzhiyun 	u32 stats_index;
5028*4882a593Smuzhiyun 	unsigned long flags;
5029*4882a593Smuzhiyun 
5030*4882a593Smuzhiyun 	spin_lock_irqsave(&stats->lock, flags);
5031*4882a593Smuzhiyun 
5032*4882a593Smuzhiyun 	for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
5033*4882a593Smuzhiyun 	     stats_index++)
5034*4882a593Smuzhiyun 		i40iw_hw_stats_read_32(stats, stats_index, &stats_value);
5035*4882a593Smuzhiyun 	for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
5036*4882a593Smuzhiyun 	     stats_index++)
5037*4882a593Smuzhiyun 		i40iw_hw_stats_read_64(stats, stats_index, &stats_value);
5038*4882a593Smuzhiyun 	spin_unlock_irqrestore(&stats->lock, flags);
5039*4882a593Smuzhiyun }
5040*4882a593Smuzhiyun 
5041*4882a593Smuzhiyun /**
5042*4882a593Smuzhiyun  * i40iw_get_fcn_id - Return the function id
5043*4882a593Smuzhiyun  * @dev: pointer to the device
5044*4882a593Smuzhiyun  */
i40iw_get_fcn_id(struct i40iw_sc_dev * dev)5045*4882a593Smuzhiyun static u8 i40iw_get_fcn_id(struct i40iw_sc_dev *dev)
5046*4882a593Smuzhiyun {
5047*4882a593Smuzhiyun 	u8 fcn_id = I40IW_INVALID_FCN_ID;
5048*4882a593Smuzhiyun 	u8 i;
5049*4882a593Smuzhiyun 
5050*4882a593Smuzhiyun 	for (i = I40IW_FIRST_NON_PF_STAT; i < I40IW_MAX_STATS_COUNT; i++)
5051*4882a593Smuzhiyun 		if (!dev->fcn_id_array[i]) {
5052*4882a593Smuzhiyun 			fcn_id = i;
5053*4882a593Smuzhiyun 			dev->fcn_id_array[i] = true;
5054*4882a593Smuzhiyun 			break;
5055*4882a593Smuzhiyun 		}
5056*4882a593Smuzhiyun 	return fcn_id;
5057*4882a593Smuzhiyun }
5058*4882a593Smuzhiyun 
5059*4882a593Smuzhiyun /**
5060*4882a593Smuzhiyun  * i40iw_vsi_stats_init - Initialize the vsi statistics
5061*4882a593Smuzhiyun  * @vsi: pointer to the vsi structure
5062*4882a593Smuzhiyun  * @info: The info structure used for initialization
5063*4882a593Smuzhiyun  */
i40iw_vsi_stats_init(struct i40iw_sc_vsi * vsi,struct i40iw_vsi_stats_info * info)5064*4882a593Smuzhiyun enum i40iw_status_code i40iw_vsi_stats_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_stats_info *info)
5065*4882a593Smuzhiyun {
5066*4882a593Smuzhiyun 	u8 fcn_id = info->fcn_id;
5067*4882a593Smuzhiyun 
5068*4882a593Smuzhiyun 	if (info->alloc_fcn_id)
5069*4882a593Smuzhiyun 		fcn_id = i40iw_get_fcn_id(vsi->dev);
5070*4882a593Smuzhiyun 
5071*4882a593Smuzhiyun 	if (fcn_id == I40IW_INVALID_FCN_ID)
5072*4882a593Smuzhiyun 		return I40IW_ERR_NOT_READY;
5073*4882a593Smuzhiyun 
5074*4882a593Smuzhiyun 	vsi->pestat = info->pestat;
5075*4882a593Smuzhiyun 	vsi->pestat->hw = vsi->dev->hw;
5076*4882a593Smuzhiyun 	vsi->pestat->vsi = vsi;
5077*4882a593Smuzhiyun 
5078*4882a593Smuzhiyun 	if (info->stats_initialize) {
5079*4882a593Smuzhiyun 		i40iw_hw_stats_init(vsi->pestat, fcn_id, true);
5080*4882a593Smuzhiyun 		spin_lock_init(&vsi->pestat->lock);
5081*4882a593Smuzhiyun 		i40iw_hw_stats_start_timer(vsi);
5082*4882a593Smuzhiyun 	}
5083*4882a593Smuzhiyun 	vsi->stats_fcn_id_alloc = info->alloc_fcn_id;
5084*4882a593Smuzhiyun 	vsi->fcn_id = fcn_id;
5085*4882a593Smuzhiyun 	return I40IW_SUCCESS;
5086*4882a593Smuzhiyun }
5087*4882a593Smuzhiyun 
5088*4882a593Smuzhiyun /**
5089*4882a593Smuzhiyun  * i40iw_vsi_stats_free - Free the vsi stats
5090*4882a593Smuzhiyun  * @vsi: pointer to the vsi structure
5091*4882a593Smuzhiyun  */
i40iw_vsi_stats_free(struct i40iw_sc_vsi * vsi)5092*4882a593Smuzhiyun void i40iw_vsi_stats_free(struct i40iw_sc_vsi *vsi)
5093*4882a593Smuzhiyun {
5094*4882a593Smuzhiyun 	u8 fcn_id = vsi->fcn_id;
5095*4882a593Smuzhiyun 
5096*4882a593Smuzhiyun 	if (vsi->stats_fcn_id_alloc && fcn_id < I40IW_MAX_STATS_COUNT)
5097*4882a593Smuzhiyun 		vsi->dev->fcn_id_array[fcn_id] = false;
5098*4882a593Smuzhiyun 	i40iw_hw_stats_stop_timer(vsi);
5099*4882a593Smuzhiyun }
5100*4882a593Smuzhiyun 
5101*4882a593Smuzhiyun static struct i40iw_cqp_ops iw_cqp_ops = {
5102*4882a593Smuzhiyun 	.cqp_init = i40iw_sc_cqp_init,
5103*4882a593Smuzhiyun 	.cqp_create = i40iw_sc_cqp_create,
5104*4882a593Smuzhiyun 	.cqp_post_sq = i40iw_sc_cqp_post_sq,
5105*4882a593Smuzhiyun 	.cqp_get_next_send_wqe = i40iw_sc_cqp_get_next_send_wqe,
5106*4882a593Smuzhiyun 	.cqp_destroy = i40iw_sc_cqp_destroy,
5107*4882a593Smuzhiyun 	.poll_for_cqp_op_done = i40iw_sc_poll_for_cqp_op_done
5108*4882a593Smuzhiyun };
5109*4882a593Smuzhiyun 
5110*4882a593Smuzhiyun static struct i40iw_ccq_ops iw_ccq_ops = {
5111*4882a593Smuzhiyun 	.ccq_init = i40iw_sc_ccq_init,
5112*4882a593Smuzhiyun 	.ccq_create = i40iw_sc_ccq_create,
5113*4882a593Smuzhiyun 	.ccq_destroy = i40iw_sc_ccq_destroy,
5114*4882a593Smuzhiyun 	.ccq_create_done = i40iw_sc_ccq_create_done,
5115*4882a593Smuzhiyun 	.ccq_get_cqe_info = i40iw_sc_ccq_get_cqe_info,
5116*4882a593Smuzhiyun 	.ccq_arm = i40iw_sc_ccq_arm
5117*4882a593Smuzhiyun };
5118*4882a593Smuzhiyun 
5119*4882a593Smuzhiyun static struct i40iw_ceq_ops iw_ceq_ops = {
5120*4882a593Smuzhiyun 	.ceq_init = i40iw_sc_ceq_init,
5121*4882a593Smuzhiyun 	.ceq_create = i40iw_sc_ceq_create,
5122*4882a593Smuzhiyun 	.cceq_create_done = i40iw_sc_cceq_create_done,
5123*4882a593Smuzhiyun 	.cceq_destroy_done = i40iw_sc_cceq_destroy_done,
5124*4882a593Smuzhiyun 	.cceq_create = i40iw_sc_cceq_create,
5125*4882a593Smuzhiyun 	.ceq_destroy = i40iw_sc_ceq_destroy,
5126*4882a593Smuzhiyun 	.process_ceq = i40iw_sc_process_ceq
5127*4882a593Smuzhiyun };
5128*4882a593Smuzhiyun 
5129*4882a593Smuzhiyun static struct i40iw_aeq_ops iw_aeq_ops = {
5130*4882a593Smuzhiyun 	.aeq_init = i40iw_sc_aeq_init,
5131*4882a593Smuzhiyun 	.aeq_create = i40iw_sc_aeq_create,
5132*4882a593Smuzhiyun 	.aeq_destroy = i40iw_sc_aeq_destroy,
5133*4882a593Smuzhiyun 	.get_next_aeqe = i40iw_sc_get_next_aeqe,
5134*4882a593Smuzhiyun 	.repost_aeq_entries = i40iw_sc_repost_aeq_entries,
5135*4882a593Smuzhiyun 	.aeq_create_done = i40iw_sc_aeq_create_done,
5136*4882a593Smuzhiyun 	.aeq_destroy_done = i40iw_sc_aeq_destroy_done
5137*4882a593Smuzhiyun };
5138*4882a593Smuzhiyun 
5139*4882a593Smuzhiyun /* iwarp pd ops */
5140*4882a593Smuzhiyun static struct i40iw_pd_ops iw_pd_ops = {
5141*4882a593Smuzhiyun 	.pd_init = i40iw_sc_pd_init,
5142*4882a593Smuzhiyun };
5143*4882a593Smuzhiyun 
5144*4882a593Smuzhiyun static struct i40iw_priv_qp_ops iw_priv_qp_ops = {
5145*4882a593Smuzhiyun 	.qp_init = i40iw_sc_qp_init,
5146*4882a593Smuzhiyun 	.qp_create = i40iw_sc_qp_create,
5147*4882a593Smuzhiyun 	.qp_modify = i40iw_sc_qp_modify,
5148*4882a593Smuzhiyun 	.qp_destroy = i40iw_sc_qp_destroy,
5149*4882a593Smuzhiyun 	.qp_flush_wqes = i40iw_sc_qp_flush_wqes,
5150*4882a593Smuzhiyun 	.qp_upload_context = i40iw_sc_qp_upload_context,
5151*4882a593Smuzhiyun 	.qp_setctx = i40iw_sc_qp_setctx,
5152*4882a593Smuzhiyun 	.qp_send_lsmm = i40iw_sc_send_lsmm,
5153*4882a593Smuzhiyun 	.qp_send_lsmm_nostag = i40iw_sc_send_lsmm_nostag,
5154*4882a593Smuzhiyun 	.qp_send_rtt = i40iw_sc_send_rtt,
5155*4882a593Smuzhiyun 	.qp_post_wqe0 = i40iw_sc_post_wqe0,
5156*4882a593Smuzhiyun 	.iw_mr_fast_register = i40iw_sc_mr_fast_register
5157*4882a593Smuzhiyun };
5158*4882a593Smuzhiyun 
5159*4882a593Smuzhiyun static struct i40iw_priv_cq_ops iw_priv_cq_ops = {
5160*4882a593Smuzhiyun 	.cq_init = i40iw_sc_cq_init,
5161*4882a593Smuzhiyun 	.cq_create = i40iw_sc_cq_create,
5162*4882a593Smuzhiyun 	.cq_destroy = i40iw_sc_cq_destroy,
5163*4882a593Smuzhiyun 	.cq_modify = i40iw_sc_cq_modify,
5164*4882a593Smuzhiyun };
5165*4882a593Smuzhiyun 
5166*4882a593Smuzhiyun static struct i40iw_mr_ops iw_mr_ops = {
5167*4882a593Smuzhiyun 	.alloc_stag = i40iw_sc_alloc_stag,
5168*4882a593Smuzhiyun 	.mr_reg_non_shared = i40iw_sc_mr_reg_non_shared,
5169*4882a593Smuzhiyun 	.mr_reg_shared = i40iw_sc_mr_reg_shared,
5170*4882a593Smuzhiyun 	.dealloc_stag = i40iw_sc_dealloc_stag,
5171*4882a593Smuzhiyun 	.query_stag = i40iw_sc_query_stag,
5172*4882a593Smuzhiyun 	.mw_alloc = i40iw_sc_mw_alloc
5173*4882a593Smuzhiyun };
5174*4882a593Smuzhiyun 
5175*4882a593Smuzhiyun static struct i40iw_cqp_misc_ops iw_cqp_misc_ops = {
5176*4882a593Smuzhiyun 	.manage_push_page = i40iw_sc_manage_push_page,
5177*4882a593Smuzhiyun 	.manage_hmc_pm_func_table = i40iw_sc_manage_hmc_pm_func_table,
5178*4882a593Smuzhiyun 	.set_hmc_resource_profile = i40iw_sc_set_hmc_resource_profile,
5179*4882a593Smuzhiyun 	.commit_fpm_values = i40iw_sc_commit_fpm_values,
5180*4882a593Smuzhiyun 	.query_fpm_values = i40iw_sc_query_fpm_values,
5181*4882a593Smuzhiyun 	.static_hmc_pages_allocated = i40iw_sc_static_hmc_pages_allocated,
5182*4882a593Smuzhiyun 	.add_arp_cache_entry = i40iw_sc_add_arp_cache_entry,
5183*4882a593Smuzhiyun 	.del_arp_cache_entry = i40iw_sc_del_arp_cache_entry,
5184*4882a593Smuzhiyun 	.query_arp_cache_entry = i40iw_sc_query_arp_cache_entry,
5185*4882a593Smuzhiyun 	.manage_apbvt_entry = i40iw_sc_manage_apbvt_entry,
5186*4882a593Smuzhiyun 	.manage_qhash_table_entry = i40iw_sc_manage_qhash_table_entry,
5187*4882a593Smuzhiyun 	.alloc_local_mac_ipaddr_table_entry = i40iw_sc_alloc_local_mac_ipaddr_entry,
5188*4882a593Smuzhiyun 	.add_local_mac_ipaddr_entry = i40iw_sc_add_local_mac_ipaddr_entry,
5189*4882a593Smuzhiyun 	.del_local_mac_ipaddr_entry = i40iw_sc_del_local_mac_ipaddr_entry,
5190*4882a593Smuzhiyun 	.cqp_nop = i40iw_sc_cqp_nop,
5191*4882a593Smuzhiyun 	.commit_fpm_values_done = i40iw_sc_commit_fpm_values_done,
5192*4882a593Smuzhiyun 	.query_fpm_values_done = i40iw_sc_query_fpm_values_done,
5193*4882a593Smuzhiyun 	.manage_hmc_pm_func_table_done = i40iw_sc_manage_hmc_pm_func_table_done,
5194*4882a593Smuzhiyun 	.update_suspend_qp = i40iw_sc_suspend_qp,
5195*4882a593Smuzhiyun 	.update_resume_qp = i40iw_sc_resume_qp
5196*4882a593Smuzhiyun };
5197*4882a593Smuzhiyun 
5198*4882a593Smuzhiyun static struct i40iw_hmc_ops iw_hmc_ops = {
5199*4882a593Smuzhiyun 	.init_iw_hmc = i40iw_sc_init_iw_hmc,
5200*4882a593Smuzhiyun 	.parse_fpm_query_buf = i40iw_sc_parse_fpm_query_buf,
5201*4882a593Smuzhiyun 	.configure_iw_fpm = i40iw_sc_configure_iw_fpm,
5202*4882a593Smuzhiyun 	.parse_fpm_commit_buf = i40iw_sc_parse_fpm_commit_buf,
5203*4882a593Smuzhiyun 	.create_hmc_object = i40iw_sc_create_hmc_obj,
5204*4882a593Smuzhiyun 	.del_hmc_object = i40iw_sc_del_hmc_obj
5205*4882a593Smuzhiyun };
5206*4882a593Smuzhiyun 
5207*4882a593Smuzhiyun /**
5208*4882a593Smuzhiyun  * i40iw_device_init - Initialize IWARP device
5209*4882a593Smuzhiyun  * @dev: IWARP device pointer
5210*4882a593Smuzhiyun  * @info: IWARP init info
5211*4882a593Smuzhiyun  */
i40iw_device_init(struct i40iw_sc_dev * dev,struct i40iw_device_init_info * info)5212*4882a593Smuzhiyun enum i40iw_status_code i40iw_device_init(struct i40iw_sc_dev *dev,
5213*4882a593Smuzhiyun 					 struct i40iw_device_init_info *info)
5214*4882a593Smuzhiyun {
5215*4882a593Smuzhiyun 	u32 val;
5216*4882a593Smuzhiyun 	u32 vchnl_ver = 0;
5217*4882a593Smuzhiyun 	u16 hmc_fcn = 0;
5218*4882a593Smuzhiyun 	enum i40iw_status_code ret_code = 0;
5219*4882a593Smuzhiyun 	u8 db_size;
5220*4882a593Smuzhiyun 
5221*4882a593Smuzhiyun 	spin_lock_init(&dev->cqp_lock);
5222*4882a593Smuzhiyun 
5223*4882a593Smuzhiyun 	i40iw_device_init_uk(&dev->dev_uk);
5224*4882a593Smuzhiyun 
5225*4882a593Smuzhiyun 	dev->debug_mask = info->debug_mask;
5226*4882a593Smuzhiyun 
5227*4882a593Smuzhiyun 	dev->hmc_fn_id = info->hmc_fn_id;
5228*4882a593Smuzhiyun 	dev->is_pf = info->is_pf;
5229*4882a593Smuzhiyun 
5230*4882a593Smuzhiyun 	dev->fpm_query_buf_pa = info->fpm_query_buf_pa;
5231*4882a593Smuzhiyun 	dev->fpm_query_buf = info->fpm_query_buf;
5232*4882a593Smuzhiyun 
5233*4882a593Smuzhiyun 	dev->fpm_commit_buf_pa = info->fpm_commit_buf_pa;
5234*4882a593Smuzhiyun 	dev->fpm_commit_buf = info->fpm_commit_buf;
5235*4882a593Smuzhiyun 
5236*4882a593Smuzhiyun 	dev->hw = info->hw;
5237*4882a593Smuzhiyun 	dev->hw->hw_addr = info->bar0;
5238*4882a593Smuzhiyun 
5239*4882a593Smuzhiyun 	if (dev->is_pf) {
5240*4882a593Smuzhiyun 		val = i40iw_rd32(dev->hw, I40E_GLPCI_DREVID);
5241*4882a593Smuzhiyun 		dev->hw_rev = (u8)RS_32(val, I40E_GLPCI_DREVID_DEFAULT_REVID);
5242*4882a593Smuzhiyun 
5243*4882a593Smuzhiyun 		val = i40iw_rd32(dev->hw, I40E_GLPCI_LBARCTRL);
5244*4882a593Smuzhiyun 		db_size = (u8)RS_32(val, I40E_GLPCI_LBARCTRL_PE_DB_SIZE);
5245*4882a593Smuzhiyun 		if ((db_size != I40IW_PE_DB_SIZE_4M) &&
5246*4882a593Smuzhiyun 		    (db_size != I40IW_PE_DB_SIZE_8M)) {
5247*4882a593Smuzhiyun 			i40iw_debug(dev, I40IW_DEBUG_DEV,
5248*4882a593Smuzhiyun 				    "%s: PE doorbell is not enabled in CSR val 0x%x\n",
5249*4882a593Smuzhiyun 				    __func__, val);
5250*4882a593Smuzhiyun 			ret_code = I40IW_ERR_PE_DOORBELL_NOT_ENABLED;
5251*4882a593Smuzhiyun 			return ret_code;
5252*4882a593Smuzhiyun 		}
5253*4882a593Smuzhiyun 		dev->db_addr = dev->hw->hw_addr + I40IW_DB_ADDR_OFFSET;
5254*4882a593Smuzhiyun 		dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_pf;
5255*4882a593Smuzhiyun 	} else {
5256*4882a593Smuzhiyun 		dev->db_addr = dev->hw->hw_addr + I40IW_VF_DB_ADDR_OFFSET;
5257*4882a593Smuzhiyun 	}
5258*4882a593Smuzhiyun 
5259*4882a593Smuzhiyun 	dev->cqp_ops = &iw_cqp_ops;
5260*4882a593Smuzhiyun 	dev->ccq_ops = &iw_ccq_ops;
5261*4882a593Smuzhiyun 	dev->ceq_ops = &iw_ceq_ops;
5262*4882a593Smuzhiyun 	dev->aeq_ops = &iw_aeq_ops;
5263*4882a593Smuzhiyun 	dev->cqp_misc_ops = &iw_cqp_misc_ops;
5264*4882a593Smuzhiyun 	dev->iw_pd_ops = &iw_pd_ops;
5265*4882a593Smuzhiyun 	dev->iw_priv_qp_ops = &iw_priv_qp_ops;
5266*4882a593Smuzhiyun 	dev->iw_priv_cq_ops = &iw_priv_cq_ops;
5267*4882a593Smuzhiyun 	dev->mr_ops = &iw_mr_ops;
5268*4882a593Smuzhiyun 	dev->hmc_ops = &iw_hmc_ops;
5269*4882a593Smuzhiyun 	dev->vchnl_if.vchnl_send = info->vchnl_send;
5270*4882a593Smuzhiyun 	if (dev->vchnl_if.vchnl_send)
5271*4882a593Smuzhiyun 		dev->vchnl_up = true;
5272*4882a593Smuzhiyun 	else
5273*4882a593Smuzhiyun 		dev->vchnl_up = false;
5274*4882a593Smuzhiyun 	if (!dev->is_pf) {
5275*4882a593Smuzhiyun 		dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_vf;
5276*4882a593Smuzhiyun 		ret_code = i40iw_vchnl_vf_get_ver(dev, &vchnl_ver);
5277*4882a593Smuzhiyun 		if (!ret_code) {
5278*4882a593Smuzhiyun 			i40iw_debug(dev, I40IW_DEBUG_DEV,
5279*4882a593Smuzhiyun 				    "%s: Get Channel version rc = 0x%0x, version is %u\n",
5280*4882a593Smuzhiyun 				__func__, ret_code, vchnl_ver);
5281*4882a593Smuzhiyun 			ret_code = i40iw_vchnl_vf_get_hmc_fcn(dev, &hmc_fcn);
5282*4882a593Smuzhiyun 			if (!ret_code) {
5283*4882a593Smuzhiyun 				i40iw_debug(dev, I40IW_DEBUG_DEV,
5284*4882a593Smuzhiyun 					    "%s Get HMC function rc = 0x%0x, hmc fcn is %u\n",
5285*4882a593Smuzhiyun 					    __func__, ret_code, hmc_fcn);
5286*4882a593Smuzhiyun 				dev->hmc_fn_id = (u8)hmc_fcn;
5287*4882a593Smuzhiyun 			}
5288*4882a593Smuzhiyun 		}
5289*4882a593Smuzhiyun 	}
5290*4882a593Smuzhiyun 	dev->iw_vf_cqp_ops = &iw_vf_cqp_ops;
5291*4882a593Smuzhiyun 
5292*4882a593Smuzhiyun 	return ret_code;
5293*4882a593Smuzhiyun }
5294