xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/hns/hns_roce_hem.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2016 Hisilicon Limited.
3*4882a593Smuzhiyun  * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun  * OpenIB.org BSD license below:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
13*4882a593Smuzhiyun  *     conditions are met:
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
16*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun  *        disclaimer.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun  *        provided with the distribution.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun  * SOFTWARE.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <linux/platform_device.h>
35*4882a593Smuzhiyun #include "hns_roce_device.h"
36*4882a593Smuzhiyun #include "hns_roce_hem.h"
37*4882a593Smuzhiyun #include "hns_roce_common.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define DMA_ADDR_T_SHIFT		12
40*4882a593Smuzhiyun #define BT_BA_SHIFT			32
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define HEM_INDEX_BUF			BIT(0)
43*4882a593Smuzhiyun #define HEM_INDEX_L0			BIT(1)
44*4882a593Smuzhiyun #define HEM_INDEX_L1			BIT(2)
45*4882a593Smuzhiyun struct hns_roce_hem_index {
46*4882a593Smuzhiyun 	u64 buf;
47*4882a593Smuzhiyun 	u64 l0;
48*4882a593Smuzhiyun 	u64 l1;
49*4882a593Smuzhiyun 	u32 inited; /* indicate which index is available */
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
hns_roce_check_whether_mhop(struct hns_roce_dev * hr_dev,u32 type)52*4882a593Smuzhiyun bool hns_roce_check_whether_mhop(struct hns_roce_dev *hr_dev, u32 type)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	int hop_num = 0;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	switch (type) {
57*4882a593Smuzhiyun 	case HEM_TYPE_QPC:
58*4882a593Smuzhiyun 		hop_num = hr_dev->caps.qpc_hop_num;
59*4882a593Smuzhiyun 		break;
60*4882a593Smuzhiyun 	case HEM_TYPE_MTPT:
61*4882a593Smuzhiyun 		hop_num = hr_dev->caps.mpt_hop_num;
62*4882a593Smuzhiyun 		break;
63*4882a593Smuzhiyun 	case HEM_TYPE_CQC:
64*4882a593Smuzhiyun 		hop_num = hr_dev->caps.cqc_hop_num;
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 	case HEM_TYPE_SRQC:
67*4882a593Smuzhiyun 		hop_num = hr_dev->caps.srqc_hop_num;
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	case HEM_TYPE_SCCC:
70*4882a593Smuzhiyun 		hop_num = hr_dev->caps.sccc_hop_num;
71*4882a593Smuzhiyun 		break;
72*4882a593Smuzhiyun 	case HEM_TYPE_QPC_TIMER:
73*4882a593Smuzhiyun 		hop_num = hr_dev->caps.qpc_timer_hop_num;
74*4882a593Smuzhiyun 		break;
75*4882a593Smuzhiyun 	case HEM_TYPE_CQC_TIMER:
76*4882a593Smuzhiyun 		hop_num = hr_dev->caps.cqc_timer_hop_num;
77*4882a593Smuzhiyun 		break;
78*4882a593Smuzhiyun 	default:
79*4882a593Smuzhiyun 		return false;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return hop_num ? true : false;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
hns_roce_check_hem_null(struct hns_roce_hem ** hem,u64 hem_idx,u32 bt_chunk_num,u64 hem_max_num)85*4882a593Smuzhiyun static bool hns_roce_check_hem_null(struct hns_roce_hem **hem, u64 hem_idx,
86*4882a593Smuzhiyun 				    u32 bt_chunk_num, u64 hem_max_num)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u64 start_idx = round_down(hem_idx, bt_chunk_num);
89*4882a593Smuzhiyun 	u64 check_max_num = start_idx + bt_chunk_num;
90*4882a593Smuzhiyun 	u64 i;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	for (i = start_idx; (i < check_max_num) && (i < hem_max_num); i++)
93*4882a593Smuzhiyun 		if (i != hem_idx && hem[i])
94*4882a593Smuzhiyun 			return false;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return true;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
hns_roce_check_bt_null(u64 ** bt,u64 ba_idx,u32 bt_chunk_num)99*4882a593Smuzhiyun static bool hns_roce_check_bt_null(u64 **bt, u64 ba_idx, u32 bt_chunk_num)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	u64 start_idx = round_down(ba_idx, bt_chunk_num);
102*4882a593Smuzhiyun 	int i;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for (i = 0; i < bt_chunk_num; i++)
105*4882a593Smuzhiyun 		if (i != ba_idx && bt[start_idx + i])
106*4882a593Smuzhiyun 			return false;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return true;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
hns_roce_get_bt_num(u32 table_type,u32 hop_num)111*4882a593Smuzhiyun static int hns_roce_get_bt_num(u32 table_type, u32 hop_num)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	if (check_whether_bt_num_3(table_type, hop_num))
114*4882a593Smuzhiyun 		return 3;
115*4882a593Smuzhiyun 	else if (check_whether_bt_num_2(table_type, hop_num))
116*4882a593Smuzhiyun 		return 2;
117*4882a593Smuzhiyun 	else if (check_whether_bt_num_1(table_type, hop_num))
118*4882a593Smuzhiyun 		return 1;
119*4882a593Smuzhiyun 	else
120*4882a593Smuzhiyun 		return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
get_hem_table_config(struct hns_roce_dev * hr_dev,struct hns_roce_hem_mhop * mhop,u32 type)123*4882a593Smuzhiyun static int get_hem_table_config(struct hns_roce_dev *hr_dev,
124*4882a593Smuzhiyun 				struct hns_roce_hem_mhop *mhop,
125*4882a593Smuzhiyun 				u32 type)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	switch (type) {
130*4882a593Smuzhiyun 	case HEM_TYPE_QPC:
131*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.qpc_buf_pg_sz
132*4882a593Smuzhiyun 					     + PAGE_SHIFT);
133*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.qpc_ba_pg_sz
134*4882a593Smuzhiyun 					     + PAGE_SHIFT);
135*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.qpc_bt_num;
136*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.qpc_hop_num;
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun 	case HEM_TYPE_MTPT:
139*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.mpt_buf_pg_sz
140*4882a593Smuzhiyun 					     + PAGE_SHIFT);
141*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.mpt_ba_pg_sz
142*4882a593Smuzhiyun 					     + PAGE_SHIFT);
143*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.mpt_bt_num;
144*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.mpt_hop_num;
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 	case HEM_TYPE_CQC:
147*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.cqc_buf_pg_sz
148*4882a593Smuzhiyun 					     + PAGE_SHIFT);
149*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.cqc_ba_pg_sz
150*4882a593Smuzhiyun 					    + PAGE_SHIFT);
151*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.cqc_bt_num;
152*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.cqc_hop_num;
153*4882a593Smuzhiyun 		break;
154*4882a593Smuzhiyun 	case HEM_TYPE_SCCC:
155*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.sccc_buf_pg_sz
156*4882a593Smuzhiyun 					     + PAGE_SHIFT);
157*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.sccc_ba_pg_sz
158*4882a593Smuzhiyun 					    + PAGE_SHIFT);
159*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.sccc_bt_num;
160*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.sccc_hop_num;
161*4882a593Smuzhiyun 		break;
162*4882a593Smuzhiyun 	case HEM_TYPE_QPC_TIMER:
163*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.qpc_timer_buf_pg_sz
164*4882a593Smuzhiyun 					     + PAGE_SHIFT);
165*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.qpc_timer_ba_pg_sz
166*4882a593Smuzhiyun 					    + PAGE_SHIFT);
167*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.qpc_timer_bt_num;
168*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.qpc_timer_hop_num;
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	case HEM_TYPE_CQC_TIMER:
171*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.cqc_timer_buf_pg_sz
172*4882a593Smuzhiyun 					     + PAGE_SHIFT);
173*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.cqc_timer_ba_pg_sz
174*4882a593Smuzhiyun 					    + PAGE_SHIFT);
175*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.cqc_timer_bt_num;
176*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.cqc_timer_hop_num;
177*4882a593Smuzhiyun 		break;
178*4882a593Smuzhiyun 	case HEM_TYPE_SRQC:
179*4882a593Smuzhiyun 		mhop->buf_chunk_size = 1 << (hr_dev->caps.srqc_buf_pg_sz
180*4882a593Smuzhiyun 					     + PAGE_SHIFT);
181*4882a593Smuzhiyun 		mhop->bt_chunk_size = 1 << (hr_dev->caps.srqc_ba_pg_sz
182*4882a593Smuzhiyun 					     + PAGE_SHIFT);
183*4882a593Smuzhiyun 		mhop->ba_l0_num = hr_dev->caps.srqc_bt_num;
184*4882a593Smuzhiyun 		mhop->hop_num = hr_dev->caps.srqc_hop_num;
185*4882a593Smuzhiyun 		break;
186*4882a593Smuzhiyun 	default:
187*4882a593Smuzhiyun 		dev_err(dev, "table %u not support multi-hop addressing!\n",
188*4882a593Smuzhiyun 			type);
189*4882a593Smuzhiyun 		return -EINVAL;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
hns_roce_calc_hem_mhop(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long * obj,struct hns_roce_hem_mhop * mhop)195*4882a593Smuzhiyun int hns_roce_calc_hem_mhop(struct hns_roce_dev *hr_dev,
196*4882a593Smuzhiyun 			   struct hns_roce_hem_table *table, unsigned long *obj,
197*4882a593Smuzhiyun 			   struct hns_roce_hem_mhop *mhop)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
200*4882a593Smuzhiyun 	u32 chunk_ba_num;
201*4882a593Smuzhiyun 	u32 table_idx;
202*4882a593Smuzhiyun 	u32 bt_num;
203*4882a593Smuzhiyun 	u32 chunk_size;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (get_hem_table_config(hr_dev, mhop, table->type))
206*4882a593Smuzhiyun 		return -EINVAL;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (!obj)
209*4882a593Smuzhiyun 		return 0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/*
212*4882a593Smuzhiyun 	 * QPC/MTPT/CQC/SRQC/SCCC alloc hem for buffer pages.
213*4882a593Smuzhiyun 	 * MTT/CQE alloc hem for bt pages.
214*4882a593Smuzhiyun 	 */
215*4882a593Smuzhiyun 	bt_num = hns_roce_get_bt_num(table->type, mhop->hop_num);
216*4882a593Smuzhiyun 	chunk_ba_num = mhop->bt_chunk_size / BA_BYTE_LEN;
217*4882a593Smuzhiyun 	chunk_size = table->type < HEM_TYPE_MTT ? mhop->buf_chunk_size :
218*4882a593Smuzhiyun 			      mhop->bt_chunk_size;
219*4882a593Smuzhiyun 	table_idx = (*obj & (table->num_obj - 1)) /
220*4882a593Smuzhiyun 		     (chunk_size / table->obj_size);
221*4882a593Smuzhiyun 	switch (bt_num) {
222*4882a593Smuzhiyun 	case 3:
223*4882a593Smuzhiyun 		mhop->l2_idx = table_idx & (chunk_ba_num - 1);
224*4882a593Smuzhiyun 		mhop->l1_idx = table_idx / chunk_ba_num & (chunk_ba_num - 1);
225*4882a593Smuzhiyun 		mhop->l0_idx = (table_idx / chunk_ba_num) / chunk_ba_num;
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case 2:
228*4882a593Smuzhiyun 		mhop->l1_idx = table_idx & (chunk_ba_num - 1);
229*4882a593Smuzhiyun 		mhop->l0_idx = table_idx / chunk_ba_num;
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	case 1:
232*4882a593Smuzhiyun 		mhop->l0_idx = table_idx;
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	default:
235*4882a593Smuzhiyun 		dev_err(dev, "table %u not support hop_num = %u!\n",
236*4882a593Smuzhiyun 			table->type, mhop->hop_num);
237*4882a593Smuzhiyun 		return -EINVAL;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 	if (mhop->l0_idx >= mhop->ba_l0_num)
240*4882a593Smuzhiyun 		mhop->l0_idx %= mhop->ba_l0_num;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
hns_roce_alloc_hem(struct hns_roce_dev * hr_dev,int npages,unsigned long hem_alloc_size,gfp_t gfp_mask)245*4882a593Smuzhiyun static struct hns_roce_hem *hns_roce_alloc_hem(struct hns_roce_dev *hr_dev,
246*4882a593Smuzhiyun 					       int npages,
247*4882a593Smuzhiyun 					       unsigned long hem_alloc_size,
248*4882a593Smuzhiyun 					       gfp_t gfp_mask)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct hns_roce_hem_chunk *chunk = NULL;
251*4882a593Smuzhiyun 	struct hns_roce_hem *hem;
252*4882a593Smuzhiyun 	struct scatterlist *mem;
253*4882a593Smuzhiyun 	int order;
254*4882a593Smuzhiyun 	void *buf;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	WARN_ON(gfp_mask & __GFP_HIGHMEM);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	hem = kmalloc(sizeof(*hem),
259*4882a593Smuzhiyun 		      gfp_mask & ~(__GFP_HIGHMEM | __GFP_NOWARN));
260*4882a593Smuzhiyun 	if (!hem)
261*4882a593Smuzhiyun 		return NULL;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	hem->refcount = 0;
264*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hem->chunk_list);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	order = get_order(hem_alloc_size);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	while (npages > 0) {
269*4882a593Smuzhiyun 		if (!chunk) {
270*4882a593Smuzhiyun 			chunk = kmalloc(sizeof(*chunk),
271*4882a593Smuzhiyun 				gfp_mask & ~(__GFP_HIGHMEM | __GFP_NOWARN));
272*4882a593Smuzhiyun 			if (!chunk)
273*4882a593Smuzhiyun 				goto fail;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 			sg_init_table(chunk->mem, HNS_ROCE_HEM_CHUNK_LEN);
276*4882a593Smuzhiyun 			chunk->npages = 0;
277*4882a593Smuzhiyun 			chunk->nsg = 0;
278*4882a593Smuzhiyun 			memset(chunk->buf, 0, sizeof(chunk->buf));
279*4882a593Smuzhiyun 			list_add_tail(&chunk->list, &hem->chunk_list);
280*4882a593Smuzhiyun 		}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		while (1 << order > npages)
283*4882a593Smuzhiyun 			--order;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		/*
286*4882a593Smuzhiyun 		 * Alloc memory one time. If failed, don't alloc small block
287*4882a593Smuzhiyun 		 * memory, directly return fail.
288*4882a593Smuzhiyun 		 */
289*4882a593Smuzhiyun 		mem = &chunk->mem[chunk->npages];
290*4882a593Smuzhiyun 		buf = dma_alloc_coherent(hr_dev->dev, PAGE_SIZE << order,
291*4882a593Smuzhiyun 				&sg_dma_address(mem), gfp_mask);
292*4882a593Smuzhiyun 		if (!buf)
293*4882a593Smuzhiyun 			goto fail;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		chunk->buf[chunk->npages] = buf;
296*4882a593Smuzhiyun 		sg_dma_len(mem) = PAGE_SIZE << order;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		++chunk->npages;
299*4882a593Smuzhiyun 		++chunk->nsg;
300*4882a593Smuzhiyun 		npages -= 1 << order;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return hem;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun fail:
306*4882a593Smuzhiyun 	hns_roce_free_hem(hr_dev, hem);
307*4882a593Smuzhiyun 	return NULL;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
hns_roce_free_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem * hem)310*4882a593Smuzhiyun void hns_roce_free_hem(struct hns_roce_dev *hr_dev, struct hns_roce_hem *hem)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct hns_roce_hem_chunk *chunk, *tmp;
313*4882a593Smuzhiyun 	int i;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (!hem)
316*4882a593Smuzhiyun 		return;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	list_for_each_entry_safe(chunk, tmp, &hem->chunk_list, list) {
319*4882a593Smuzhiyun 		for (i = 0; i < chunk->npages; ++i)
320*4882a593Smuzhiyun 			dma_free_coherent(hr_dev->dev,
321*4882a593Smuzhiyun 				   sg_dma_len(&chunk->mem[i]),
322*4882a593Smuzhiyun 				   chunk->buf[i],
323*4882a593Smuzhiyun 				   sg_dma_address(&chunk->mem[i]));
324*4882a593Smuzhiyun 		kfree(chunk);
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	kfree(hem);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
hns_roce_set_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj)330*4882a593Smuzhiyun static int hns_roce_set_hem(struct hns_roce_dev *hr_dev,
331*4882a593Smuzhiyun 			    struct hns_roce_hem_table *table, unsigned long obj)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	spinlock_t *lock = &hr_dev->bt_cmd_lock;
334*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
335*4882a593Smuzhiyun 	long end;
336*4882a593Smuzhiyun 	unsigned long flags;
337*4882a593Smuzhiyun 	struct hns_roce_hem_iter iter;
338*4882a593Smuzhiyun 	void __iomem *bt_cmd;
339*4882a593Smuzhiyun 	__le32 bt_cmd_val[2];
340*4882a593Smuzhiyun 	__le32 bt_cmd_h = 0;
341*4882a593Smuzhiyun 	__le32 bt_cmd_l;
342*4882a593Smuzhiyun 	u64 bt_ba;
343*4882a593Smuzhiyun 	int ret = 0;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Find the HEM(Hardware Entry Memory) entry */
346*4882a593Smuzhiyun 	unsigned long i = (obj & (table->num_obj - 1)) /
347*4882a593Smuzhiyun 			  (table->table_chunk_size / table->obj_size);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	switch (table->type) {
350*4882a593Smuzhiyun 	case HEM_TYPE_QPC:
351*4882a593Smuzhiyun 	case HEM_TYPE_MTPT:
352*4882a593Smuzhiyun 	case HEM_TYPE_CQC:
353*4882a593Smuzhiyun 	case HEM_TYPE_SRQC:
354*4882a593Smuzhiyun 		roce_set_field(bt_cmd_h, ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
355*4882a593Smuzhiyun 			ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, table->type);
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	default:
358*4882a593Smuzhiyun 		return ret;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	roce_set_field(bt_cmd_h, ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_M,
362*4882a593Smuzhiyun 		       ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_S, obj);
363*4882a593Smuzhiyun 	roce_set_bit(bt_cmd_h, ROCEE_BT_CMD_H_ROCEE_BT_CMD_S, 0);
364*4882a593Smuzhiyun 	roce_set_bit(bt_cmd_h, ROCEE_BT_CMD_H_ROCEE_BT_CMD_HW_SYNS_S, 1);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* Currently iter only a chunk */
367*4882a593Smuzhiyun 	for (hns_roce_hem_first(table->hem[i], &iter);
368*4882a593Smuzhiyun 	     !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
369*4882a593Smuzhiyun 		bt_ba = hns_roce_hem_addr(&iter) >> DMA_ADDR_T_SHIFT;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		spin_lock_irqsave(lock, flags);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		bt_cmd = hr_dev->reg_base + ROCEE_BT_CMD_H_REG;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		end = HW_SYNC_TIMEOUT_MSECS;
376*4882a593Smuzhiyun 		while (end > 0) {
377*4882a593Smuzhiyun 			if (!(readl(bt_cmd) >> BT_CMD_SYNC_SHIFT))
378*4882a593Smuzhiyun 				break;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 			mdelay(HW_SYNC_SLEEP_TIME_INTERVAL);
381*4882a593Smuzhiyun 			end -= HW_SYNC_SLEEP_TIME_INTERVAL;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (end <= 0) {
385*4882a593Smuzhiyun 			dev_err(dev, "Write bt_cmd err,hw_sync is not zero.\n");
386*4882a593Smuzhiyun 			spin_unlock_irqrestore(lock, flags);
387*4882a593Smuzhiyun 			return -EBUSY;
388*4882a593Smuzhiyun 		}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		bt_cmd_l = cpu_to_le32(bt_ba);
391*4882a593Smuzhiyun 		roce_set_field(bt_cmd_h, ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_M,
392*4882a593Smuzhiyun 			       ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_S,
393*4882a593Smuzhiyun 			       bt_ba >> BT_BA_SHIFT);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		bt_cmd_val[0] = bt_cmd_l;
396*4882a593Smuzhiyun 		bt_cmd_val[1] = bt_cmd_h;
397*4882a593Smuzhiyun 		hns_roce_write64_k(bt_cmd_val,
398*4882a593Smuzhiyun 				   hr_dev->reg_base + ROCEE_BT_CMD_L_REG);
399*4882a593Smuzhiyun 		spin_unlock_irqrestore(lock, flags);
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return ret;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
calc_hem_config(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj,struct hns_roce_hem_mhop * mhop,struct hns_roce_hem_index * index)405*4882a593Smuzhiyun static int calc_hem_config(struct hns_roce_dev *hr_dev,
406*4882a593Smuzhiyun 			   struct hns_roce_hem_table *table, unsigned long obj,
407*4882a593Smuzhiyun 			   struct hns_roce_hem_mhop *mhop,
408*4882a593Smuzhiyun 			   struct hns_roce_hem_index *index)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct ib_device *ibdev = &hr_dev->ib_dev;
411*4882a593Smuzhiyun 	unsigned long mhop_obj = obj;
412*4882a593Smuzhiyun 	u32 l0_idx, l1_idx, l2_idx;
413*4882a593Smuzhiyun 	u32 chunk_ba_num;
414*4882a593Smuzhiyun 	u32 bt_num;
415*4882a593Smuzhiyun 	int ret;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	ret = hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, mhop);
418*4882a593Smuzhiyun 	if (ret)
419*4882a593Smuzhiyun 		return ret;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	l0_idx = mhop->l0_idx;
422*4882a593Smuzhiyun 	l1_idx = mhop->l1_idx;
423*4882a593Smuzhiyun 	l2_idx = mhop->l2_idx;
424*4882a593Smuzhiyun 	chunk_ba_num = mhop->bt_chunk_size / BA_BYTE_LEN;
425*4882a593Smuzhiyun 	bt_num = hns_roce_get_bt_num(table->type, mhop->hop_num);
426*4882a593Smuzhiyun 	switch (bt_num) {
427*4882a593Smuzhiyun 	case 3:
428*4882a593Smuzhiyun 		index->l1 = l0_idx * chunk_ba_num + l1_idx;
429*4882a593Smuzhiyun 		index->l0 = l0_idx;
430*4882a593Smuzhiyun 		index->buf = l0_idx * chunk_ba_num * chunk_ba_num +
431*4882a593Smuzhiyun 			     l1_idx * chunk_ba_num + l2_idx;
432*4882a593Smuzhiyun 		break;
433*4882a593Smuzhiyun 	case 2:
434*4882a593Smuzhiyun 		index->l0 = l0_idx;
435*4882a593Smuzhiyun 		index->buf = l0_idx * chunk_ba_num + l1_idx;
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	case 1:
438*4882a593Smuzhiyun 		index->buf = l0_idx;
439*4882a593Smuzhiyun 		break;
440*4882a593Smuzhiyun 	default:
441*4882a593Smuzhiyun 		ibdev_err(ibdev, "table %u not support mhop.hop_num = %u!\n",
442*4882a593Smuzhiyun 			  table->type, mhop->hop_num);
443*4882a593Smuzhiyun 		return -EINVAL;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (unlikely(index->buf >= table->num_hem)) {
447*4882a593Smuzhiyun 		ibdev_err(ibdev, "table %u exceed hem limt idx %llu, max %lu!\n",
448*4882a593Smuzhiyun 			  table->type, index->buf, table->num_hem);
449*4882a593Smuzhiyun 		return -EINVAL;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
free_mhop_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,struct hns_roce_hem_mhop * mhop,struct hns_roce_hem_index * index)455*4882a593Smuzhiyun static void free_mhop_hem(struct hns_roce_dev *hr_dev,
456*4882a593Smuzhiyun 			  struct hns_roce_hem_table *table,
457*4882a593Smuzhiyun 			  struct hns_roce_hem_mhop *mhop,
458*4882a593Smuzhiyun 			  struct hns_roce_hem_index *index)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	u32 bt_size = mhop->bt_chunk_size;
461*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (index->inited & HEM_INDEX_BUF) {
464*4882a593Smuzhiyun 		hns_roce_free_hem(hr_dev, table->hem[index->buf]);
465*4882a593Smuzhiyun 		table->hem[index->buf] = NULL;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (index->inited & HEM_INDEX_L1) {
469*4882a593Smuzhiyun 		dma_free_coherent(dev, bt_size, table->bt_l1[index->l1],
470*4882a593Smuzhiyun 				  table->bt_l1_dma_addr[index->l1]);
471*4882a593Smuzhiyun 		table->bt_l1[index->l1] = NULL;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (index->inited & HEM_INDEX_L0) {
475*4882a593Smuzhiyun 		dma_free_coherent(dev, bt_size, table->bt_l0[index->l0],
476*4882a593Smuzhiyun 				  table->bt_l0_dma_addr[index->l0]);
477*4882a593Smuzhiyun 		table->bt_l0[index->l0] = NULL;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
alloc_mhop_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,struct hns_roce_hem_mhop * mhop,struct hns_roce_hem_index * index)481*4882a593Smuzhiyun static int alloc_mhop_hem(struct hns_roce_dev *hr_dev,
482*4882a593Smuzhiyun 			  struct hns_roce_hem_table *table,
483*4882a593Smuzhiyun 			  struct hns_roce_hem_mhop *mhop,
484*4882a593Smuzhiyun 			  struct hns_roce_hem_index *index)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	u32 bt_size = mhop->bt_chunk_size;
487*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
488*4882a593Smuzhiyun 	struct hns_roce_hem_iter iter;
489*4882a593Smuzhiyun 	gfp_t flag;
490*4882a593Smuzhiyun 	u64 bt_ba;
491*4882a593Smuzhiyun 	u32 size;
492*4882a593Smuzhiyun 	int ret;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* alloc L1 BA's chunk */
495*4882a593Smuzhiyun 	if ((check_whether_bt_num_3(table->type, mhop->hop_num) ||
496*4882a593Smuzhiyun 	     check_whether_bt_num_2(table->type, mhop->hop_num)) &&
497*4882a593Smuzhiyun 	     !table->bt_l0[index->l0]) {
498*4882a593Smuzhiyun 		table->bt_l0[index->l0] = dma_alloc_coherent(dev, bt_size,
499*4882a593Smuzhiyun 					    &table->bt_l0_dma_addr[index->l0],
500*4882a593Smuzhiyun 					    GFP_KERNEL);
501*4882a593Smuzhiyun 		if (!table->bt_l0[index->l0]) {
502*4882a593Smuzhiyun 			ret = -ENOMEM;
503*4882a593Smuzhiyun 			goto out;
504*4882a593Smuzhiyun 		}
505*4882a593Smuzhiyun 		index->inited |= HEM_INDEX_L0;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* alloc L2 BA's chunk */
509*4882a593Smuzhiyun 	if (check_whether_bt_num_3(table->type, mhop->hop_num) &&
510*4882a593Smuzhiyun 	    !table->bt_l1[index->l1])  {
511*4882a593Smuzhiyun 		table->bt_l1[index->l1] = dma_alloc_coherent(dev, bt_size,
512*4882a593Smuzhiyun 					    &table->bt_l1_dma_addr[index->l1],
513*4882a593Smuzhiyun 					    GFP_KERNEL);
514*4882a593Smuzhiyun 		if (!table->bt_l1[index->l1]) {
515*4882a593Smuzhiyun 			ret = -ENOMEM;
516*4882a593Smuzhiyun 			goto err_alloc_hem;
517*4882a593Smuzhiyun 		}
518*4882a593Smuzhiyun 		index->inited |= HEM_INDEX_L1;
519*4882a593Smuzhiyun 		*(table->bt_l0[index->l0] + mhop->l1_idx) =
520*4882a593Smuzhiyun 					       table->bt_l1_dma_addr[index->l1];
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*
524*4882a593Smuzhiyun 	 * alloc buffer space chunk for QPC/MTPT/CQC/SRQC/SCCC.
525*4882a593Smuzhiyun 	 * alloc bt space chunk for MTT/CQE.
526*4882a593Smuzhiyun 	 */
527*4882a593Smuzhiyun 	size = table->type < HEM_TYPE_MTT ? mhop->buf_chunk_size : bt_size;
528*4882a593Smuzhiyun 	flag = (table->lowmem ? GFP_KERNEL : GFP_HIGHUSER) | __GFP_NOWARN;
529*4882a593Smuzhiyun 	table->hem[index->buf] = hns_roce_alloc_hem(hr_dev, size >> PAGE_SHIFT,
530*4882a593Smuzhiyun 						    size, flag);
531*4882a593Smuzhiyun 	if (!table->hem[index->buf]) {
532*4882a593Smuzhiyun 		ret = -ENOMEM;
533*4882a593Smuzhiyun 		goto err_alloc_hem;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	index->inited |= HEM_INDEX_BUF;
537*4882a593Smuzhiyun 	hns_roce_hem_first(table->hem[index->buf], &iter);
538*4882a593Smuzhiyun 	bt_ba = hns_roce_hem_addr(&iter);
539*4882a593Smuzhiyun 	if (table->type < HEM_TYPE_MTT) {
540*4882a593Smuzhiyun 		if (mhop->hop_num == 2)
541*4882a593Smuzhiyun 			*(table->bt_l1[index->l1] + mhop->l2_idx) = bt_ba;
542*4882a593Smuzhiyun 		else if (mhop->hop_num == 1)
543*4882a593Smuzhiyun 			*(table->bt_l0[index->l0] + mhop->l1_idx) = bt_ba;
544*4882a593Smuzhiyun 	} else if (mhop->hop_num == 2) {
545*4882a593Smuzhiyun 		*(table->bt_l0[index->l0] + mhop->l1_idx) = bt_ba;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun err_alloc_hem:
550*4882a593Smuzhiyun 	free_mhop_hem(hr_dev, table, mhop, index);
551*4882a593Smuzhiyun out:
552*4882a593Smuzhiyun 	return ret;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
set_mhop_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj,struct hns_roce_hem_mhop * mhop,struct hns_roce_hem_index * index)555*4882a593Smuzhiyun static int set_mhop_hem(struct hns_roce_dev *hr_dev,
556*4882a593Smuzhiyun 			struct hns_roce_hem_table *table, unsigned long obj,
557*4882a593Smuzhiyun 			struct hns_roce_hem_mhop *mhop,
558*4882a593Smuzhiyun 			struct hns_roce_hem_index *index)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct ib_device *ibdev = &hr_dev->ib_dev;
561*4882a593Smuzhiyun 	int step_idx;
562*4882a593Smuzhiyun 	int ret = 0;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (index->inited & HEM_INDEX_L0) {
565*4882a593Smuzhiyun 		ret = hr_dev->hw->set_hem(hr_dev, table, obj, 0);
566*4882a593Smuzhiyun 		if (ret) {
567*4882a593Smuzhiyun 			ibdev_err(ibdev, "set HEM step 0 failed!\n");
568*4882a593Smuzhiyun 			goto out;
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (index->inited & HEM_INDEX_L1) {
573*4882a593Smuzhiyun 		ret = hr_dev->hw->set_hem(hr_dev, table, obj, 1);
574*4882a593Smuzhiyun 		if (ret) {
575*4882a593Smuzhiyun 			ibdev_err(ibdev, "set HEM step 1 failed!\n");
576*4882a593Smuzhiyun 			goto out;
577*4882a593Smuzhiyun 		}
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (index->inited & HEM_INDEX_BUF) {
581*4882a593Smuzhiyun 		if (mhop->hop_num == HNS_ROCE_HOP_NUM_0)
582*4882a593Smuzhiyun 			step_idx = 0;
583*4882a593Smuzhiyun 		else
584*4882a593Smuzhiyun 			step_idx = mhop->hop_num;
585*4882a593Smuzhiyun 		ret = hr_dev->hw->set_hem(hr_dev, table, obj, step_idx);
586*4882a593Smuzhiyun 		if (ret)
587*4882a593Smuzhiyun 			ibdev_err(ibdev, "set HEM step last failed!\n");
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun out:
590*4882a593Smuzhiyun 	return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
hns_roce_table_mhop_get(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj)593*4882a593Smuzhiyun static int hns_roce_table_mhop_get(struct hns_roce_dev *hr_dev,
594*4882a593Smuzhiyun 				   struct hns_roce_hem_table *table,
595*4882a593Smuzhiyun 				   unsigned long obj)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct ib_device *ibdev = &hr_dev->ib_dev;
598*4882a593Smuzhiyun 	struct hns_roce_hem_index index = {};
599*4882a593Smuzhiyun 	struct hns_roce_hem_mhop mhop = {};
600*4882a593Smuzhiyun 	int ret;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	ret = calc_hem_config(hr_dev, table, obj, &mhop, &index);
603*4882a593Smuzhiyun 	if (ret) {
604*4882a593Smuzhiyun 		ibdev_err(ibdev, "calc hem config failed!\n");
605*4882a593Smuzhiyun 		return ret;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	mutex_lock(&table->mutex);
609*4882a593Smuzhiyun 	if (table->hem[index.buf]) {
610*4882a593Smuzhiyun 		++table->hem[index.buf]->refcount;
611*4882a593Smuzhiyun 		goto out;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	ret = alloc_mhop_hem(hr_dev, table, &mhop, &index);
615*4882a593Smuzhiyun 	if (ret) {
616*4882a593Smuzhiyun 		ibdev_err(ibdev, "alloc mhop hem failed!\n");
617*4882a593Smuzhiyun 		goto out;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* set HEM base address to hardware */
621*4882a593Smuzhiyun 	if (table->type < HEM_TYPE_MTT) {
622*4882a593Smuzhiyun 		ret = set_mhop_hem(hr_dev, table, obj, &mhop, &index);
623*4882a593Smuzhiyun 		if (ret) {
624*4882a593Smuzhiyun 			ibdev_err(ibdev, "set HEM address to HW failed!\n");
625*4882a593Smuzhiyun 			goto err_alloc;
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	++table->hem[index.buf]->refcount;
630*4882a593Smuzhiyun 	goto out;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun err_alloc:
633*4882a593Smuzhiyun 	free_mhop_hem(hr_dev, table, &mhop, &index);
634*4882a593Smuzhiyun out:
635*4882a593Smuzhiyun 	mutex_unlock(&table->mutex);
636*4882a593Smuzhiyun 	return ret;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
hns_roce_table_get(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj)639*4882a593Smuzhiyun int hns_roce_table_get(struct hns_roce_dev *hr_dev,
640*4882a593Smuzhiyun 		       struct hns_roce_hem_table *table, unsigned long obj)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
643*4882a593Smuzhiyun 	int ret = 0;
644*4882a593Smuzhiyun 	unsigned long i;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (hns_roce_check_whether_mhop(hr_dev, table->type))
647*4882a593Smuzhiyun 		return hns_roce_table_mhop_get(hr_dev, table, obj);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	i = (obj & (table->num_obj - 1)) / (table->table_chunk_size /
650*4882a593Smuzhiyun 	     table->obj_size);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	mutex_lock(&table->mutex);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (table->hem[i]) {
655*4882a593Smuzhiyun 		++table->hem[i]->refcount;
656*4882a593Smuzhiyun 		goto out;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	table->hem[i] = hns_roce_alloc_hem(hr_dev,
660*4882a593Smuzhiyun 				       table->table_chunk_size >> PAGE_SHIFT,
661*4882a593Smuzhiyun 				       table->table_chunk_size,
662*4882a593Smuzhiyun 				       (table->lowmem ? GFP_KERNEL :
663*4882a593Smuzhiyun 					GFP_HIGHUSER) | __GFP_NOWARN);
664*4882a593Smuzhiyun 	if (!table->hem[i]) {
665*4882a593Smuzhiyun 		ret = -ENOMEM;
666*4882a593Smuzhiyun 		goto out;
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Set HEM base address(128K/page, pa) to Hardware */
670*4882a593Smuzhiyun 	if (hns_roce_set_hem(hr_dev, table, obj)) {
671*4882a593Smuzhiyun 		hns_roce_free_hem(hr_dev, table->hem[i]);
672*4882a593Smuzhiyun 		table->hem[i] = NULL;
673*4882a593Smuzhiyun 		ret = -ENODEV;
674*4882a593Smuzhiyun 		dev_err(dev, "set HEM base address to HW failed.\n");
675*4882a593Smuzhiyun 		goto out;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	++table->hem[i]->refcount;
679*4882a593Smuzhiyun out:
680*4882a593Smuzhiyun 	mutex_unlock(&table->mutex);
681*4882a593Smuzhiyun 	return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
clear_mhop_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj,struct hns_roce_hem_mhop * mhop,struct hns_roce_hem_index * index)684*4882a593Smuzhiyun static void clear_mhop_hem(struct hns_roce_dev *hr_dev,
685*4882a593Smuzhiyun 			   struct hns_roce_hem_table *table, unsigned long obj,
686*4882a593Smuzhiyun 			   struct hns_roce_hem_mhop *mhop,
687*4882a593Smuzhiyun 			   struct hns_roce_hem_index *index)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct ib_device *ibdev = &hr_dev->ib_dev;
690*4882a593Smuzhiyun 	u32 hop_num = mhop->hop_num;
691*4882a593Smuzhiyun 	u32 chunk_ba_num;
692*4882a593Smuzhiyun 	int step_idx;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	index->inited = HEM_INDEX_BUF;
695*4882a593Smuzhiyun 	chunk_ba_num = mhop->bt_chunk_size / BA_BYTE_LEN;
696*4882a593Smuzhiyun 	if (check_whether_bt_num_2(table->type, hop_num)) {
697*4882a593Smuzhiyun 		if (hns_roce_check_hem_null(table->hem, index->buf,
698*4882a593Smuzhiyun 					    chunk_ba_num, table->num_hem))
699*4882a593Smuzhiyun 			index->inited |= HEM_INDEX_L0;
700*4882a593Smuzhiyun 	} else if (check_whether_bt_num_3(table->type, hop_num)) {
701*4882a593Smuzhiyun 		if (hns_roce_check_hem_null(table->hem, index->buf,
702*4882a593Smuzhiyun 					    chunk_ba_num, table->num_hem)) {
703*4882a593Smuzhiyun 			index->inited |= HEM_INDEX_L1;
704*4882a593Smuzhiyun 			if (hns_roce_check_bt_null(table->bt_l1, index->l1,
705*4882a593Smuzhiyun 						   chunk_ba_num))
706*4882a593Smuzhiyun 				index->inited |= HEM_INDEX_L0;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (table->type < HEM_TYPE_MTT) {
711*4882a593Smuzhiyun 		if (hop_num == HNS_ROCE_HOP_NUM_0)
712*4882a593Smuzhiyun 			step_idx = 0;
713*4882a593Smuzhiyun 		else
714*4882a593Smuzhiyun 			step_idx = hop_num;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		if (hr_dev->hw->clear_hem(hr_dev, table, obj, step_idx))
717*4882a593Smuzhiyun 			ibdev_warn(ibdev, "failed to clear hop%u HEM.\n", hop_num);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		if (index->inited & HEM_INDEX_L1)
720*4882a593Smuzhiyun 			if (hr_dev->hw->clear_hem(hr_dev, table, obj, 1))
721*4882a593Smuzhiyun 				ibdev_warn(ibdev, "failed to clear HEM step 1.\n");
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		if (index->inited & HEM_INDEX_L0)
724*4882a593Smuzhiyun 			if (hr_dev->hw->clear_hem(hr_dev, table, obj, 0))
725*4882a593Smuzhiyun 				ibdev_warn(ibdev, "failed to clear HEM step 0.\n");
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
hns_roce_table_mhop_put(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj,int check_refcount)729*4882a593Smuzhiyun static void hns_roce_table_mhop_put(struct hns_roce_dev *hr_dev,
730*4882a593Smuzhiyun 				    struct hns_roce_hem_table *table,
731*4882a593Smuzhiyun 				    unsigned long obj,
732*4882a593Smuzhiyun 				    int check_refcount)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct ib_device *ibdev = &hr_dev->ib_dev;
735*4882a593Smuzhiyun 	struct hns_roce_hem_index index = {};
736*4882a593Smuzhiyun 	struct hns_roce_hem_mhop mhop = {};
737*4882a593Smuzhiyun 	int ret;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	ret = calc_hem_config(hr_dev, table, obj, &mhop, &index);
740*4882a593Smuzhiyun 	if (ret) {
741*4882a593Smuzhiyun 		ibdev_err(ibdev, "calc hem config failed!\n");
742*4882a593Smuzhiyun 		return;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	mutex_lock(&table->mutex);
746*4882a593Smuzhiyun 	if (check_refcount && (--table->hem[index.buf]->refcount > 0)) {
747*4882a593Smuzhiyun 		mutex_unlock(&table->mutex);
748*4882a593Smuzhiyun 		return;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	clear_mhop_hem(hr_dev, table, obj, &mhop, &index);
752*4882a593Smuzhiyun 	free_mhop_hem(hr_dev, table, &mhop, &index);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	mutex_unlock(&table->mutex);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
hns_roce_table_put(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj)757*4882a593Smuzhiyun void hns_roce_table_put(struct hns_roce_dev *hr_dev,
758*4882a593Smuzhiyun 			struct hns_roce_hem_table *table, unsigned long obj)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
761*4882a593Smuzhiyun 	unsigned long i;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (hns_roce_check_whether_mhop(hr_dev, table->type)) {
764*4882a593Smuzhiyun 		hns_roce_table_mhop_put(hr_dev, table, obj, 1);
765*4882a593Smuzhiyun 		return;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	i = (obj & (table->num_obj - 1)) /
769*4882a593Smuzhiyun 	    (table->table_chunk_size / table->obj_size);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	mutex_lock(&table->mutex);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (--table->hem[i]->refcount == 0) {
774*4882a593Smuzhiyun 		/* Clear HEM base address */
775*4882a593Smuzhiyun 		if (hr_dev->hw->clear_hem(hr_dev, table, obj, 0))
776*4882a593Smuzhiyun 			dev_warn(dev, "Clear HEM base address failed.\n");
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		hns_roce_free_hem(hr_dev, table->hem[i]);
779*4882a593Smuzhiyun 		table->hem[i] = NULL;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	mutex_unlock(&table->mutex);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
hns_roce_table_find(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,unsigned long obj,dma_addr_t * dma_handle)785*4882a593Smuzhiyun void *hns_roce_table_find(struct hns_roce_dev *hr_dev,
786*4882a593Smuzhiyun 			  struct hns_roce_hem_table *table,
787*4882a593Smuzhiyun 			  unsigned long obj, dma_addr_t *dma_handle)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct hns_roce_hem_chunk *chunk;
790*4882a593Smuzhiyun 	struct hns_roce_hem_mhop mhop;
791*4882a593Smuzhiyun 	struct hns_roce_hem *hem;
792*4882a593Smuzhiyun 	void *addr = NULL;
793*4882a593Smuzhiyun 	unsigned long mhop_obj = obj;
794*4882a593Smuzhiyun 	unsigned long obj_per_chunk;
795*4882a593Smuzhiyun 	unsigned long idx_offset;
796*4882a593Smuzhiyun 	int offset, dma_offset;
797*4882a593Smuzhiyun 	int length;
798*4882a593Smuzhiyun 	int i, j;
799*4882a593Smuzhiyun 	u32 hem_idx = 0;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (!table->lowmem)
802*4882a593Smuzhiyun 		return NULL;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	mutex_lock(&table->mutex);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	if (!hns_roce_check_whether_mhop(hr_dev, table->type)) {
807*4882a593Smuzhiyun 		obj_per_chunk = table->table_chunk_size / table->obj_size;
808*4882a593Smuzhiyun 		hem = table->hem[(obj & (table->num_obj - 1)) / obj_per_chunk];
809*4882a593Smuzhiyun 		idx_offset = (obj & (table->num_obj - 1)) % obj_per_chunk;
810*4882a593Smuzhiyun 		dma_offset = offset = idx_offset * table->obj_size;
811*4882a593Smuzhiyun 	} else {
812*4882a593Smuzhiyun 		u32 seg_size = 64; /* 8 bytes per BA and 8 BA per segment */
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		if (hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop))
815*4882a593Smuzhiyun 			goto out;
816*4882a593Smuzhiyun 		/* mtt mhop */
817*4882a593Smuzhiyun 		i = mhop.l0_idx;
818*4882a593Smuzhiyun 		j = mhop.l1_idx;
819*4882a593Smuzhiyun 		if (mhop.hop_num == 2)
820*4882a593Smuzhiyun 			hem_idx = i * (mhop.bt_chunk_size / BA_BYTE_LEN) + j;
821*4882a593Smuzhiyun 		else if (mhop.hop_num == 1 ||
822*4882a593Smuzhiyun 			 mhop.hop_num == HNS_ROCE_HOP_NUM_0)
823*4882a593Smuzhiyun 			hem_idx = i;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		hem = table->hem[hem_idx];
826*4882a593Smuzhiyun 		dma_offset = offset = (obj & (table->num_obj - 1)) * seg_size %
827*4882a593Smuzhiyun 				       mhop.bt_chunk_size;
828*4882a593Smuzhiyun 		if (mhop.hop_num == 2)
829*4882a593Smuzhiyun 			dma_offset = offset = 0;
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (!hem)
833*4882a593Smuzhiyun 		goto out;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	list_for_each_entry(chunk, &hem->chunk_list, list) {
836*4882a593Smuzhiyun 		for (i = 0; i < chunk->npages; ++i) {
837*4882a593Smuzhiyun 			length = sg_dma_len(&chunk->mem[i]);
838*4882a593Smuzhiyun 			if (dma_handle && dma_offset >= 0) {
839*4882a593Smuzhiyun 				if (length > (u32)dma_offset)
840*4882a593Smuzhiyun 					*dma_handle = sg_dma_address(
841*4882a593Smuzhiyun 						&chunk->mem[i]) + dma_offset;
842*4882a593Smuzhiyun 				dma_offset -= length;
843*4882a593Smuzhiyun 			}
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 			if (length > (u32)offset) {
846*4882a593Smuzhiyun 				addr = chunk->buf[i] + offset;
847*4882a593Smuzhiyun 				goto out;
848*4882a593Smuzhiyun 			}
849*4882a593Smuzhiyun 			offset -= length;
850*4882a593Smuzhiyun 		}
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun out:
854*4882a593Smuzhiyun 	mutex_unlock(&table->mutex);
855*4882a593Smuzhiyun 	return addr;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
hns_roce_init_hem_table(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,u32 type,unsigned long obj_size,unsigned long nobj,int use_lowmem)858*4882a593Smuzhiyun int hns_roce_init_hem_table(struct hns_roce_dev *hr_dev,
859*4882a593Smuzhiyun 			    struct hns_roce_hem_table *table, u32 type,
860*4882a593Smuzhiyun 			    unsigned long obj_size, unsigned long nobj,
861*4882a593Smuzhiyun 			    int use_lowmem)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	unsigned long obj_per_chunk;
864*4882a593Smuzhiyun 	unsigned long num_hem;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	if (!hns_roce_check_whether_mhop(hr_dev, type)) {
867*4882a593Smuzhiyun 		table->table_chunk_size = hr_dev->caps.chunk_sz;
868*4882a593Smuzhiyun 		obj_per_chunk = table->table_chunk_size / obj_size;
869*4882a593Smuzhiyun 		num_hem = (nobj + obj_per_chunk - 1) / obj_per_chunk;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		table->hem = kcalloc(num_hem, sizeof(*table->hem), GFP_KERNEL);
872*4882a593Smuzhiyun 		if (!table->hem)
873*4882a593Smuzhiyun 			return -ENOMEM;
874*4882a593Smuzhiyun 	} else {
875*4882a593Smuzhiyun 		struct hns_roce_hem_mhop mhop = {};
876*4882a593Smuzhiyun 		unsigned long buf_chunk_size;
877*4882a593Smuzhiyun 		unsigned long bt_chunk_size;
878*4882a593Smuzhiyun 		unsigned long bt_chunk_num;
879*4882a593Smuzhiyun 		unsigned long num_bt_l0 = 0;
880*4882a593Smuzhiyun 		u32 hop_num;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 		if (get_hem_table_config(hr_dev, &mhop, type))
883*4882a593Smuzhiyun 			return -EINVAL;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		buf_chunk_size = mhop.buf_chunk_size;
886*4882a593Smuzhiyun 		bt_chunk_size = mhop.bt_chunk_size;
887*4882a593Smuzhiyun 		num_bt_l0 = mhop.ba_l0_num;
888*4882a593Smuzhiyun 		hop_num = mhop.hop_num;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 		obj_per_chunk = buf_chunk_size / obj_size;
891*4882a593Smuzhiyun 		num_hem = (nobj + obj_per_chunk - 1) / obj_per_chunk;
892*4882a593Smuzhiyun 		bt_chunk_num = bt_chunk_size / BA_BYTE_LEN;
893*4882a593Smuzhiyun 		if (type >= HEM_TYPE_MTT)
894*4882a593Smuzhiyun 			num_bt_l0 = bt_chunk_num;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		table->hem = kcalloc(num_hem, sizeof(*table->hem),
897*4882a593Smuzhiyun 					 GFP_KERNEL);
898*4882a593Smuzhiyun 		if (!table->hem)
899*4882a593Smuzhiyun 			goto err_kcalloc_hem_buf;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 		if (check_whether_bt_num_3(type, hop_num)) {
902*4882a593Smuzhiyun 			unsigned long num_bt_l1;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 			num_bt_l1 = (num_hem + bt_chunk_num - 1) /
905*4882a593Smuzhiyun 					     bt_chunk_num;
906*4882a593Smuzhiyun 			table->bt_l1 = kcalloc(num_bt_l1,
907*4882a593Smuzhiyun 					       sizeof(*table->bt_l1),
908*4882a593Smuzhiyun 					       GFP_KERNEL);
909*4882a593Smuzhiyun 			if (!table->bt_l1)
910*4882a593Smuzhiyun 				goto err_kcalloc_bt_l1;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 			table->bt_l1_dma_addr = kcalloc(num_bt_l1,
913*4882a593Smuzhiyun 						 sizeof(*table->bt_l1_dma_addr),
914*4882a593Smuzhiyun 						 GFP_KERNEL);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 			if (!table->bt_l1_dma_addr)
917*4882a593Smuzhiyun 				goto err_kcalloc_l1_dma;
918*4882a593Smuzhiyun 		}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		if (check_whether_bt_num_2(type, hop_num) ||
921*4882a593Smuzhiyun 			check_whether_bt_num_3(type, hop_num)) {
922*4882a593Smuzhiyun 			table->bt_l0 = kcalloc(num_bt_l0, sizeof(*table->bt_l0),
923*4882a593Smuzhiyun 					       GFP_KERNEL);
924*4882a593Smuzhiyun 			if (!table->bt_l0)
925*4882a593Smuzhiyun 				goto err_kcalloc_bt_l0;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 			table->bt_l0_dma_addr = kcalloc(num_bt_l0,
928*4882a593Smuzhiyun 						 sizeof(*table->bt_l0_dma_addr),
929*4882a593Smuzhiyun 						 GFP_KERNEL);
930*4882a593Smuzhiyun 			if (!table->bt_l0_dma_addr)
931*4882a593Smuzhiyun 				goto err_kcalloc_l0_dma;
932*4882a593Smuzhiyun 		}
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	table->type = type;
936*4882a593Smuzhiyun 	table->num_hem = num_hem;
937*4882a593Smuzhiyun 	table->num_obj = nobj;
938*4882a593Smuzhiyun 	table->obj_size = obj_size;
939*4882a593Smuzhiyun 	table->lowmem = use_lowmem;
940*4882a593Smuzhiyun 	mutex_init(&table->mutex);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	return 0;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun err_kcalloc_l0_dma:
945*4882a593Smuzhiyun 	kfree(table->bt_l0);
946*4882a593Smuzhiyun 	table->bt_l0 = NULL;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun err_kcalloc_bt_l0:
949*4882a593Smuzhiyun 	kfree(table->bt_l1_dma_addr);
950*4882a593Smuzhiyun 	table->bt_l1_dma_addr = NULL;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun err_kcalloc_l1_dma:
953*4882a593Smuzhiyun 	kfree(table->bt_l1);
954*4882a593Smuzhiyun 	table->bt_l1 = NULL;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun err_kcalloc_bt_l1:
957*4882a593Smuzhiyun 	kfree(table->hem);
958*4882a593Smuzhiyun 	table->hem = NULL;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun err_kcalloc_hem_buf:
961*4882a593Smuzhiyun 	return -ENOMEM;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
hns_roce_cleanup_mhop_hem_table(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table)964*4882a593Smuzhiyun static void hns_roce_cleanup_mhop_hem_table(struct hns_roce_dev *hr_dev,
965*4882a593Smuzhiyun 					    struct hns_roce_hem_table *table)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	struct hns_roce_hem_mhop mhop;
968*4882a593Smuzhiyun 	u32 buf_chunk_size;
969*4882a593Smuzhiyun 	int i;
970*4882a593Smuzhiyun 	u64 obj;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (hns_roce_calc_hem_mhop(hr_dev, table, NULL, &mhop))
973*4882a593Smuzhiyun 		return;
974*4882a593Smuzhiyun 	buf_chunk_size = table->type < HEM_TYPE_MTT ? mhop.buf_chunk_size :
975*4882a593Smuzhiyun 					mhop.bt_chunk_size;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	for (i = 0; i < table->num_hem; ++i) {
978*4882a593Smuzhiyun 		obj = i * buf_chunk_size / table->obj_size;
979*4882a593Smuzhiyun 		if (table->hem[i])
980*4882a593Smuzhiyun 			hns_roce_table_mhop_put(hr_dev, table, obj, 0);
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	kfree(table->hem);
984*4882a593Smuzhiyun 	table->hem = NULL;
985*4882a593Smuzhiyun 	kfree(table->bt_l1);
986*4882a593Smuzhiyun 	table->bt_l1 = NULL;
987*4882a593Smuzhiyun 	kfree(table->bt_l1_dma_addr);
988*4882a593Smuzhiyun 	table->bt_l1_dma_addr = NULL;
989*4882a593Smuzhiyun 	kfree(table->bt_l0);
990*4882a593Smuzhiyun 	table->bt_l0 = NULL;
991*4882a593Smuzhiyun 	kfree(table->bt_l0_dma_addr);
992*4882a593Smuzhiyun 	table->bt_l0_dma_addr = NULL;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
hns_roce_cleanup_hem_table(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table)995*4882a593Smuzhiyun void hns_roce_cleanup_hem_table(struct hns_roce_dev *hr_dev,
996*4882a593Smuzhiyun 				struct hns_roce_hem_table *table)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct device *dev = hr_dev->dev;
999*4882a593Smuzhiyun 	unsigned long i;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	if (hns_roce_check_whether_mhop(hr_dev, table->type)) {
1002*4882a593Smuzhiyun 		hns_roce_cleanup_mhop_hem_table(hr_dev, table);
1003*4882a593Smuzhiyun 		return;
1004*4882a593Smuzhiyun 	}
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	for (i = 0; i < table->num_hem; ++i)
1007*4882a593Smuzhiyun 		if (table->hem[i]) {
1008*4882a593Smuzhiyun 			if (hr_dev->hw->clear_hem(hr_dev, table,
1009*4882a593Smuzhiyun 			    i * table->table_chunk_size / table->obj_size, 0))
1010*4882a593Smuzhiyun 				dev_err(dev, "Clear HEM base address failed.\n");
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 			hns_roce_free_hem(hr_dev, table->hem[i]);
1013*4882a593Smuzhiyun 		}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	kfree(table->hem);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
hns_roce_cleanup_hem(struct hns_roce_dev * hr_dev)1018*4882a593Smuzhiyun void hns_roce_cleanup_hem(struct hns_roce_dev *hr_dev)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_SRQ)
1021*4882a593Smuzhiyun 		hns_roce_cleanup_hem_table(hr_dev,
1022*4882a593Smuzhiyun 					   &hr_dev->srq_table.table);
1023*4882a593Smuzhiyun 	hns_roce_cleanup_hem_table(hr_dev, &hr_dev->cq_table.table);
1024*4882a593Smuzhiyun 	if (hr_dev->caps.qpc_timer_entry_sz)
1025*4882a593Smuzhiyun 		hns_roce_cleanup_hem_table(hr_dev,
1026*4882a593Smuzhiyun 					   &hr_dev->qpc_timer_table);
1027*4882a593Smuzhiyun 	if (hr_dev->caps.cqc_timer_entry_sz)
1028*4882a593Smuzhiyun 		hns_roce_cleanup_hem_table(hr_dev,
1029*4882a593Smuzhiyun 					   &hr_dev->cqc_timer_table);
1030*4882a593Smuzhiyun 	if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL)
1031*4882a593Smuzhiyun 		hns_roce_cleanup_hem_table(hr_dev,
1032*4882a593Smuzhiyun 					   &hr_dev->qp_table.sccc_table);
1033*4882a593Smuzhiyun 	if (hr_dev->caps.trrl_entry_sz)
1034*4882a593Smuzhiyun 		hns_roce_cleanup_hem_table(hr_dev,
1035*4882a593Smuzhiyun 					   &hr_dev->qp_table.trrl_table);
1036*4882a593Smuzhiyun 	hns_roce_cleanup_hem_table(hr_dev, &hr_dev->qp_table.irrl_table);
1037*4882a593Smuzhiyun 	hns_roce_cleanup_hem_table(hr_dev, &hr_dev->qp_table.qp_table);
1038*4882a593Smuzhiyun 	hns_roce_cleanup_hem_table(hr_dev, &hr_dev->mr_table.mtpt_table);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun struct roce_hem_item {
1042*4882a593Smuzhiyun 	struct list_head list; /* link all hems in the same bt level */
1043*4882a593Smuzhiyun 	struct list_head sibling; /* link all hems in last hop for mtt */
1044*4882a593Smuzhiyun 	void *addr;
1045*4882a593Smuzhiyun 	dma_addr_t dma_addr;
1046*4882a593Smuzhiyun 	size_t count; /* max ba numbers */
1047*4882a593Smuzhiyun 	int start; /* start buf offset in this hem */
1048*4882a593Smuzhiyun 	int end; /* end buf offset in this hem */
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
hem_list_alloc_item(struct hns_roce_dev * hr_dev,int start,int end,int count,bool exist_bt,int bt_level)1051*4882a593Smuzhiyun static struct roce_hem_item *hem_list_alloc_item(struct hns_roce_dev *hr_dev,
1052*4882a593Smuzhiyun 						   int start, int end,
1053*4882a593Smuzhiyun 						   int count, bool exist_bt,
1054*4882a593Smuzhiyun 						   int bt_level)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct roce_hem_item *hem;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	hem = kzalloc(sizeof(*hem), GFP_KERNEL);
1059*4882a593Smuzhiyun 	if (!hem)
1060*4882a593Smuzhiyun 		return NULL;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (exist_bt) {
1063*4882a593Smuzhiyun 		hem->addr = dma_alloc_coherent(hr_dev->dev,
1064*4882a593Smuzhiyun 						   count * BA_BYTE_LEN,
1065*4882a593Smuzhiyun 						   &hem->dma_addr, GFP_KERNEL);
1066*4882a593Smuzhiyun 		if (!hem->addr) {
1067*4882a593Smuzhiyun 			kfree(hem);
1068*4882a593Smuzhiyun 			return NULL;
1069*4882a593Smuzhiyun 		}
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	hem->count = count;
1073*4882a593Smuzhiyun 	hem->start = start;
1074*4882a593Smuzhiyun 	hem->end = end;
1075*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hem->list);
1076*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hem->sibling);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	return hem;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
hem_list_free_item(struct hns_roce_dev * hr_dev,struct roce_hem_item * hem,bool exist_bt)1081*4882a593Smuzhiyun static void hem_list_free_item(struct hns_roce_dev *hr_dev,
1082*4882a593Smuzhiyun 			       struct roce_hem_item *hem, bool exist_bt)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	if (exist_bt)
1085*4882a593Smuzhiyun 		dma_free_coherent(hr_dev->dev, hem->count * BA_BYTE_LEN,
1086*4882a593Smuzhiyun 				  hem->addr, hem->dma_addr);
1087*4882a593Smuzhiyun 	kfree(hem);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
hem_list_free_all(struct hns_roce_dev * hr_dev,struct list_head * head,bool exist_bt)1090*4882a593Smuzhiyun static void hem_list_free_all(struct hns_roce_dev *hr_dev,
1091*4882a593Smuzhiyun 			      struct list_head *head, bool exist_bt)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	struct roce_hem_item *hem, *temp_hem;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	list_for_each_entry_safe(hem, temp_hem, head, list) {
1096*4882a593Smuzhiyun 		list_del(&hem->list);
1097*4882a593Smuzhiyun 		hem_list_free_item(hr_dev, hem, exist_bt);
1098*4882a593Smuzhiyun 	}
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
hem_list_link_bt(struct hns_roce_dev * hr_dev,void * base_addr,u64 table_addr)1101*4882a593Smuzhiyun static void hem_list_link_bt(struct hns_roce_dev *hr_dev, void *base_addr,
1102*4882a593Smuzhiyun 			     u64 table_addr)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	*(u64 *)(base_addr) = table_addr;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun /* assign L0 table address to hem from root bt */
hem_list_assign_bt(struct hns_roce_dev * hr_dev,struct roce_hem_item * hem,void * cpu_addr,u64 phy_addr)1108*4882a593Smuzhiyun static void hem_list_assign_bt(struct hns_roce_dev *hr_dev,
1109*4882a593Smuzhiyun 			       struct roce_hem_item *hem, void *cpu_addr,
1110*4882a593Smuzhiyun 			       u64 phy_addr)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	hem->addr = cpu_addr;
1113*4882a593Smuzhiyun 	hem->dma_addr = (dma_addr_t)phy_addr;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
hem_list_page_is_in_range(struct roce_hem_item * hem,int offset)1116*4882a593Smuzhiyun static inline bool hem_list_page_is_in_range(struct roce_hem_item *hem,
1117*4882a593Smuzhiyun 					     int offset)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	return (hem->start <= offset && offset <= hem->end);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
hem_list_search_item(struct list_head * ba_list,int page_offset)1122*4882a593Smuzhiyun static struct roce_hem_item *hem_list_search_item(struct list_head *ba_list,
1123*4882a593Smuzhiyun 						    int page_offset)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	struct roce_hem_item *hem, *temp_hem;
1126*4882a593Smuzhiyun 	struct roce_hem_item *found = NULL;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	list_for_each_entry_safe(hem, temp_hem, ba_list, list) {
1129*4882a593Smuzhiyun 		if (hem_list_page_is_in_range(hem, page_offset)) {
1130*4882a593Smuzhiyun 			found = hem;
1131*4882a593Smuzhiyun 			break;
1132*4882a593Smuzhiyun 		}
1133*4882a593Smuzhiyun 	}
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	return found;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
hem_list_is_bottom_bt(int hopnum,int bt_level)1138*4882a593Smuzhiyun static bool hem_list_is_bottom_bt(int hopnum, int bt_level)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	/*
1141*4882a593Smuzhiyun 	 * hopnum    base address table levels
1142*4882a593Smuzhiyun 	 * 0		L0(buf)
1143*4882a593Smuzhiyun 	 * 1		L0 -> buf
1144*4882a593Smuzhiyun 	 * 2		L0 -> L1 -> buf
1145*4882a593Smuzhiyun 	 * 3		L0 -> L1 -> L2 -> buf
1146*4882a593Smuzhiyun 	 */
1147*4882a593Smuzhiyun 	return bt_level >= (hopnum ? hopnum - 1 : hopnum);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun /**
1151*4882a593Smuzhiyun  * calc base address entries num
1152*4882a593Smuzhiyun  * @hopnum: num of mutihop addressing
1153*4882a593Smuzhiyun  * @bt_level: base address table level
1154*4882a593Smuzhiyun  * @unit: ba entries per bt page
1155*4882a593Smuzhiyun  */
hem_list_calc_ba_range(int hopnum,int bt_level,int unit)1156*4882a593Smuzhiyun static u32 hem_list_calc_ba_range(int hopnum, int bt_level, int unit)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	u32 step;
1159*4882a593Smuzhiyun 	int max;
1160*4882a593Smuzhiyun 	int i;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (hopnum <= bt_level)
1163*4882a593Smuzhiyun 		return 0;
1164*4882a593Smuzhiyun 	/*
1165*4882a593Smuzhiyun 	 * hopnum  bt_level   range
1166*4882a593Smuzhiyun 	 * 1	      0       unit
1167*4882a593Smuzhiyun 	 * ------------
1168*4882a593Smuzhiyun 	 * 2	      0       unit * unit
1169*4882a593Smuzhiyun 	 * 2	      1       unit
1170*4882a593Smuzhiyun 	 * ------------
1171*4882a593Smuzhiyun 	 * 3	      0       unit * unit * unit
1172*4882a593Smuzhiyun 	 * 3	      1       unit * unit
1173*4882a593Smuzhiyun 	 * 3	      2       unit
1174*4882a593Smuzhiyun 	 */
1175*4882a593Smuzhiyun 	step = 1;
1176*4882a593Smuzhiyun 	max = hopnum - bt_level;
1177*4882a593Smuzhiyun 	for (i = 0; i < max; i++)
1178*4882a593Smuzhiyun 		step = step * unit;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	return step;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun /**
1184*4882a593Smuzhiyun  * calc the root ba entries which could cover all regions
1185*4882a593Smuzhiyun  * @regions: buf region array
1186*4882a593Smuzhiyun  * @region_cnt: array size of @regions
1187*4882a593Smuzhiyun  * @unit: ba entries per bt page
1188*4882a593Smuzhiyun  */
hns_roce_hem_list_calc_root_ba(const struct hns_roce_buf_region * regions,int region_cnt,int unit)1189*4882a593Smuzhiyun int hns_roce_hem_list_calc_root_ba(const struct hns_roce_buf_region *regions,
1190*4882a593Smuzhiyun 				   int region_cnt, int unit)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	struct hns_roce_buf_region *r;
1193*4882a593Smuzhiyun 	int total = 0;
1194*4882a593Smuzhiyun 	int step;
1195*4882a593Smuzhiyun 	int i;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	for (i = 0; i < region_cnt; i++) {
1198*4882a593Smuzhiyun 		r = (struct hns_roce_buf_region *)&regions[i];
1199*4882a593Smuzhiyun 		if (r->hopnum > 1) {
1200*4882a593Smuzhiyun 			step = hem_list_calc_ba_range(r->hopnum, 1, unit);
1201*4882a593Smuzhiyun 			if (step > 0)
1202*4882a593Smuzhiyun 				total += (r->count + step - 1) / step;
1203*4882a593Smuzhiyun 		} else {
1204*4882a593Smuzhiyun 			total += r->count;
1205*4882a593Smuzhiyun 		}
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	return total;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun 
hem_list_alloc_mid_bt(struct hns_roce_dev * hr_dev,const struct hns_roce_buf_region * r,int unit,int offset,struct list_head * mid_bt,struct list_head * btm_bt)1211*4882a593Smuzhiyun static int hem_list_alloc_mid_bt(struct hns_roce_dev *hr_dev,
1212*4882a593Smuzhiyun 				 const struct hns_roce_buf_region *r, int unit,
1213*4882a593Smuzhiyun 				 int offset, struct list_head *mid_bt,
1214*4882a593Smuzhiyun 				 struct list_head *btm_bt)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun 	struct roce_hem_item *hem_ptrs[HNS_ROCE_MAX_BT_LEVEL] = { NULL };
1217*4882a593Smuzhiyun 	struct list_head temp_list[HNS_ROCE_MAX_BT_LEVEL];
1218*4882a593Smuzhiyun 	struct roce_hem_item *cur, *pre;
1219*4882a593Smuzhiyun 	const int hopnum = r->hopnum;
1220*4882a593Smuzhiyun 	int start_aligned;
1221*4882a593Smuzhiyun 	int distance;
1222*4882a593Smuzhiyun 	int ret = 0;
1223*4882a593Smuzhiyun 	int max_ofs;
1224*4882a593Smuzhiyun 	int level;
1225*4882a593Smuzhiyun 	u32 step;
1226*4882a593Smuzhiyun 	int end;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	if (hopnum <= 1)
1229*4882a593Smuzhiyun 		return 0;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	if (hopnum > HNS_ROCE_MAX_BT_LEVEL) {
1232*4882a593Smuzhiyun 		dev_err(hr_dev->dev, "invalid hopnum %d!\n", hopnum);
1233*4882a593Smuzhiyun 		return -EINVAL;
1234*4882a593Smuzhiyun 	}
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	if (offset < r->offset) {
1237*4882a593Smuzhiyun 		dev_err(hr_dev->dev, "invalid offset %d, min %u!\n",
1238*4882a593Smuzhiyun 			offset, r->offset);
1239*4882a593Smuzhiyun 		return -EINVAL;
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	distance = offset - r->offset;
1243*4882a593Smuzhiyun 	max_ofs = r->offset + r->count - 1;
1244*4882a593Smuzhiyun 	for (level = 0; level < hopnum; level++)
1245*4882a593Smuzhiyun 		INIT_LIST_HEAD(&temp_list[level]);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	/* config L1 bt to last bt and link them to corresponding parent */
1248*4882a593Smuzhiyun 	for (level = 1; level < hopnum; level++) {
1249*4882a593Smuzhiyun 		cur = hem_list_search_item(&mid_bt[level], offset);
1250*4882a593Smuzhiyun 		if (cur) {
1251*4882a593Smuzhiyun 			hem_ptrs[level] = cur;
1252*4882a593Smuzhiyun 			continue;
1253*4882a593Smuzhiyun 		}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 		step = hem_list_calc_ba_range(hopnum, level, unit);
1256*4882a593Smuzhiyun 		if (step < 1) {
1257*4882a593Smuzhiyun 			ret = -EINVAL;
1258*4882a593Smuzhiyun 			goto err_exit;
1259*4882a593Smuzhiyun 		}
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 		start_aligned = (distance / step) * step + r->offset;
1262*4882a593Smuzhiyun 		end = min_t(int, start_aligned + step - 1, max_ofs);
1263*4882a593Smuzhiyun 		cur = hem_list_alloc_item(hr_dev, start_aligned, end, unit,
1264*4882a593Smuzhiyun 					  true, level);
1265*4882a593Smuzhiyun 		if (!cur) {
1266*4882a593Smuzhiyun 			ret = -ENOMEM;
1267*4882a593Smuzhiyun 			goto err_exit;
1268*4882a593Smuzhiyun 		}
1269*4882a593Smuzhiyun 		hem_ptrs[level] = cur;
1270*4882a593Smuzhiyun 		list_add(&cur->list, &temp_list[level]);
1271*4882a593Smuzhiyun 		if (hem_list_is_bottom_bt(hopnum, level))
1272*4882a593Smuzhiyun 			list_add(&cur->sibling, &temp_list[0]);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 		/* link bt to parent bt */
1275*4882a593Smuzhiyun 		if (level > 1) {
1276*4882a593Smuzhiyun 			pre = hem_ptrs[level - 1];
1277*4882a593Smuzhiyun 			step = (cur->start - pre->start) / step * BA_BYTE_LEN;
1278*4882a593Smuzhiyun 			hem_list_link_bt(hr_dev, pre->addr + step,
1279*4882a593Smuzhiyun 					 cur->dma_addr);
1280*4882a593Smuzhiyun 		}
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	list_splice(&temp_list[0], btm_bt);
1284*4882a593Smuzhiyun 	for (level = 1; level < hopnum; level++)
1285*4882a593Smuzhiyun 		list_splice(&temp_list[level], &mid_bt[level]);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	return 0;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun err_exit:
1290*4882a593Smuzhiyun 	for (level = 1; level < hopnum; level++)
1291*4882a593Smuzhiyun 		hem_list_free_all(hr_dev, &temp_list[level], true);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return ret;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
hem_list_alloc_root_bt(struct hns_roce_dev * hr_dev,struct hns_roce_hem_list * hem_list,int unit,const struct hns_roce_buf_region * regions,int region_cnt)1296*4882a593Smuzhiyun static int hem_list_alloc_root_bt(struct hns_roce_dev *hr_dev,
1297*4882a593Smuzhiyun 				  struct hns_roce_hem_list *hem_list, int unit,
1298*4882a593Smuzhiyun 				  const struct hns_roce_buf_region *regions,
1299*4882a593Smuzhiyun 				  int region_cnt)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	struct roce_hem_item *hem, *temp_hem, *root_hem;
1302*4882a593Smuzhiyun 	struct list_head temp_list[HNS_ROCE_MAX_BT_REGION];
1303*4882a593Smuzhiyun 	const struct hns_roce_buf_region *r;
1304*4882a593Smuzhiyun 	struct list_head temp_root;
1305*4882a593Smuzhiyun 	struct list_head temp_btm;
1306*4882a593Smuzhiyun 	void *cpu_base;
1307*4882a593Smuzhiyun 	u64 phy_base;
1308*4882a593Smuzhiyun 	int ret = 0;
1309*4882a593Smuzhiyun 	int ba_num;
1310*4882a593Smuzhiyun 	int offset;
1311*4882a593Smuzhiyun 	int total;
1312*4882a593Smuzhiyun 	int step;
1313*4882a593Smuzhiyun 	int i;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	r = &regions[0];
1316*4882a593Smuzhiyun 	root_hem = hem_list_search_item(&hem_list->root_bt, r->offset);
1317*4882a593Smuzhiyun 	if (root_hem)
1318*4882a593Smuzhiyun 		return 0;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	ba_num = hns_roce_hem_list_calc_root_ba(regions, region_cnt, unit);
1321*4882a593Smuzhiyun 	if (ba_num < 1)
1322*4882a593Smuzhiyun 		return -ENOMEM;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	INIT_LIST_HEAD(&temp_root);
1325*4882a593Smuzhiyun 	offset = r->offset;
1326*4882a593Smuzhiyun 	/* indicate to last region */
1327*4882a593Smuzhiyun 	r = &regions[region_cnt - 1];
1328*4882a593Smuzhiyun 	root_hem = hem_list_alloc_item(hr_dev, offset, r->offset + r->count - 1,
1329*4882a593Smuzhiyun 				       ba_num, true, 0);
1330*4882a593Smuzhiyun 	if (!root_hem)
1331*4882a593Smuzhiyun 		return -ENOMEM;
1332*4882a593Smuzhiyun 	list_add(&root_hem->list, &temp_root);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	hem_list->root_ba = root_hem->dma_addr;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	INIT_LIST_HEAD(&temp_btm);
1337*4882a593Smuzhiyun 	for (i = 0; i < region_cnt; i++)
1338*4882a593Smuzhiyun 		INIT_LIST_HEAD(&temp_list[i]);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	total = 0;
1341*4882a593Smuzhiyun 	for (i = 0; i < region_cnt && total < ba_num; i++) {
1342*4882a593Smuzhiyun 		r = &regions[i];
1343*4882a593Smuzhiyun 		if (!r->count)
1344*4882a593Smuzhiyun 			continue;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 		/* all regions's mid[x][0] shared the root_bt's trunk */
1347*4882a593Smuzhiyun 		cpu_base = root_hem->addr + total * BA_BYTE_LEN;
1348*4882a593Smuzhiyun 		phy_base = root_hem->dma_addr + total * BA_BYTE_LEN;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 		/* if hopnum is 0 or 1, cut a new fake hem from the root bt
1351*4882a593Smuzhiyun 		 * which's address share to all regions.
1352*4882a593Smuzhiyun 		 */
1353*4882a593Smuzhiyun 		if (hem_list_is_bottom_bt(r->hopnum, 0)) {
1354*4882a593Smuzhiyun 			hem = hem_list_alloc_item(hr_dev, r->offset,
1355*4882a593Smuzhiyun 						  r->offset + r->count - 1,
1356*4882a593Smuzhiyun 						  r->count, false, 0);
1357*4882a593Smuzhiyun 			if (!hem) {
1358*4882a593Smuzhiyun 				ret = -ENOMEM;
1359*4882a593Smuzhiyun 				goto err_exit;
1360*4882a593Smuzhiyun 			}
1361*4882a593Smuzhiyun 			hem_list_assign_bt(hr_dev, hem, cpu_base, phy_base);
1362*4882a593Smuzhiyun 			list_add(&hem->list, &temp_list[i]);
1363*4882a593Smuzhiyun 			list_add(&hem->sibling, &temp_btm);
1364*4882a593Smuzhiyun 			total += r->count;
1365*4882a593Smuzhiyun 		} else {
1366*4882a593Smuzhiyun 			step = hem_list_calc_ba_range(r->hopnum, 1, unit);
1367*4882a593Smuzhiyun 			if (step < 1) {
1368*4882a593Smuzhiyun 				ret = -EINVAL;
1369*4882a593Smuzhiyun 				goto err_exit;
1370*4882a593Smuzhiyun 			}
1371*4882a593Smuzhiyun 			/* if exist mid bt, link L1 to L0 */
1372*4882a593Smuzhiyun 			list_for_each_entry_safe(hem, temp_hem,
1373*4882a593Smuzhiyun 					  &hem_list->mid_bt[i][1], list) {
1374*4882a593Smuzhiyun 				offset = (hem->start - r->offset) / step *
1375*4882a593Smuzhiyun 					  BA_BYTE_LEN;
1376*4882a593Smuzhiyun 				hem_list_link_bt(hr_dev, cpu_base + offset,
1377*4882a593Smuzhiyun 						 hem->dma_addr);
1378*4882a593Smuzhiyun 				total++;
1379*4882a593Smuzhiyun 			}
1380*4882a593Smuzhiyun 		}
1381*4882a593Smuzhiyun 	}
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	list_splice(&temp_btm, &hem_list->btm_bt);
1384*4882a593Smuzhiyun 	list_splice(&temp_root, &hem_list->root_bt);
1385*4882a593Smuzhiyun 	for (i = 0; i < region_cnt; i++)
1386*4882a593Smuzhiyun 		list_splice(&temp_list[i], &hem_list->mid_bt[i][0]);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	return 0;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun err_exit:
1391*4882a593Smuzhiyun 	for (i = 0; i < region_cnt; i++)
1392*4882a593Smuzhiyun 		hem_list_free_all(hr_dev, &temp_list[i], false);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	hem_list_free_all(hr_dev, &temp_root, true);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	return ret;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun /* construct the base address table and link them by address hop config */
hns_roce_hem_list_request(struct hns_roce_dev * hr_dev,struct hns_roce_hem_list * hem_list,const struct hns_roce_buf_region * regions,int region_cnt,unsigned int bt_pg_shift)1400*4882a593Smuzhiyun int hns_roce_hem_list_request(struct hns_roce_dev *hr_dev,
1401*4882a593Smuzhiyun 			      struct hns_roce_hem_list *hem_list,
1402*4882a593Smuzhiyun 			      const struct hns_roce_buf_region *regions,
1403*4882a593Smuzhiyun 			      int region_cnt, unsigned int bt_pg_shift)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun 	const struct hns_roce_buf_region *r;
1406*4882a593Smuzhiyun 	int ofs, end;
1407*4882a593Smuzhiyun 	int ret;
1408*4882a593Smuzhiyun 	int unit;
1409*4882a593Smuzhiyun 	int i;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	if (region_cnt > HNS_ROCE_MAX_BT_REGION) {
1412*4882a593Smuzhiyun 		dev_err(hr_dev->dev, "invalid region region_cnt %d!\n",
1413*4882a593Smuzhiyun 			region_cnt);
1414*4882a593Smuzhiyun 		return -EINVAL;
1415*4882a593Smuzhiyun 	}
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	unit = (1 << bt_pg_shift) / BA_BYTE_LEN;
1418*4882a593Smuzhiyun 	for (i = 0; i < region_cnt; i++) {
1419*4882a593Smuzhiyun 		r = &regions[i];
1420*4882a593Smuzhiyun 		if (!r->count)
1421*4882a593Smuzhiyun 			continue;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 		end = r->offset + r->count;
1424*4882a593Smuzhiyun 		for (ofs = r->offset; ofs < end; ofs += unit) {
1425*4882a593Smuzhiyun 			ret = hem_list_alloc_mid_bt(hr_dev, r, unit, ofs,
1426*4882a593Smuzhiyun 						    hem_list->mid_bt[i],
1427*4882a593Smuzhiyun 						    &hem_list->btm_bt);
1428*4882a593Smuzhiyun 			if (ret) {
1429*4882a593Smuzhiyun 				dev_err(hr_dev->dev,
1430*4882a593Smuzhiyun 					"alloc hem trunk fail ret=%d!\n", ret);
1431*4882a593Smuzhiyun 				goto err_alloc;
1432*4882a593Smuzhiyun 			}
1433*4882a593Smuzhiyun 		}
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	ret = hem_list_alloc_root_bt(hr_dev, hem_list, unit, regions,
1437*4882a593Smuzhiyun 				     region_cnt);
1438*4882a593Smuzhiyun 	if (ret)
1439*4882a593Smuzhiyun 		dev_err(hr_dev->dev, "alloc hem root fail ret=%d!\n", ret);
1440*4882a593Smuzhiyun 	else
1441*4882a593Smuzhiyun 		return 0;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun err_alloc:
1444*4882a593Smuzhiyun 	hns_roce_hem_list_release(hr_dev, hem_list);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	return ret;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun 
hns_roce_hem_list_release(struct hns_roce_dev * hr_dev,struct hns_roce_hem_list * hem_list)1449*4882a593Smuzhiyun void hns_roce_hem_list_release(struct hns_roce_dev *hr_dev,
1450*4882a593Smuzhiyun 			       struct hns_roce_hem_list *hem_list)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun 	int i, j;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	for (i = 0; i < HNS_ROCE_MAX_BT_REGION; i++)
1455*4882a593Smuzhiyun 		for (j = 0; j < HNS_ROCE_MAX_BT_LEVEL; j++)
1456*4882a593Smuzhiyun 			hem_list_free_all(hr_dev, &hem_list->mid_bt[i][j],
1457*4882a593Smuzhiyun 					  j != 0);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	hem_list_free_all(hr_dev, &hem_list->root_bt, true);
1460*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hem_list->btm_bt);
1461*4882a593Smuzhiyun 	hem_list->root_ba = 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
hns_roce_hem_list_init(struct hns_roce_hem_list * hem_list)1464*4882a593Smuzhiyun void hns_roce_hem_list_init(struct hns_roce_hem_list *hem_list)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun 	int i, j;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hem_list->root_bt);
1469*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hem_list->btm_bt);
1470*4882a593Smuzhiyun 	for (i = 0; i < HNS_ROCE_MAX_BT_REGION; i++)
1471*4882a593Smuzhiyun 		for (j = 0; j < HNS_ROCE_MAX_BT_LEVEL; j++)
1472*4882a593Smuzhiyun 			INIT_LIST_HEAD(&hem_list->mid_bt[i][j]);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun 
hns_roce_hem_list_find_mtt(struct hns_roce_dev * hr_dev,struct hns_roce_hem_list * hem_list,int offset,int * mtt_cnt,u64 * phy_addr)1475*4882a593Smuzhiyun void *hns_roce_hem_list_find_mtt(struct hns_roce_dev *hr_dev,
1476*4882a593Smuzhiyun 				 struct hns_roce_hem_list *hem_list,
1477*4882a593Smuzhiyun 				 int offset, int *mtt_cnt, u64 *phy_addr)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	struct list_head *head = &hem_list->btm_bt;
1480*4882a593Smuzhiyun 	struct roce_hem_item *hem, *temp_hem;
1481*4882a593Smuzhiyun 	void *cpu_base = NULL;
1482*4882a593Smuzhiyun 	u64 phy_base = 0;
1483*4882a593Smuzhiyun 	int nr = 0;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	list_for_each_entry_safe(hem, temp_hem, head, sibling) {
1486*4882a593Smuzhiyun 		if (hem_list_page_is_in_range(hem, offset)) {
1487*4882a593Smuzhiyun 			nr = offset - hem->start;
1488*4882a593Smuzhiyun 			cpu_base = hem->addr + nr * BA_BYTE_LEN;
1489*4882a593Smuzhiyun 			phy_base = hem->dma_addr + nr * BA_BYTE_LEN;
1490*4882a593Smuzhiyun 			nr = hem->end + 1 - offset;
1491*4882a593Smuzhiyun 			break;
1492*4882a593Smuzhiyun 		}
1493*4882a593Smuzhiyun 	}
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	if (mtt_cnt)
1496*4882a593Smuzhiyun 		*mtt_cnt = nr;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	if (phy_addr)
1499*4882a593Smuzhiyun 		*phy_addr = phy_base;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	return cpu_base;
1502*4882a593Smuzhiyun }
1503