xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/hns/hns_roce_device.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2016 Hisilicon Limited.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef _HNS_ROCE_DEVICE_H
34*4882a593Smuzhiyun #define _HNS_ROCE_DEVICE_H
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DRV_NAME "hns_roce"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define PCI_REVISION_ID_HIP08			0x21
41*4882a593Smuzhiyun #define PCI_REVISION_ID_HIP09			0x30
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define HNS_ROCE_HW_VER1	('h' << 24 | 'i' << 16 | '0' << 8 | '6')
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define HNS_ROCE_MAX_MSG_LEN			0x80000000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define HNS_ROCE_IB_MIN_SQ_STRIDE		6
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define HNS_ROCE_BA_SIZE			(32 * 4096)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define BA_BYTE_LEN				8
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Hardware specification only for v1 engine */
54*4882a593Smuzhiyun #define HNS_ROCE_MIN_CQE_NUM			0x40
55*4882a593Smuzhiyun #define HNS_ROCE_MIN_WQE_NUM			0x20
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Hardware specification only for v1 engine */
58*4882a593Smuzhiyun #define HNS_ROCE_MAX_INNER_MTPT_NUM		0x7
59*4882a593Smuzhiyun #define HNS_ROCE_MAX_MTPT_PBL_NUM		0x100000
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS	20
62*4882a593Smuzhiyun #define HNS_ROCE_MAX_FREE_CQ_WAIT_CNT	\
63*4882a593Smuzhiyun 	(5000 / HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS)
64*4882a593Smuzhiyun #define HNS_ROCE_CQE_WCMD_EMPTY_BIT		0x2
65*4882a593Smuzhiyun #define HNS_ROCE_MIN_CQE_CNT			16
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define HNS_ROCE_MAX_IRQ_NUM			128
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define HNS_ROCE_SGE_IN_WQE			2
70*4882a593Smuzhiyun #define HNS_ROCE_SGE_SHIFT			4
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define EQ_ENABLE				1
73*4882a593Smuzhiyun #define EQ_DISABLE				0
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define HNS_ROCE_CEQ				0
76*4882a593Smuzhiyun #define HNS_ROCE_AEQ				1
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define HNS_ROCE_CEQE_SIZE 0x4
79*4882a593Smuzhiyun #define HNS_ROCE_AEQE_SIZE 0x10
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define HNS_ROCE_V3_EQE_SIZE 0x40
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define HNS_ROCE_V2_CQE_SIZE 32
84*4882a593Smuzhiyun #define HNS_ROCE_V3_CQE_SIZE 64
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define HNS_ROCE_V2_QPC_SZ 256
87*4882a593Smuzhiyun #define HNS_ROCE_V3_QPC_SZ 512
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define HNS_ROCE_MAX_PORTS			6
90*4882a593Smuzhiyun #define HNS_ROCE_GID_SIZE			16
91*4882a593Smuzhiyun #define HNS_ROCE_SGE_SIZE			16
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define HNS_ROCE_HOP_NUM_0			0xff
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define BITMAP_NO_RR				0
96*4882a593Smuzhiyun #define BITMAP_RR				1
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define MR_TYPE_MR				0x00
99*4882a593Smuzhiyun #define MR_TYPE_FRMR				0x01
100*4882a593Smuzhiyun #define MR_TYPE_DMA				0x03
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define HNS_ROCE_FRMR_MAX_PA			512
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define PKEY_ID					0xffff
105*4882a593Smuzhiyun #define GUID_LEN				8
106*4882a593Smuzhiyun #define NODE_DESC_SIZE				64
107*4882a593Smuzhiyun #define DB_REG_OFFSET				0x1000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* Configure to HW for PAGE_SIZE larger than 4KB */
110*4882a593Smuzhiyun #define PG_SHIFT_OFFSET				(PAGE_SHIFT - 12)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define PAGES_SHIFT_8				8
113*4882a593Smuzhiyun #define PAGES_SHIFT_16				16
114*4882a593Smuzhiyun #define PAGES_SHIFT_24				24
115*4882a593Smuzhiyun #define PAGES_SHIFT_32				32
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define HNS_ROCE_IDX_QUE_ENTRY_SZ		4
118*4882a593Smuzhiyun #define SRQ_DB_REG				0x230
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* The chip implementation of the consumer index is calculated
121*4882a593Smuzhiyun  * according to twice the actual EQ depth
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #define EQ_DEPTH_COEFF				2
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun enum {
126*4882a593Smuzhiyun 	SERV_TYPE_RC,
127*4882a593Smuzhiyun 	SERV_TYPE_UC,
128*4882a593Smuzhiyun 	SERV_TYPE_RD,
129*4882a593Smuzhiyun 	SERV_TYPE_UD,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun enum {
133*4882a593Smuzhiyun 	HNS_ROCE_QP_CAP_RQ_RECORD_DB = BIT(0),
134*4882a593Smuzhiyun 	HNS_ROCE_QP_CAP_SQ_RECORD_DB = BIT(1),
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun enum hns_roce_cq_flags {
138*4882a593Smuzhiyun 	HNS_ROCE_CQ_FLAG_RECORD_DB = BIT(0),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun enum hns_roce_qp_state {
142*4882a593Smuzhiyun 	HNS_ROCE_QP_STATE_RST,
143*4882a593Smuzhiyun 	HNS_ROCE_QP_STATE_INIT,
144*4882a593Smuzhiyun 	HNS_ROCE_QP_STATE_RTR,
145*4882a593Smuzhiyun 	HNS_ROCE_QP_STATE_RTS,
146*4882a593Smuzhiyun 	HNS_ROCE_QP_STATE_SQD,
147*4882a593Smuzhiyun 	HNS_ROCE_QP_STATE_ERR,
148*4882a593Smuzhiyun 	HNS_ROCE_QP_NUM_STATE,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun enum hns_roce_event {
152*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_PATH_MIG                  = 0x01,
153*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED           = 0x02,
154*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_COMM_EST                  = 0x03,
155*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_SQ_DRAINED                = 0x04,
156*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR            = 0x05,
157*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR    = 0x06,
158*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR     = 0x07,
159*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH           = 0x08,
160*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH        = 0x09,
161*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR           = 0x0a,
162*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR           = 0x0b,
163*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW               = 0x0c,
164*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID             = 0x0d,
165*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_PORT_CHANGE               = 0x0f,
166*4882a593Smuzhiyun 	/* 0x10 and 0x11 is unused in currently application case */
167*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_DB_OVERFLOW               = 0x12,
168*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_MB                        = 0x13,
169*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW              = 0x14,
170*4882a593Smuzhiyun 	HNS_ROCE_EVENT_TYPE_FLR			      = 0x15,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* Local Work Queue Catastrophic Error,SUBTYPE 0x5 */
174*4882a593Smuzhiyun enum {
175*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_QPC_ERROR		= 1,
176*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_MTU_ERROR		= 2,
177*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR	= 3,
178*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_WQE_ADDR_ERROR		= 4,
179*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR	= 5,
180*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_SL_ERROR			= 6,
181*4882a593Smuzhiyun 	HNS_ROCE_LWQCE_PORT_ERROR		= 7,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* Local Access Violation Work Queue Error,SUBTYPE 0x7 */
185*4882a593Smuzhiyun enum {
186*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_R_KEY_VIOLATION		= 1,
187*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_LENGTH_ERROR		= 2,
188*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_VA_ERROR		= 3,
189*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_PD_ERROR		= 4,
190*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_RW_ACC_ERROR		= 5,
191*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_KEY_STATE_ERROR		= 6,
192*4882a593Smuzhiyun 	HNS_ROCE_LAVWQE_MR_OPERATION_ERROR	= 7,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* DOORBELL overflow subtype */
196*4882a593Smuzhiyun enum {
197*4882a593Smuzhiyun 	HNS_ROCE_DB_SUBTYPE_SDB_OVF		= 1,
198*4882a593Smuzhiyun 	HNS_ROCE_DB_SUBTYPE_SDB_ALM_OVF		= 2,
199*4882a593Smuzhiyun 	HNS_ROCE_DB_SUBTYPE_ODB_OVF		= 3,
200*4882a593Smuzhiyun 	HNS_ROCE_DB_SUBTYPE_ODB_ALM_OVF		= 4,
201*4882a593Smuzhiyun 	HNS_ROCE_DB_SUBTYPE_SDB_ALM_EMP		= 5,
202*4882a593Smuzhiyun 	HNS_ROCE_DB_SUBTYPE_ODB_ALM_EMP		= 6,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun enum {
206*4882a593Smuzhiyun 	/* RQ&SRQ related operations */
207*4882a593Smuzhiyun 	HNS_ROCE_OPCODE_SEND_DATA_RECEIVE	= 0x06,
208*4882a593Smuzhiyun 	HNS_ROCE_OPCODE_RDMA_WITH_IMM_RECEIVE	= 0x07,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define HNS_ROCE_CAP_FLAGS_EX_SHIFT 12
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun enum {
214*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_REREG_MR		= BIT(0),
215*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_ROCE_V1_V2		= BIT(1),
216*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_RQ_INLINE		= BIT(2),
217*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_RECORD_DB		= BIT(3),
218*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_SQ_RECORD_DB		= BIT(4),
219*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_SRQ			= BIT(5),
220*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_MW			= BIT(7),
221*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_FRMR                  = BIT(8),
222*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL		= BIT(9),
223*4882a593Smuzhiyun 	HNS_ROCE_CAP_FLAG_ATOMIC		= BIT(10),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define HNS_ROCE_DB_TYPE_COUNT			2
227*4882a593Smuzhiyun #define HNS_ROCE_DB_UNIT_SIZE			4
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun enum {
230*4882a593Smuzhiyun 	HNS_ROCE_DB_PER_PAGE = PAGE_SIZE / 4
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun enum hns_roce_reset_stage {
234*4882a593Smuzhiyun 	HNS_ROCE_STATE_NON_RST,
235*4882a593Smuzhiyun 	HNS_ROCE_STATE_RST_BEF_DOWN,
236*4882a593Smuzhiyun 	HNS_ROCE_STATE_RST_DOWN,
237*4882a593Smuzhiyun 	HNS_ROCE_STATE_RST_UNINIT,
238*4882a593Smuzhiyun 	HNS_ROCE_STATE_RST_INIT,
239*4882a593Smuzhiyun 	HNS_ROCE_STATE_RST_INITED,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun enum hns_roce_instance_state {
243*4882a593Smuzhiyun 	HNS_ROCE_STATE_NON_INIT,
244*4882a593Smuzhiyun 	HNS_ROCE_STATE_INIT,
245*4882a593Smuzhiyun 	HNS_ROCE_STATE_INITED,
246*4882a593Smuzhiyun 	HNS_ROCE_STATE_UNINIT,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun enum {
250*4882a593Smuzhiyun 	HNS_ROCE_RST_DIRECT_RETURN		= 0,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun enum {
254*4882a593Smuzhiyun 	CMD_RST_PRC_OTHERS,
255*4882a593Smuzhiyun 	CMD_RST_PRC_SUCCESS,
256*4882a593Smuzhiyun 	CMD_RST_PRC_EBUSY,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define HNS_ROCE_CMD_SUCCESS			1
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define HNS_ROCE_PORT_DOWN			0
262*4882a593Smuzhiyun #define HNS_ROCE_PORT_UP			1
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* The minimum page size is 4K for hardware */
265*4882a593Smuzhiyun #define HNS_HW_PAGE_SHIFT			12
266*4882a593Smuzhiyun #define HNS_HW_PAGE_SIZE			(1 << HNS_HW_PAGE_SHIFT)
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* The minimum page count for hardware access page directly. */
269*4882a593Smuzhiyun #define HNS_HW_DIRECT_PAGE_COUNT 2
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun struct hns_roce_uar {
272*4882a593Smuzhiyun 	u64		pfn;
273*4882a593Smuzhiyun 	unsigned long	index;
274*4882a593Smuzhiyun 	unsigned long	logic_idx;
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun struct hns_roce_ucontext {
278*4882a593Smuzhiyun 	struct ib_ucontext	ibucontext;
279*4882a593Smuzhiyun 	struct hns_roce_uar	uar;
280*4882a593Smuzhiyun 	struct list_head	page_list;
281*4882a593Smuzhiyun 	struct mutex		page_mutex;
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun struct hns_roce_pd {
285*4882a593Smuzhiyun 	struct ib_pd		ibpd;
286*4882a593Smuzhiyun 	unsigned long		pdn;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun struct hns_roce_bitmap {
290*4882a593Smuzhiyun 	/* Bitmap Traversal last a bit which is 1 */
291*4882a593Smuzhiyun 	unsigned long		last;
292*4882a593Smuzhiyun 	unsigned long		top;
293*4882a593Smuzhiyun 	unsigned long		max;
294*4882a593Smuzhiyun 	unsigned long		reserved_top;
295*4882a593Smuzhiyun 	unsigned long		mask;
296*4882a593Smuzhiyun 	spinlock_t		lock;
297*4882a593Smuzhiyun 	unsigned long		*table;
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* For Hardware Entry Memory */
301*4882a593Smuzhiyun struct hns_roce_hem_table {
302*4882a593Smuzhiyun 	/* HEM type: 0 = qpc, 1 = mtt, 2 = cqc, 3 = srq, 4 = other */
303*4882a593Smuzhiyun 	u32		type;
304*4882a593Smuzhiyun 	/* HEM array elment num */
305*4882a593Smuzhiyun 	unsigned long	num_hem;
306*4882a593Smuzhiyun 	/* HEM entry record obj total num */
307*4882a593Smuzhiyun 	unsigned long	num_obj;
308*4882a593Smuzhiyun 	/* Single obj size */
309*4882a593Smuzhiyun 	unsigned long	obj_size;
310*4882a593Smuzhiyun 	unsigned long	table_chunk_size;
311*4882a593Smuzhiyun 	int		lowmem;
312*4882a593Smuzhiyun 	struct mutex	mutex;
313*4882a593Smuzhiyun 	struct hns_roce_hem **hem;
314*4882a593Smuzhiyun 	u64		**bt_l1;
315*4882a593Smuzhiyun 	dma_addr_t	*bt_l1_dma_addr;
316*4882a593Smuzhiyun 	u64		**bt_l0;
317*4882a593Smuzhiyun 	dma_addr_t	*bt_l0_dma_addr;
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun struct hns_roce_buf_region {
321*4882a593Smuzhiyun 	int offset; /* page offset */
322*4882a593Smuzhiyun 	u32 count; /* page count */
323*4882a593Smuzhiyun 	int hopnum; /* addressing hop num */
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define HNS_ROCE_MAX_BT_REGION	3
327*4882a593Smuzhiyun #define HNS_ROCE_MAX_BT_LEVEL	3
328*4882a593Smuzhiyun struct hns_roce_hem_list {
329*4882a593Smuzhiyun 	struct list_head root_bt;
330*4882a593Smuzhiyun 	/* link all bt dma mem by hop config */
331*4882a593Smuzhiyun 	struct list_head mid_bt[HNS_ROCE_MAX_BT_REGION][HNS_ROCE_MAX_BT_LEVEL];
332*4882a593Smuzhiyun 	struct list_head btm_bt; /* link all bottom bt in @mid_bt */
333*4882a593Smuzhiyun 	dma_addr_t root_ba; /* pointer to the root ba table */
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun struct hns_roce_buf_attr {
337*4882a593Smuzhiyun 	struct {
338*4882a593Smuzhiyun 		size_t	size;  /* region size */
339*4882a593Smuzhiyun 		int	hopnum; /* multi-hop addressing hop num */
340*4882a593Smuzhiyun 	} region[HNS_ROCE_MAX_BT_REGION];
341*4882a593Smuzhiyun 	int region_count; /* valid region count */
342*4882a593Smuzhiyun 	unsigned int page_shift;  /* buffer page shift */
343*4882a593Smuzhiyun 	bool fixed_page; /* decide page shift is fixed-size or maximum size */
344*4882a593Smuzhiyun 	int user_access; /* umem access flag */
345*4882a593Smuzhiyun 	bool mtt_only; /* only alloc buffer-required MTT memory */
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun struct hns_roce_hem_cfg {
349*4882a593Smuzhiyun 	dma_addr_t	root_ba; /* root BA table's address */
350*4882a593Smuzhiyun 	bool		is_direct; /* addressing without BA table */
351*4882a593Smuzhiyun 	unsigned int	ba_pg_shift; /* BA table page shift */
352*4882a593Smuzhiyun 	unsigned int	buf_pg_shift; /* buffer page shift */
353*4882a593Smuzhiyun 	unsigned int	buf_pg_count;  /* buffer page count */
354*4882a593Smuzhiyun 	struct hns_roce_buf_region region[HNS_ROCE_MAX_BT_REGION];
355*4882a593Smuzhiyun 	int		region_count;
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* memory translate region */
359*4882a593Smuzhiyun struct hns_roce_mtr {
360*4882a593Smuzhiyun 	struct hns_roce_hem_list hem_list; /* multi-hop addressing resource */
361*4882a593Smuzhiyun 	struct ib_umem		*umem; /* user space buffer */
362*4882a593Smuzhiyun 	struct hns_roce_buf	*kmem; /* kernel space buffer */
363*4882a593Smuzhiyun 	struct hns_roce_hem_cfg  hem_cfg; /* config for hardware addressing */
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun struct hns_roce_mw {
367*4882a593Smuzhiyun 	struct ib_mw		ibmw;
368*4882a593Smuzhiyun 	u32			pdn;
369*4882a593Smuzhiyun 	u32			rkey;
370*4882a593Smuzhiyun 	int			enabled; /* MW's active status */
371*4882a593Smuzhiyun 	u32			pbl_hop_num;
372*4882a593Smuzhiyun 	u32			pbl_ba_pg_sz;
373*4882a593Smuzhiyun 	u32			pbl_buf_pg_sz;
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* Only support 4K page size for mr register */
377*4882a593Smuzhiyun #define MR_SIZE_4K 0
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun struct hns_roce_mr {
380*4882a593Smuzhiyun 	struct ib_mr		ibmr;
381*4882a593Smuzhiyun 	u64			iova; /* MR's virtual orignal addr */
382*4882a593Smuzhiyun 	u64			size; /* Address range of MR */
383*4882a593Smuzhiyun 	u32			key; /* Key of MR */
384*4882a593Smuzhiyun 	u32			pd;   /* PD num of MR */
385*4882a593Smuzhiyun 	u32			access;	/* Access permission of MR */
386*4882a593Smuzhiyun 	int			enabled; /* MR's active status */
387*4882a593Smuzhiyun 	int			type;	/* MR's register type */
388*4882a593Smuzhiyun 	u32			pbl_hop_num;	/* multi-hop number */
389*4882a593Smuzhiyun 	struct hns_roce_mtr	pbl_mtr;
390*4882a593Smuzhiyun 	u32			npages;
391*4882a593Smuzhiyun 	dma_addr_t		*page_list;
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun struct hns_roce_mr_table {
395*4882a593Smuzhiyun 	struct hns_roce_bitmap		mtpt_bitmap;
396*4882a593Smuzhiyun 	struct hns_roce_hem_table	mtpt_table;
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun struct hns_roce_wq {
400*4882a593Smuzhiyun 	u64		*wrid;     /* Work request ID */
401*4882a593Smuzhiyun 	spinlock_t	lock;
402*4882a593Smuzhiyun 	u32		wqe_cnt;  /* WQE num */
403*4882a593Smuzhiyun 	int		max_gs;
404*4882a593Smuzhiyun 	int		offset;
405*4882a593Smuzhiyun 	int		wqe_shift;	/* WQE size */
406*4882a593Smuzhiyun 	u32		head;
407*4882a593Smuzhiyun 	u32		tail;
408*4882a593Smuzhiyun 	void __iomem	*db_reg_l;
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun struct hns_roce_sge {
412*4882a593Smuzhiyun 	unsigned int	sge_cnt;	/* SGE num */
413*4882a593Smuzhiyun 	int		offset;
414*4882a593Smuzhiyun 	int		sge_shift;	/* SGE size */
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun struct hns_roce_buf_list {
418*4882a593Smuzhiyun 	void		*buf;
419*4882a593Smuzhiyun 	dma_addr_t	map;
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun struct hns_roce_buf {
423*4882a593Smuzhiyun 	struct hns_roce_buf_list	direct;
424*4882a593Smuzhiyun 	struct hns_roce_buf_list	*page_list;
425*4882a593Smuzhiyun 	u32				npages;
426*4882a593Smuzhiyun 	u32				size;
427*4882a593Smuzhiyun 	unsigned int			page_shift;
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun struct hns_roce_db_pgdir {
431*4882a593Smuzhiyun 	struct list_head	list;
432*4882a593Smuzhiyun 	DECLARE_BITMAP(order0, HNS_ROCE_DB_PER_PAGE);
433*4882a593Smuzhiyun 	DECLARE_BITMAP(order1, HNS_ROCE_DB_PER_PAGE / HNS_ROCE_DB_TYPE_COUNT);
434*4882a593Smuzhiyun 	unsigned long		*bits[HNS_ROCE_DB_TYPE_COUNT];
435*4882a593Smuzhiyun 	u32			*page;
436*4882a593Smuzhiyun 	dma_addr_t		db_dma;
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun struct hns_roce_user_db_page {
440*4882a593Smuzhiyun 	struct list_head	list;
441*4882a593Smuzhiyun 	struct ib_umem		*umem;
442*4882a593Smuzhiyun 	unsigned long		user_virt;
443*4882a593Smuzhiyun 	refcount_t		refcount;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun struct hns_roce_db {
447*4882a593Smuzhiyun 	u32		*db_record;
448*4882a593Smuzhiyun 	union {
449*4882a593Smuzhiyun 		struct hns_roce_db_pgdir *pgdir;
450*4882a593Smuzhiyun 		struct hns_roce_user_db_page *user_page;
451*4882a593Smuzhiyun 	} u;
452*4882a593Smuzhiyun 	dma_addr_t	dma;
453*4882a593Smuzhiyun 	void		*virt_addr;
454*4882a593Smuzhiyun 	int		index;
455*4882a593Smuzhiyun 	int		order;
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun struct hns_roce_cq {
459*4882a593Smuzhiyun 	struct ib_cq			ib_cq;
460*4882a593Smuzhiyun 	struct hns_roce_mtr		mtr;
461*4882a593Smuzhiyun 	struct hns_roce_db		db;
462*4882a593Smuzhiyun 	u32				flags;
463*4882a593Smuzhiyun 	spinlock_t			lock;
464*4882a593Smuzhiyun 	u32				cq_depth;
465*4882a593Smuzhiyun 	u32				cons_index;
466*4882a593Smuzhiyun 	u32				*set_ci_db;
467*4882a593Smuzhiyun 	void __iomem			*cq_db_l;
468*4882a593Smuzhiyun 	u16				*tptr_addr;
469*4882a593Smuzhiyun 	int				arm_sn;
470*4882a593Smuzhiyun 	int				cqe_size;
471*4882a593Smuzhiyun 	unsigned long			cqn;
472*4882a593Smuzhiyun 	u32				vector;
473*4882a593Smuzhiyun 	atomic_t			refcount;
474*4882a593Smuzhiyun 	struct completion		free;
475*4882a593Smuzhiyun 	struct list_head		sq_list; /* all qps on this send cq */
476*4882a593Smuzhiyun 	struct list_head		rq_list; /* all qps on this recv cq */
477*4882a593Smuzhiyun 	int				is_armed; /* cq is armed */
478*4882a593Smuzhiyun 	struct list_head		node; /* all armed cqs are on a list */
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun struct hns_roce_idx_que {
482*4882a593Smuzhiyun 	struct hns_roce_mtr		mtr;
483*4882a593Smuzhiyun 	int				entry_shift;
484*4882a593Smuzhiyun 	unsigned long			*bitmap;
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun struct hns_roce_srq {
488*4882a593Smuzhiyun 	struct ib_srq		ibsrq;
489*4882a593Smuzhiyun 	unsigned long		srqn;
490*4882a593Smuzhiyun 	u32			wqe_cnt;
491*4882a593Smuzhiyun 	int			max_gs;
492*4882a593Smuzhiyun 	int			wqe_shift;
493*4882a593Smuzhiyun 	void __iomem		*db_reg_l;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	atomic_t		refcount;
496*4882a593Smuzhiyun 	struct completion	free;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	struct hns_roce_mtr	buf_mtr;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	u64		       *wrid;
501*4882a593Smuzhiyun 	struct hns_roce_idx_que idx_que;
502*4882a593Smuzhiyun 	spinlock_t		lock;
503*4882a593Smuzhiyun 	int			head;
504*4882a593Smuzhiyun 	int			tail;
505*4882a593Smuzhiyun 	struct mutex		mutex;
506*4882a593Smuzhiyun 	void (*event)(struct hns_roce_srq *srq, enum hns_roce_event event);
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun struct hns_roce_uar_table {
510*4882a593Smuzhiyun 	struct hns_roce_bitmap bitmap;
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun struct hns_roce_qp_table {
514*4882a593Smuzhiyun 	struct hns_roce_bitmap		bitmap;
515*4882a593Smuzhiyun 	struct hns_roce_hem_table	qp_table;
516*4882a593Smuzhiyun 	struct hns_roce_hem_table	irrl_table;
517*4882a593Smuzhiyun 	struct hns_roce_hem_table	trrl_table;
518*4882a593Smuzhiyun 	struct hns_roce_hem_table	sccc_table;
519*4882a593Smuzhiyun 	struct mutex			scc_mutex;
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun struct hns_roce_cq_table {
523*4882a593Smuzhiyun 	struct hns_roce_bitmap		bitmap;
524*4882a593Smuzhiyun 	struct xarray			array;
525*4882a593Smuzhiyun 	struct hns_roce_hem_table	table;
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun struct hns_roce_srq_table {
529*4882a593Smuzhiyun 	struct hns_roce_bitmap		bitmap;
530*4882a593Smuzhiyun 	struct xarray			xa;
531*4882a593Smuzhiyun 	struct hns_roce_hem_table	table;
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun struct hns_roce_raq_table {
535*4882a593Smuzhiyun 	struct hns_roce_buf_list	*e_raq_buf;
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun struct hns_roce_av {
539*4882a593Smuzhiyun 	u8 port;
540*4882a593Smuzhiyun 	u8 gid_index;
541*4882a593Smuzhiyun 	u8 stat_rate;
542*4882a593Smuzhiyun 	u8 hop_limit;
543*4882a593Smuzhiyun 	u32 flowlabel;
544*4882a593Smuzhiyun 	u16 udp_sport;
545*4882a593Smuzhiyun 	u8 sl;
546*4882a593Smuzhiyun 	u8 tclass;
547*4882a593Smuzhiyun 	u8 dgid[HNS_ROCE_GID_SIZE];
548*4882a593Smuzhiyun 	u8 mac[ETH_ALEN];
549*4882a593Smuzhiyun 	u16 vlan_id;
550*4882a593Smuzhiyun 	u8 vlan_en;
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun struct hns_roce_ah {
554*4882a593Smuzhiyun 	struct ib_ah		ibah;
555*4882a593Smuzhiyun 	struct hns_roce_av	av;
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun struct hns_roce_cmd_context {
559*4882a593Smuzhiyun 	struct completion	done;
560*4882a593Smuzhiyun 	int			result;
561*4882a593Smuzhiyun 	int			next;
562*4882a593Smuzhiyun 	u64			out_param;
563*4882a593Smuzhiyun 	u16			token;
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun struct hns_roce_cmdq {
567*4882a593Smuzhiyun 	struct dma_pool		*pool;
568*4882a593Smuzhiyun 	struct mutex		hcr_mutex;
569*4882a593Smuzhiyun 	struct semaphore	poll_sem;
570*4882a593Smuzhiyun 	/*
571*4882a593Smuzhiyun 	 * Event mode: cmd register mutex protection,
572*4882a593Smuzhiyun 	 * ensure to not exceed max_cmds and user use limit region
573*4882a593Smuzhiyun 	 */
574*4882a593Smuzhiyun 	struct semaphore	event_sem;
575*4882a593Smuzhiyun 	int			max_cmds;
576*4882a593Smuzhiyun 	spinlock_t		context_lock;
577*4882a593Smuzhiyun 	int			free_head;
578*4882a593Smuzhiyun 	struct hns_roce_cmd_context *context;
579*4882a593Smuzhiyun 	/*
580*4882a593Smuzhiyun 	 * Result of get integer part
581*4882a593Smuzhiyun 	 * which max_comds compute according a power of 2
582*4882a593Smuzhiyun 	 */
583*4882a593Smuzhiyun 	u16			token_mask;
584*4882a593Smuzhiyun 	/*
585*4882a593Smuzhiyun 	 * Process whether use event mode, init default non-zero
586*4882a593Smuzhiyun 	 * After the event queue of cmd event ready,
587*4882a593Smuzhiyun 	 * can switch into event mode
588*4882a593Smuzhiyun 	 * close device, switch into poll mode(non event mode)
589*4882a593Smuzhiyun 	 */
590*4882a593Smuzhiyun 	u8			use_events;
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun struct hns_roce_cmd_mailbox {
594*4882a593Smuzhiyun 	void		       *buf;
595*4882a593Smuzhiyun 	dma_addr_t		dma;
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun struct hns_roce_dev;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun struct hns_roce_rinl_sge {
601*4882a593Smuzhiyun 	void			*addr;
602*4882a593Smuzhiyun 	u32			len;
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun struct hns_roce_rinl_wqe {
606*4882a593Smuzhiyun 	struct hns_roce_rinl_sge *sg_list;
607*4882a593Smuzhiyun 	u32			 sge_cnt;
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun struct hns_roce_rinl_buf {
611*4882a593Smuzhiyun 	struct hns_roce_rinl_wqe *wqe_list;
612*4882a593Smuzhiyun 	u32			 wqe_cnt;
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun enum {
616*4882a593Smuzhiyun 	HNS_ROCE_FLUSH_FLAG = 0,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun struct hns_roce_work {
620*4882a593Smuzhiyun 	struct hns_roce_dev *hr_dev;
621*4882a593Smuzhiyun 	struct work_struct work;
622*4882a593Smuzhiyun 	u32 qpn;
623*4882a593Smuzhiyun 	u32 cqn;
624*4882a593Smuzhiyun 	int event_type;
625*4882a593Smuzhiyun 	int sub_type;
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun struct hns_roce_qp {
629*4882a593Smuzhiyun 	struct ib_qp		ibqp;
630*4882a593Smuzhiyun 	struct hns_roce_wq	rq;
631*4882a593Smuzhiyun 	struct hns_roce_db	rdb;
632*4882a593Smuzhiyun 	struct hns_roce_db	sdb;
633*4882a593Smuzhiyun 	unsigned long		en_flags;
634*4882a593Smuzhiyun 	u32			doorbell_qpn;
635*4882a593Smuzhiyun 	enum ib_sig_type	sq_signal_bits;
636*4882a593Smuzhiyun 	struct hns_roce_wq	sq;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	struct hns_roce_mtr	mtr;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	u32			buff_size;
641*4882a593Smuzhiyun 	struct mutex		mutex;
642*4882a593Smuzhiyun 	u8			port;
643*4882a593Smuzhiyun 	u8			phy_port;
644*4882a593Smuzhiyun 	u8			sl;
645*4882a593Smuzhiyun 	u8			resp_depth;
646*4882a593Smuzhiyun 	u8			state;
647*4882a593Smuzhiyun 	u32			access_flags;
648*4882a593Smuzhiyun 	u32                     atomic_rd_en;
649*4882a593Smuzhiyun 	u32			pkey_index;
650*4882a593Smuzhiyun 	u32			qkey;
651*4882a593Smuzhiyun 	void			(*event)(struct hns_roce_qp *qp,
652*4882a593Smuzhiyun 					 enum hns_roce_event event_type);
653*4882a593Smuzhiyun 	unsigned long		qpn;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	atomic_t		refcount;
656*4882a593Smuzhiyun 	struct completion	free;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	struct hns_roce_sge	sge;
659*4882a593Smuzhiyun 	u32			next_sge;
660*4882a593Smuzhiyun 	enum ib_mtu		path_mtu;
661*4882a593Smuzhiyun 	u32			max_inline_data;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* 0: flush needed, 1: unneeded */
664*4882a593Smuzhiyun 	unsigned long		flush_flag;
665*4882a593Smuzhiyun 	struct hns_roce_work	flush_work;
666*4882a593Smuzhiyun 	struct hns_roce_rinl_buf rq_inl_buf;
667*4882a593Smuzhiyun 	struct list_head	node;		/* all qps are on a list */
668*4882a593Smuzhiyun 	struct list_head	rq_node;	/* all recv qps are on a list */
669*4882a593Smuzhiyun 	struct list_head	sq_node;	/* all send qps are on a list */
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun struct hns_roce_ib_iboe {
673*4882a593Smuzhiyun 	spinlock_t		lock;
674*4882a593Smuzhiyun 	struct net_device      *netdevs[HNS_ROCE_MAX_PORTS];
675*4882a593Smuzhiyun 	struct notifier_block	nb;
676*4882a593Smuzhiyun 	u8			phy_port[HNS_ROCE_MAX_PORTS];
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun enum {
680*4882a593Smuzhiyun 	HNS_ROCE_EQ_STAT_INVALID  = 0,
681*4882a593Smuzhiyun 	HNS_ROCE_EQ_STAT_VALID    = 2,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun struct hns_roce_ceqe {
685*4882a593Smuzhiyun 	__le32	comp;
686*4882a593Smuzhiyun 	__le32	rsv[15];
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun struct hns_roce_aeqe {
690*4882a593Smuzhiyun 	__le32 asyn;
691*4882a593Smuzhiyun 	union {
692*4882a593Smuzhiyun 		struct {
693*4882a593Smuzhiyun 			__le32 qp;
694*4882a593Smuzhiyun 			u32 rsv0;
695*4882a593Smuzhiyun 			u32 rsv1;
696*4882a593Smuzhiyun 		} qp_event;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		struct {
699*4882a593Smuzhiyun 			__le32 srq;
700*4882a593Smuzhiyun 			u32 rsv0;
701*4882a593Smuzhiyun 			u32 rsv1;
702*4882a593Smuzhiyun 		} srq_event;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		struct {
705*4882a593Smuzhiyun 			__le32 cq;
706*4882a593Smuzhiyun 			u32 rsv0;
707*4882a593Smuzhiyun 			u32 rsv1;
708*4882a593Smuzhiyun 		} cq_event;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		struct {
711*4882a593Smuzhiyun 			__le32 ceqe;
712*4882a593Smuzhiyun 			u32 rsv0;
713*4882a593Smuzhiyun 			u32 rsv1;
714*4882a593Smuzhiyun 		} ce_event;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		struct {
717*4882a593Smuzhiyun 			__le64  out_param;
718*4882a593Smuzhiyun 			__le16  token;
719*4882a593Smuzhiyun 			u8	status;
720*4882a593Smuzhiyun 			u8	rsv0;
721*4882a593Smuzhiyun 		} __packed cmd;
722*4882a593Smuzhiyun 	 } event;
723*4882a593Smuzhiyun 	__le32 rsv[12];
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun struct hns_roce_eq {
727*4882a593Smuzhiyun 	struct hns_roce_dev		*hr_dev;
728*4882a593Smuzhiyun 	void __iomem			*doorbell;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	int				type_flag; /* Aeq:1 ceq:0 */
731*4882a593Smuzhiyun 	int				eqn;
732*4882a593Smuzhiyun 	u32				entries;
733*4882a593Smuzhiyun 	int				log_entries;
734*4882a593Smuzhiyun 	int				eqe_size;
735*4882a593Smuzhiyun 	int				irq;
736*4882a593Smuzhiyun 	int				log_page_size;
737*4882a593Smuzhiyun 	int				cons_index;
738*4882a593Smuzhiyun 	struct hns_roce_buf_list	*buf_list;
739*4882a593Smuzhiyun 	int				over_ignore;
740*4882a593Smuzhiyun 	int				coalesce;
741*4882a593Smuzhiyun 	int				arm_st;
742*4882a593Smuzhiyun 	int				hop_num;
743*4882a593Smuzhiyun 	struct hns_roce_mtr		mtr;
744*4882a593Smuzhiyun 	u16				eq_max_cnt;
745*4882a593Smuzhiyun 	int				eq_period;
746*4882a593Smuzhiyun 	int				shift;
747*4882a593Smuzhiyun 	int				event_type;
748*4882a593Smuzhiyun 	int				sub_type;
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun struct hns_roce_eq_table {
752*4882a593Smuzhiyun 	struct hns_roce_eq	*eq;
753*4882a593Smuzhiyun 	void __iomem		**eqc_base; /* only for hw v1 */
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun struct hns_roce_caps {
757*4882a593Smuzhiyun 	u64		fw_ver;
758*4882a593Smuzhiyun 	u8		num_ports;
759*4882a593Smuzhiyun 	int		gid_table_len[HNS_ROCE_MAX_PORTS];
760*4882a593Smuzhiyun 	int		pkey_table_len[HNS_ROCE_MAX_PORTS];
761*4882a593Smuzhiyun 	int		local_ca_ack_delay;
762*4882a593Smuzhiyun 	int		num_uars;
763*4882a593Smuzhiyun 	u32		phy_num_uars;
764*4882a593Smuzhiyun 	u32		max_sq_sg;
765*4882a593Smuzhiyun 	u32		max_sq_inline;
766*4882a593Smuzhiyun 	u32		max_rq_sg;
767*4882a593Smuzhiyun 	u32		max_extend_sg;
768*4882a593Smuzhiyun 	int		num_qps;
769*4882a593Smuzhiyun 	int             reserved_qps;
770*4882a593Smuzhiyun 	int		num_qpc_timer;
771*4882a593Smuzhiyun 	int		num_cqc_timer;
772*4882a593Smuzhiyun 	int		num_srqs;
773*4882a593Smuzhiyun 	u32		max_wqes;
774*4882a593Smuzhiyun 	u32		max_srq_wrs;
775*4882a593Smuzhiyun 	u32		max_srq_sges;
776*4882a593Smuzhiyun 	u32		max_sq_desc_sz;
777*4882a593Smuzhiyun 	u32		max_rq_desc_sz;
778*4882a593Smuzhiyun 	u32		max_srq_desc_sz;
779*4882a593Smuzhiyun 	int		max_qp_init_rdma;
780*4882a593Smuzhiyun 	int		max_qp_dest_rdma;
781*4882a593Smuzhiyun 	int		num_cqs;
782*4882a593Smuzhiyun 	u32		max_cqes;
783*4882a593Smuzhiyun 	u32		min_cqes;
784*4882a593Smuzhiyun 	u32		min_wqes;
785*4882a593Smuzhiyun 	int		reserved_cqs;
786*4882a593Smuzhiyun 	int		reserved_srqs;
787*4882a593Smuzhiyun 	int		num_aeq_vectors;
788*4882a593Smuzhiyun 	int		num_comp_vectors;
789*4882a593Smuzhiyun 	int		num_other_vectors;
790*4882a593Smuzhiyun 	int		num_mtpts;
791*4882a593Smuzhiyun 	u32		num_mtt_segs;
792*4882a593Smuzhiyun 	u32		num_cqe_segs;
793*4882a593Smuzhiyun 	u32		num_srqwqe_segs;
794*4882a593Smuzhiyun 	u32		num_idx_segs;
795*4882a593Smuzhiyun 	int		reserved_mrws;
796*4882a593Smuzhiyun 	int		reserved_uars;
797*4882a593Smuzhiyun 	int		num_pds;
798*4882a593Smuzhiyun 	int		reserved_pds;
799*4882a593Smuzhiyun 	u32		mtt_entry_sz;
800*4882a593Smuzhiyun 	u32		cqe_sz;
801*4882a593Smuzhiyun 	u32		page_size_cap;
802*4882a593Smuzhiyun 	u32		reserved_lkey;
803*4882a593Smuzhiyun 	int		mtpt_entry_sz;
804*4882a593Smuzhiyun 	int		qpc_sz;
805*4882a593Smuzhiyun 	int		irrl_entry_sz;
806*4882a593Smuzhiyun 	int		trrl_entry_sz;
807*4882a593Smuzhiyun 	int		cqc_entry_sz;
808*4882a593Smuzhiyun 	int		sccc_sz;
809*4882a593Smuzhiyun 	int		qpc_timer_entry_sz;
810*4882a593Smuzhiyun 	int		cqc_timer_entry_sz;
811*4882a593Smuzhiyun 	int		srqc_entry_sz;
812*4882a593Smuzhiyun 	int		idx_entry_sz;
813*4882a593Smuzhiyun 	u32		pbl_ba_pg_sz;
814*4882a593Smuzhiyun 	u32		pbl_buf_pg_sz;
815*4882a593Smuzhiyun 	u32		pbl_hop_num;
816*4882a593Smuzhiyun 	int		aeqe_depth;
817*4882a593Smuzhiyun 	int		ceqe_depth;
818*4882a593Smuzhiyun 	u32		aeqe_size;
819*4882a593Smuzhiyun 	u32		ceqe_size;
820*4882a593Smuzhiyun 	enum ib_mtu	max_mtu;
821*4882a593Smuzhiyun 	u32		qpc_bt_num;
822*4882a593Smuzhiyun 	u32		qpc_timer_bt_num;
823*4882a593Smuzhiyun 	u32		srqc_bt_num;
824*4882a593Smuzhiyun 	u32		cqc_bt_num;
825*4882a593Smuzhiyun 	u32		cqc_timer_bt_num;
826*4882a593Smuzhiyun 	u32		mpt_bt_num;
827*4882a593Smuzhiyun 	u32		sccc_bt_num;
828*4882a593Smuzhiyun 	u32		qpc_ba_pg_sz;
829*4882a593Smuzhiyun 	u32		qpc_buf_pg_sz;
830*4882a593Smuzhiyun 	u32		qpc_hop_num;
831*4882a593Smuzhiyun 	u32		srqc_ba_pg_sz;
832*4882a593Smuzhiyun 	u32		srqc_buf_pg_sz;
833*4882a593Smuzhiyun 	u32		srqc_hop_num;
834*4882a593Smuzhiyun 	u32		cqc_ba_pg_sz;
835*4882a593Smuzhiyun 	u32		cqc_buf_pg_sz;
836*4882a593Smuzhiyun 	u32		cqc_hop_num;
837*4882a593Smuzhiyun 	u32		mpt_ba_pg_sz;
838*4882a593Smuzhiyun 	u32		mpt_buf_pg_sz;
839*4882a593Smuzhiyun 	u32		mpt_hop_num;
840*4882a593Smuzhiyun 	u32		mtt_ba_pg_sz;
841*4882a593Smuzhiyun 	u32		mtt_buf_pg_sz;
842*4882a593Smuzhiyun 	u32		mtt_hop_num;
843*4882a593Smuzhiyun 	u32		wqe_sq_hop_num;
844*4882a593Smuzhiyun 	u32		wqe_sge_hop_num;
845*4882a593Smuzhiyun 	u32		wqe_rq_hop_num;
846*4882a593Smuzhiyun 	u32		sccc_ba_pg_sz;
847*4882a593Smuzhiyun 	u32		sccc_buf_pg_sz;
848*4882a593Smuzhiyun 	u32		sccc_hop_num;
849*4882a593Smuzhiyun 	u32		qpc_timer_ba_pg_sz;
850*4882a593Smuzhiyun 	u32		qpc_timer_buf_pg_sz;
851*4882a593Smuzhiyun 	u32		qpc_timer_hop_num;
852*4882a593Smuzhiyun 	u32		cqc_timer_ba_pg_sz;
853*4882a593Smuzhiyun 	u32		cqc_timer_buf_pg_sz;
854*4882a593Smuzhiyun 	u32		cqc_timer_hop_num;
855*4882a593Smuzhiyun 	u32             cqe_ba_pg_sz;	/* page_size = 4K*(2^cqe_ba_pg_sz) */
856*4882a593Smuzhiyun 	u32		cqe_buf_pg_sz;
857*4882a593Smuzhiyun 	u32		cqe_hop_num;
858*4882a593Smuzhiyun 	u32		srqwqe_ba_pg_sz;
859*4882a593Smuzhiyun 	u32		srqwqe_buf_pg_sz;
860*4882a593Smuzhiyun 	u32		srqwqe_hop_num;
861*4882a593Smuzhiyun 	u32		idx_ba_pg_sz;
862*4882a593Smuzhiyun 	u32		idx_buf_pg_sz;
863*4882a593Smuzhiyun 	u32		idx_hop_num;
864*4882a593Smuzhiyun 	u32		eqe_ba_pg_sz;
865*4882a593Smuzhiyun 	u32		eqe_buf_pg_sz;
866*4882a593Smuzhiyun 	u32		eqe_hop_num;
867*4882a593Smuzhiyun 	u32		sl_num;
868*4882a593Smuzhiyun 	u32		tsq_buf_pg_sz;
869*4882a593Smuzhiyun 	u32		tpq_buf_pg_sz;
870*4882a593Smuzhiyun 	u32		chunk_sz;	/* chunk size in non multihop mode */
871*4882a593Smuzhiyun 	u64		flags;
872*4882a593Smuzhiyun 	u16		default_ceq_max_cnt;
873*4882a593Smuzhiyun 	u16		default_ceq_period;
874*4882a593Smuzhiyun 	u16		default_aeq_max_cnt;
875*4882a593Smuzhiyun 	u16		default_aeq_period;
876*4882a593Smuzhiyun 	u16		default_aeq_arm_st;
877*4882a593Smuzhiyun 	u16		default_ceq_arm_st;
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun struct hns_roce_dfx_hw {
881*4882a593Smuzhiyun 	int (*query_cqc_info)(struct hns_roce_dev *hr_dev, u32 cqn,
882*4882a593Smuzhiyun 			      int *buffer);
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun enum hns_roce_device_state {
886*4882a593Smuzhiyun 	HNS_ROCE_DEVICE_STATE_INITED,
887*4882a593Smuzhiyun 	HNS_ROCE_DEVICE_STATE_RST_DOWN,
888*4882a593Smuzhiyun 	HNS_ROCE_DEVICE_STATE_UNINIT,
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun struct hns_roce_hw {
892*4882a593Smuzhiyun 	int (*reset)(struct hns_roce_dev *hr_dev, bool enable);
893*4882a593Smuzhiyun 	int (*cmq_init)(struct hns_roce_dev *hr_dev);
894*4882a593Smuzhiyun 	void (*cmq_exit)(struct hns_roce_dev *hr_dev);
895*4882a593Smuzhiyun 	int (*hw_profile)(struct hns_roce_dev *hr_dev);
896*4882a593Smuzhiyun 	int (*hw_init)(struct hns_roce_dev *hr_dev);
897*4882a593Smuzhiyun 	void (*hw_exit)(struct hns_roce_dev *hr_dev);
898*4882a593Smuzhiyun 	int (*post_mbox)(struct hns_roce_dev *hr_dev, u64 in_param,
899*4882a593Smuzhiyun 			 u64 out_param, u32 in_modifier, u8 op_modifier, u16 op,
900*4882a593Smuzhiyun 			 u16 token, int event);
901*4882a593Smuzhiyun 	int (*chk_mbox)(struct hns_roce_dev *hr_dev, unsigned long timeout);
902*4882a593Smuzhiyun 	int (*rst_prc_mbox)(struct hns_roce_dev *hr_dev);
903*4882a593Smuzhiyun 	int (*set_gid)(struct hns_roce_dev *hr_dev, u8 port, int gid_index,
904*4882a593Smuzhiyun 		       const union ib_gid *gid, const struct ib_gid_attr *attr);
905*4882a593Smuzhiyun 	int (*set_mac)(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr);
906*4882a593Smuzhiyun 	void (*set_mtu)(struct hns_roce_dev *hr_dev, u8 phy_port,
907*4882a593Smuzhiyun 			enum ib_mtu mtu);
908*4882a593Smuzhiyun 	int (*write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
909*4882a593Smuzhiyun 			  struct hns_roce_mr *mr, unsigned long mtpt_idx);
910*4882a593Smuzhiyun 	int (*rereg_write_mtpt)(struct hns_roce_dev *hr_dev,
911*4882a593Smuzhiyun 				struct hns_roce_mr *mr, int flags, u32 pdn,
912*4882a593Smuzhiyun 				int mr_access_flags, u64 iova, u64 size,
913*4882a593Smuzhiyun 				void *mb_buf);
914*4882a593Smuzhiyun 	int (*frmr_write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
915*4882a593Smuzhiyun 			       struct hns_roce_mr *mr);
916*4882a593Smuzhiyun 	int (*mw_write_mtpt)(void *mb_buf, struct hns_roce_mw *mw);
917*4882a593Smuzhiyun 	void (*write_cqc)(struct hns_roce_dev *hr_dev,
918*4882a593Smuzhiyun 			  struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
919*4882a593Smuzhiyun 			  dma_addr_t dma_handle);
920*4882a593Smuzhiyun 	int (*set_hem)(struct hns_roce_dev *hr_dev,
921*4882a593Smuzhiyun 		       struct hns_roce_hem_table *table, int obj, int step_idx);
922*4882a593Smuzhiyun 	int (*clear_hem)(struct hns_roce_dev *hr_dev,
923*4882a593Smuzhiyun 			 struct hns_roce_hem_table *table, int obj,
924*4882a593Smuzhiyun 			 int step_idx);
925*4882a593Smuzhiyun 	int (*query_qp)(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
926*4882a593Smuzhiyun 			int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr);
927*4882a593Smuzhiyun 	int (*modify_qp)(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
928*4882a593Smuzhiyun 			 int attr_mask, enum ib_qp_state cur_state,
929*4882a593Smuzhiyun 			 enum ib_qp_state new_state);
930*4882a593Smuzhiyun 	int (*destroy_qp)(struct ib_qp *ibqp, struct ib_udata *udata);
931*4882a593Smuzhiyun 	int (*qp_flow_control_init)(struct hns_roce_dev *hr_dev,
932*4882a593Smuzhiyun 			 struct hns_roce_qp *hr_qp);
933*4882a593Smuzhiyun 	int (*post_send)(struct ib_qp *ibqp, const struct ib_send_wr *wr,
934*4882a593Smuzhiyun 			 const struct ib_send_wr **bad_wr);
935*4882a593Smuzhiyun 	int (*post_recv)(struct ib_qp *qp, const struct ib_recv_wr *recv_wr,
936*4882a593Smuzhiyun 			 const struct ib_recv_wr **bad_recv_wr);
937*4882a593Smuzhiyun 	int (*req_notify_cq)(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
938*4882a593Smuzhiyun 	int (*poll_cq)(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
939*4882a593Smuzhiyun 	int (*dereg_mr)(struct hns_roce_dev *hr_dev, struct hns_roce_mr *mr,
940*4882a593Smuzhiyun 			struct ib_udata *udata);
941*4882a593Smuzhiyun 	int (*destroy_cq)(struct ib_cq *ibcq, struct ib_udata *udata);
942*4882a593Smuzhiyun 	int (*modify_cq)(struct ib_cq *cq, u16 cq_count, u16 cq_period);
943*4882a593Smuzhiyun 	int (*init_eq)(struct hns_roce_dev *hr_dev);
944*4882a593Smuzhiyun 	void (*cleanup_eq)(struct hns_roce_dev *hr_dev);
945*4882a593Smuzhiyun 	void (*write_srqc)(struct hns_roce_dev *hr_dev,
946*4882a593Smuzhiyun 			   struct hns_roce_srq *srq, u32 pdn, u16 xrcd, u32 cqn,
947*4882a593Smuzhiyun 			   void *mb_buf, u64 *mtts_wqe, u64 *mtts_idx,
948*4882a593Smuzhiyun 			   dma_addr_t dma_handle_wqe,
949*4882a593Smuzhiyun 			   dma_addr_t dma_handle_idx);
950*4882a593Smuzhiyun 	int (*modify_srq)(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
951*4882a593Smuzhiyun 		       enum ib_srq_attr_mask srq_attr_mask,
952*4882a593Smuzhiyun 		       struct ib_udata *udata);
953*4882a593Smuzhiyun 	int (*query_srq)(struct ib_srq *ibsrq, struct ib_srq_attr *attr);
954*4882a593Smuzhiyun 	int (*post_srq_recv)(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
955*4882a593Smuzhiyun 			     const struct ib_recv_wr **bad_wr);
956*4882a593Smuzhiyun 	const struct ib_device_ops *hns_roce_dev_ops;
957*4882a593Smuzhiyun 	const struct ib_device_ops *hns_roce_dev_srq_ops;
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun struct hns_roce_dev {
961*4882a593Smuzhiyun 	struct ib_device	ib_dev;
962*4882a593Smuzhiyun 	struct platform_device  *pdev;
963*4882a593Smuzhiyun 	struct pci_dev		*pci_dev;
964*4882a593Smuzhiyun 	struct device		*dev;
965*4882a593Smuzhiyun 	struct hns_roce_uar     priv_uar;
966*4882a593Smuzhiyun 	const char		*irq_names[HNS_ROCE_MAX_IRQ_NUM];
967*4882a593Smuzhiyun 	spinlock_t		sm_lock;
968*4882a593Smuzhiyun 	spinlock_t		bt_cmd_lock;
969*4882a593Smuzhiyun 	bool			active;
970*4882a593Smuzhiyun 	bool			is_reset;
971*4882a593Smuzhiyun 	bool			dis_db;
972*4882a593Smuzhiyun 	unsigned long		reset_cnt;
973*4882a593Smuzhiyun 	struct hns_roce_ib_iboe iboe;
974*4882a593Smuzhiyun 	enum hns_roce_device_state state;
975*4882a593Smuzhiyun 	struct list_head	qp_list; /* list of all qps on this dev */
976*4882a593Smuzhiyun 	spinlock_t		qp_list_lock; /* protect qp_list */
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	struct list_head        pgdir_list;
979*4882a593Smuzhiyun 	struct mutex            pgdir_mutex;
980*4882a593Smuzhiyun 	int			irq[HNS_ROCE_MAX_IRQ_NUM];
981*4882a593Smuzhiyun 	u8 __iomem		*reg_base;
982*4882a593Smuzhiyun 	struct hns_roce_caps	caps;
983*4882a593Smuzhiyun 	struct xarray		qp_table_xa;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	unsigned char	dev_addr[HNS_ROCE_MAX_PORTS][ETH_ALEN];
986*4882a593Smuzhiyun 	u64			sys_image_guid;
987*4882a593Smuzhiyun 	u32                     vendor_id;
988*4882a593Smuzhiyun 	u32                     vendor_part_id;
989*4882a593Smuzhiyun 	u32                     hw_rev;
990*4882a593Smuzhiyun 	void __iomem            *priv_addr;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	struct hns_roce_cmdq	cmd;
993*4882a593Smuzhiyun 	struct hns_roce_bitmap    pd_bitmap;
994*4882a593Smuzhiyun 	struct hns_roce_uar_table uar_table;
995*4882a593Smuzhiyun 	struct hns_roce_mr_table  mr_table;
996*4882a593Smuzhiyun 	struct hns_roce_cq_table  cq_table;
997*4882a593Smuzhiyun 	struct hns_roce_srq_table srq_table;
998*4882a593Smuzhiyun 	struct hns_roce_qp_table  qp_table;
999*4882a593Smuzhiyun 	struct hns_roce_eq_table  eq_table;
1000*4882a593Smuzhiyun 	struct hns_roce_hem_table  qpc_timer_table;
1001*4882a593Smuzhiyun 	struct hns_roce_hem_table  cqc_timer_table;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	int			cmd_mod;
1004*4882a593Smuzhiyun 	int			loop_idc;
1005*4882a593Smuzhiyun 	u32			sdb_offset;
1006*4882a593Smuzhiyun 	u32			odb_offset;
1007*4882a593Smuzhiyun 	dma_addr_t		tptr_dma_addr;	/* only for hw v1 */
1008*4882a593Smuzhiyun 	u32			tptr_size;	/* only for hw v1 */
1009*4882a593Smuzhiyun 	const struct hns_roce_hw *hw;
1010*4882a593Smuzhiyun 	void			*priv;
1011*4882a593Smuzhiyun 	struct workqueue_struct *irq_workq;
1012*4882a593Smuzhiyun 	const struct hns_roce_dfx_hw *dfx;
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
to_hr_dev(struct ib_device * ib_dev)1015*4882a593Smuzhiyun static inline struct hns_roce_dev *to_hr_dev(struct ib_device *ib_dev)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	return container_of(ib_dev, struct hns_roce_dev, ib_dev);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun static inline struct hns_roce_ucontext
to_hr_ucontext(struct ib_ucontext * ibucontext)1021*4882a593Smuzhiyun 			*to_hr_ucontext(struct ib_ucontext *ibucontext)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	return container_of(ibucontext, struct hns_roce_ucontext, ibucontext);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
to_hr_pd(struct ib_pd * ibpd)1026*4882a593Smuzhiyun static inline struct hns_roce_pd *to_hr_pd(struct ib_pd *ibpd)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	return container_of(ibpd, struct hns_roce_pd, ibpd);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
to_hr_ah(struct ib_ah * ibah)1031*4882a593Smuzhiyun static inline struct hns_roce_ah *to_hr_ah(struct ib_ah *ibah)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	return container_of(ibah, struct hns_roce_ah, ibah);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
to_hr_mr(struct ib_mr * ibmr)1036*4882a593Smuzhiyun static inline struct hns_roce_mr *to_hr_mr(struct ib_mr *ibmr)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	return container_of(ibmr, struct hns_roce_mr, ibmr);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
to_hr_mw(struct ib_mw * ibmw)1041*4882a593Smuzhiyun static inline struct hns_roce_mw *to_hr_mw(struct ib_mw *ibmw)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	return container_of(ibmw, struct hns_roce_mw, ibmw);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
to_hr_qp(struct ib_qp * ibqp)1046*4882a593Smuzhiyun static inline struct hns_roce_qp *to_hr_qp(struct ib_qp *ibqp)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	return container_of(ibqp, struct hns_roce_qp, ibqp);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
to_hr_cq(struct ib_cq * ib_cq)1051*4882a593Smuzhiyun static inline struct hns_roce_cq *to_hr_cq(struct ib_cq *ib_cq)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	return container_of(ib_cq, struct hns_roce_cq, ib_cq);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
to_hr_srq(struct ib_srq * ibsrq)1056*4882a593Smuzhiyun static inline struct hns_roce_srq *to_hr_srq(struct ib_srq *ibsrq)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	return container_of(ibsrq, struct hns_roce_srq, ibsrq);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
hns_roce_write64_k(__le32 val[2],void __iomem * dest)1061*4882a593Smuzhiyun static inline void hns_roce_write64_k(__le32 val[2], void __iomem *dest)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	__raw_writeq(*(u64 *) val, dest);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static inline struct hns_roce_qp
__hns_roce_qp_lookup(struct hns_roce_dev * hr_dev,u32 qpn)1067*4882a593Smuzhiyun 	*__hns_roce_qp_lookup(struct hns_roce_dev *hr_dev, u32 qpn)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	return xa_load(&hr_dev->qp_table_xa, qpn & (hr_dev->caps.num_qps - 1));
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
hns_roce_buf_is_direct(struct hns_roce_buf * buf)1072*4882a593Smuzhiyun static inline bool hns_roce_buf_is_direct(struct hns_roce_buf *buf)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	if (buf->page_list)
1075*4882a593Smuzhiyun 		return false;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return true;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
hns_roce_buf_offset(struct hns_roce_buf * buf,int offset)1080*4882a593Smuzhiyun static inline void *hns_roce_buf_offset(struct hns_roce_buf *buf, int offset)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	if (hns_roce_buf_is_direct(buf))
1083*4882a593Smuzhiyun 		return (char *)(buf->direct.buf) + (offset & (buf->size - 1));
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	return (char *)(buf->page_list[offset >> buf->page_shift].buf) +
1086*4882a593Smuzhiyun 	       (offset & ((1 << buf->page_shift) - 1));
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
hns_roce_buf_page(struct hns_roce_buf * buf,int idx)1089*4882a593Smuzhiyun static inline dma_addr_t hns_roce_buf_page(struct hns_roce_buf *buf, int idx)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	if (hns_roce_buf_is_direct(buf))
1092*4882a593Smuzhiyun 		return buf->direct.map + ((dma_addr_t)idx << buf->page_shift);
1093*4882a593Smuzhiyun 	else
1094*4882a593Smuzhiyun 		return buf->page_list[idx].map;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun #define hr_hw_page_align(x)		ALIGN(x, 1 << HNS_HW_PAGE_SHIFT)
1098*4882a593Smuzhiyun 
to_hr_hw_page_addr(u64 addr)1099*4882a593Smuzhiyun static inline u64 to_hr_hw_page_addr(u64 addr)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	return addr >> HNS_HW_PAGE_SHIFT;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
to_hr_hw_page_shift(u32 page_shift)1104*4882a593Smuzhiyun static inline u32 to_hr_hw_page_shift(u32 page_shift)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	return page_shift - HNS_HW_PAGE_SHIFT;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
to_hr_hem_hopnum(u32 hopnum,u32 count)1109*4882a593Smuzhiyun static inline u32 to_hr_hem_hopnum(u32 hopnum, u32 count)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	if (count > 0)
1112*4882a593Smuzhiyun 		return hopnum == HNS_ROCE_HOP_NUM_0 ? 0 : hopnum;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	return 0;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
to_hr_hem_entries_size(u32 count,u32 buf_shift)1117*4882a593Smuzhiyun static inline u32 to_hr_hem_entries_size(u32 count, u32 buf_shift)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	return hr_hw_page_align(count << buf_shift);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
to_hr_hem_entries_count(u32 count,u32 buf_shift)1122*4882a593Smuzhiyun static inline u32 to_hr_hem_entries_count(u32 count, u32 buf_shift)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	return hr_hw_page_align(count << buf_shift) >> buf_shift;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
to_hr_hem_entries_shift(u32 count,u32 buf_shift)1127*4882a593Smuzhiyun static inline u32 to_hr_hem_entries_shift(u32 count, u32 buf_shift)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	if (!count)
1130*4882a593Smuzhiyun 		return 0;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	return ilog2(to_hr_hem_entries_count(count, buf_shift));
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun #define DSCP_SHIFT 2
1136*4882a593Smuzhiyun 
get_tclass(const struct ib_global_route * grh)1137*4882a593Smuzhiyun static inline u8 get_tclass(const struct ib_global_route *grh)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	return grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP ?
1140*4882a593Smuzhiyun 	       grh->traffic_class >> DSCP_SHIFT : grh->traffic_class;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun int hns_roce_init_uar_table(struct hns_roce_dev *dev);
1144*4882a593Smuzhiyun int hns_roce_uar_alloc(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
1145*4882a593Smuzhiyun void hns_roce_uar_free(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
1146*4882a593Smuzhiyun void hns_roce_cleanup_uar_table(struct hns_roce_dev *dev);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun int hns_roce_cmd_init(struct hns_roce_dev *hr_dev);
1149*4882a593Smuzhiyun void hns_roce_cmd_cleanup(struct hns_roce_dev *hr_dev);
1150*4882a593Smuzhiyun void hns_roce_cmd_event(struct hns_roce_dev *hr_dev, u16 token, u8 status,
1151*4882a593Smuzhiyun 			u64 out_param);
1152*4882a593Smuzhiyun int hns_roce_cmd_use_events(struct hns_roce_dev *hr_dev);
1153*4882a593Smuzhiyun void hns_roce_cmd_use_polling(struct hns_roce_dev *hr_dev);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun /* hns roce hw need current block and next block addr from mtt */
1156*4882a593Smuzhiyun #define MTT_MIN_COUNT	 2
1157*4882a593Smuzhiyun int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1158*4882a593Smuzhiyun 		      int offset, u64 *mtt_buf, int mtt_max, u64 *base_addr);
1159*4882a593Smuzhiyun int hns_roce_mtr_create(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1160*4882a593Smuzhiyun 			struct hns_roce_buf_attr *buf_attr,
1161*4882a593Smuzhiyun 			unsigned int page_shift, struct ib_udata *udata,
1162*4882a593Smuzhiyun 			unsigned long user_addr);
1163*4882a593Smuzhiyun void hns_roce_mtr_destroy(struct hns_roce_dev *hr_dev,
1164*4882a593Smuzhiyun 			  struct hns_roce_mtr *mtr);
1165*4882a593Smuzhiyun int hns_roce_mtr_map(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1166*4882a593Smuzhiyun 		     dma_addr_t *pages, int page_cnt);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun int hns_roce_init_pd_table(struct hns_roce_dev *hr_dev);
1169*4882a593Smuzhiyun int hns_roce_init_mr_table(struct hns_roce_dev *hr_dev);
1170*4882a593Smuzhiyun int hns_roce_init_cq_table(struct hns_roce_dev *hr_dev);
1171*4882a593Smuzhiyun int hns_roce_init_qp_table(struct hns_roce_dev *hr_dev);
1172*4882a593Smuzhiyun int hns_roce_init_srq_table(struct hns_roce_dev *hr_dev);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun void hns_roce_cleanup_pd_table(struct hns_roce_dev *hr_dev);
1175*4882a593Smuzhiyun void hns_roce_cleanup_mr_table(struct hns_roce_dev *hr_dev);
1176*4882a593Smuzhiyun void hns_roce_cleanup_eq_table(struct hns_roce_dev *hr_dev);
1177*4882a593Smuzhiyun void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev);
1178*4882a593Smuzhiyun void hns_roce_cleanup_qp_table(struct hns_roce_dev *hr_dev);
1179*4882a593Smuzhiyun void hns_roce_cleanup_srq_table(struct hns_roce_dev *hr_dev);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun int hns_roce_bitmap_alloc(struct hns_roce_bitmap *bitmap, unsigned long *obj);
1182*4882a593Smuzhiyun void hns_roce_bitmap_free(struct hns_roce_bitmap *bitmap, unsigned long obj,
1183*4882a593Smuzhiyun 			 int rr);
1184*4882a593Smuzhiyun int hns_roce_bitmap_init(struct hns_roce_bitmap *bitmap, u32 num, u32 mask,
1185*4882a593Smuzhiyun 			 u32 reserved_bot, u32 resetrved_top);
1186*4882a593Smuzhiyun void hns_roce_bitmap_cleanup(struct hns_roce_bitmap *bitmap);
1187*4882a593Smuzhiyun void hns_roce_cleanup_bitmap(struct hns_roce_dev *hr_dev);
1188*4882a593Smuzhiyun int hns_roce_bitmap_alloc_range(struct hns_roce_bitmap *bitmap, int cnt,
1189*4882a593Smuzhiyun 				int align, unsigned long *obj);
1190*4882a593Smuzhiyun void hns_roce_bitmap_free_range(struct hns_roce_bitmap *bitmap,
1191*4882a593Smuzhiyun 				unsigned long obj, int cnt,
1192*4882a593Smuzhiyun 				int rr);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun int hns_roce_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
1195*4882a593Smuzhiyun 		       struct ib_udata *udata);
1196*4882a593Smuzhiyun int hns_roce_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
hns_roce_destroy_ah(struct ib_ah * ah,u32 flags)1197*4882a593Smuzhiyun static inline int hns_roce_destroy_ah(struct ib_ah *ah, u32 flags)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	return 0;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun int hns_roce_alloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1203*4882a593Smuzhiyun int hns_roce_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc);
1206*4882a593Smuzhiyun struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1207*4882a593Smuzhiyun 				   u64 virt_addr, int access_flags,
1208*4882a593Smuzhiyun 				   struct ib_udata *udata);
1209*4882a593Smuzhiyun int hns_roce_rereg_user_mr(struct ib_mr *mr, int flags, u64 start, u64 length,
1210*4882a593Smuzhiyun 			   u64 virt_addr, int mr_access_flags, struct ib_pd *pd,
1211*4882a593Smuzhiyun 			   struct ib_udata *udata);
1212*4882a593Smuzhiyun struct ib_mr *hns_roce_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1213*4882a593Smuzhiyun 				u32 max_num_sg);
1214*4882a593Smuzhiyun int hns_roce_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1215*4882a593Smuzhiyun 		       unsigned int *sg_offset);
1216*4882a593Smuzhiyun int hns_roce_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1217*4882a593Smuzhiyun int hns_roce_hw_destroy_mpt(struct hns_roce_dev *hr_dev,
1218*4882a593Smuzhiyun 			    struct hns_roce_cmd_mailbox *mailbox,
1219*4882a593Smuzhiyun 			    unsigned long mpt_index);
1220*4882a593Smuzhiyun unsigned long key_to_hw_index(u32 key);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun int hns_roce_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
1223*4882a593Smuzhiyun int hns_roce_dealloc_mw(struct ib_mw *ibmw);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun void hns_roce_buf_free(struct hns_roce_dev *hr_dev, struct hns_roce_buf *buf);
1226*4882a593Smuzhiyun int hns_roce_buf_alloc(struct hns_roce_dev *hr_dev, u32 size, u32 max_direct,
1227*4882a593Smuzhiyun 		       struct hns_roce_buf *buf, u32 page_shift);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun int hns_roce_get_kmem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
1230*4882a593Smuzhiyun 			   int buf_cnt, int start, struct hns_roce_buf *buf);
1231*4882a593Smuzhiyun int hns_roce_get_umem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
1232*4882a593Smuzhiyun 			   int buf_cnt, int start, struct ib_umem *umem,
1233*4882a593Smuzhiyun 			   unsigned int page_shift);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun int hns_roce_create_srq(struct ib_srq *srq,
1236*4882a593Smuzhiyun 			struct ib_srq_init_attr *srq_init_attr,
1237*4882a593Smuzhiyun 			struct ib_udata *udata);
1238*4882a593Smuzhiyun int hns_roce_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
1239*4882a593Smuzhiyun 			enum ib_srq_attr_mask srq_attr_mask,
1240*4882a593Smuzhiyun 			struct ib_udata *udata);
1241*4882a593Smuzhiyun int hns_roce_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun struct ib_qp *hns_roce_create_qp(struct ib_pd *ib_pd,
1244*4882a593Smuzhiyun 				 struct ib_qp_init_attr *init_attr,
1245*4882a593Smuzhiyun 				 struct ib_udata *udata);
1246*4882a593Smuzhiyun int hns_roce_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1247*4882a593Smuzhiyun 		       int attr_mask, struct ib_udata *udata);
1248*4882a593Smuzhiyun void init_flush_work(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1249*4882a593Smuzhiyun void *hns_roce_get_recv_wqe(struct hns_roce_qp *hr_qp, int n);
1250*4882a593Smuzhiyun void *hns_roce_get_send_wqe(struct hns_roce_qp *hr_qp, int n);
1251*4882a593Smuzhiyun void *hns_roce_get_extend_sge(struct hns_roce_qp *hr_qp, int n);
1252*4882a593Smuzhiyun bool hns_roce_wq_overflow(struct hns_roce_wq *hr_wq, int nreq,
1253*4882a593Smuzhiyun 			  struct ib_cq *ib_cq);
1254*4882a593Smuzhiyun enum hns_roce_qp_state to_hns_roce_state(enum ib_qp_state state);
1255*4882a593Smuzhiyun void hns_roce_lock_cqs(struct hns_roce_cq *send_cq,
1256*4882a593Smuzhiyun 		       struct hns_roce_cq *recv_cq);
1257*4882a593Smuzhiyun void hns_roce_unlock_cqs(struct hns_roce_cq *send_cq,
1258*4882a593Smuzhiyun 			 struct hns_roce_cq *recv_cq);
1259*4882a593Smuzhiyun void hns_roce_qp_remove(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1260*4882a593Smuzhiyun void hns_roce_qp_destroy(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp,
1261*4882a593Smuzhiyun 			 struct ib_udata *udata);
1262*4882a593Smuzhiyun __be32 send_ieth(const struct ib_send_wr *wr);
1263*4882a593Smuzhiyun int to_hr_qp_type(int qp_type);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
1266*4882a593Smuzhiyun 		       struct ib_udata *udata);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun int hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
1269*4882a593Smuzhiyun int hns_roce_db_map_user(struct hns_roce_ucontext *context,
1270*4882a593Smuzhiyun 			 struct ib_udata *udata, unsigned long virt,
1271*4882a593Smuzhiyun 			 struct hns_roce_db *db);
1272*4882a593Smuzhiyun void hns_roce_db_unmap_user(struct hns_roce_ucontext *context,
1273*4882a593Smuzhiyun 			    struct hns_roce_db *db);
1274*4882a593Smuzhiyun int hns_roce_alloc_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db,
1275*4882a593Smuzhiyun 		      int order);
1276*4882a593Smuzhiyun void hns_roce_free_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn);
1279*4882a593Smuzhiyun void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type);
1280*4882a593Smuzhiyun void hns_roce_qp_event(struct hns_roce_dev *hr_dev, u32 qpn, int event_type);
1281*4882a593Smuzhiyun void hns_roce_srq_event(struct hns_roce_dev *hr_dev, u32 srqn, int event_type);
1282*4882a593Smuzhiyun int hns_get_gid_index(struct hns_roce_dev *hr_dev, u8 port, int gid_index);
1283*4882a593Smuzhiyun void hns_roce_handle_device_err(struct hns_roce_dev *hr_dev);
1284*4882a593Smuzhiyun int hns_roce_init(struct hns_roce_dev *hr_dev);
1285*4882a593Smuzhiyun void hns_roce_exit(struct hns_roce_dev *hr_dev);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun int hns_roce_fill_res_cq_entry(struct sk_buff *msg,
1288*4882a593Smuzhiyun 			       struct ib_cq *ib_cq);
1289*4882a593Smuzhiyun #endif /* _HNS_ROCE_DEVICE_H */
1290