1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016 Hisilicon Limited.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/platform_device.h>
34*4882a593Smuzhiyun #include <rdma/ib_umem.h>
35*4882a593Smuzhiyun #include <rdma/uverbs_ioctl.h>
36*4882a593Smuzhiyun #include "hns_roce_device.h"
37*4882a593Smuzhiyun #include "hns_roce_cmd.h"
38*4882a593Smuzhiyun #include "hns_roce_hem.h"
39*4882a593Smuzhiyun #include <rdma/hns-abi.h>
40*4882a593Smuzhiyun #include "hns_roce_common.h"
41*4882a593Smuzhiyun
alloc_cqc(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq)42*4882a593Smuzhiyun static int alloc_cqc(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct hns_roce_cmd_mailbox *mailbox;
45*4882a593Smuzhiyun struct hns_roce_cq_table *cq_table;
46*4882a593Smuzhiyun struct ib_device *ibdev = &hr_dev->ib_dev;
47*4882a593Smuzhiyun u64 mtts[MTT_MIN_COUNT] = { 0 };
48*4882a593Smuzhiyun dma_addr_t dma_handle;
49*4882a593Smuzhiyun int ret;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun ret = hns_roce_mtr_find(hr_dev, &hr_cq->mtr, 0, mtts, ARRAY_SIZE(mtts),
52*4882a593Smuzhiyun &dma_handle);
53*4882a593Smuzhiyun if (!ret) {
54*4882a593Smuzhiyun ibdev_err(ibdev, "failed to find CQ mtr, ret = %d.\n", ret);
55*4882a593Smuzhiyun return -EINVAL;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun cq_table = &hr_dev->cq_table;
59*4882a593Smuzhiyun ret = hns_roce_bitmap_alloc(&cq_table->bitmap, &hr_cq->cqn);
60*4882a593Smuzhiyun if (ret) {
61*4882a593Smuzhiyun ibdev_err(ibdev, "failed to alloc CQ bitmap, ret = %d.\n", ret);
62*4882a593Smuzhiyun return ret;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Get CQC memory HEM(Hardware Entry Memory) table */
66*4882a593Smuzhiyun ret = hns_roce_table_get(hr_dev, &cq_table->table, hr_cq->cqn);
67*4882a593Smuzhiyun if (ret) {
68*4882a593Smuzhiyun ibdev_err(ibdev, "failed to get CQ(0x%lx) context, ret = %d.\n",
69*4882a593Smuzhiyun hr_cq->cqn, ret);
70*4882a593Smuzhiyun goto err_out;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun ret = xa_err(xa_store(&cq_table->array, hr_cq->cqn, hr_cq, GFP_KERNEL));
74*4882a593Smuzhiyun if (ret) {
75*4882a593Smuzhiyun ibdev_err(ibdev, "failed to xa_store CQ, ret = %d.\n", ret);
76*4882a593Smuzhiyun goto err_put;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Allocate mailbox memory */
80*4882a593Smuzhiyun mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
81*4882a593Smuzhiyun if (IS_ERR(mailbox)) {
82*4882a593Smuzhiyun ret = PTR_ERR(mailbox);
83*4882a593Smuzhiyun goto err_xa;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun hr_dev->hw->write_cqc(hr_dev, hr_cq, mailbox->buf, mtts, dma_handle);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Send mailbox to hw */
89*4882a593Smuzhiyun ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 0,
90*4882a593Smuzhiyun HNS_ROCE_CMD_CREATE_CQC, HNS_ROCE_CMD_TIMEOUT_MSECS);
91*4882a593Smuzhiyun hns_roce_free_cmd_mailbox(hr_dev, mailbox);
92*4882a593Smuzhiyun if (ret) {
93*4882a593Smuzhiyun ibdev_err(ibdev,
94*4882a593Smuzhiyun "failed to send create cmd for CQ(0x%lx), ret = %d.\n",
95*4882a593Smuzhiyun hr_cq->cqn, ret);
96*4882a593Smuzhiyun goto err_xa;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun hr_cq->cons_index = 0;
100*4882a593Smuzhiyun hr_cq->arm_sn = 1;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun atomic_set(&hr_cq->refcount, 1);
103*4882a593Smuzhiyun init_completion(&hr_cq->free);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun err_xa:
108*4882a593Smuzhiyun xa_erase(&cq_table->array, hr_cq->cqn);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun err_put:
111*4882a593Smuzhiyun hns_roce_table_put(hr_dev, &cq_table->table, hr_cq->cqn);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun err_out:
114*4882a593Smuzhiyun hns_roce_bitmap_free(&cq_table->bitmap, hr_cq->cqn, BITMAP_NO_RR);
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
free_cqc(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq)118*4882a593Smuzhiyun static void free_cqc(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct hns_roce_cq_table *cq_table = &hr_dev->cq_table;
121*4882a593Smuzhiyun struct device *dev = hr_dev->dev;
122*4882a593Smuzhiyun int ret;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = hns_roce_cmd_mbox(hr_dev, 0, 0, hr_cq->cqn, 1,
125*4882a593Smuzhiyun HNS_ROCE_CMD_DESTROY_CQC,
126*4882a593Smuzhiyun HNS_ROCE_CMD_TIMEOUT_MSECS);
127*4882a593Smuzhiyun if (ret)
128*4882a593Smuzhiyun dev_err(dev, "DESTROY_CQ failed (%d) for CQN %06lx\n", ret,
129*4882a593Smuzhiyun hr_cq->cqn);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun xa_erase(&cq_table->array, hr_cq->cqn);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Waiting interrupt process procedure carried out */
134*4882a593Smuzhiyun synchronize_irq(hr_dev->eq_table.eq[hr_cq->vector].irq);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* wait for all interrupt processed */
137*4882a593Smuzhiyun if (atomic_dec_and_test(&hr_cq->refcount))
138*4882a593Smuzhiyun complete(&hr_cq->free);
139*4882a593Smuzhiyun wait_for_completion(&hr_cq->free);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun hns_roce_table_put(hr_dev, &cq_table->table, hr_cq->cqn);
142*4882a593Smuzhiyun hns_roce_bitmap_free(&cq_table->bitmap, hr_cq->cqn, BITMAP_NO_RR);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
alloc_cq_buf(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq,struct ib_udata * udata,unsigned long addr)145*4882a593Smuzhiyun static int alloc_cq_buf(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq,
146*4882a593Smuzhiyun struct ib_udata *udata, unsigned long addr)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct ib_device *ibdev = &hr_dev->ib_dev;
149*4882a593Smuzhiyun struct hns_roce_buf_attr buf_attr = {};
150*4882a593Smuzhiyun int ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun buf_attr.page_shift = hr_dev->caps.cqe_buf_pg_sz + HNS_HW_PAGE_SHIFT;
153*4882a593Smuzhiyun buf_attr.region[0].size = hr_cq->cq_depth * hr_cq->cqe_size;
154*4882a593Smuzhiyun buf_attr.region[0].hopnum = hr_dev->caps.cqe_hop_num;
155*4882a593Smuzhiyun buf_attr.region_count = 1;
156*4882a593Smuzhiyun buf_attr.fixed_page = true;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun ret = hns_roce_mtr_create(hr_dev, &hr_cq->mtr, &buf_attr,
159*4882a593Smuzhiyun hr_dev->caps.cqe_ba_pg_sz + HNS_HW_PAGE_SHIFT,
160*4882a593Smuzhiyun udata, addr);
161*4882a593Smuzhiyun if (ret)
162*4882a593Smuzhiyun ibdev_err(ibdev, "failed to alloc CQ mtr, ret = %d.\n", ret);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
free_cq_buf(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq)167*4882a593Smuzhiyun static void free_cq_buf(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun hns_roce_mtr_destroy(hr_dev, &hr_cq->mtr);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
alloc_cq_db(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq,struct ib_udata * udata,unsigned long addr,struct hns_roce_ib_create_cq_resp * resp)172*4882a593Smuzhiyun static int alloc_cq_db(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq,
173*4882a593Smuzhiyun struct ib_udata *udata, unsigned long addr,
174*4882a593Smuzhiyun struct hns_roce_ib_create_cq_resp *resp)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun bool has_db = hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RECORD_DB;
177*4882a593Smuzhiyun struct hns_roce_ucontext *uctx;
178*4882a593Smuzhiyun int err;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (udata) {
181*4882a593Smuzhiyun if (has_db &&
182*4882a593Smuzhiyun udata->outlen >= offsetofend(typeof(*resp), cap_flags)) {
183*4882a593Smuzhiyun uctx = rdma_udata_to_drv_context(udata,
184*4882a593Smuzhiyun struct hns_roce_ucontext, ibucontext);
185*4882a593Smuzhiyun err = hns_roce_db_map_user(uctx, udata, addr,
186*4882a593Smuzhiyun &hr_cq->db);
187*4882a593Smuzhiyun if (err)
188*4882a593Smuzhiyun return err;
189*4882a593Smuzhiyun hr_cq->flags |= HNS_ROCE_CQ_FLAG_RECORD_DB;
190*4882a593Smuzhiyun resp->cap_flags |= HNS_ROCE_CQ_FLAG_RECORD_DB;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun if (has_db) {
194*4882a593Smuzhiyun err = hns_roce_alloc_db(hr_dev, &hr_cq->db, 1);
195*4882a593Smuzhiyun if (err)
196*4882a593Smuzhiyun return err;
197*4882a593Smuzhiyun hr_cq->set_ci_db = hr_cq->db.db_record;
198*4882a593Smuzhiyun *hr_cq->set_ci_db = 0;
199*4882a593Smuzhiyun hr_cq->flags |= HNS_ROCE_CQ_FLAG_RECORD_DB;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun hr_cq->cq_db_l = hr_dev->reg_base + hr_dev->odb_offset +
202*4882a593Smuzhiyun DB_REG_OFFSET * hr_dev->priv_uar.index;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
free_cq_db(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq,struct ib_udata * udata)208*4882a593Smuzhiyun static void free_cq_db(struct hns_roce_dev *hr_dev, struct hns_roce_cq *hr_cq,
209*4882a593Smuzhiyun struct ib_udata *udata)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct hns_roce_ucontext *uctx;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (!(hr_cq->flags & HNS_ROCE_CQ_FLAG_RECORD_DB))
214*4882a593Smuzhiyun return;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun hr_cq->flags &= ~HNS_ROCE_CQ_FLAG_RECORD_DB;
217*4882a593Smuzhiyun if (udata) {
218*4882a593Smuzhiyun uctx = rdma_udata_to_drv_context(udata,
219*4882a593Smuzhiyun struct hns_roce_ucontext,
220*4882a593Smuzhiyun ibucontext);
221*4882a593Smuzhiyun hns_roce_db_unmap_user(uctx, &hr_cq->db);
222*4882a593Smuzhiyun } else {
223*4882a593Smuzhiyun hns_roce_free_db(hr_dev, &hr_cq->db);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
set_cqe_size(struct hns_roce_cq * hr_cq,struct ib_udata * udata,struct hns_roce_ib_create_cq * ucmd)227*4882a593Smuzhiyun static void set_cqe_size(struct hns_roce_cq *hr_cq, struct ib_udata *udata,
228*4882a593Smuzhiyun struct hns_roce_ib_create_cq *ucmd)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct hns_roce_dev *hr_dev = to_hr_dev(hr_cq->ib_cq.device);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (udata) {
233*4882a593Smuzhiyun if (udata->inlen >= offsetofend(typeof(*ucmd), cqe_size))
234*4882a593Smuzhiyun hr_cq->cqe_size = ucmd->cqe_size;
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun hr_cq->cqe_size = HNS_ROCE_V2_CQE_SIZE;
237*4882a593Smuzhiyun } else {
238*4882a593Smuzhiyun hr_cq->cqe_size = hr_dev->caps.cqe_sz;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
hns_roce_create_cq(struct ib_cq * ib_cq,const struct ib_cq_init_attr * attr,struct ib_udata * udata)242*4882a593Smuzhiyun int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
243*4882a593Smuzhiyun struct ib_udata *udata)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct hns_roce_dev *hr_dev = to_hr_dev(ib_cq->device);
246*4882a593Smuzhiyun struct hns_roce_ib_create_cq_resp resp = {};
247*4882a593Smuzhiyun struct hns_roce_cq *hr_cq = to_hr_cq(ib_cq);
248*4882a593Smuzhiyun struct ib_device *ibdev = &hr_dev->ib_dev;
249*4882a593Smuzhiyun struct hns_roce_ib_create_cq ucmd = {};
250*4882a593Smuzhiyun int vector = attr->comp_vector;
251*4882a593Smuzhiyun u32 cq_entries = attr->cqe;
252*4882a593Smuzhiyun int ret;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (cq_entries < 1 || cq_entries > hr_dev->caps.max_cqes) {
255*4882a593Smuzhiyun ibdev_err(ibdev, "failed to check CQ count %u, max = %u.\n",
256*4882a593Smuzhiyun cq_entries, hr_dev->caps.max_cqes);
257*4882a593Smuzhiyun return -EINVAL;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (vector >= hr_dev->caps.num_comp_vectors) {
261*4882a593Smuzhiyun ibdev_err(ibdev, "failed to check CQ vector = %d, max = %d.\n",
262*4882a593Smuzhiyun vector, hr_dev->caps.num_comp_vectors);
263*4882a593Smuzhiyun return -EINVAL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun cq_entries = max(cq_entries, hr_dev->caps.min_cqes);
267*4882a593Smuzhiyun cq_entries = roundup_pow_of_two(cq_entries);
268*4882a593Smuzhiyun hr_cq->ib_cq.cqe = cq_entries - 1; /* used as cqe index */
269*4882a593Smuzhiyun hr_cq->cq_depth = cq_entries;
270*4882a593Smuzhiyun hr_cq->vector = vector;
271*4882a593Smuzhiyun spin_lock_init(&hr_cq->lock);
272*4882a593Smuzhiyun INIT_LIST_HEAD(&hr_cq->sq_list);
273*4882a593Smuzhiyun INIT_LIST_HEAD(&hr_cq->rq_list);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (udata) {
276*4882a593Smuzhiyun ret = ib_copy_from_udata(&ucmd, udata,
277*4882a593Smuzhiyun min(udata->inlen, sizeof(ucmd)));
278*4882a593Smuzhiyun if (ret) {
279*4882a593Smuzhiyun ibdev_err(ibdev, "failed to copy CQ udata, ret = %d.\n",
280*4882a593Smuzhiyun ret);
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun set_cqe_size(hr_cq, udata, &ucmd);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = alloc_cq_buf(hr_dev, hr_cq, udata, ucmd.buf_addr);
288*4882a593Smuzhiyun if (ret) {
289*4882a593Smuzhiyun ibdev_err(ibdev, "failed to alloc CQ buf, ret = %d.\n", ret);
290*4882a593Smuzhiyun return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ret = alloc_cq_db(hr_dev, hr_cq, udata, ucmd.db_addr, &resp);
294*4882a593Smuzhiyun if (ret) {
295*4882a593Smuzhiyun ibdev_err(ibdev, "failed to alloc CQ db, ret = %d.\n", ret);
296*4882a593Smuzhiyun goto err_cq_buf;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = alloc_cqc(hr_dev, hr_cq);
300*4882a593Smuzhiyun if (ret) {
301*4882a593Smuzhiyun ibdev_err(ibdev,
302*4882a593Smuzhiyun "failed to alloc CQ context, ret = %d.\n", ret);
303*4882a593Smuzhiyun goto err_cq_db;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * For the QP created by kernel space, tptr value should be initialized
308*4882a593Smuzhiyun * to zero; For the QP created by user space, it will cause synchronous
309*4882a593Smuzhiyun * problems if tptr is set to zero here, so we initialize it in user
310*4882a593Smuzhiyun * space.
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun if (!udata && hr_cq->tptr_addr)
313*4882a593Smuzhiyun *hr_cq->tptr_addr = 0;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (udata) {
316*4882a593Smuzhiyun resp.cqn = hr_cq->cqn;
317*4882a593Smuzhiyun ret = ib_copy_to_udata(udata, &resp,
318*4882a593Smuzhiyun min(udata->outlen, sizeof(resp)));
319*4882a593Smuzhiyun if (ret)
320*4882a593Smuzhiyun goto err_cqc;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun err_cqc:
326*4882a593Smuzhiyun free_cqc(hr_dev, hr_cq);
327*4882a593Smuzhiyun err_cq_db:
328*4882a593Smuzhiyun free_cq_db(hr_dev, hr_cq, udata);
329*4882a593Smuzhiyun err_cq_buf:
330*4882a593Smuzhiyun free_cq_buf(hr_dev, hr_cq);
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
hns_roce_destroy_cq(struct ib_cq * ib_cq,struct ib_udata * udata)334*4882a593Smuzhiyun int hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct hns_roce_dev *hr_dev = to_hr_dev(ib_cq->device);
337*4882a593Smuzhiyun struct hns_roce_cq *hr_cq = to_hr_cq(ib_cq);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (hr_dev->hw->destroy_cq)
340*4882a593Smuzhiyun hr_dev->hw->destroy_cq(ib_cq, udata);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun free_cq_buf(hr_dev, hr_cq);
343*4882a593Smuzhiyun free_cq_db(hr_dev, hr_cq, udata);
344*4882a593Smuzhiyun free_cqc(hr_dev, hr_cq);
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
hns_roce_cq_completion(struct hns_roce_dev * hr_dev,u32 cqn)348*4882a593Smuzhiyun void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct hns_roce_cq *hr_cq;
351*4882a593Smuzhiyun struct ib_cq *ibcq;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun hr_cq = xa_load(&hr_dev->cq_table.array,
354*4882a593Smuzhiyun cqn & (hr_dev->caps.num_cqs - 1));
355*4882a593Smuzhiyun if (!hr_cq) {
356*4882a593Smuzhiyun dev_warn(hr_dev->dev, "Completion event for bogus CQ 0x%06x\n",
357*4882a593Smuzhiyun cqn);
358*4882a593Smuzhiyun return;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ++hr_cq->arm_sn;
362*4882a593Smuzhiyun ibcq = &hr_cq->ib_cq;
363*4882a593Smuzhiyun if (ibcq->comp_handler)
364*4882a593Smuzhiyun ibcq->comp_handler(ibcq, ibcq->cq_context);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
hns_roce_cq_event(struct hns_roce_dev * hr_dev,u32 cqn,int event_type)367*4882a593Smuzhiyun void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct device *dev = hr_dev->dev;
370*4882a593Smuzhiyun struct hns_roce_cq *hr_cq;
371*4882a593Smuzhiyun struct ib_event event;
372*4882a593Smuzhiyun struct ib_cq *ibcq;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun hr_cq = xa_load(&hr_dev->cq_table.array,
375*4882a593Smuzhiyun cqn & (hr_dev->caps.num_cqs - 1));
376*4882a593Smuzhiyun if (!hr_cq) {
377*4882a593Smuzhiyun dev_warn(dev, "Async event for bogus CQ 0x%06x\n", cqn);
378*4882a593Smuzhiyun return;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (event_type != HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID &&
382*4882a593Smuzhiyun event_type != HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR &&
383*4882a593Smuzhiyun event_type != HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW) {
384*4882a593Smuzhiyun dev_err(dev, "Unexpected event type 0x%x on CQ 0x%06x\n",
385*4882a593Smuzhiyun event_type, cqn);
386*4882a593Smuzhiyun return;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun atomic_inc(&hr_cq->refcount);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ibcq = &hr_cq->ib_cq;
392*4882a593Smuzhiyun if (ibcq->event_handler) {
393*4882a593Smuzhiyun event.device = ibcq->device;
394*4882a593Smuzhiyun event.element.cq = ibcq;
395*4882a593Smuzhiyun event.event = IB_EVENT_CQ_ERR;
396*4882a593Smuzhiyun ibcq->event_handler(&event, ibcq->cq_context);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (atomic_dec_and_test(&hr_cq->refcount))
400*4882a593Smuzhiyun complete(&hr_cq->free);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
hns_roce_init_cq_table(struct hns_roce_dev * hr_dev)403*4882a593Smuzhiyun int hns_roce_init_cq_table(struct hns_roce_dev *hr_dev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct hns_roce_cq_table *cq_table = &hr_dev->cq_table;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun xa_init(&cq_table->array);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return hns_roce_bitmap_init(&cq_table->bitmap, hr_dev->caps.num_cqs,
410*4882a593Smuzhiyun hr_dev->caps.num_cqs - 1,
411*4882a593Smuzhiyun hr_dev->caps.reserved_cqs, 0);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
hns_roce_cleanup_cq_table(struct hns_roce_dev * hr_dev)414*4882a593Smuzhiyun void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun hns_roce_bitmap_cleanup(&hr_dev->cq_table.bitmap);
417*4882a593Smuzhiyun }
418