xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/hns/hns_roce_common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2016 Hisilicon Limited.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef _HNS_ROCE_COMMON_H
34*4882a593Smuzhiyun #define _HNS_ROCE_COMMON_H
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define roce_write(dev, reg, val)	writel((val), (dev)->reg_base + (reg))
37*4882a593Smuzhiyun #define roce_read(dev, reg)		readl((dev)->reg_base + (reg))
38*4882a593Smuzhiyun #define roce_raw_write(value, addr) \
39*4882a593Smuzhiyun 	__raw_writel((__force u32)cpu_to_le32(value), (addr))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define roce_get_field(origin, mask, shift) \
42*4882a593Smuzhiyun 	(((le32_to_cpu(origin)) & (mask)) >> (shift))
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define roce_get_bit(origin, shift) \
45*4882a593Smuzhiyun 	roce_get_field((origin), (1ul << (shift)), (shift))
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define roce_set_field(origin, mask, shift, val) \
48*4882a593Smuzhiyun 	do { \
49*4882a593Smuzhiyun 		(origin) &= ~cpu_to_le32(mask); \
50*4882a593Smuzhiyun 		(origin) |= cpu_to_le32(((u32)(val) << (shift)) & (mask)); \
51*4882a593Smuzhiyun 	} while (0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define roce_set_bit(origin, shift, val) \
54*4882a593Smuzhiyun 	roce_set_field((origin), (1ul << (shift)), (shift), (val))
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ROCEE_GLB_CFG_ROCEE_DB_SQ_MODE_S 3
57*4882a593Smuzhiyun #define ROCEE_GLB_CFG_ROCEE_DB_OTH_MODE_S 4
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ROCEE_GLB_CFG_SQ_EXT_DB_MODE_S 5
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define ROCEE_GLB_CFG_OTH_EXT_DB_MODE_S 6
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define ROCEE_GLB_CFG_ROCEE_PORT_ST_S 10
64*4882a593Smuzhiyun #define ROCEE_GLB_CFG_ROCEE_PORT_ST_M  \
65*4882a593Smuzhiyun 	(((1UL << 6) - 1) << ROCEE_GLB_CFG_ROCEE_PORT_ST_S)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define ROCEE_GLB_CFG_TRP_RAQ_DROP_EN_S 16
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_S 0
70*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_M  \
71*4882a593Smuzhiyun 	(((1UL << 24) - 1) << ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_S)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_S 24
74*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_M  \
75*4882a593Smuzhiyun 	(((1UL << 4) - 1) << ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_S)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_S 0
78*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_M   \
79*4882a593Smuzhiyun 	(((1UL << 24) - 1) << ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_S)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_S 24
82*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_M   \
83*4882a593Smuzhiyun 	(((1UL << 4) - 1) << ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_S)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_S 0
86*4882a593Smuzhiyun #define ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_M   \
87*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_S)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_S 16
90*4882a593Smuzhiyun #define ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_M   \
91*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_S)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_S 0
94*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_M   \
95*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_S)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_S 16
98*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_M   \
99*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_S)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define ROCEE_RAQ_WL_ROCEE_RAQ_WL_S 0
102*4882a593Smuzhiyun #define ROCEE_RAQ_WL_ROCEE_RAQ_WL_M   \
103*4882a593Smuzhiyun 	(((1UL << 8) - 1) << ROCEE_RAQ_WL_ROCEE_RAQ_WL_S)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_S 0
106*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_M   \
107*4882a593Smuzhiyun 	(((1UL << 15) - 1) << \
108*4882a593Smuzhiyun 	ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_S)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_S 16
111*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_M   \
112*4882a593Smuzhiyun 	(((1UL << 4) - 1) << \
113*4882a593Smuzhiyun 	ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_S)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_EN_S 20
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_EXT_RAQ_MODE 21
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_S 0
120*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_M   \
121*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_S)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_S 5
124*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_M   \
125*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_S)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_S 0
128*4882a593Smuzhiyun #define ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_M   \
129*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_S)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_S 5
132*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_M   \
133*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_S)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_S 0
136*4882a593Smuzhiyun #define ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_M   \
137*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_S)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_S 8
140*4882a593Smuzhiyun #define ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_M   \
141*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_S)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_S 0
144*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_M   \
145*4882a593Smuzhiyun 	(((1UL << 19) - 1) << ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_S)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_S 19
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S 20
150*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M   \
151*4882a593Smuzhiyun 	(((1UL << 2) - 1) << ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_S 22
154*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_M   \
155*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_S)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_ROCEE_BT_CMD_HW_SYNS_S 31
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_S 0
160*4882a593Smuzhiyun #define ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_M   \
161*4882a593Smuzhiyun 	(((1UL << 3) - 1) << ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_S)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_S 0
164*4882a593Smuzhiyun #define ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_M   \
165*4882a593Smuzhiyun 	(((1UL << 15) - 1) << ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_S)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_CMD_S 0
168*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_CMD_M   \
169*4882a593Smuzhiyun 	(((1UL << 8) - 1) << ROCEE_MB6_ROCEE_MB_CMD_S)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_CMD_MDF_S 8
172*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_CMD_MDF_M   \
173*4882a593Smuzhiyun 	(((1UL << 4) - 1) << ROCEE_MB6_ROCEE_MB_CMD_MDF_S)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_EVENT_S 14
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_HW_RUN_S 15
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_TOKEN_S 16
180*4882a593Smuzhiyun #define ROCEE_MB6_ROCEE_MB_TOKEN_M   \
181*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_MB6_ROCEE_MB_TOKEN_S)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S 0
184*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M   \
185*4882a593Smuzhiyun 	(((1UL << 24) - 1) << ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S 24
188*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M   \
189*4882a593Smuzhiyun 	(((1UL << 4) - 1) << ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S 28
192*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M   \
193*4882a593Smuzhiyun 	(((1UL << 3) - 1) << ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S 31
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define ROCEE_SMAC_H_ROCEE_SMAC_H_S 0
198*4882a593Smuzhiyun #define ROCEE_SMAC_H_ROCEE_SMAC_H_M   \
199*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_SMAC_H_ROCEE_SMAC_H_S)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define ROCEE_SMAC_H_ROCEE_PORT_MTU_S 16
202*4882a593Smuzhiyun #define ROCEE_SMAC_H_ROCEE_PORT_MTU_M   \
203*4882a593Smuzhiyun 	(((1UL << 4) - 1) << ROCEE_SMAC_H_ROCEE_PORT_MTU_S)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQC_STATE_S 0
206*4882a593Smuzhiyun #define ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQC_STATE_M   \
207*4882a593Smuzhiyun 	(((1UL << 2) - 1) << ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQC_STATE_S)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQC_AEQE_SHIFT_S 8
210*4882a593Smuzhiyun #define ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQC_AEQE_SHIFT_M   \
211*4882a593Smuzhiyun 	(((1UL << 4) - 1) << ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQC_AEQE_SHIFT_S)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define ROCEE_CAEP_AEQC_AEQE_SHIFT_CAEP_AEQ_ALM_OVF_INT_ST_S 17
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CUR_IDX_CAEP_AEQ_BT_H_S 0
216*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CUR_IDX_CAEP_AEQ_BT_H_M   \
217*4882a593Smuzhiyun 	(((1UL << 5) - 1) << ROCEE_CAEP_AEQE_CUR_IDX_CAEP_AEQ_BT_H_S)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CUR_IDX_CAEP_AEQE_CUR_IDX_S 16
220*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CUR_IDX_CAEP_AEQE_CUR_IDX_M   \
221*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_CAEP_AEQE_CUR_IDX_CAEP_AEQE_CUR_IDX_S)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CONS_IDX_CAEP_AEQE_CONS_IDX_S 0
224*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CONS_IDX_CAEP_AEQE_CONS_IDX_M   \
225*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_CAEP_AEQE_CONS_IDX_CAEP_AEQE_CONS_IDX_S)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define ROCEE_CAEP_CEQC_SHIFT_CAEP_CEQ_ALM_OVF_INT_ST_S 16
228*4882a593Smuzhiyun #define ROCEE_CAEP_CE_IRQ_MASK_CAEP_CEQ_ALM_OVF_MASK_S 1
229*4882a593Smuzhiyun #define ROCEE_CAEP_CEQ_ALM_OVF_CAEP_CEQ_ALM_OVF_S 0
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define ROCEE_CAEP_AE_MASK_CAEP_AEQ_ALM_OVF_MASK_S 0
232*4882a593Smuzhiyun #define ROCEE_CAEP_AE_MASK_CAEP_AE_IRQ_MASK_S 1
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define ROCEE_CAEP_AE_ST_CAEP_AEQ_ALM_OVF_S 0
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_S 0
237*4882a593Smuzhiyun #define ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_M   \
238*4882a593Smuzhiyun 	(((1UL << 28) - 1) << ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_S)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S 0
241*4882a593Smuzhiyun #define ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M   \
242*4882a593Smuzhiyun 	(((1UL << 28) - 1) << ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define ROCEE_SDB_INV_CNT_SDB_INV_CNT_S 0
245*4882a593Smuzhiyun #define ROCEE_SDB_INV_CNT_SDB_INV_CNT_M   \
246*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_SDB_INV_CNT_SDB_INV_CNT_S)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S	0
249*4882a593Smuzhiyun #define ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M	\
250*4882a593Smuzhiyun 	(((1UL << 16) - 1) << ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define ROCEE_SDB_CNT_CMP_BITS 16
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define ROCEE_TSP_BP_ST_QH_FIFO_ENTRY_S	20
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define ROCEE_CNT_CLR_CE_CNT_CLR_CE_S 0
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*************ROCEE_REG DEFINITION****************/
259*4882a593Smuzhiyun #define ROCEE_VENDOR_ID_REG			0x0
260*4882a593Smuzhiyun #define ROCEE_VENDOR_PART_ID_REG		0x4
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define ROCEE_SYS_IMAGE_GUID_L_REG		0xC
263*4882a593Smuzhiyun #define ROCEE_SYS_IMAGE_GUID_H_REG		0x10
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define ROCEE_PORT_GID_L_0_REG			0x50
266*4882a593Smuzhiyun #define ROCEE_PORT_GID_ML_0_REG			0x54
267*4882a593Smuzhiyun #define ROCEE_PORT_GID_MH_0_REG			0x58
268*4882a593Smuzhiyun #define ROCEE_PORT_GID_H_0_REG			0x5C
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define ROCEE_BT_CMD_H_REG			0x204
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define ROCEE_SMAC_L_0_REG			0x240
273*4882a593Smuzhiyun #define ROCEE_SMAC_H_0_REG			0x244
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define ROCEE_QP1C_CFG3_0_REG			0x27C
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define ROCEE_CAEP_AEQE_CONS_IDX_REG		0x3AC
278*4882a593Smuzhiyun #define ROCEE_CAEP_CEQC_CONS_IDX_0_REG		0x3BC
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define ROCEE_ECC_UCERR_ALM1_REG		0xB38
281*4882a593Smuzhiyun #define ROCEE_ECC_UCERR_ALM2_REG		0xB3C
282*4882a593Smuzhiyun #define ROCEE_ECC_CERR_ALM1_REG			0xB44
283*4882a593Smuzhiyun #define ROCEE_ECC_CERR_ALM2_REG			0xB48
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define ROCEE_ACK_DELAY_REG			0x14
286*4882a593Smuzhiyun #define ROCEE_GLB_CFG_REG			0x18
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG1_REG		0x40
289*4882a593Smuzhiyun #define ROCEE_DMAE_USER_CFG2_REG		0x44
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define ROCEE_DB_SQ_WL_REG			0x154
292*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_WL_REG			0x158
293*4882a593Smuzhiyun #define ROCEE_RAQ_WL_REG			0x15C
294*4882a593Smuzhiyun #define ROCEE_WRMS_POL_TIME_INTERVAL_REG	0x160
295*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_REG			0x164
296*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_H_REG			0x168
297*4882a593Smuzhiyun #define ROCEE_EXT_DB_OTH_REG			0x16C
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define ROCEE_EXT_DB_OTH_H_REG			0x170
300*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_WL_EMPTY_REG		0x174
301*4882a593Smuzhiyun #define ROCEE_EXT_DB_SQ_WL_REG			0x178
302*4882a593Smuzhiyun #define ROCEE_EXT_DB_OTHERS_WL_EMPTY_REG	0x17C
303*4882a593Smuzhiyun #define ROCEE_EXT_DB_OTHERS_WL_REG		0x180
304*4882a593Smuzhiyun #define ROCEE_EXT_RAQ_REG			0x184
305*4882a593Smuzhiyun #define ROCEE_EXT_RAQ_H_REG			0x188
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define ROCEE_CAEP_CE_INTERVAL_CFG_REG		0x190
308*4882a593Smuzhiyun #define ROCEE_CAEP_CE_BURST_NUM_CFG_REG		0x194
309*4882a593Smuzhiyun #define ROCEE_BT_CMD_L_REG			0x200
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define ROCEE_MB1_REG				0x210
312*4882a593Smuzhiyun #define ROCEE_MB6_REG				0x224
313*4882a593Smuzhiyun #define ROCEE_DB_SQ_L_0_REG			0x230
314*4882a593Smuzhiyun #define ROCEE_DB_OTHERS_L_0_REG			0x238
315*4882a593Smuzhiyun #define ROCEE_QP1C_CFG0_0_REG			0x270
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define ROCEE_CAEP_AEQC_AEQE_SHIFT_REG		0x3A0
318*4882a593Smuzhiyun #define ROCEE_CAEP_CEQC_SHIFT_0_REG		0x3B0
319*4882a593Smuzhiyun #define ROCEE_CAEP_CE_IRQ_MASK_0_REG		0x3C0
320*4882a593Smuzhiyun #define ROCEE_CAEP_CEQ_ALM_OVF_0_REG		0x3C4
321*4882a593Smuzhiyun #define ROCEE_CAEP_AE_MASK_REG			0x6C8
322*4882a593Smuzhiyun #define ROCEE_CAEP_AE_ST_REG			0x6CC
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define ROCEE_CAEP_CQE_WCMD_EMPTY		0x850
325*4882a593Smuzhiyun #define ROCEE_SCAEP_WR_CQE_CNT			0x8D0
326*4882a593Smuzhiyun #define ROCEE_ECC_UCERR_ALM0_REG		0xB34
327*4882a593Smuzhiyun #define ROCEE_ECC_CERR_ALM0_REG			0xB40
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* V2 ROCEE REG */
330*4882a593Smuzhiyun #define ROCEE_TX_CMQ_BASEADDR_L_REG		0x07000
331*4882a593Smuzhiyun #define ROCEE_TX_CMQ_BASEADDR_H_REG		0x07004
332*4882a593Smuzhiyun #define ROCEE_TX_CMQ_DEPTH_REG			0x07008
333*4882a593Smuzhiyun #define ROCEE_TX_CMQ_TAIL_REG			0x07010
334*4882a593Smuzhiyun #define ROCEE_TX_CMQ_HEAD_REG			0x07014
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define ROCEE_RX_CMQ_BASEADDR_L_REG		0x07018
337*4882a593Smuzhiyun #define ROCEE_RX_CMQ_BASEADDR_H_REG		0x0701c
338*4882a593Smuzhiyun #define ROCEE_RX_CMQ_DEPTH_REG			0x07020
339*4882a593Smuzhiyun #define ROCEE_RX_CMQ_TAIL_REG			0x07024
340*4882a593Smuzhiyun #define ROCEE_RX_CMQ_HEAD_REG			0x07028
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define ROCEE_VF_EQ_DB_CFG0_REG			0x238
343*4882a593Smuzhiyun #define ROCEE_VF_EQ_DB_CFG1_REG			0x23C
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define ROCEE_VF_ABN_INT_CFG_REG		0x13000
346*4882a593Smuzhiyun #define ROCEE_VF_ABN_INT_ST_REG			0x13004
347*4882a593Smuzhiyun #define ROCEE_VF_ABN_INT_EN_REG			0x13008
348*4882a593Smuzhiyun #define ROCEE_VF_EVENT_INT_EN_REG		0x1300c
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #endif /* _HNS_ROCE_COMMON_H */
351