1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright(c) 2015 - 2020 Intel Corporation.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or
5*4882a593Smuzhiyun * redistributing this file, you may do so under either license.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * GPL LICENSE SUMMARY
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun * it under the terms of version 2 of the GNU General Public License as
11*4882a593Smuzhiyun * published by the Free Software Foundation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16*4882a593Smuzhiyun * General Public License for more details.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * BSD LICENSE
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
21*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
22*4882a593Smuzhiyun * are met:
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * - Redistributions of source code must retain the above copyright
25*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
26*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above copyright
27*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in
28*4882a593Smuzhiyun * the documentation and/or other materials provided with the
29*4882a593Smuzhiyun * distribution.
30*4882a593Smuzhiyun * - Neither the name of Intel Corporation nor the names of its
31*4882a593Smuzhiyun * contributors may be used to endorse or promote products derived
32*4882a593Smuzhiyun * from this software without specific prior written permission.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35*4882a593Smuzhiyun * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36*4882a593Smuzhiyun * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37*4882a593Smuzhiyun * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38*4882a593Smuzhiyun * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39*4882a593Smuzhiyun * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40*4882a593Smuzhiyun * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41*4882a593Smuzhiyun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42*4882a593Smuzhiyun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44*4882a593Smuzhiyun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #include <rdma/ib_mad.h>
49*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
50*4882a593Smuzhiyun #include <linux/io.h>
51*4882a593Smuzhiyun #include <linux/module.h>
52*4882a593Smuzhiyun #include <linux/utsname.h>
53*4882a593Smuzhiyun #include <linux/rculist.h>
54*4882a593Smuzhiyun #include <linux/mm.h>
55*4882a593Smuzhiyun #include <linux/vmalloc.h>
56*4882a593Smuzhiyun #include <rdma/opa_addr.h>
57*4882a593Smuzhiyun #include <linux/nospec.h>
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #include "hfi.h"
60*4882a593Smuzhiyun #include "common.h"
61*4882a593Smuzhiyun #include "device.h"
62*4882a593Smuzhiyun #include "trace.h"
63*4882a593Smuzhiyun #include "qp.h"
64*4882a593Smuzhiyun #include "verbs_txreq.h"
65*4882a593Smuzhiyun #include "debugfs.h"
66*4882a593Smuzhiyun #include "vnic.h"
67*4882a593Smuzhiyun #include "fault.h"
68*4882a593Smuzhiyun #include "affinity.h"
69*4882a593Smuzhiyun #include "ipoib.h"
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static unsigned int hfi1_lkey_table_size = 16;
72*4882a593Smuzhiyun module_param_named(lkey_table_size, hfi1_lkey_table_size, uint,
73*4882a593Smuzhiyun S_IRUGO);
74*4882a593Smuzhiyun MODULE_PARM_DESC(lkey_table_size,
75*4882a593Smuzhiyun "LKEY table size in bits (2^n, 1 <= n <= 23)");
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static unsigned int hfi1_max_pds = 0xFFFF;
78*4882a593Smuzhiyun module_param_named(max_pds, hfi1_max_pds, uint, S_IRUGO);
79*4882a593Smuzhiyun MODULE_PARM_DESC(max_pds,
80*4882a593Smuzhiyun "Maximum number of protection domains to support");
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static unsigned int hfi1_max_ahs = 0xFFFF;
83*4882a593Smuzhiyun module_param_named(max_ahs, hfi1_max_ahs, uint, S_IRUGO);
84*4882a593Smuzhiyun MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun unsigned int hfi1_max_cqes = 0x2FFFFF;
87*4882a593Smuzhiyun module_param_named(max_cqes, hfi1_max_cqes, uint, S_IRUGO);
88*4882a593Smuzhiyun MODULE_PARM_DESC(max_cqes,
89*4882a593Smuzhiyun "Maximum number of completion queue entries to support");
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun unsigned int hfi1_max_cqs = 0x1FFFF;
92*4882a593Smuzhiyun module_param_named(max_cqs, hfi1_max_cqs, uint, S_IRUGO);
93*4882a593Smuzhiyun MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun unsigned int hfi1_max_qp_wrs = 0x3FFF;
96*4882a593Smuzhiyun module_param_named(max_qp_wrs, hfi1_max_qp_wrs, uint, S_IRUGO);
97*4882a593Smuzhiyun MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun unsigned int hfi1_max_qps = 32768;
100*4882a593Smuzhiyun module_param_named(max_qps, hfi1_max_qps, uint, S_IRUGO);
101*4882a593Smuzhiyun MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun unsigned int hfi1_max_sges = 0x60;
104*4882a593Smuzhiyun module_param_named(max_sges, hfi1_max_sges, uint, S_IRUGO);
105*4882a593Smuzhiyun MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun unsigned int hfi1_max_mcast_grps = 16384;
108*4882a593Smuzhiyun module_param_named(max_mcast_grps, hfi1_max_mcast_grps, uint, S_IRUGO);
109*4882a593Smuzhiyun MODULE_PARM_DESC(max_mcast_grps,
110*4882a593Smuzhiyun "Maximum number of multicast groups to support");
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun unsigned int hfi1_max_mcast_qp_attached = 16;
113*4882a593Smuzhiyun module_param_named(max_mcast_qp_attached, hfi1_max_mcast_qp_attached,
114*4882a593Smuzhiyun uint, S_IRUGO);
115*4882a593Smuzhiyun MODULE_PARM_DESC(max_mcast_qp_attached,
116*4882a593Smuzhiyun "Maximum number of attached QPs to support");
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun unsigned int hfi1_max_srqs = 1024;
119*4882a593Smuzhiyun module_param_named(max_srqs, hfi1_max_srqs, uint, S_IRUGO);
120*4882a593Smuzhiyun MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun unsigned int hfi1_max_srq_sges = 128;
123*4882a593Smuzhiyun module_param_named(max_srq_sges, hfi1_max_srq_sges, uint, S_IRUGO);
124*4882a593Smuzhiyun MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun unsigned int hfi1_max_srq_wrs = 0x1FFFF;
127*4882a593Smuzhiyun module_param_named(max_srq_wrs, hfi1_max_srq_wrs, uint, S_IRUGO);
128*4882a593Smuzhiyun MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun unsigned short piothreshold = 256;
131*4882a593Smuzhiyun module_param(piothreshold, ushort, S_IRUGO);
132*4882a593Smuzhiyun MODULE_PARM_DESC(piothreshold, "size used to determine sdma vs. pio");
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static unsigned int sge_copy_mode;
135*4882a593Smuzhiyun module_param(sge_copy_mode, uint, S_IRUGO);
136*4882a593Smuzhiyun MODULE_PARM_DESC(sge_copy_mode,
137*4882a593Smuzhiyun "Verbs copy mode: 0 use memcpy, 1 use cacheless copy, 2 adapt based on WSS");
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static void verbs_sdma_complete(
140*4882a593Smuzhiyun struct sdma_txreq *cookie,
141*4882a593Smuzhiyun int status);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static int pio_wait(struct rvt_qp *qp,
144*4882a593Smuzhiyun struct send_context *sc,
145*4882a593Smuzhiyun struct hfi1_pkt_state *ps,
146*4882a593Smuzhiyun u32 flag);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Length of buffer to create verbs txreq cache name */
149*4882a593Smuzhiyun #define TXREQ_NAME_LEN 24
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static uint wss_threshold = 80;
152*4882a593Smuzhiyun module_param(wss_threshold, uint, S_IRUGO);
153*4882a593Smuzhiyun MODULE_PARM_DESC(wss_threshold, "Percentage (1-100) of LLC to use as a threshold for a cacheless copy");
154*4882a593Smuzhiyun static uint wss_clean_period = 256;
155*4882a593Smuzhiyun module_param(wss_clean_period, uint, S_IRUGO);
156*4882a593Smuzhiyun MODULE_PARM_DESC(wss_clean_period, "Count of verbs copies before an entry in the page copy table is cleaned");
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Translate ib_wr_opcode into ib_wc_opcode.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun const enum ib_wc_opcode ib_hfi1_wc_opcode[] = {
162*4882a593Smuzhiyun [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
163*4882a593Smuzhiyun [IB_WR_TID_RDMA_WRITE] = IB_WC_RDMA_WRITE,
164*4882a593Smuzhiyun [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
165*4882a593Smuzhiyun [IB_WR_SEND] = IB_WC_SEND,
166*4882a593Smuzhiyun [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
167*4882a593Smuzhiyun [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
168*4882a593Smuzhiyun [IB_WR_TID_RDMA_READ] = IB_WC_RDMA_READ,
169*4882a593Smuzhiyun [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
170*4882a593Smuzhiyun [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD,
171*4882a593Smuzhiyun [IB_WR_SEND_WITH_INV] = IB_WC_SEND,
172*4882a593Smuzhiyun [IB_WR_LOCAL_INV] = IB_WC_LOCAL_INV,
173*4882a593Smuzhiyun [IB_WR_REG_MR] = IB_WC_REG_MR
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Length of header by opcode, 0 --> not supported
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun const u8 hdr_len_by_opcode[256] = {
180*4882a593Smuzhiyun /* RC */
181*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_FIRST] = 12 + 8,
182*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_MIDDLE] = 12 + 8,
183*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_LAST] = 12 + 8,
184*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
185*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_ONLY] = 12 + 8,
186*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
187*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
188*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = 12 + 8,
189*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_LAST] = 12 + 8,
190*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
191*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
192*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
193*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_REQUEST] = 12 + 8 + 16,
194*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = 12 + 8 + 4,
195*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = 12 + 8,
196*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = 12 + 8 + 4,
197*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = 12 + 8 + 4,
198*4882a593Smuzhiyun [IB_OPCODE_RC_ACKNOWLEDGE] = 12 + 8 + 4,
199*4882a593Smuzhiyun [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = 12 + 8 + 4 + 8,
200*4882a593Smuzhiyun [IB_OPCODE_RC_COMPARE_SWAP] = 12 + 8 + 28,
201*4882a593Smuzhiyun [IB_OPCODE_RC_FETCH_ADD] = 12 + 8 + 28,
202*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = 12 + 8 + 4,
203*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = 12 + 8 + 4,
204*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_READ_REQ] = 12 + 8 + 36,
205*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_READ_RESP] = 12 + 8 + 36,
206*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_REQ] = 12 + 8 + 36,
207*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_RESP] = 12 + 8 + 36,
208*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_DATA] = 12 + 8 + 36,
209*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_DATA_LAST] = 12 + 8 + 36,
210*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_ACK] = 12 + 8 + 36,
211*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_RESYNC] = 12 + 8 + 36,
212*4882a593Smuzhiyun /* UC */
213*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_FIRST] = 12 + 8,
214*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_MIDDLE] = 12 + 8,
215*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_LAST] = 12 + 8,
216*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
217*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_ONLY] = 12 + 8,
218*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
219*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
220*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = 12 + 8,
221*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_LAST] = 12 + 8,
222*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
223*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
224*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
225*4882a593Smuzhiyun /* UD */
226*4882a593Smuzhiyun [IB_OPCODE_UD_SEND_ONLY] = 12 + 8 + 8,
227*4882a593Smuzhiyun [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 12
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const opcode_handler opcode_handler_tbl[256] = {
231*4882a593Smuzhiyun /* RC */
232*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_FIRST] = &hfi1_rc_rcv,
233*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_MIDDLE] = &hfi1_rc_rcv,
234*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_LAST] = &hfi1_rc_rcv,
235*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
236*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_ONLY] = &hfi1_rc_rcv,
237*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
238*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_FIRST] = &hfi1_rc_rcv,
239*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = &hfi1_rc_rcv,
240*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_LAST] = &hfi1_rc_rcv,
241*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
242*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_ONLY] = &hfi1_rc_rcv,
243*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
244*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_REQUEST] = &hfi1_rc_rcv,
245*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = &hfi1_rc_rcv,
246*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = &hfi1_rc_rcv,
247*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = &hfi1_rc_rcv,
248*4882a593Smuzhiyun [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = &hfi1_rc_rcv,
249*4882a593Smuzhiyun [IB_OPCODE_RC_ACKNOWLEDGE] = &hfi1_rc_rcv,
250*4882a593Smuzhiyun [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = &hfi1_rc_rcv,
251*4882a593Smuzhiyun [IB_OPCODE_RC_COMPARE_SWAP] = &hfi1_rc_rcv,
252*4882a593Smuzhiyun [IB_OPCODE_RC_FETCH_ADD] = &hfi1_rc_rcv,
253*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = &hfi1_rc_rcv,
254*4882a593Smuzhiyun [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = &hfi1_rc_rcv,
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* TID RDMA has separate handlers for different opcodes.*/
257*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_REQ] = &hfi1_rc_rcv_tid_rdma_write_req,
258*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_RESP] = &hfi1_rc_rcv_tid_rdma_write_resp,
259*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_DATA] = &hfi1_rc_rcv_tid_rdma_write_data,
260*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_WRITE_DATA_LAST] = &hfi1_rc_rcv_tid_rdma_write_data,
261*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_READ_REQ] = &hfi1_rc_rcv_tid_rdma_read_req,
262*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_READ_RESP] = &hfi1_rc_rcv_tid_rdma_read_resp,
263*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_RESYNC] = &hfi1_rc_rcv_tid_rdma_resync,
264*4882a593Smuzhiyun [IB_OPCODE_TID_RDMA_ACK] = &hfi1_rc_rcv_tid_rdma_ack,
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* UC */
267*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_FIRST] = &hfi1_uc_rcv,
268*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_MIDDLE] = &hfi1_uc_rcv,
269*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_LAST] = &hfi1_uc_rcv,
270*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
271*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_ONLY] = &hfi1_uc_rcv,
272*4882a593Smuzhiyun [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
273*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_FIRST] = &hfi1_uc_rcv,
274*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = &hfi1_uc_rcv,
275*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_LAST] = &hfi1_uc_rcv,
276*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
277*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_ONLY] = &hfi1_uc_rcv,
278*4882a593Smuzhiyun [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
279*4882a593Smuzhiyun /* UD */
280*4882a593Smuzhiyun [IB_OPCODE_UD_SEND_ONLY] = &hfi1_ud_rcv,
281*4882a593Smuzhiyun [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_ud_rcv,
282*4882a593Smuzhiyun /* CNP */
283*4882a593Smuzhiyun [IB_OPCODE_CNP] = &hfi1_cnp_rcv
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define OPMASK 0x1f
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const u32 pio_opmask[BIT(3)] = {
289*4882a593Smuzhiyun /* RC */
290*4882a593Smuzhiyun [IB_OPCODE_RC >> 5] =
291*4882a593Smuzhiyun BIT(RC_OP(SEND_ONLY) & OPMASK) |
292*4882a593Smuzhiyun BIT(RC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) |
293*4882a593Smuzhiyun BIT(RC_OP(RDMA_WRITE_ONLY) & OPMASK) |
294*4882a593Smuzhiyun BIT(RC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK) |
295*4882a593Smuzhiyun BIT(RC_OP(RDMA_READ_REQUEST) & OPMASK) |
296*4882a593Smuzhiyun BIT(RC_OP(ACKNOWLEDGE) & OPMASK) |
297*4882a593Smuzhiyun BIT(RC_OP(ATOMIC_ACKNOWLEDGE) & OPMASK) |
298*4882a593Smuzhiyun BIT(RC_OP(COMPARE_SWAP) & OPMASK) |
299*4882a593Smuzhiyun BIT(RC_OP(FETCH_ADD) & OPMASK),
300*4882a593Smuzhiyun /* UC */
301*4882a593Smuzhiyun [IB_OPCODE_UC >> 5] =
302*4882a593Smuzhiyun BIT(UC_OP(SEND_ONLY) & OPMASK) |
303*4882a593Smuzhiyun BIT(UC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) |
304*4882a593Smuzhiyun BIT(UC_OP(RDMA_WRITE_ONLY) & OPMASK) |
305*4882a593Smuzhiyun BIT(UC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK),
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * System image GUID.
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun __be64 ib_hfi1_sys_image_guid;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * Make sure the QP is ready and able to accept the given opcode.
315*4882a593Smuzhiyun */
qp_ok(struct hfi1_packet * packet)316*4882a593Smuzhiyun static inline opcode_handler qp_ok(struct hfi1_packet *packet)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun if (!(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK))
319*4882a593Smuzhiyun return NULL;
320*4882a593Smuzhiyun if (((packet->opcode & RVT_OPCODE_QP_MASK) ==
321*4882a593Smuzhiyun packet->qp->allowed_ops) ||
322*4882a593Smuzhiyun (packet->opcode == IB_OPCODE_CNP))
323*4882a593Smuzhiyun return opcode_handler_tbl[packet->opcode];
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return NULL;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
hfi1_fault_tx(struct rvt_qp * qp,u8 opcode,u64 pbc)328*4882a593Smuzhiyun static u64 hfi1_fault_tx(struct rvt_qp *qp, u8 opcode, u64 pbc)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun #ifdef CONFIG_FAULT_INJECTION
331*4882a593Smuzhiyun if ((opcode & IB_OPCODE_MSP) == IB_OPCODE_MSP) {
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * In order to drop non-IB traffic we
334*4882a593Smuzhiyun * set PbcInsertHrc to NONE (0x2).
335*4882a593Smuzhiyun * The packet will still be delivered
336*4882a593Smuzhiyun * to the receiving node but a
337*4882a593Smuzhiyun * KHdrHCRCErr (KDETH packet with a bad
338*4882a593Smuzhiyun * HCRC) will be triggered and the
339*4882a593Smuzhiyun * packet will not be delivered to the
340*4882a593Smuzhiyun * correct context.
341*4882a593Smuzhiyun */
342*4882a593Smuzhiyun pbc &= ~PBC_INSERT_HCRC_SMASK;
343*4882a593Smuzhiyun pbc |= (u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT;
344*4882a593Smuzhiyun } else {
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun * In order to drop regular verbs
347*4882a593Smuzhiyun * traffic we set the PbcTestEbp
348*4882a593Smuzhiyun * flag. The packet will still be
349*4882a593Smuzhiyun * delivered to the receiving node but
350*4882a593Smuzhiyun * a 'late ebp error' will be
351*4882a593Smuzhiyun * triggered and will be dropped.
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun pbc |= PBC_TEST_EBP;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun return pbc;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
tid_qp_ok(int opcode,struct hfi1_packet * packet)359*4882a593Smuzhiyun static opcode_handler tid_qp_ok(int opcode, struct hfi1_packet *packet)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun if (packet->qp->ibqp.qp_type != IB_QPT_RC ||
362*4882a593Smuzhiyun !(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK))
363*4882a593Smuzhiyun return NULL;
364*4882a593Smuzhiyun if ((opcode & RVT_OPCODE_QP_MASK) == IB_OPCODE_TID_RDMA)
365*4882a593Smuzhiyun return opcode_handler_tbl[opcode];
366*4882a593Smuzhiyun return NULL;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
hfi1_kdeth_eager_rcv(struct hfi1_packet * packet)369*4882a593Smuzhiyun void hfi1_kdeth_eager_rcv(struct hfi1_packet *packet)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd = packet->rcd;
372*4882a593Smuzhiyun struct ib_header *hdr = packet->hdr;
373*4882a593Smuzhiyun u32 tlen = packet->tlen;
374*4882a593Smuzhiyun struct hfi1_pportdata *ppd = rcd->ppd;
375*4882a593Smuzhiyun struct hfi1_ibport *ibp = &ppd->ibport_data;
376*4882a593Smuzhiyun struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
377*4882a593Smuzhiyun opcode_handler opcode_handler;
378*4882a593Smuzhiyun unsigned long flags;
379*4882a593Smuzhiyun u32 qp_num;
380*4882a593Smuzhiyun int lnh;
381*4882a593Smuzhiyun u8 opcode;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* DW == LRH (2) + BTH (3) + KDETH (9) + CRC (1) */
384*4882a593Smuzhiyun if (unlikely(tlen < 15 * sizeof(u32)))
385*4882a593Smuzhiyun goto drop;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun lnh = be16_to_cpu(hdr->lrh[0]) & 3;
388*4882a593Smuzhiyun if (lnh != HFI1_LRH_BTH)
389*4882a593Smuzhiyun goto drop;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun packet->ohdr = &hdr->u.oth;
392*4882a593Smuzhiyun trace_input_ibhdr(rcd->dd, packet, !!(rhf_dc_info(packet->rhf)));
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun opcode = (be32_to_cpu(packet->ohdr->bth[0]) >> 24);
395*4882a593Smuzhiyun inc_opstats(tlen, &rcd->opstats->stats[opcode]);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* verbs_qp can be picked up from any tid_rdma header struct */
398*4882a593Smuzhiyun qp_num = be32_to_cpu(packet->ohdr->u.tid_rdma.r_req.verbs_qp) &
399*4882a593Smuzhiyun RVT_QPN_MASK;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun rcu_read_lock();
402*4882a593Smuzhiyun packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
403*4882a593Smuzhiyun if (!packet->qp)
404*4882a593Smuzhiyun goto drop_rcu;
405*4882a593Smuzhiyun spin_lock_irqsave(&packet->qp->r_lock, flags);
406*4882a593Smuzhiyun opcode_handler = tid_qp_ok(opcode, packet);
407*4882a593Smuzhiyun if (likely(opcode_handler))
408*4882a593Smuzhiyun opcode_handler(packet);
409*4882a593Smuzhiyun else
410*4882a593Smuzhiyun goto drop_unlock;
411*4882a593Smuzhiyun spin_unlock_irqrestore(&packet->qp->r_lock, flags);
412*4882a593Smuzhiyun rcu_read_unlock();
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return;
415*4882a593Smuzhiyun drop_unlock:
416*4882a593Smuzhiyun spin_unlock_irqrestore(&packet->qp->r_lock, flags);
417*4882a593Smuzhiyun drop_rcu:
418*4882a593Smuzhiyun rcu_read_unlock();
419*4882a593Smuzhiyun drop:
420*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
hfi1_kdeth_expected_rcv(struct hfi1_packet * packet)423*4882a593Smuzhiyun void hfi1_kdeth_expected_rcv(struct hfi1_packet *packet)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd = packet->rcd;
426*4882a593Smuzhiyun struct ib_header *hdr = packet->hdr;
427*4882a593Smuzhiyun u32 tlen = packet->tlen;
428*4882a593Smuzhiyun struct hfi1_pportdata *ppd = rcd->ppd;
429*4882a593Smuzhiyun struct hfi1_ibport *ibp = &ppd->ibport_data;
430*4882a593Smuzhiyun struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
431*4882a593Smuzhiyun opcode_handler opcode_handler;
432*4882a593Smuzhiyun unsigned long flags;
433*4882a593Smuzhiyun u32 qp_num;
434*4882a593Smuzhiyun int lnh;
435*4882a593Smuzhiyun u8 opcode;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* DW == LRH (2) + BTH (3) + KDETH (9) + CRC (1) */
438*4882a593Smuzhiyun if (unlikely(tlen < 15 * sizeof(u32)))
439*4882a593Smuzhiyun goto drop;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun lnh = be16_to_cpu(hdr->lrh[0]) & 3;
442*4882a593Smuzhiyun if (lnh != HFI1_LRH_BTH)
443*4882a593Smuzhiyun goto drop;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun packet->ohdr = &hdr->u.oth;
446*4882a593Smuzhiyun trace_input_ibhdr(rcd->dd, packet, !!(rhf_dc_info(packet->rhf)));
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun opcode = (be32_to_cpu(packet->ohdr->bth[0]) >> 24);
449*4882a593Smuzhiyun inc_opstats(tlen, &rcd->opstats->stats[opcode]);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* verbs_qp can be picked up from any tid_rdma header struct */
452*4882a593Smuzhiyun qp_num = be32_to_cpu(packet->ohdr->u.tid_rdma.r_rsp.verbs_qp) &
453*4882a593Smuzhiyun RVT_QPN_MASK;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun rcu_read_lock();
456*4882a593Smuzhiyun packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
457*4882a593Smuzhiyun if (!packet->qp)
458*4882a593Smuzhiyun goto drop_rcu;
459*4882a593Smuzhiyun spin_lock_irqsave(&packet->qp->r_lock, flags);
460*4882a593Smuzhiyun opcode_handler = tid_qp_ok(opcode, packet);
461*4882a593Smuzhiyun if (likely(opcode_handler))
462*4882a593Smuzhiyun opcode_handler(packet);
463*4882a593Smuzhiyun else
464*4882a593Smuzhiyun goto drop_unlock;
465*4882a593Smuzhiyun spin_unlock_irqrestore(&packet->qp->r_lock, flags);
466*4882a593Smuzhiyun rcu_read_unlock();
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return;
469*4882a593Smuzhiyun drop_unlock:
470*4882a593Smuzhiyun spin_unlock_irqrestore(&packet->qp->r_lock, flags);
471*4882a593Smuzhiyun drop_rcu:
472*4882a593Smuzhiyun rcu_read_unlock();
473*4882a593Smuzhiyun drop:
474*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
hfi1_do_pkey_check(struct hfi1_packet * packet)477*4882a593Smuzhiyun static int hfi1_do_pkey_check(struct hfi1_packet *packet)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd = packet->rcd;
480*4882a593Smuzhiyun struct hfi1_pportdata *ppd = rcd->ppd;
481*4882a593Smuzhiyun struct hfi1_16b_header *hdr = packet->hdr;
482*4882a593Smuzhiyun u16 pkey;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* Pkey check needed only for bypass packets */
485*4882a593Smuzhiyun if (packet->etype != RHF_RCV_TYPE_BYPASS)
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Perform pkey check */
489*4882a593Smuzhiyun pkey = hfi1_16B_get_pkey(hdr);
490*4882a593Smuzhiyun return ingress_pkey_check(ppd, pkey, packet->sc,
491*4882a593Smuzhiyun packet->qp->s_pkey_index,
492*4882a593Smuzhiyun packet->slid, true);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
hfi1_handle_packet(struct hfi1_packet * packet,bool is_mcast)495*4882a593Smuzhiyun static inline void hfi1_handle_packet(struct hfi1_packet *packet,
496*4882a593Smuzhiyun bool is_mcast)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun u32 qp_num;
499*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd = packet->rcd;
500*4882a593Smuzhiyun struct hfi1_pportdata *ppd = rcd->ppd;
501*4882a593Smuzhiyun struct hfi1_ibport *ibp = rcd_to_iport(rcd);
502*4882a593Smuzhiyun struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
503*4882a593Smuzhiyun opcode_handler packet_handler;
504*4882a593Smuzhiyun unsigned long flags;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun inc_opstats(packet->tlen, &rcd->opstats->stats[packet->opcode]);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (unlikely(is_mcast)) {
509*4882a593Smuzhiyun struct rvt_mcast *mcast;
510*4882a593Smuzhiyun struct rvt_mcast_qp *p;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (!packet->grh)
513*4882a593Smuzhiyun goto drop;
514*4882a593Smuzhiyun mcast = rvt_mcast_find(&ibp->rvp,
515*4882a593Smuzhiyun &packet->grh->dgid,
516*4882a593Smuzhiyun opa_get_lid(packet->dlid, 9B));
517*4882a593Smuzhiyun if (!mcast)
518*4882a593Smuzhiyun goto drop;
519*4882a593Smuzhiyun rcu_read_lock();
520*4882a593Smuzhiyun list_for_each_entry_rcu(p, &mcast->qp_list, list) {
521*4882a593Smuzhiyun packet->qp = p->qp;
522*4882a593Smuzhiyun if (hfi1_do_pkey_check(packet))
523*4882a593Smuzhiyun goto unlock_drop;
524*4882a593Smuzhiyun spin_lock_irqsave(&packet->qp->r_lock, flags);
525*4882a593Smuzhiyun packet_handler = qp_ok(packet);
526*4882a593Smuzhiyun if (likely(packet_handler))
527*4882a593Smuzhiyun packet_handler(packet);
528*4882a593Smuzhiyun else
529*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
530*4882a593Smuzhiyun spin_unlock_irqrestore(&packet->qp->r_lock, flags);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun rcu_read_unlock();
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * Notify rvt_multicast_detach() if it is waiting for us
535*4882a593Smuzhiyun * to finish.
536*4882a593Smuzhiyun */
537*4882a593Smuzhiyun if (atomic_dec_return(&mcast->refcount) <= 1)
538*4882a593Smuzhiyun wake_up(&mcast->wait);
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun /* Get the destination QP number. */
541*4882a593Smuzhiyun if (packet->etype == RHF_RCV_TYPE_BYPASS &&
542*4882a593Smuzhiyun hfi1_16B_get_l4(packet->hdr) == OPA_16B_L4_FM)
543*4882a593Smuzhiyun qp_num = hfi1_16B_get_dest_qpn(packet->mgmt);
544*4882a593Smuzhiyun else
545*4882a593Smuzhiyun qp_num = ib_bth_get_qpn(packet->ohdr);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun rcu_read_lock();
548*4882a593Smuzhiyun packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
549*4882a593Smuzhiyun if (!packet->qp)
550*4882a593Smuzhiyun goto unlock_drop;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (hfi1_do_pkey_check(packet))
553*4882a593Smuzhiyun goto unlock_drop;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun spin_lock_irqsave(&packet->qp->r_lock, flags);
556*4882a593Smuzhiyun packet_handler = qp_ok(packet);
557*4882a593Smuzhiyun if (likely(packet_handler))
558*4882a593Smuzhiyun packet_handler(packet);
559*4882a593Smuzhiyun else
560*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
561*4882a593Smuzhiyun spin_unlock_irqrestore(&packet->qp->r_lock, flags);
562*4882a593Smuzhiyun rcu_read_unlock();
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun return;
565*4882a593Smuzhiyun unlock_drop:
566*4882a593Smuzhiyun rcu_read_unlock();
567*4882a593Smuzhiyun drop:
568*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /**
572*4882a593Smuzhiyun * hfi1_ib_rcv - process an incoming packet
573*4882a593Smuzhiyun * @packet: data packet information
574*4882a593Smuzhiyun *
575*4882a593Smuzhiyun * This is called to process an incoming packet at interrupt level.
576*4882a593Smuzhiyun */
hfi1_ib_rcv(struct hfi1_packet * packet)577*4882a593Smuzhiyun void hfi1_ib_rcv(struct hfi1_packet *packet)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd = packet->rcd;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun trace_input_ibhdr(rcd->dd, packet, !!(rhf_dc_info(packet->rhf)));
582*4882a593Smuzhiyun hfi1_handle_packet(packet, hfi1_check_mcast(packet->dlid));
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
hfi1_16B_rcv(struct hfi1_packet * packet)585*4882a593Smuzhiyun void hfi1_16B_rcv(struct hfi1_packet *packet)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd = packet->rcd;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun trace_input_ibhdr(rcd->dd, packet, false);
590*4882a593Smuzhiyun hfi1_handle_packet(packet, hfi1_check_mcast(packet->dlid));
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * This is called from a timer to check for QPs
595*4882a593Smuzhiyun * which need kernel memory in order to send a packet.
596*4882a593Smuzhiyun */
mem_timer(struct timer_list * t)597*4882a593Smuzhiyun static void mem_timer(struct timer_list *t)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct hfi1_ibdev *dev = from_timer(dev, t, mem_timer);
600*4882a593Smuzhiyun struct list_head *list = &dev->memwait;
601*4882a593Smuzhiyun struct rvt_qp *qp = NULL;
602*4882a593Smuzhiyun struct iowait *wait;
603*4882a593Smuzhiyun unsigned long flags;
604*4882a593Smuzhiyun struct hfi1_qp_priv *priv;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun write_seqlock_irqsave(&dev->iowait_lock, flags);
607*4882a593Smuzhiyun if (!list_empty(list)) {
608*4882a593Smuzhiyun wait = list_first_entry(list, struct iowait, list);
609*4882a593Smuzhiyun qp = iowait_to_qp(wait);
610*4882a593Smuzhiyun priv = qp->priv;
611*4882a593Smuzhiyun list_del_init(&priv->s_iowait.list);
612*4882a593Smuzhiyun priv->s_iowait.lock = NULL;
613*4882a593Smuzhiyun /* refcount held until actual wake up */
614*4882a593Smuzhiyun if (!list_empty(list))
615*4882a593Smuzhiyun mod_timer(&dev->mem_timer, jiffies + 1);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun write_sequnlock_irqrestore(&dev->iowait_lock, flags);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (qp)
620*4882a593Smuzhiyun hfi1_qp_wakeup(qp, RVT_S_WAIT_KMEM);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun * This is called with progress side lock held.
625*4882a593Smuzhiyun */
626*4882a593Smuzhiyun /* New API */
verbs_sdma_complete(struct sdma_txreq * cookie,int status)627*4882a593Smuzhiyun static void verbs_sdma_complete(
628*4882a593Smuzhiyun struct sdma_txreq *cookie,
629*4882a593Smuzhiyun int status)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct verbs_txreq *tx =
632*4882a593Smuzhiyun container_of(cookie, struct verbs_txreq, txreq);
633*4882a593Smuzhiyun struct rvt_qp *qp = tx->qp;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun spin_lock(&qp->s_lock);
636*4882a593Smuzhiyun if (tx->wqe) {
637*4882a593Smuzhiyun rvt_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
638*4882a593Smuzhiyun } else if (qp->ibqp.qp_type == IB_QPT_RC) {
639*4882a593Smuzhiyun struct hfi1_opa_header *hdr;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun hdr = &tx->phdr.hdr;
642*4882a593Smuzhiyun if (unlikely(status == SDMA_TXREQ_S_ABORTED))
643*4882a593Smuzhiyun hfi1_rc_verbs_aborted(qp, hdr);
644*4882a593Smuzhiyun hfi1_rc_send_complete(qp, hdr);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun spin_unlock(&qp->s_lock);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun hfi1_put_txreq(tx);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
hfi1_wait_kmem(struct rvt_qp * qp)651*4882a593Smuzhiyun void hfi1_wait_kmem(struct rvt_qp *qp)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
654*4882a593Smuzhiyun struct ib_qp *ibqp = &qp->ibqp;
655*4882a593Smuzhiyun struct ib_device *ibdev = ibqp->device;
656*4882a593Smuzhiyun struct hfi1_ibdev *dev = to_idev(ibdev);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (list_empty(&priv->s_iowait.list)) {
659*4882a593Smuzhiyun if (list_empty(&dev->memwait))
660*4882a593Smuzhiyun mod_timer(&dev->mem_timer, jiffies + 1);
661*4882a593Smuzhiyun qp->s_flags |= RVT_S_WAIT_KMEM;
662*4882a593Smuzhiyun list_add_tail(&priv->s_iowait.list, &dev->memwait);
663*4882a593Smuzhiyun priv->s_iowait.lock = &dev->iowait_lock;
664*4882a593Smuzhiyun trace_hfi1_qpsleep(qp, RVT_S_WAIT_KMEM);
665*4882a593Smuzhiyun rvt_get_qp(qp);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
wait_kmem(struct hfi1_ibdev * dev,struct rvt_qp * qp,struct hfi1_pkt_state * ps)669*4882a593Smuzhiyun static int wait_kmem(struct hfi1_ibdev *dev,
670*4882a593Smuzhiyun struct rvt_qp *qp,
671*4882a593Smuzhiyun struct hfi1_pkt_state *ps)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun unsigned long flags;
674*4882a593Smuzhiyun int ret = 0;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun spin_lock_irqsave(&qp->s_lock, flags);
677*4882a593Smuzhiyun if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
678*4882a593Smuzhiyun write_seqlock(&dev->iowait_lock);
679*4882a593Smuzhiyun list_add_tail(&ps->s_txreq->txreq.list,
680*4882a593Smuzhiyun &ps->wait->tx_head);
681*4882a593Smuzhiyun hfi1_wait_kmem(qp);
682*4882a593Smuzhiyun write_sequnlock(&dev->iowait_lock);
683*4882a593Smuzhiyun hfi1_qp_unbusy(qp, ps->wait);
684*4882a593Smuzhiyun ret = -EBUSY;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->s_lock, flags);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * This routine calls txadds for each sg entry.
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * Add failures will revert the sge cursor
695*4882a593Smuzhiyun */
build_verbs_ulp_payload(struct sdma_engine * sde,u32 length,struct verbs_txreq * tx)696*4882a593Smuzhiyun static noinline int build_verbs_ulp_payload(
697*4882a593Smuzhiyun struct sdma_engine *sde,
698*4882a593Smuzhiyun u32 length,
699*4882a593Smuzhiyun struct verbs_txreq *tx)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct rvt_sge_state *ss = tx->ss;
702*4882a593Smuzhiyun struct rvt_sge *sg_list = ss->sg_list;
703*4882a593Smuzhiyun struct rvt_sge sge = ss->sge;
704*4882a593Smuzhiyun u8 num_sge = ss->num_sge;
705*4882a593Smuzhiyun u32 len;
706*4882a593Smuzhiyun int ret = 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun while (length) {
709*4882a593Smuzhiyun len = rvt_get_sge_length(&ss->sge, length);
710*4882a593Smuzhiyun WARN_ON_ONCE(len == 0);
711*4882a593Smuzhiyun ret = sdma_txadd_kvaddr(
712*4882a593Smuzhiyun sde->dd,
713*4882a593Smuzhiyun &tx->txreq,
714*4882a593Smuzhiyun ss->sge.vaddr,
715*4882a593Smuzhiyun len);
716*4882a593Smuzhiyun if (ret)
717*4882a593Smuzhiyun goto bail_txadd;
718*4882a593Smuzhiyun rvt_update_sge(ss, len, false);
719*4882a593Smuzhiyun length -= len;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun return ret;
722*4882a593Smuzhiyun bail_txadd:
723*4882a593Smuzhiyun /* unwind cursor */
724*4882a593Smuzhiyun ss->sge = sge;
725*4882a593Smuzhiyun ss->num_sge = num_sge;
726*4882a593Smuzhiyun ss->sg_list = sg_list;
727*4882a593Smuzhiyun return ret;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /**
731*4882a593Smuzhiyun * update_tx_opstats - record stats by opcode
732*4882a593Smuzhiyun * @qp; the qp
733*4882a593Smuzhiyun * @ps: transmit packet state
734*4882a593Smuzhiyun * @plen: the plen in dwords
735*4882a593Smuzhiyun *
736*4882a593Smuzhiyun * This is a routine to record the tx opstats after a
737*4882a593Smuzhiyun * packet has been presented to the egress mechanism.
738*4882a593Smuzhiyun */
update_tx_opstats(struct rvt_qp * qp,struct hfi1_pkt_state * ps,u32 plen)739*4882a593Smuzhiyun static void update_tx_opstats(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
740*4882a593Smuzhiyun u32 plen)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
743*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
744*4882a593Smuzhiyun struct hfi1_opcode_stats_perctx *s = get_cpu_ptr(dd->tx_opstats);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun inc_opstats(plen * 4, &s->stats[ps->opcode]);
747*4882a593Smuzhiyun put_cpu_ptr(s);
748*4882a593Smuzhiyun #endif
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun * Build the number of DMA descriptors needed to send length bytes of data.
753*4882a593Smuzhiyun *
754*4882a593Smuzhiyun * NOTE: DMA mapping is held in the tx until completed in the ring or
755*4882a593Smuzhiyun * the tx desc is freed without having been submitted to the ring
756*4882a593Smuzhiyun *
757*4882a593Smuzhiyun * This routine ensures all the helper routine calls succeed.
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun /* New API */
build_verbs_tx_desc(struct sdma_engine * sde,u32 length,struct verbs_txreq * tx,struct hfi1_ahg_info * ahg_info,u64 pbc)760*4882a593Smuzhiyun static int build_verbs_tx_desc(
761*4882a593Smuzhiyun struct sdma_engine *sde,
762*4882a593Smuzhiyun u32 length,
763*4882a593Smuzhiyun struct verbs_txreq *tx,
764*4882a593Smuzhiyun struct hfi1_ahg_info *ahg_info,
765*4882a593Smuzhiyun u64 pbc)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun int ret = 0;
768*4882a593Smuzhiyun struct hfi1_sdma_header *phdr = &tx->phdr;
769*4882a593Smuzhiyun u16 hdrbytes = (tx->hdr_dwords + sizeof(pbc) / 4) << 2;
770*4882a593Smuzhiyun u8 extra_bytes = 0;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (tx->phdr.hdr.hdr_type) {
773*4882a593Smuzhiyun /*
774*4882a593Smuzhiyun * hdrbytes accounts for PBC. Need to subtract 8 bytes
775*4882a593Smuzhiyun * before calculating padding.
776*4882a593Smuzhiyun */
777*4882a593Smuzhiyun extra_bytes = hfi1_get_16b_padding(hdrbytes - 8, length) +
778*4882a593Smuzhiyun (SIZE_OF_CRC << 2) + SIZE_OF_LT;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun if (!ahg_info->ahgcount) {
781*4882a593Smuzhiyun ret = sdma_txinit_ahg(
782*4882a593Smuzhiyun &tx->txreq,
783*4882a593Smuzhiyun ahg_info->tx_flags,
784*4882a593Smuzhiyun hdrbytes + length +
785*4882a593Smuzhiyun extra_bytes,
786*4882a593Smuzhiyun ahg_info->ahgidx,
787*4882a593Smuzhiyun 0,
788*4882a593Smuzhiyun NULL,
789*4882a593Smuzhiyun 0,
790*4882a593Smuzhiyun verbs_sdma_complete);
791*4882a593Smuzhiyun if (ret)
792*4882a593Smuzhiyun goto bail_txadd;
793*4882a593Smuzhiyun phdr->pbc = cpu_to_le64(pbc);
794*4882a593Smuzhiyun ret = sdma_txadd_kvaddr(
795*4882a593Smuzhiyun sde->dd,
796*4882a593Smuzhiyun &tx->txreq,
797*4882a593Smuzhiyun phdr,
798*4882a593Smuzhiyun hdrbytes);
799*4882a593Smuzhiyun if (ret)
800*4882a593Smuzhiyun goto bail_txadd;
801*4882a593Smuzhiyun } else {
802*4882a593Smuzhiyun ret = sdma_txinit_ahg(
803*4882a593Smuzhiyun &tx->txreq,
804*4882a593Smuzhiyun ahg_info->tx_flags,
805*4882a593Smuzhiyun length,
806*4882a593Smuzhiyun ahg_info->ahgidx,
807*4882a593Smuzhiyun ahg_info->ahgcount,
808*4882a593Smuzhiyun ahg_info->ahgdesc,
809*4882a593Smuzhiyun hdrbytes,
810*4882a593Smuzhiyun verbs_sdma_complete);
811*4882a593Smuzhiyun if (ret)
812*4882a593Smuzhiyun goto bail_txadd;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun /* add the ulp payload - if any. tx->ss can be NULL for acks */
815*4882a593Smuzhiyun if (tx->ss) {
816*4882a593Smuzhiyun ret = build_verbs_ulp_payload(sde, length, tx);
817*4882a593Smuzhiyun if (ret)
818*4882a593Smuzhiyun goto bail_txadd;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* add icrc, lt byte, and padding to flit */
822*4882a593Smuzhiyun if (extra_bytes)
823*4882a593Smuzhiyun ret = sdma_txadd_daddr(sde->dd, &tx->txreq,
824*4882a593Smuzhiyun sde->dd->sdma_pad_phys, extra_bytes);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun bail_txadd:
827*4882a593Smuzhiyun return ret;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
update_hcrc(u8 opcode,u64 pbc)830*4882a593Smuzhiyun static u64 update_hcrc(u8 opcode, u64 pbc)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun if ((opcode & IB_OPCODE_TID_RDMA) == IB_OPCODE_TID_RDMA) {
833*4882a593Smuzhiyun pbc &= ~PBC_INSERT_HCRC_SMASK;
834*4882a593Smuzhiyun pbc |= (u64)PBC_IHCRC_LKDETH << PBC_INSERT_HCRC_SHIFT;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun return pbc;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
hfi1_verbs_send_dma(struct rvt_qp * qp,struct hfi1_pkt_state * ps,u64 pbc)839*4882a593Smuzhiyun int hfi1_verbs_send_dma(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
840*4882a593Smuzhiyun u64 pbc)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
843*4882a593Smuzhiyun struct hfi1_ahg_info *ahg_info = priv->s_ahg;
844*4882a593Smuzhiyun u32 hdrwords = ps->s_txreq->hdr_dwords;
845*4882a593Smuzhiyun u32 len = ps->s_txreq->s_cur_size;
846*4882a593Smuzhiyun u32 plen;
847*4882a593Smuzhiyun struct hfi1_ibdev *dev = ps->dev;
848*4882a593Smuzhiyun struct hfi1_pportdata *ppd = ps->ppd;
849*4882a593Smuzhiyun struct verbs_txreq *tx;
850*4882a593Smuzhiyun u8 sc5 = priv->s_sc;
851*4882a593Smuzhiyun int ret;
852*4882a593Smuzhiyun u32 dwords;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (ps->s_txreq->phdr.hdr.hdr_type) {
855*4882a593Smuzhiyun u8 extra_bytes = hfi1_get_16b_padding((hdrwords << 2), len);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun dwords = (len + extra_bytes + (SIZE_OF_CRC << 2) +
858*4882a593Smuzhiyun SIZE_OF_LT) >> 2;
859*4882a593Smuzhiyun } else {
860*4882a593Smuzhiyun dwords = (len + 3) >> 2;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun plen = hdrwords + dwords + sizeof(pbc) / 4;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun tx = ps->s_txreq;
865*4882a593Smuzhiyun if (!sdma_txreq_built(&tx->txreq)) {
866*4882a593Smuzhiyun if (likely(pbc == 0)) {
867*4882a593Smuzhiyun u32 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* No vl15 here */
870*4882a593Smuzhiyun /* set PBC_DC_INFO bit (aka SC[4]) in pbc */
871*4882a593Smuzhiyun if (ps->s_txreq->phdr.hdr.hdr_type)
872*4882a593Smuzhiyun pbc |= PBC_PACKET_BYPASS |
873*4882a593Smuzhiyun PBC_INSERT_BYPASS_ICRC;
874*4882a593Smuzhiyun else
875*4882a593Smuzhiyun pbc |= (ib_is_sc5(sc5) << PBC_DC_INFO_SHIFT);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun pbc = create_pbc(ppd,
878*4882a593Smuzhiyun pbc,
879*4882a593Smuzhiyun qp->srate_mbps,
880*4882a593Smuzhiyun vl,
881*4882a593Smuzhiyun plen);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun if (unlikely(hfi1_dbg_should_fault_tx(qp, ps->opcode)))
884*4882a593Smuzhiyun pbc = hfi1_fault_tx(qp, ps->opcode, pbc);
885*4882a593Smuzhiyun else
886*4882a593Smuzhiyun /* Update HCRC based on packet opcode */
887*4882a593Smuzhiyun pbc = update_hcrc(ps->opcode, pbc);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun tx->wqe = qp->s_wqe;
890*4882a593Smuzhiyun ret = build_verbs_tx_desc(tx->sde, len, tx, ahg_info, pbc);
891*4882a593Smuzhiyun if (unlikely(ret))
892*4882a593Smuzhiyun goto bail_build;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun ret = sdma_send_txreq(tx->sde, ps->wait, &tx->txreq, ps->pkts_sent);
895*4882a593Smuzhiyun if (unlikely(ret < 0)) {
896*4882a593Smuzhiyun if (ret == -ECOMM)
897*4882a593Smuzhiyun goto bail_ecomm;
898*4882a593Smuzhiyun return ret;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun update_tx_opstats(qp, ps, plen);
902*4882a593Smuzhiyun trace_sdma_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
903*4882a593Smuzhiyun &ps->s_txreq->phdr.hdr, ib_is_sc5(sc5));
904*4882a593Smuzhiyun return ret;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun bail_ecomm:
907*4882a593Smuzhiyun /* The current one got "sent" */
908*4882a593Smuzhiyun return 0;
909*4882a593Smuzhiyun bail_build:
910*4882a593Smuzhiyun ret = wait_kmem(dev, qp, ps);
911*4882a593Smuzhiyun if (!ret) {
912*4882a593Smuzhiyun /* free txreq - bad state */
913*4882a593Smuzhiyun hfi1_put_txreq(ps->s_txreq);
914*4882a593Smuzhiyun ps->s_txreq = NULL;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun return ret;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /*
920*4882a593Smuzhiyun * If we are now in the error state, return zero to flush the
921*4882a593Smuzhiyun * send work request.
922*4882a593Smuzhiyun */
pio_wait(struct rvt_qp * qp,struct send_context * sc,struct hfi1_pkt_state * ps,u32 flag)923*4882a593Smuzhiyun static int pio_wait(struct rvt_qp *qp,
924*4882a593Smuzhiyun struct send_context *sc,
925*4882a593Smuzhiyun struct hfi1_pkt_state *ps,
926*4882a593Smuzhiyun u32 flag)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
929*4882a593Smuzhiyun struct hfi1_devdata *dd = sc->dd;
930*4882a593Smuzhiyun unsigned long flags;
931*4882a593Smuzhiyun int ret = 0;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /*
934*4882a593Smuzhiyun * Note that as soon as want_buffer() is called and
935*4882a593Smuzhiyun * possibly before it returns, sc_piobufavail()
936*4882a593Smuzhiyun * could be called. Therefore, put QP on the I/O wait list before
937*4882a593Smuzhiyun * enabling the PIO avail interrupt.
938*4882a593Smuzhiyun */
939*4882a593Smuzhiyun spin_lock_irqsave(&qp->s_lock, flags);
940*4882a593Smuzhiyun if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
941*4882a593Smuzhiyun write_seqlock(&sc->waitlock);
942*4882a593Smuzhiyun list_add_tail(&ps->s_txreq->txreq.list,
943*4882a593Smuzhiyun &ps->wait->tx_head);
944*4882a593Smuzhiyun if (list_empty(&priv->s_iowait.list)) {
945*4882a593Smuzhiyun struct hfi1_ibdev *dev = &dd->verbs_dev;
946*4882a593Smuzhiyun int was_empty;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun dev->n_piowait += !!(flag & RVT_S_WAIT_PIO);
949*4882a593Smuzhiyun dev->n_piodrain += !!(flag & HFI1_S_WAIT_PIO_DRAIN);
950*4882a593Smuzhiyun qp->s_flags |= flag;
951*4882a593Smuzhiyun was_empty = list_empty(&sc->piowait);
952*4882a593Smuzhiyun iowait_get_priority(&priv->s_iowait);
953*4882a593Smuzhiyun iowait_queue(ps->pkts_sent, &priv->s_iowait,
954*4882a593Smuzhiyun &sc->piowait);
955*4882a593Smuzhiyun priv->s_iowait.lock = &sc->waitlock;
956*4882a593Smuzhiyun trace_hfi1_qpsleep(qp, RVT_S_WAIT_PIO);
957*4882a593Smuzhiyun rvt_get_qp(qp);
958*4882a593Smuzhiyun /* counting: only call wantpiobuf_intr if first user */
959*4882a593Smuzhiyun if (was_empty)
960*4882a593Smuzhiyun hfi1_sc_wantpiobuf_intr(sc, 1);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun write_sequnlock(&sc->waitlock);
963*4882a593Smuzhiyun hfi1_qp_unbusy(qp, ps->wait);
964*4882a593Smuzhiyun ret = -EBUSY;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->s_lock, flags);
967*4882a593Smuzhiyun return ret;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
verbs_pio_complete(void * arg,int code)970*4882a593Smuzhiyun static void verbs_pio_complete(void *arg, int code)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct rvt_qp *qp = (struct rvt_qp *)arg;
973*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (iowait_pio_dec(&priv->s_iowait))
976*4882a593Smuzhiyun iowait_drain_wakeup(&priv->s_iowait);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
hfi1_verbs_send_pio(struct rvt_qp * qp,struct hfi1_pkt_state * ps,u64 pbc)979*4882a593Smuzhiyun int hfi1_verbs_send_pio(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
980*4882a593Smuzhiyun u64 pbc)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
983*4882a593Smuzhiyun u32 hdrwords = ps->s_txreq->hdr_dwords;
984*4882a593Smuzhiyun struct rvt_sge_state *ss = ps->s_txreq->ss;
985*4882a593Smuzhiyun u32 len = ps->s_txreq->s_cur_size;
986*4882a593Smuzhiyun u32 dwords;
987*4882a593Smuzhiyun u32 plen;
988*4882a593Smuzhiyun struct hfi1_pportdata *ppd = ps->ppd;
989*4882a593Smuzhiyun u32 *hdr;
990*4882a593Smuzhiyun u8 sc5;
991*4882a593Smuzhiyun unsigned long flags = 0;
992*4882a593Smuzhiyun struct send_context *sc;
993*4882a593Smuzhiyun struct pio_buf *pbuf;
994*4882a593Smuzhiyun int wc_status = IB_WC_SUCCESS;
995*4882a593Smuzhiyun int ret = 0;
996*4882a593Smuzhiyun pio_release_cb cb = NULL;
997*4882a593Smuzhiyun u8 extra_bytes = 0;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (ps->s_txreq->phdr.hdr.hdr_type) {
1000*4882a593Smuzhiyun u8 pad_size = hfi1_get_16b_padding((hdrwords << 2), len);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun extra_bytes = pad_size + (SIZE_OF_CRC << 2) + SIZE_OF_LT;
1003*4882a593Smuzhiyun dwords = (len + extra_bytes) >> 2;
1004*4882a593Smuzhiyun hdr = (u32 *)&ps->s_txreq->phdr.hdr.opah;
1005*4882a593Smuzhiyun } else {
1006*4882a593Smuzhiyun dwords = (len + 3) >> 2;
1007*4882a593Smuzhiyun hdr = (u32 *)&ps->s_txreq->phdr.hdr.ibh;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun plen = hdrwords + dwords + sizeof(pbc) / 4;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* only RC/UC use complete */
1012*4882a593Smuzhiyun switch (qp->ibqp.qp_type) {
1013*4882a593Smuzhiyun case IB_QPT_RC:
1014*4882a593Smuzhiyun case IB_QPT_UC:
1015*4882a593Smuzhiyun cb = verbs_pio_complete;
1016*4882a593Smuzhiyun break;
1017*4882a593Smuzhiyun default:
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* vl15 special case taken care of in ud.c */
1022*4882a593Smuzhiyun sc5 = priv->s_sc;
1023*4882a593Smuzhiyun sc = ps->s_txreq->psc;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (likely(pbc == 0)) {
1026*4882a593Smuzhiyun u8 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* set PBC_DC_INFO bit (aka SC[4]) in pbc */
1029*4882a593Smuzhiyun if (ps->s_txreq->phdr.hdr.hdr_type)
1030*4882a593Smuzhiyun pbc |= PBC_PACKET_BYPASS | PBC_INSERT_BYPASS_ICRC;
1031*4882a593Smuzhiyun else
1032*4882a593Smuzhiyun pbc |= (ib_is_sc5(sc5) << PBC_DC_INFO_SHIFT);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun pbc = create_pbc(ppd, pbc, qp->srate_mbps, vl, plen);
1035*4882a593Smuzhiyun if (unlikely(hfi1_dbg_should_fault_tx(qp, ps->opcode)))
1036*4882a593Smuzhiyun pbc = hfi1_fault_tx(qp, ps->opcode, pbc);
1037*4882a593Smuzhiyun else
1038*4882a593Smuzhiyun /* Update HCRC based on packet opcode */
1039*4882a593Smuzhiyun pbc = update_hcrc(ps->opcode, pbc);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun if (cb)
1042*4882a593Smuzhiyun iowait_pio_inc(&priv->s_iowait);
1043*4882a593Smuzhiyun pbuf = sc_buffer_alloc(sc, plen, cb, qp);
1044*4882a593Smuzhiyun if (IS_ERR_OR_NULL(pbuf)) {
1045*4882a593Smuzhiyun if (cb)
1046*4882a593Smuzhiyun verbs_pio_complete(qp, 0);
1047*4882a593Smuzhiyun if (IS_ERR(pbuf)) {
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun * If we have filled the PIO buffers to capacity and are
1050*4882a593Smuzhiyun * not in an active state this request is not going to
1051*4882a593Smuzhiyun * go out to so just complete it with an error or else a
1052*4882a593Smuzhiyun * ULP or the core may be stuck waiting.
1053*4882a593Smuzhiyun */
1054*4882a593Smuzhiyun hfi1_cdbg(
1055*4882a593Smuzhiyun PIO,
1056*4882a593Smuzhiyun "alloc failed. state not active, completing");
1057*4882a593Smuzhiyun wc_status = IB_WC_GENERAL_ERR;
1058*4882a593Smuzhiyun goto pio_bail;
1059*4882a593Smuzhiyun } else {
1060*4882a593Smuzhiyun /*
1061*4882a593Smuzhiyun * This is a normal occurrence. The PIO buffs are full
1062*4882a593Smuzhiyun * up but we are still happily sending, well we could be
1063*4882a593Smuzhiyun * so lets continue to queue the request.
1064*4882a593Smuzhiyun */
1065*4882a593Smuzhiyun hfi1_cdbg(PIO, "alloc failed. state active, queuing");
1066*4882a593Smuzhiyun ret = pio_wait(qp, sc, ps, RVT_S_WAIT_PIO);
1067*4882a593Smuzhiyun if (!ret)
1068*4882a593Smuzhiyun /* txreq not queued - free */
1069*4882a593Smuzhiyun goto bail;
1070*4882a593Smuzhiyun /* tx consumed in wait */
1071*4882a593Smuzhiyun return ret;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (dwords == 0) {
1076*4882a593Smuzhiyun pio_copy(ppd->dd, pbuf, pbc, hdr, hdrwords);
1077*4882a593Smuzhiyun } else {
1078*4882a593Smuzhiyun seg_pio_copy_start(pbuf, pbc,
1079*4882a593Smuzhiyun hdr, hdrwords * 4);
1080*4882a593Smuzhiyun if (ss) {
1081*4882a593Smuzhiyun while (len) {
1082*4882a593Smuzhiyun void *addr = ss->sge.vaddr;
1083*4882a593Smuzhiyun u32 slen = rvt_get_sge_length(&ss->sge, len);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun rvt_update_sge(ss, slen, false);
1086*4882a593Smuzhiyun seg_pio_copy_mid(pbuf, addr, slen);
1087*4882a593Smuzhiyun len -= slen;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun /* add icrc, lt byte, and padding to flit */
1091*4882a593Smuzhiyun if (extra_bytes)
1092*4882a593Smuzhiyun seg_pio_copy_mid(pbuf, ppd->dd->sdma_pad_dma,
1093*4882a593Smuzhiyun extra_bytes);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun seg_pio_copy_end(pbuf);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun update_tx_opstats(qp, ps, plen);
1099*4882a593Smuzhiyun trace_pio_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
1100*4882a593Smuzhiyun &ps->s_txreq->phdr.hdr, ib_is_sc5(sc5));
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun pio_bail:
1103*4882a593Smuzhiyun spin_lock_irqsave(&qp->s_lock, flags);
1104*4882a593Smuzhiyun if (qp->s_wqe) {
1105*4882a593Smuzhiyun rvt_send_complete(qp, qp->s_wqe, wc_status);
1106*4882a593Smuzhiyun } else if (qp->ibqp.qp_type == IB_QPT_RC) {
1107*4882a593Smuzhiyun if (unlikely(wc_status == IB_WC_GENERAL_ERR))
1108*4882a593Smuzhiyun hfi1_rc_verbs_aborted(qp, &ps->s_txreq->phdr.hdr);
1109*4882a593Smuzhiyun hfi1_rc_send_complete(qp, &ps->s_txreq->phdr.hdr);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->s_lock, flags);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun ret = 0;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun bail:
1116*4882a593Smuzhiyun hfi1_put_txreq(ps->s_txreq);
1117*4882a593Smuzhiyun return ret;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /*
1121*4882a593Smuzhiyun * egress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1122*4882a593Smuzhiyun * being an entry from the partition key table), return 0
1123*4882a593Smuzhiyun * otherwise. Use the matching criteria for egress partition keys
1124*4882a593Smuzhiyun * specified in the OPAv1 spec., section 9.1l.7.
1125*4882a593Smuzhiyun */
egress_pkey_matches_entry(u16 pkey,u16 ent)1126*4882a593Smuzhiyun static inline int egress_pkey_matches_entry(u16 pkey, u16 ent)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun u16 mkey = pkey & PKEY_LOW_15_MASK;
1129*4882a593Smuzhiyun u16 mentry = ent & PKEY_LOW_15_MASK;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun if (mkey == mentry) {
1132*4882a593Smuzhiyun /*
1133*4882a593Smuzhiyun * If pkey[15] is set (full partition member),
1134*4882a593Smuzhiyun * is bit 15 in the corresponding table element
1135*4882a593Smuzhiyun * clear (limited member)?
1136*4882a593Smuzhiyun */
1137*4882a593Smuzhiyun if (pkey & PKEY_MEMBER_MASK)
1138*4882a593Smuzhiyun return !!(ent & PKEY_MEMBER_MASK);
1139*4882a593Smuzhiyun return 1;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun return 0;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /**
1145*4882a593Smuzhiyun * egress_pkey_check - check P_KEY of a packet
1146*4882a593Smuzhiyun * @ppd: Physical IB port data
1147*4882a593Smuzhiyun * @slid: SLID for packet
1148*4882a593Smuzhiyun * @bkey: PKEY for header
1149*4882a593Smuzhiyun * @sc5: SC for packet
1150*4882a593Smuzhiyun * @s_pkey_index: It will be used for look up optimization for kernel contexts
1151*4882a593Smuzhiyun * only. If it is negative value, then it means user contexts is calling this
1152*4882a593Smuzhiyun * function.
1153*4882a593Smuzhiyun *
1154*4882a593Smuzhiyun * It checks if hdr's pkey is valid.
1155*4882a593Smuzhiyun *
1156*4882a593Smuzhiyun * Return: 0 on success, otherwise, 1
1157*4882a593Smuzhiyun */
egress_pkey_check(struct hfi1_pportdata * ppd,u32 slid,u16 pkey,u8 sc5,int8_t s_pkey_index)1158*4882a593Smuzhiyun int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
1159*4882a593Smuzhiyun u8 sc5, int8_t s_pkey_index)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct hfi1_devdata *dd;
1162*4882a593Smuzhiyun int i;
1163*4882a593Smuzhiyun int is_user_ctxt_mechanism = (s_pkey_index < 0);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (!(ppd->part_enforce & HFI1_PART_ENFORCE_OUT))
1166*4882a593Smuzhiyun return 0;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* If SC15, pkey[0:14] must be 0x7fff */
1169*4882a593Smuzhiyun if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1170*4882a593Smuzhiyun goto bad;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* Is the pkey = 0x0, or 0x8000? */
1173*4882a593Smuzhiyun if ((pkey & PKEY_LOW_15_MASK) == 0)
1174*4882a593Smuzhiyun goto bad;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /*
1177*4882a593Smuzhiyun * For the kernel contexts only, if a qp is passed into the function,
1178*4882a593Smuzhiyun * the most likely matching pkey has index qp->s_pkey_index
1179*4882a593Smuzhiyun */
1180*4882a593Smuzhiyun if (!is_user_ctxt_mechanism &&
1181*4882a593Smuzhiyun egress_pkey_matches_entry(pkey, ppd->pkeys[s_pkey_index])) {
1182*4882a593Smuzhiyun return 0;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun for (i = 0; i < MAX_PKEY_VALUES; i++) {
1186*4882a593Smuzhiyun if (egress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun bad:
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * For the user-context mechanism, the P_KEY check would only happen
1192*4882a593Smuzhiyun * once per SDMA request, not once per packet. Therefore, there's no
1193*4882a593Smuzhiyun * need to increment the counter for the user-context mechanism.
1194*4882a593Smuzhiyun */
1195*4882a593Smuzhiyun if (!is_user_ctxt_mechanism) {
1196*4882a593Smuzhiyun incr_cntr64(&ppd->port_xmit_constraint_errors);
1197*4882a593Smuzhiyun dd = ppd->dd;
1198*4882a593Smuzhiyun if (!(dd->err_info_xmit_constraint.status &
1199*4882a593Smuzhiyun OPA_EI_STATUS_SMASK)) {
1200*4882a593Smuzhiyun dd->err_info_xmit_constraint.status |=
1201*4882a593Smuzhiyun OPA_EI_STATUS_SMASK;
1202*4882a593Smuzhiyun dd->err_info_xmit_constraint.slid = slid;
1203*4882a593Smuzhiyun dd->err_info_xmit_constraint.pkey = pkey;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun return 1;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /**
1210*4882a593Smuzhiyun * get_send_routine - choose an egress routine
1211*4882a593Smuzhiyun *
1212*4882a593Smuzhiyun * Choose an egress routine based on QP type
1213*4882a593Smuzhiyun * and size
1214*4882a593Smuzhiyun */
get_send_routine(struct rvt_qp * qp,struct hfi1_pkt_state * ps)1215*4882a593Smuzhiyun static inline send_routine get_send_routine(struct rvt_qp *qp,
1216*4882a593Smuzhiyun struct hfi1_pkt_state *ps)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1219*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
1220*4882a593Smuzhiyun struct verbs_txreq *tx = ps->s_txreq;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (unlikely(!(dd->flags & HFI1_HAS_SEND_DMA)))
1223*4882a593Smuzhiyun return dd->process_pio_send;
1224*4882a593Smuzhiyun switch (qp->ibqp.qp_type) {
1225*4882a593Smuzhiyun case IB_QPT_SMI:
1226*4882a593Smuzhiyun return dd->process_pio_send;
1227*4882a593Smuzhiyun case IB_QPT_GSI:
1228*4882a593Smuzhiyun case IB_QPT_UD:
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun case IB_QPT_UC:
1231*4882a593Smuzhiyun case IB_QPT_RC:
1232*4882a593Smuzhiyun priv->s_running_pkt_size =
1233*4882a593Smuzhiyun (tx->s_cur_size + priv->s_running_pkt_size) / 2;
1234*4882a593Smuzhiyun if (piothreshold &&
1235*4882a593Smuzhiyun priv->s_running_pkt_size <= min(piothreshold, qp->pmtu) &&
1236*4882a593Smuzhiyun (BIT(ps->opcode & OPMASK) & pio_opmask[ps->opcode >> 5]) &&
1237*4882a593Smuzhiyun iowait_sdma_pending(&priv->s_iowait) == 0 &&
1238*4882a593Smuzhiyun !sdma_txreq_built(&tx->txreq))
1239*4882a593Smuzhiyun return dd->process_pio_send;
1240*4882a593Smuzhiyun break;
1241*4882a593Smuzhiyun default:
1242*4882a593Smuzhiyun break;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun return dd->process_dma_send;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /**
1248*4882a593Smuzhiyun * hfi1_verbs_send - send a packet
1249*4882a593Smuzhiyun * @qp: the QP to send on
1250*4882a593Smuzhiyun * @ps: the state of the packet to send
1251*4882a593Smuzhiyun *
1252*4882a593Smuzhiyun * Return zero if packet is sent or queued OK.
1253*4882a593Smuzhiyun * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise.
1254*4882a593Smuzhiyun */
hfi1_verbs_send(struct rvt_qp * qp,struct hfi1_pkt_state * ps)1255*4882a593Smuzhiyun int hfi1_verbs_send(struct rvt_qp *qp, struct hfi1_pkt_state *ps)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1258*4882a593Smuzhiyun struct hfi1_qp_priv *priv = qp->priv;
1259*4882a593Smuzhiyun struct ib_other_headers *ohdr = NULL;
1260*4882a593Smuzhiyun send_routine sr;
1261*4882a593Smuzhiyun int ret;
1262*4882a593Smuzhiyun u16 pkey;
1263*4882a593Smuzhiyun u32 slid;
1264*4882a593Smuzhiyun u8 l4 = 0;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* locate the pkey within the headers */
1267*4882a593Smuzhiyun if (ps->s_txreq->phdr.hdr.hdr_type) {
1268*4882a593Smuzhiyun struct hfi1_16b_header *hdr = &ps->s_txreq->phdr.hdr.opah;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun l4 = hfi1_16B_get_l4(hdr);
1271*4882a593Smuzhiyun if (l4 == OPA_16B_L4_IB_LOCAL)
1272*4882a593Smuzhiyun ohdr = &hdr->u.oth;
1273*4882a593Smuzhiyun else if (l4 == OPA_16B_L4_IB_GLOBAL)
1274*4882a593Smuzhiyun ohdr = &hdr->u.l.oth;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun slid = hfi1_16B_get_slid(hdr);
1277*4882a593Smuzhiyun pkey = hfi1_16B_get_pkey(hdr);
1278*4882a593Smuzhiyun } else {
1279*4882a593Smuzhiyun struct ib_header *hdr = &ps->s_txreq->phdr.hdr.ibh;
1280*4882a593Smuzhiyun u8 lnh = ib_get_lnh(hdr);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (lnh == HFI1_LRH_GRH)
1283*4882a593Smuzhiyun ohdr = &hdr->u.l.oth;
1284*4882a593Smuzhiyun else
1285*4882a593Smuzhiyun ohdr = &hdr->u.oth;
1286*4882a593Smuzhiyun slid = ib_get_slid(hdr);
1287*4882a593Smuzhiyun pkey = ib_bth_get_pkey(ohdr);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (likely(l4 != OPA_16B_L4_FM))
1291*4882a593Smuzhiyun ps->opcode = ib_bth_get_opcode(ohdr);
1292*4882a593Smuzhiyun else
1293*4882a593Smuzhiyun ps->opcode = IB_OPCODE_UD_SEND_ONLY;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun sr = get_send_routine(qp, ps);
1296*4882a593Smuzhiyun ret = egress_pkey_check(dd->pport, slid, pkey,
1297*4882a593Smuzhiyun priv->s_sc, qp->s_pkey_index);
1298*4882a593Smuzhiyun if (unlikely(ret)) {
1299*4882a593Smuzhiyun /*
1300*4882a593Smuzhiyun * The value we are returning here does not get propagated to
1301*4882a593Smuzhiyun * the verbs caller. Thus we need to complete the request with
1302*4882a593Smuzhiyun * error otherwise the caller could be sitting waiting on the
1303*4882a593Smuzhiyun * completion event. Only do this for PIO. SDMA has its own
1304*4882a593Smuzhiyun * mechanism for handling the errors. So for SDMA we can just
1305*4882a593Smuzhiyun * return.
1306*4882a593Smuzhiyun */
1307*4882a593Smuzhiyun if (sr == dd->process_pio_send) {
1308*4882a593Smuzhiyun unsigned long flags;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun hfi1_cdbg(PIO, "%s() Failed. Completing with err",
1311*4882a593Smuzhiyun __func__);
1312*4882a593Smuzhiyun spin_lock_irqsave(&qp->s_lock, flags);
1313*4882a593Smuzhiyun rvt_send_complete(qp, qp->s_wqe, IB_WC_GENERAL_ERR);
1314*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->s_lock, flags);
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun return -EINVAL;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun if (sr == dd->process_dma_send && iowait_pio_pending(&priv->s_iowait))
1319*4882a593Smuzhiyun return pio_wait(qp,
1320*4882a593Smuzhiyun ps->s_txreq->psc,
1321*4882a593Smuzhiyun ps,
1322*4882a593Smuzhiyun HFI1_S_WAIT_PIO_DRAIN);
1323*4882a593Smuzhiyun return sr(qp, ps, 0);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /**
1327*4882a593Smuzhiyun * hfi1_fill_device_attr - Fill in rvt dev info device attributes.
1328*4882a593Smuzhiyun * @dd: the device data structure
1329*4882a593Smuzhiyun */
hfi1_fill_device_attr(struct hfi1_devdata * dd)1330*4882a593Smuzhiyun static void hfi1_fill_device_attr(struct hfi1_devdata *dd)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
1333*4882a593Smuzhiyun u32 ver = dd->dc8051_ver;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun rdi->dparms.props.fw_ver = ((u64)(dc8051_ver_maj(ver)) << 32) |
1338*4882a593Smuzhiyun ((u64)(dc8051_ver_min(ver)) << 16) |
1339*4882a593Smuzhiyun (u64)dc8051_ver_patch(ver);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1342*4882a593Smuzhiyun IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1343*4882a593Smuzhiyun IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
1344*4882a593Smuzhiyun IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE |
1345*4882a593Smuzhiyun IB_DEVICE_MEM_MGT_EXTENSIONS |
1346*4882a593Smuzhiyun IB_DEVICE_RDMA_NETDEV_OPA;
1347*4882a593Smuzhiyun rdi->dparms.props.page_size_cap = PAGE_SIZE;
1348*4882a593Smuzhiyun rdi->dparms.props.vendor_id = dd->oui1 << 16 | dd->oui2 << 8 | dd->oui3;
1349*4882a593Smuzhiyun rdi->dparms.props.vendor_part_id = dd->pcidev->device;
1350*4882a593Smuzhiyun rdi->dparms.props.hw_ver = dd->minrev;
1351*4882a593Smuzhiyun rdi->dparms.props.sys_image_guid = ib_hfi1_sys_image_guid;
1352*4882a593Smuzhiyun rdi->dparms.props.max_mr_size = U64_MAX;
1353*4882a593Smuzhiyun rdi->dparms.props.max_fast_reg_page_list_len = UINT_MAX;
1354*4882a593Smuzhiyun rdi->dparms.props.max_qp = hfi1_max_qps;
1355*4882a593Smuzhiyun rdi->dparms.props.max_qp_wr =
1356*4882a593Smuzhiyun (hfi1_max_qp_wrs >= HFI1_QP_WQE_INVALID ?
1357*4882a593Smuzhiyun HFI1_QP_WQE_INVALID - 1 : hfi1_max_qp_wrs);
1358*4882a593Smuzhiyun rdi->dparms.props.max_send_sge = hfi1_max_sges;
1359*4882a593Smuzhiyun rdi->dparms.props.max_recv_sge = hfi1_max_sges;
1360*4882a593Smuzhiyun rdi->dparms.props.max_sge_rd = hfi1_max_sges;
1361*4882a593Smuzhiyun rdi->dparms.props.max_cq = hfi1_max_cqs;
1362*4882a593Smuzhiyun rdi->dparms.props.max_ah = hfi1_max_ahs;
1363*4882a593Smuzhiyun rdi->dparms.props.max_cqe = hfi1_max_cqes;
1364*4882a593Smuzhiyun rdi->dparms.props.max_pd = hfi1_max_pds;
1365*4882a593Smuzhiyun rdi->dparms.props.max_qp_rd_atom = HFI1_MAX_RDMA_ATOMIC;
1366*4882a593Smuzhiyun rdi->dparms.props.max_qp_init_rd_atom = 255;
1367*4882a593Smuzhiyun rdi->dparms.props.max_srq = hfi1_max_srqs;
1368*4882a593Smuzhiyun rdi->dparms.props.max_srq_wr = hfi1_max_srq_wrs;
1369*4882a593Smuzhiyun rdi->dparms.props.max_srq_sge = hfi1_max_srq_sges;
1370*4882a593Smuzhiyun rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
1371*4882a593Smuzhiyun rdi->dparms.props.max_pkeys = hfi1_get_npkeys(dd);
1372*4882a593Smuzhiyun rdi->dparms.props.max_mcast_grp = hfi1_max_mcast_grps;
1373*4882a593Smuzhiyun rdi->dparms.props.max_mcast_qp_attach = hfi1_max_mcast_qp_attached;
1374*4882a593Smuzhiyun rdi->dparms.props.max_total_mcast_qp_attach =
1375*4882a593Smuzhiyun rdi->dparms.props.max_mcast_qp_attach *
1376*4882a593Smuzhiyun rdi->dparms.props.max_mcast_grp;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
opa_speed_to_ib(u16 in)1379*4882a593Smuzhiyun static inline u16 opa_speed_to_ib(u16 in)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun u16 out = 0;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (in & OPA_LINK_SPEED_25G)
1384*4882a593Smuzhiyun out |= IB_SPEED_EDR;
1385*4882a593Smuzhiyun if (in & OPA_LINK_SPEED_12_5G)
1386*4882a593Smuzhiyun out |= IB_SPEED_FDR;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun return out;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /*
1392*4882a593Smuzhiyun * Convert a single OPA link width (no multiple flags) to an IB value.
1393*4882a593Smuzhiyun * A zero OPA link width means link down, which means the IB width value
1394*4882a593Smuzhiyun * is a don't care.
1395*4882a593Smuzhiyun */
opa_width_to_ib(u16 in)1396*4882a593Smuzhiyun static inline u16 opa_width_to_ib(u16 in)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun switch (in) {
1399*4882a593Smuzhiyun case OPA_LINK_WIDTH_1X:
1400*4882a593Smuzhiyun /* map 2x and 3x to 1x as they don't exist in IB */
1401*4882a593Smuzhiyun case OPA_LINK_WIDTH_2X:
1402*4882a593Smuzhiyun case OPA_LINK_WIDTH_3X:
1403*4882a593Smuzhiyun return IB_WIDTH_1X;
1404*4882a593Smuzhiyun default: /* link down or unknown, return our largest width */
1405*4882a593Smuzhiyun case OPA_LINK_WIDTH_4X:
1406*4882a593Smuzhiyun return IB_WIDTH_4X;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
query_port(struct rvt_dev_info * rdi,u8 port_num,struct ib_port_attr * props)1410*4882a593Smuzhiyun static int query_port(struct rvt_dev_info *rdi, u8 port_num,
1411*4882a593Smuzhiyun struct ib_port_attr *props)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1414*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1415*4882a593Smuzhiyun struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
1416*4882a593Smuzhiyun u32 lid = ppd->lid;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* props being zeroed by the caller, avoid zeroing it here */
1419*4882a593Smuzhiyun props->lid = lid ? lid : 0;
1420*4882a593Smuzhiyun props->lmc = ppd->lmc;
1421*4882a593Smuzhiyun /* OPA logical states match IB logical states */
1422*4882a593Smuzhiyun props->state = driver_lstate(ppd);
1423*4882a593Smuzhiyun props->phys_state = driver_pstate(ppd);
1424*4882a593Smuzhiyun props->gid_tbl_len = HFI1_GUIDS_PER_PORT;
1425*4882a593Smuzhiyun props->active_width = (u8)opa_width_to_ib(ppd->link_width_active);
1426*4882a593Smuzhiyun /* see rate_show() in ib core/sysfs.c */
1427*4882a593Smuzhiyun props->active_speed = opa_speed_to_ib(ppd->link_speed_active);
1428*4882a593Smuzhiyun props->max_vl_num = ppd->vls_supported;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /* Once we are a "first class" citizen and have added the OPA MTUs to
1431*4882a593Smuzhiyun * the core we can advertise the larger MTU enum to the ULPs, for now
1432*4882a593Smuzhiyun * advertise only 4K.
1433*4882a593Smuzhiyun *
1434*4882a593Smuzhiyun * Those applications which are either OPA aware or pass the MTU enum
1435*4882a593Smuzhiyun * from the Path Records to us will get the new 8k MTU. Those that
1436*4882a593Smuzhiyun * attempt to process the MTU enum may fail in various ways.
1437*4882a593Smuzhiyun */
1438*4882a593Smuzhiyun props->max_mtu = mtu_to_enum((!valid_ib_mtu(hfi1_max_mtu) ?
1439*4882a593Smuzhiyun 4096 : hfi1_max_mtu), IB_MTU_4096);
1440*4882a593Smuzhiyun props->active_mtu = !valid_ib_mtu(ppd->ibmtu) ? props->max_mtu :
1441*4882a593Smuzhiyun mtu_to_enum(ppd->ibmtu, IB_MTU_4096);
1442*4882a593Smuzhiyun props->phys_mtu = hfi1_max_mtu;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun return 0;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
modify_device(struct ib_device * device,int device_modify_mask,struct ib_device_modify * device_modify)1447*4882a593Smuzhiyun static int modify_device(struct ib_device *device,
1448*4882a593Smuzhiyun int device_modify_mask,
1449*4882a593Smuzhiyun struct ib_device_modify *device_modify)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_ibdev(device);
1452*4882a593Smuzhiyun unsigned i;
1453*4882a593Smuzhiyun int ret;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1456*4882a593Smuzhiyun IB_DEVICE_MODIFY_NODE_DESC)) {
1457*4882a593Smuzhiyun ret = -EOPNOTSUPP;
1458*4882a593Smuzhiyun goto bail;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
1462*4882a593Smuzhiyun memcpy(device->node_desc, device_modify->node_desc,
1463*4882a593Smuzhiyun IB_DEVICE_NODE_DESC_MAX);
1464*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; i++) {
1465*4882a593Smuzhiyun struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun hfi1_node_desc_chg(ibp);
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
1472*4882a593Smuzhiyun ib_hfi1_sys_image_guid =
1473*4882a593Smuzhiyun cpu_to_be64(device_modify->sys_image_guid);
1474*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; i++) {
1475*4882a593Smuzhiyun struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun hfi1_sys_guid_chg(ibp);
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun ret = 0;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun bail:
1484*4882a593Smuzhiyun return ret;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
shut_down_port(struct rvt_dev_info * rdi,u8 port_num)1487*4882a593Smuzhiyun static int shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1490*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1491*4882a593Smuzhiyun struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
1492*4882a593Smuzhiyun int ret;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun set_link_down_reason(ppd, OPA_LINKDOWN_REASON_UNKNOWN, 0,
1495*4882a593Smuzhiyun OPA_LINKDOWN_REASON_UNKNOWN);
1496*4882a593Smuzhiyun ret = set_link_state(ppd, HLS_DN_DOWNDEF);
1497*4882a593Smuzhiyun return ret;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
hfi1_get_guid_be(struct rvt_dev_info * rdi,struct rvt_ibport * rvp,int guid_index,__be64 * guid)1500*4882a593Smuzhiyun static int hfi1_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
1501*4882a593Smuzhiyun int guid_index, __be64 *guid)
1502*4882a593Smuzhiyun {
1503*4882a593Smuzhiyun struct hfi1_ibport *ibp = container_of(rvp, struct hfi1_ibport, rvp);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun if (guid_index >= HFI1_GUIDS_PER_PORT)
1506*4882a593Smuzhiyun return -EINVAL;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun *guid = get_sguid(ibp, guid_index);
1509*4882a593Smuzhiyun return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /*
1513*4882a593Smuzhiyun * convert ah port,sl to sc
1514*4882a593Smuzhiyun */
ah_to_sc(struct ib_device * ibdev,struct rdma_ah_attr * ah)1515*4882a593Smuzhiyun u8 ah_to_sc(struct ib_device *ibdev, struct rdma_ah_attr *ah)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun struct hfi1_ibport *ibp = to_iport(ibdev, rdma_ah_get_port_num(ah));
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun return ibp->sl_to_sc[rdma_ah_get_sl(ah)];
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
hfi1_check_ah(struct ib_device * ibdev,struct rdma_ah_attr * ah_attr)1522*4882a593Smuzhiyun static int hfi1_check_ah(struct ib_device *ibdev, struct rdma_ah_attr *ah_attr)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun struct hfi1_ibport *ibp;
1525*4882a593Smuzhiyun struct hfi1_pportdata *ppd;
1526*4882a593Smuzhiyun struct hfi1_devdata *dd;
1527*4882a593Smuzhiyun u8 sc5;
1528*4882a593Smuzhiyun u8 sl;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun if (hfi1_check_mcast(rdma_ah_get_dlid(ah_attr)) &&
1531*4882a593Smuzhiyun !(rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH))
1532*4882a593Smuzhiyun return -EINVAL;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* test the mapping for validity */
1535*4882a593Smuzhiyun ibp = to_iport(ibdev, rdma_ah_get_port_num(ah_attr));
1536*4882a593Smuzhiyun ppd = ppd_from_ibp(ibp);
1537*4882a593Smuzhiyun dd = dd_from_ppd(ppd);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun sl = rdma_ah_get_sl(ah_attr);
1540*4882a593Smuzhiyun if (sl >= ARRAY_SIZE(ibp->sl_to_sc))
1541*4882a593Smuzhiyun return -EINVAL;
1542*4882a593Smuzhiyun sl = array_index_nospec(sl, ARRAY_SIZE(ibp->sl_to_sc));
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun sc5 = ibp->sl_to_sc[sl];
1545*4882a593Smuzhiyun if (sc_to_vlt(dd, sc5) > num_vls && sc_to_vlt(dd, sc5) != 0xf)
1546*4882a593Smuzhiyun return -EINVAL;
1547*4882a593Smuzhiyun return 0;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
hfi1_notify_new_ah(struct ib_device * ibdev,struct rdma_ah_attr * ah_attr,struct rvt_ah * ah)1550*4882a593Smuzhiyun static void hfi1_notify_new_ah(struct ib_device *ibdev,
1551*4882a593Smuzhiyun struct rdma_ah_attr *ah_attr,
1552*4882a593Smuzhiyun struct rvt_ah *ah)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct hfi1_ibport *ibp;
1555*4882a593Smuzhiyun struct hfi1_pportdata *ppd;
1556*4882a593Smuzhiyun struct hfi1_devdata *dd;
1557*4882a593Smuzhiyun u8 sc5;
1558*4882a593Smuzhiyun struct rdma_ah_attr *attr = &ah->attr;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /*
1561*4882a593Smuzhiyun * Do not trust reading anything from rvt_ah at this point as it is not
1562*4882a593Smuzhiyun * done being setup. We can however modify things which we need to set.
1563*4882a593Smuzhiyun */
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ibp = to_iport(ibdev, rdma_ah_get_port_num(ah_attr));
1566*4882a593Smuzhiyun ppd = ppd_from_ibp(ibp);
1567*4882a593Smuzhiyun sc5 = ibp->sl_to_sc[rdma_ah_get_sl(&ah->attr)];
1568*4882a593Smuzhiyun hfi1_update_ah_attr(ibdev, attr);
1569*4882a593Smuzhiyun hfi1_make_opa_lid(attr);
1570*4882a593Smuzhiyun dd = dd_from_ppd(ppd);
1571*4882a593Smuzhiyun ah->vl = sc_to_vlt(dd, sc5);
1572*4882a593Smuzhiyun if (ah->vl < num_vls || ah->vl == 15)
1573*4882a593Smuzhiyun ah->log_pmtu = ilog2(dd->vld[ah->vl].mtu);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun /**
1577*4882a593Smuzhiyun * hfi1_get_npkeys - return the size of the PKEY table for context 0
1578*4882a593Smuzhiyun * @dd: the hfi1_ib device
1579*4882a593Smuzhiyun */
hfi1_get_npkeys(struct hfi1_devdata * dd)1580*4882a593Smuzhiyun unsigned hfi1_get_npkeys(struct hfi1_devdata *dd)
1581*4882a593Smuzhiyun {
1582*4882a593Smuzhiyun return ARRAY_SIZE(dd->pport[0].pkeys);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
init_ibport(struct hfi1_pportdata * ppd)1585*4882a593Smuzhiyun static void init_ibport(struct hfi1_pportdata *ppd)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun struct hfi1_ibport *ibp = &ppd->ibport_data;
1588*4882a593Smuzhiyun size_t sz = ARRAY_SIZE(ibp->sl_to_sc);
1589*4882a593Smuzhiyun int i;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun for (i = 0; i < sz; i++) {
1592*4882a593Smuzhiyun ibp->sl_to_sc[i] = i;
1593*4882a593Smuzhiyun ibp->sc_to_sl[i] = i;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun for (i = 0; i < RVT_MAX_TRAP_LISTS ; i++)
1597*4882a593Smuzhiyun INIT_LIST_HEAD(&ibp->rvp.trap_lists[i].list);
1598*4882a593Smuzhiyun timer_setup(&ibp->rvp.trap_timer, hfi1_handle_trap_timer, 0);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun spin_lock_init(&ibp->rvp.lock);
1601*4882a593Smuzhiyun /* Set the prefix to the default value (see ch. 4.1.1) */
1602*4882a593Smuzhiyun ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
1603*4882a593Smuzhiyun ibp->rvp.sm_lid = 0;
1604*4882a593Smuzhiyun /*
1605*4882a593Smuzhiyun * Below should only set bits defined in OPA PortInfo.CapabilityMask
1606*4882a593Smuzhiyun * and PortInfo.CapabilityMask3
1607*4882a593Smuzhiyun */
1608*4882a593Smuzhiyun ibp->rvp.port_cap_flags = IB_PORT_AUTO_MIGR_SUP |
1609*4882a593Smuzhiyun IB_PORT_CAP_MASK_NOTICE_SUP;
1610*4882a593Smuzhiyun ibp->rvp.port_cap3_flags = OPA_CAP_MASK3_IsSharedSpaceSupported;
1611*4882a593Smuzhiyun ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1612*4882a593Smuzhiyun ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1613*4882a593Smuzhiyun ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1614*4882a593Smuzhiyun ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1615*4882a593Smuzhiyun ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
1618*4882a593Smuzhiyun RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
hfi1_get_dev_fw_str(struct ib_device * ibdev,char * str)1621*4882a593Smuzhiyun static void hfi1_get_dev_fw_str(struct ib_device *ibdev, char *str)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun struct rvt_dev_info *rdi = ib_to_rvt(ibdev);
1624*4882a593Smuzhiyun struct hfi1_ibdev *dev = dev_from_rdi(rdi);
1625*4882a593Smuzhiyun u32 ver = dd_from_dev(dev)->dc8051_ver;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun snprintf(str, IB_FW_VERSION_NAME_MAX, "%u.%u.%u", dc8051_ver_maj(ver),
1628*4882a593Smuzhiyun dc8051_ver_min(ver), dc8051_ver_patch(ver));
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun static const char * const driver_cntr_names[] = {
1632*4882a593Smuzhiyun /* must be element 0*/
1633*4882a593Smuzhiyun "DRIVER_KernIntr",
1634*4882a593Smuzhiyun "DRIVER_ErrorIntr",
1635*4882a593Smuzhiyun "DRIVER_Tx_Errs",
1636*4882a593Smuzhiyun "DRIVER_Rcv_Errs",
1637*4882a593Smuzhiyun "DRIVER_HW_Errs",
1638*4882a593Smuzhiyun "DRIVER_NoPIOBufs",
1639*4882a593Smuzhiyun "DRIVER_CtxtsOpen",
1640*4882a593Smuzhiyun "DRIVER_RcvLen_Errs",
1641*4882a593Smuzhiyun "DRIVER_EgrBufFull",
1642*4882a593Smuzhiyun "DRIVER_EgrHdrFull"
1643*4882a593Smuzhiyun };
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun static DEFINE_MUTEX(cntr_names_lock); /* protects the *_cntr_names bufers */
1646*4882a593Smuzhiyun static const char **dev_cntr_names;
1647*4882a593Smuzhiyun static const char **port_cntr_names;
1648*4882a593Smuzhiyun int num_driver_cntrs = ARRAY_SIZE(driver_cntr_names);
1649*4882a593Smuzhiyun static int num_dev_cntrs;
1650*4882a593Smuzhiyun static int num_port_cntrs;
1651*4882a593Smuzhiyun static int cntr_names_initialized;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /*
1654*4882a593Smuzhiyun * Convert a list of names separated by '\n' into an array of NULL terminated
1655*4882a593Smuzhiyun * strings. Optionally some entries can be reserved in the array to hold extra
1656*4882a593Smuzhiyun * external strings.
1657*4882a593Smuzhiyun */
init_cntr_names(const char * names_in,const size_t names_len,int num_extra_names,int * num_cntrs,const char *** cntr_names)1658*4882a593Smuzhiyun static int init_cntr_names(const char *names_in,
1659*4882a593Smuzhiyun const size_t names_len,
1660*4882a593Smuzhiyun int num_extra_names,
1661*4882a593Smuzhiyun int *num_cntrs,
1662*4882a593Smuzhiyun const char ***cntr_names)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun char *names_out, *p, **q;
1665*4882a593Smuzhiyun int i, n;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun n = 0;
1668*4882a593Smuzhiyun for (i = 0; i < names_len; i++)
1669*4882a593Smuzhiyun if (names_in[i] == '\n')
1670*4882a593Smuzhiyun n++;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun names_out = kmalloc((n + num_extra_names) * sizeof(char *) + names_len,
1673*4882a593Smuzhiyun GFP_KERNEL);
1674*4882a593Smuzhiyun if (!names_out) {
1675*4882a593Smuzhiyun *num_cntrs = 0;
1676*4882a593Smuzhiyun *cntr_names = NULL;
1677*4882a593Smuzhiyun return -ENOMEM;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun p = names_out + (n + num_extra_names) * sizeof(char *);
1681*4882a593Smuzhiyun memcpy(p, names_in, names_len);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun q = (char **)names_out;
1684*4882a593Smuzhiyun for (i = 0; i < n; i++) {
1685*4882a593Smuzhiyun q[i] = p;
1686*4882a593Smuzhiyun p = strchr(p, '\n');
1687*4882a593Smuzhiyun *p++ = '\0';
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun *num_cntrs = n;
1691*4882a593Smuzhiyun *cntr_names = (const char **)names_out;
1692*4882a593Smuzhiyun return 0;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
alloc_hw_stats(struct ib_device * ibdev,u8 port_num)1695*4882a593Smuzhiyun static struct rdma_hw_stats *alloc_hw_stats(struct ib_device *ibdev,
1696*4882a593Smuzhiyun u8 port_num)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun int i, err;
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun mutex_lock(&cntr_names_lock);
1701*4882a593Smuzhiyun if (!cntr_names_initialized) {
1702*4882a593Smuzhiyun struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun err = init_cntr_names(dd->cntrnames,
1705*4882a593Smuzhiyun dd->cntrnameslen,
1706*4882a593Smuzhiyun num_driver_cntrs,
1707*4882a593Smuzhiyun &num_dev_cntrs,
1708*4882a593Smuzhiyun &dev_cntr_names);
1709*4882a593Smuzhiyun if (err) {
1710*4882a593Smuzhiyun mutex_unlock(&cntr_names_lock);
1711*4882a593Smuzhiyun return NULL;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun for (i = 0; i < num_driver_cntrs; i++)
1715*4882a593Smuzhiyun dev_cntr_names[num_dev_cntrs + i] =
1716*4882a593Smuzhiyun driver_cntr_names[i];
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun err = init_cntr_names(dd->portcntrnames,
1719*4882a593Smuzhiyun dd->portcntrnameslen,
1720*4882a593Smuzhiyun 0,
1721*4882a593Smuzhiyun &num_port_cntrs,
1722*4882a593Smuzhiyun &port_cntr_names);
1723*4882a593Smuzhiyun if (err) {
1724*4882a593Smuzhiyun kfree(dev_cntr_names);
1725*4882a593Smuzhiyun dev_cntr_names = NULL;
1726*4882a593Smuzhiyun mutex_unlock(&cntr_names_lock);
1727*4882a593Smuzhiyun return NULL;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun cntr_names_initialized = 1;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun mutex_unlock(&cntr_names_lock);
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun if (!port_num)
1734*4882a593Smuzhiyun return rdma_alloc_hw_stats_struct(
1735*4882a593Smuzhiyun dev_cntr_names,
1736*4882a593Smuzhiyun num_dev_cntrs + num_driver_cntrs,
1737*4882a593Smuzhiyun RDMA_HW_STATS_DEFAULT_LIFESPAN);
1738*4882a593Smuzhiyun else
1739*4882a593Smuzhiyun return rdma_alloc_hw_stats_struct(
1740*4882a593Smuzhiyun port_cntr_names,
1741*4882a593Smuzhiyun num_port_cntrs,
1742*4882a593Smuzhiyun RDMA_HW_STATS_DEFAULT_LIFESPAN);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
hfi1_sps_ints(void)1745*4882a593Smuzhiyun static u64 hfi1_sps_ints(void)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun unsigned long index, flags;
1748*4882a593Smuzhiyun struct hfi1_devdata *dd;
1749*4882a593Smuzhiyun u64 sps_ints = 0;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun xa_lock_irqsave(&hfi1_dev_table, flags);
1752*4882a593Smuzhiyun xa_for_each(&hfi1_dev_table, index, dd) {
1753*4882a593Smuzhiyun sps_ints += get_all_cpu_total(dd->int_counter);
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun xa_unlock_irqrestore(&hfi1_dev_table, flags);
1756*4882a593Smuzhiyun return sps_ints;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
get_hw_stats(struct ib_device * ibdev,struct rdma_hw_stats * stats,u8 port,int index)1759*4882a593Smuzhiyun static int get_hw_stats(struct ib_device *ibdev, struct rdma_hw_stats *stats,
1760*4882a593Smuzhiyun u8 port, int index)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun u64 *values;
1763*4882a593Smuzhiyun int count;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun if (!port) {
1766*4882a593Smuzhiyun u64 *stats = (u64 *)&hfi1_stats;
1767*4882a593Smuzhiyun int i;
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun hfi1_read_cntrs(dd_from_ibdev(ibdev), NULL, &values);
1770*4882a593Smuzhiyun values[num_dev_cntrs] = hfi1_sps_ints();
1771*4882a593Smuzhiyun for (i = 1; i < num_driver_cntrs; i++)
1772*4882a593Smuzhiyun values[num_dev_cntrs + i] = stats[i];
1773*4882a593Smuzhiyun count = num_dev_cntrs + num_driver_cntrs;
1774*4882a593Smuzhiyun } else {
1775*4882a593Smuzhiyun struct hfi1_ibport *ibp = to_iport(ibdev, port);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun hfi1_read_portcntrs(ppd_from_ibp(ibp), NULL, &values);
1778*4882a593Smuzhiyun count = num_port_cntrs;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun memcpy(stats->value, values, count * sizeof(u64));
1782*4882a593Smuzhiyun return count;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun static const struct ib_device_ops hfi1_dev_ops = {
1786*4882a593Smuzhiyun .owner = THIS_MODULE,
1787*4882a593Smuzhiyun .driver_id = RDMA_DRIVER_HFI1,
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun .alloc_hw_stats = alloc_hw_stats,
1790*4882a593Smuzhiyun .alloc_rdma_netdev = hfi1_vnic_alloc_rn,
1791*4882a593Smuzhiyun .get_dev_fw_str = hfi1_get_dev_fw_str,
1792*4882a593Smuzhiyun .get_hw_stats = get_hw_stats,
1793*4882a593Smuzhiyun .init_port = hfi1_create_port_files,
1794*4882a593Smuzhiyun .modify_device = modify_device,
1795*4882a593Smuzhiyun /* keep process mad in the driver */
1796*4882a593Smuzhiyun .process_mad = hfi1_process_mad,
1797*4882a593Smuzhiyun .rdma_netdev_get_params = hfi1_ipoib_rn_get_params,
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun /**
1801*4882a593Smuzhiyun * hfi1_register_ib_device - register our device with the infiniband core
1802*4882a593Smuzhiyun * @dd: the device data structure
1803*4882a593Smuzhiyun * Return 0 if successful, errno if unsuccessful.
1804*4882a593Smuzhiyun */
hfi1_register_ib_device(struct hfi1_devdata * dd)1805*4882a593Smuzhiyun int hfi1_register_ib_device(struct hfi1_devdata *dd)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct hfi1_ibdev *dev = &dd->verbs_dev;
1808*4882a593Smuzhiyun struct ib_device *ibdev = &dev->rdi.ibdev;
1809*4882a593Smuzhiyun struct hfi1_pportdata *ppd = dd->pport;
1810*4882a593Smuzhiyun struct hfi1_ibport *ibp = &ppd->ibport_data;
1811*4882a593Smuzhiyun unsigned i;
1812*4882a593Smuzhiyun int ret;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; i++)
1815*4882a593Smuzhiyun init_ibport(ppd + i);
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun /* Only need to initialize non-zero fields. */
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun timer_setup(&dev->mem_timer, mem_timer, 0);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun seqlock_init(&dev->iowait_lock);
1822*4882a593Smuzhiyun seqlock_init(&dev->txwait_lock);
1823*4882a593Smuzhiyun INIT_LIST_HEAD(&dev->txwait);
1824*4882a593Smuzhiyun INIT_LIST_HEAD(&dev->memwait);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun ret = verbs_txreq_init(dev);
1827*4882a593Smuzhiyun if (ret)
1828*4882a593Smuzhiyun goto err_verbs_txreq;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun /* Use first-port GUID as node guid */
1831*4882a593Smuzhiyun ibdev->node_guid = get_sguid(ibp, HFI1_PORT_GUID_INDEX);
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /*
1834*4882a593Smuzhiyun * The system image GUID is supposed to be the same for all
1835*4882a593Smuzhiyun * HFIs in a single system but since there can be other
1836*4882a593Smuzhiyun * device types in the system, we can't be sure this is unique.
1837*4882a593Smuzhiyun */
1838*4882a593Smuzhiyun if (!ib_hfi1_sys_image_guid)
1839*4882a593Smuzhiyun ib_hfi1_sys_image_guid = ibdev->node_guid;
1840*4882a593Smuzhiyun ibdev->phys_port_cnt = dd->num_pports;
1841*4882a593Smuzhiyun ibdev->dev.parent = &dd->pcidev->dev;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun ib_set_device_ops(ibdev, &hfi1_dev_ops);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun strlcpy(ibdev->node_desc, init_utsname()->nodename,
1846*4882a593Smuzhiyun sizeof(ibdev->node_desc));
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun /*
1849*4882a593Smuzhiyun * Fill in rvt info object.
1850*4882a593Smuzhiyun */
1851*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.get_pci_dev = get_pci_dev;
1852*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.check_ah = hfi1_check_ah;
1853*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.notify_new_ah = hfi1_notify_new_ah;
1854*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.get_guid_be = hfi1_get_guid_be;
1855*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.query_port_state = query_port;
1856*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.shut_down_port = shut_down_port;
1857*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.cap_mask_chg = hfi1_cap_mask_chg;
1858*4882a593Smuzhiyun /*
1859*4882a593Smuzhiyun * Fill in rvt info device attributes.
1860*4882a593Smuzhiyun */
1861*4882a593Smuzhiyun hfi1_fill_device_attr(dd);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* queue pair */
1864*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.qp_table_size = hfi1_qp_table_size;
1865*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.qpn_start = 0;
1866*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.qpn_inc = 1;
1867*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.qos_shift = dd->qos_shift;
1868*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.qpn_res_start = RVT_KDETH_QP_BASE;
1869*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.qpn_res_end = RVT_AIP_QP_MAX;
1870*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.max_rdma_atomic = HFI1_MAX_RDMA_ATOMIC;
1871*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.psn_mask = PSN_MASK;
1872*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.psn_shift = PSN_SHIFT;
1873*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.psn_modify_mask = PSN_MODIFY_MASK;
1874*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_INTEL_OPA |
1875*4882a593Smuzhiyun RDMA_CORE_CAP_OPA_AH;
1876*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.max_mad_size = OPA_MGMT_MAD_SIZE;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qp_priv_alloc;
1879*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.qp_priv_init = hfi1_qp_priv_init;
1880*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.qp_priv_free = qp_priv_free;
1881*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.free_all_qps = free_all_qps;
1882*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.notify_qp_reset = notify_qp_reset;
1883*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.do_send = hfi1_do_send_from_rvt;
1884*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.schedule_send = hfi1_schedule_send;
1885*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _hfi1_schedule_send;
1886*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = get_pmtu_from_attr;
1887*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1888*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.flush_qp_waiters = flush_qp_waiters;
1889*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.stop_send_queue = stop_send_queue;
1890*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.quiesce_qp = quiesce_qp;
1891*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1892*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.mtu_from_qp = mtu_from_qp;
1893*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = mtu_to_path_mtu;
1894*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.check_modify_qp = hfi1_check_modify_qp;
1895*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.modify_qp = hfi1_modify_qp;
1896*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.notify_restart_rc = hfi1_restart_rc;
1897*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.setup_wqe = hfi1_setup_wqe;
1898*4882a593Smuzhiyun dd->verbs_dev.rdi.driver_f.comp_vect_cpu_lookup =
1899*4882a593Smuzhiyun hfi1_comp_vect_mappings_lookup;
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun /* completeion queue */
1902*4882a593Smuzhiyun dd->verbs_dev.rdi.ibdev.num_comp_vectors = dd->comp_vect_possible_cpus;
1903*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.node = dd->node;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun /* misc settings */
1906*4882a593Smuzhiyun dd->verbs_dev.rdi.flags = 0; /* Let rdmavt handle it all */
1907*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.lkey_table_size = hfi1_lkey_table_size;
1908*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
1909*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.npkeys = hfi1_get_npkeys(dd);
1910*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.sge_copy_mode = sge_copy_mode;
1911*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.wss_threshold = wss_threshold;
1912*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.wss_clean_period = wss_clean_period;
1913*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.reserved_operations = 1;
1914*4882a593Smuzhiyun dd->verbs_dev.rdi.dparms.extra_rdma_atomic = HFI1_TID_RDMA_WRITE_CNT;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun /* post send table */
1917*4882a593Smuzhiyun dd->verbs_dev.rdi.post_parms = hfi1_post_parms;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /* opcode translation table */
1920*4882a593Smuzhiyun dd->verbs_dev.rdi.wc_opcode = ib_hfi1_wc_opcode;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun ppd = dd->pport;
1923*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; i++, ppd++)
1924*4882a593Smuzhiyun rvt_init_port(&dd->verbs_dev.rdi,
1925*4882a593Smuzhiyun &ppd->ibport_data.rvp,
1926*4882a593Smuzhiyun i,
1927*4882a593Smuzhiyun ppd->pkeys);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun rdma_set_device_sysfs_group(&dd->verbs_dev.rdi.ibdev,
1930*4882a593Smuzhiyun &ib_hfi1_attr_group);
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun ret = rvt_register_device(&dd->verbs_dev.rdi);
1933*4882a593Smuzhiyun if (ret)
1934*4882a593Smuzhiyun goto err_verbs_txreq;
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun ret = hfi1_verbs_register_sysfs(dd);
1937*4882a593Smuzhiyun if (ret)
1938*4882a593Smuzhiyun goto err_class;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun return ret;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun err_class:
1943*4882a593Smuzhiyun rvt_unregister_device(&dd->verbs_dev.rdi);
1944*4882a593Smuzhiyun err_verbs_txreq:
1945*4882a593Smuzhiyun verbs_txreq_exit(dev);
1946*4882a593Smuzhiyun dd_dev_err(dd, "cannot register verbs: %d!\n", -ret);
1947*4882a593Smuzhiyun return ret;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
hfi1_unregister_ib_device(struct hfi1_devdata * dd)1950*4882a593Smuzhiyun void hfi1_unregister_ib_device(struct hfi1_devdata *dd)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun struct hfi1_ibdev *dev = &dd->verbs_dev;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun hfi1_verbs_unregister_sysfs(dd);
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun rvt_unregister_device(&dd->verbs_dev.rdi);
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun if (!list_empty(&dev->txwait))
1959*4882a593Smuzhiyun dd_dev_err(dd, "txwait list not empty!\n");
1960*4882a593Smuzhiyun if (!list_empty(&dev->memwait))
1961*4882a593Smuzhiyun dd_dev_err(dd, "memwait list not empty!\n");
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun del_timer_sync(&dev->mem_timer);
1964*4882a593Smuzhiyun verbs_txreq_exit(dev);
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun mutex_lock(&cntr_names_lock);
1967*4882a593Smuzhiyun kfree(dev_cntr_names);
1968*4882a593Smuzhiyun kfree(port_cntr_names);
1969*4882a593Smuzhiyun dev_cntr_names = NULL;
1970*4882a593Smuzhiyun port_cntr_names = NULL;
1971*4882a593Smuzhiyun cntr_names_initialized = 0;
1972*4882a593Smuzhiyun mutex_unlock(&cntr_names_lock);
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
hfi1_cnp_rcv(struct hfi1_packet * packet)1975*4882a593Smuzhiyun void hfi1_cnp_rcv(struct hfi1_packet *packet)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun struct hfi1_ibport *ibp = rcd_to_iport(packet->rcd);
1978*4882a593Smuzhiyun struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1979*4882a593Smuzhiyun struct ib_header *hdr = packet->hdr;
1980*4882a593Smuzhiyun struct rvt_qp *qp = packet->qp;
1981*4882a593Smuzhiyun u32 lqpn, rqpn = 0;
1982*4882a593Smuzhiyun u16 rlid = 0;
1983*4882a593Smuzhiyun u8 sl, sc5, svc_type;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun switch (packet->qp->ibqp.qp_type) {
1986*4882a593Smuzhiyun case IB_QPT_UC:
1987*4882a593Smuzhiyun rlid = rdma_ah_get_dlid(&qp->remote_ah_attr);
1988*4882a593Smuzhiyun rqpn = qp->remote_qpn;
1989*4882a593Smuzhiyun svc_type = IB_CC_SVCTYPE_UC;
1990*4882a593Smuzhiyun break;
1991*4882a593Smuzhiyun case IB_QPT_RC:
1992*4882a593Smuzhiyun rlid = rdma_ah_get_dlid(&qp->remote_ah_attr);
1993*4882a593Smuzhiyun rqpn = qp->remote_qpn;
1994*4882a593Smuzhiyun svc_type = IB_CC_SVCTYPE_RC;
1995*4882a593Smuzhiyun break;
1996*4882a593Smuzhiyun case IB_QPT_SMI:
1997*4882a593Smuzhiyun case IB_QPT_GSI:
1998*4882a593Smuzhiyun case IB_QPT_UD:
1999*4882a593Smuzhiyun svc_type = IB_CC_SVCTYPE_UD;
2000*4882a593Smuzhiyun break;
2001*4882a593Smuzhiyun default:
2002*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
2003*4882a593Smuzhiyun return;
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun sc5 = hfi1_9B_get_sc5(hdr, packet->rhf);
2007*4882a593Smuzhiyun sl = ibp->sc_to_sl[sc5];
2008*4882a593Smuzhiyun lqpn = qp->ibqp.qp_num;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun process_becn(ppd, sl, rlid, lqpn, rqpn, svc_type);
2011*4882a593Smuzhiyun }
2012