1*4882a593Smuzhiyun #ifndef _CHIP_H
2*4882a593Smuzhiyun #define _CHIP_H
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun * Copyright(c) 2015 - 2020 Intel Corporation.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or
7*4882a593Smuzhiyun * redistributing this file, you may do so under either license.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * GPL LICENSE SUMMARY
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
12*4882a593Smuzhiyun * it under the terms of version 2 of the GNU General Public License as
13*4882a593Smuzhiyun * published by the Free Software Foundation.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but
16*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
17*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18*4882a593Smuzhiyun * General Public License for more details.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * BSD LICENSE
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
23*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
24*4882a593Smuzhiyun * are met:
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * - Redistributions of source code must retain the above copyright
27*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
28*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above copyright
29*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in
30*4882a593Smuzhiyun * the documentation and/or other materials provided with the
31*4882a593Smuzhiyun * distribution.
32*4882a593Smuzhiyun * - Neither the name of Intel Corporation nor the names of its
33*4882a593Smuzhiyun * contributors may be used to endorse or promote products derived
34*4882a593Smuzhiyun * from this software without specific prior written permission.
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37*4882a593Smuzhiyun * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38*4882a593Smuzhiyun * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39*4882a593Smuzhiyun * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40*4882a593Smuzhiyun * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41*4882a593Smuzhiyun * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42*4882a593Smuzhiyun * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43*4882a593Smuzhiyun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44*4882a593Smuzhiyun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46*4882a593Smuzhiyun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47*4882a593Smuzhiyun *
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * This file contains all of the defines that is specific to the HFI chip
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* sizes */
55*4882a593Smuzhiyun #define BITS_PER_REGISTER (BITS_PER_BYTE * sizeof(u64))
56*4882a593Smuzhiyun #define NUM_INTERRUPT_SOURCES 768
57*4882a593Smuzhiyun #define RXE_NUM_CONTEXTS 160
58*4882a593Smuzhiyun #define RXE_PER_CONTEXT_SIZE 0x1000 /* 4k */
59*4882a593Smuzhiyun #define RXE_NUM_TID_FLOWS 32
60*4882a593Smuzhiyun #define RXE_NUM_DATA_VL 8
61*4882a593Smuzhiyun #define TXE_NUM_CONTEXTS 160
62*4882a593Smuzhiyun #define TXE_NUM_SDMA_ENGINES 16
63*4882a593Smuzhiyun #define NUM_CONTEXTS_PER_SET 8
64*4882a593Smuzhiyun #define VL_ARB_HIGH_PRIO_TABLE_SIZE 16
65*4882a593Smuzhiyun #define VL_ARB_LOW_PRIO_TABLE_SIZE 16
66*4882a593Smuzhiyun #define VL_ARB_TABLE_SIZE 16
67*4882a593Smuzhiyun #define TXE_NUM_32_BIT_COUNTER 7
68*4882a593Smuzhiyun #define TXE_NUM_64_BIT_COUNTER 30
69*4882a593Smuzhiyun #define TXE_NUM_DATA_VL 8
70*4882a593Smuzhiyun #define TXE_PIO_SIZE (32 * 0x100000) /* 32 MB */
71*4882a593Smuzhiyun #define PIO_BLOCK_SIZE 64 /* bytes */
72*4882a593Smuzhiyun #define SDMA_BLOCK_SIZE 64 /* bytes */
73*4882a593Smuzhiyun #define RCV_BUF_BLOCK_SIZE 64 /* bytes */
74*4882a593Smuzhiyun #define PIO_CMASK 0x7ff /* counter mask for free and fill counters */
75*4882a593Smuzhiyun #define MAX_EAGER_ENTRIES 2048 /* max receive eager entries */
76*4882a593Smuzhiyun #define MAX_TID_PAIR_ENTRIES 1024 /* max receive expected pairs */
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * Virtual? Allocation Unit, defined as AU = 8*2^vAU, 64 bytes, AU is fixed
79*4882a593Smuzhiyun * at 64 bytes for all generation one devices
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun #define CM_VAU 3
82*4882a593Smuzhiyun /* HFI link credit count, AKA receive buffer depth (RBUF_DEPTH) */
83*4882a593Smuzhiyun #define CM_GLOBAL_CREDITS 0x880
84*4882a593Smuzhiyun /* Number of PKey entries in the HW */
85*4882a593Smuzhiyun #define MAX_PKEY_VALUES 16
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #include "chip_registers.h"
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define RXE_PER_CONTEXT_USER (RXE + RXE_PER_CONTEXT_OFFSET)
90*4882a593Smuzhiyun #define TXE_PIO_SEND (TXE + TXE_PIO_SEND_OFFSET)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* PBC flags */
93*4882a593Smuzhiyun #define PBC_INTR BIT_ULL(31)
94*4882a593Smuzhiyun #define PBC_DC_INFO_SHIFT (30)
95*4882a593Smuzhiyun #define PBC_DC_INFO BIT_ULL(PBC_DC_INFO_SHIFT)
96*4882a593Smuzhiyun #define PBC_TEST_EBP BIT_ULL(29)
97*4882a593Smuzhiyun #define PBC_PACKET_BYPASS BIT_ULL(28)
98*4882a593Smuzhiyun #define PBC_CREDIT_RETURN BIT_ULL(25)
99*4882a593Smuzhiyun #define PBC_INSERT_BYPASS_ICRC BIT_ULL(24)
100*4882a593Smuzhiyun #define PBC_TEST_BAD_ICRC BIT_ULL(23)
101*4882a593Smuzhiyun #define PBC_FECN BIT_ULL(22)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* PbcInsertHcrc field settings */
104*4882a593Smuzhiyun #define PBC_IHCRC_LKDETH 0x0 /* insert @ local KDETH offset */
105*4882a593Smuzhiyun #define PBC_IHCRC_GKDETH 0x1 /* insert @ global KDETH offset */
106*4882a593Smuzhiyun #define PBC_IHCRC_NONE 0x2 /* no HCRC inserted */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* PBC fields */
109*4882a593Smuzhiyun #define PBC_STATIC_RATE_CONTROL_COUNT_SHIFT 32
110*4882a593Smuzhiyun #define PBC_STATIC_RATE_CONTROL_COUNT_MASK 0xffffull
111*4882a593Smuzhiyun #define PBC_STATIC_RATE_CONTROL_COUNT_SMASK \
112*4882a593Smuzhiyun (PBC_STATIC_RATE_CONTROL_COUNT_MASK << \
113*4882a593Smuzhiyun PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define PBC_INSERT_HCRC_SHIFT 26
116*4882a593Smuzhiyun #define PBC_INSERT_HCRC_MASK 0x3ull
117*4882a593Smuzhiyun #define PBC_INSERT_HCRC_SMASK \
118*4882a593Smuzhiyun (PBC_INSERT_HCRC_MASK << PBC_INSERT_HCRC_SHIFT)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define PBC_VL_SHIFT 12
121*4882a593Smuzhiyun #define PBC_VL_MASK 0xfull
122*4882a593Smuzhiyun #define PBC_VL_SMASK (PBC_VL_MASK << PBC_VL_SHIFT)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define PBC_LENGTH_DWS_SHIFT 0
125*4882a593Smuzhiyun #define PBC_LENGTH_DWS_MASK 0xfffull
126*4882a593Smuzhiyun #define PBC_LENGTH_DWS_SMASK \
127*4882a593Smuzhiyun (PBC_LENGTH_DWS_MASK << PBC_LENGTH_DWS_SHIFT)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Credit Return Fields */
130*4882a593Smuzhiyun #define CR_COUNTER_SHIFT 0
131*4882a593Smuzhiyun #define CR_COUNTER_MASK 0x7ffull
132*4882a593Smuzhiyun #define CR_COUNTER_SMASK (CR_COUNTER_MASK << CR_COUNTER_SHIFT)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define CR_STATUS_SHIFT 11
135*4882a593Smuzhiyun #define CR_STATUS_MASK 0x1ull
136*4882a593Smuzhiyun #define CR_STATUS_SMASK (CR_STATUS_MASK << CR_STATUS_SHIFT)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_PBC_SHIFT 12
139*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_PBC_MASK 0x1ull
140*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_PBC_SMASK \
141*4882a593Smuzhiyun (CR_CREDIT_RETURN_DUE_TO_PBC_MASK << \
142*4882a593Smuzhiyun CR_CREDIT_RETURN_DUE_TO_PBC_SHIFT)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SHIFT 13
145*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_MASK 0x1ull
146*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SMASK \
147*4882a593Smuzhiyun (CR_CREDIT_RETURN_DUE_TO_THRESHOLD_MASK << \
148*4882a593Smuzhiyun CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SHIFT)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_ERR_SHIFT 14
151*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_ERR_MASK 0x1ull
152*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_ERR_SMASK \
153*4882a593Smuzhiyun (CR_CREDIT_RETURN_DUE_TO_ERR_MASK << \
154*4882a593Smuzhiyun CR_CREDIT_RETURN_DUE_TO_ERR_SHIFT)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_FORCE_SHIFT 15
157*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_FORCE_MASK 0x1ull
158*4882a593Smuzhiyun #define CR_CREDIT_RETURN_DUE_TO_FORCE_SMASK \
159*4882a593Smuzhiyun (CR_CREDIT_RETURN_DUE_TO_FORCE_MASK << \
160*4882a593Smuzhiyun CR_CREDIT_RETURN_DUE_TO_FORCE_SHIFT)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Specific IRQ sources */
163*4882a593Smuzhiyun #define CCE_ERR_INT 0
164*4882a593Smuzhiyun #define RXE_ERR_INT 1
165*4882a593Smuzhiyun #define MISC_ERR_INT 2
166*4882a593Smuzhiyun #define PIO_ERR_INT 4
167*4882a593Smuzhiyun #define SDMA_ERR_INT 5
168*4882a593Smuzhiyun #define EGRESS_ERR_INT 6
169*4882a593Smuzhiyun #define TXE_ERR_INT 7
170*4882a593Smuzhiyun #define PBC_INT 240
171*4882a593Smuzhiyun #define GPIO_ASSERT_INT 241
172*4882a593Smuzhiyun #define QSFP1_INT 242
173*4882a593Smuzhiyun #define QSFP2_INT 243
174*4882a593Smuzhiyun #define TCRIT_INT 244
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* interrupt source ranges */
177*4882a593Smuzhiyun #define IS_FIRST_SOURCE CCE_ERR_INT
178*4882a593Smuzhiyun #define IS_GENERAL_ERR_START 0
179*4882a593Smuzhiyun #define IS_SDMAENG_ERR_START 16
180*4882a593Smuzhiyun #define IS_SENDCTXT_ERR_START 32
181*4882a593Smuzhiyun #define IS_SDMA_START 192
182*4882a593Smuzhiyun #define IS_SDMA_PROGRESS_START 208
183*4882a593Smuzhiyun #define IS_SDMA_IDLE_START 224
184*4882a593Smuzhiyun #define IS_VARIOUS_START 240
185*4882a593Smuzhiyun #define IS_DC_START 248
186*4882a593Smuzhiyun #define IS_RCVAVAIL_START 256
187*4882a593Smuzhiyun #define IS_RCVURGENT_START 416
188*4882a593Smuzhiyun #define IS_SENDCREDIT_START 576
189*4882a593Smuzhiyun #define IS_RESERVED_START 736
190*4882a593Smuzhiyun #define IS_LAST_SOURCE 767
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* derived interrupt source values */
193*4882a593Smuzhiyun #define IS_GENERAL_ERR_END 7
194*4882a593Smuzhiyun #define IS_SDMAENG_ERR_END 31
195*4882a593Smuzhiyun #define IS_SENDCTXT_ERR_END 191
196*4882a593Smuzhiyun #define IS_SDMA_END 207
197*4882a593Smuzhiyun #define IS_SDMA_PROGRESS_END 223
198*4882a593Smuzhiyun #define IS_SDMA_IDLE_END 239
199*4882a593Smuzhiyun #define IS_VARIOUS_END 244
200*4882a593Smuzhiyun #define IS_DC_END 255
201*4882a593Smuzhiyun #define IS_RCVAVAIL_END 415
202*4882a593Smuzhiyun #define IS_RCVURGENT_END 575
203*4882a593Smuzhiyun #define IS_SENDCREDIT_END 735
204*4882a593Smuzhiyun #define IS_RESERVED_END IS_LAST_SOURCE
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* DCC_CFG_PORT_CONFIG logical link states */
207*4882a593Smuzhiyun #define LSTATE_DOWN 0x1
208*4882a593Smuzhiyun #define LSTATE_INIT 0x2
209*4882a593Smuzhiyun #define LSTATE_ARMED 0x3
210*4882a593Smuzhiyun #define LSTATE_ACTIVE 0x4
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* DCC_CFG_RESET reset states */
213*4882a593Smuzhiyun #define LCB_RX_FPE_TX_FPE_INTO_RESET (DCC_CFG_RESET_RESET_LCB | \
214*4882a593Smuzhiyun DCC_CFG_RESET_RESET_TX_FPE | \
215*4882a593Smuzhiyun DCC_CFG_RESET_RESET_RX_FPE | \
216*4882a593Smuzhiyun DCC_CFG_RESET_ENABLE_CCLK_BCC)
217*4882a593Smuzhiyun /* 0x17 */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define LCB_RX_FPE_TX_FPE_OUT_OF_RESET DCC_CFG_RESET_ENABLE_CCLK_BCC /* 0x10 */
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* DC8051_STS_CUR_STATE port values (physical link states) */
222*4882a593Smuzhiyun #define PLS_DISABLED 0x30
223*4882a593Smuzhiyun #define PLS_OFFLINE 0x90
224*4882a593Smuzhiyun #define PLS_OFFLINE_QUIET 0x90
225*4882a593Smuzhiyun #define PLS_OFFLINE_PLANNED_DOWN_INFORM 0x91
226*4882a593Smuzhiyun #define PLS_OFFLINE_READY_TO_QUIET_LT 0x92
227*4882a593Smuzhiyun #define PLS_OFFLINE_REPORT_FAILURE 0x93
228*4882a593Smuzhiyun #define PLS_OFFLINE_READY_TO_QUIET_BCC 0x94
229*4882a593Smuzhiyun #define PLS_OFFLINE_QUIET_DURATION 0x95
230*4882a593Smuzhiyun #define PLS_POLLING 0x20
231*4882a593Smuzhiyun #define PLS_POLLING_QUIET 0x20
232*4882a593Smuzhiyun #define PLS_POLLING_ACTIVE 0x21
233*4882a593Smuzhiyun #define PLS_CONFIGPHY 0x40
234*4882a593Smuzhiyun #define PLS_CONFIGPHY_DEBOUCE 0x40
235*4882a593Smuzhiyun #define PLS_CONFIGPHY_ESTCOMM 0x41
236*4882a593Smuzhiyun #define PLS_CONFIGPHY_ESTCOMM_TXRX_HUNT 0x42
237*4882a593Smuzhiyun #define PLS_CONFIGPHY_ESTCOMM_LOCAL_COMPLETE 0x43
238*4882a593Smuzhiyun #define PLS_CONFIGPHY_OPTEQ 0x44
239*4882a593Smuzhiyun #define PLS_CONFIGPHY_OPTEQ_OPTIMIZING 0x44
240*4882a593Smuzhiyun #define PLS_CONFIGPHY_OPTEQ_LOCAL_COMPLETE 0x45
241*4882a593Smuzhiyun #define PLS_CONFIGPHY_VERIFYCAP 0x46
242*4882a593Smuzhiyun #define PLS_CONFIGPHY_VERIFYCAP_EXCHANGE 0x46
243*4882a593Smuzhiyun #define PLS_CONFIGPHY_VERIFYCAP_LOCAL_COMPLETE 0x47
244*4882a593Smuzhiyun #define PLS_CONFIGLT 0x48
245*4882a593Smuzhiyun #define PLS_CONFIGLT_CONFIGURE 0x48
246*4882a593Smuzhiyun #define PLS_CONFIGLT_LINK_TRANSFER_ACTIVE 0x49
247*4882a593Smuzhiyun #define PLS_LINKUP 0x50
248*4882a593Smuzhiyun #define PLS_PHYTEST 0xB0
249*4882a593Smuzhiyun #define PLS_INTERNAL_SERDES_LOOPBACK 0xe1
250*4882a593Smuzhiyun #define PLS_QUICK_LINKUP 0xe2
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* DC_DC8051_CFG_HOST_CMD_0.REQ_TYPE - 8051 host commands */
253*4882a593Smuzhiyun #define HCMD_LOAD_CONFIG_DATA 0x01
254*4882a593Smuzhiyun #define HCMD_READ_CONFIG_DATA 0x02
255*4882a593Smuzhiyun #define HCMD_CHANGE_PHY_STATE 0x03
256*4882a593Smuzhiyun #define HCMD_SEND_LCB_IDLE_MSG 0x04
257*4882a593Smuzhiyun #define HCMD_MISC 0x05
258*4882a593Smuzhiyun #define HCMD_READ_LCB_IDLE_MSG 0x06
259*4882a593Smuzhiyun #define HCMD_READ_LCB_CSR 0x07
260*4882a593Smuzhiyun #define HCMD_WRITE_LCB_CSR 0x08
261*4882a593Smuzhiyun #define HCMD_INTERFACE_TEST 0xff
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* DC_DC8051_CFG_HOST_CMD_1.RETURN_CODE - 8051 host command return */
264*4882a593Smuzhiyun #define HCMD_SUCCESS 2
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* DC_DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR - error flags */
267*4882a593Smuzhiyun #define SPICO_ROM_FAILED BIT(0)
268*4882a593Smuzhiyun #define UNKNOWN_FRAME BIT(1)
269*4882a593Smuzhiyun #define TARGET_BER_NOT_MET BIT(2)
270*4882a593Smuzhiyun #define FAILED_SERDES_INTERNAL_LOOPBACK BIT(3)
271*4882a593Smuzhiyun #define FAILED_SERDES_INIT BIT(4)
272*4882a593Smuzhiyun #define FAILED_LNI_POLLING BIT(5)
273*4882a593Smuzhiyun #define FAILED_LNI_DEBOUNCE BIT(6)
274*4882a593Smuzhiyun #define FAILED_LNI_ESTBCOMM BIT(7)
275*4882a593Smuzhiyun #define FAILED_LNI_OPTEQ BIT(8)
276*4882a593Smuzhiyun #define FAILED_LNI_VERIFY_CAP1 BIT(9)
277*4882a593Smuzhiyun #define FAILED_LNI_VERIFY_CAP2 BIT(10)
278*4882a593Smuzhiyun #define FAILED_LNI_CONFIGLT BIT(11)
279*4882a593Smuzhiyun #define HOST_HANDSHAKE_TIMEOUT BIT(12)
280*4882a593Smuzhiyun #define EXTERNAL_DEVICE_REQ_TIMEOUT BIT(13)
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define FAILED_LNI (FAILED_LNI_POLLING | FAILED_LNI_DEBOUNCE \
283*4882a593Smuzhiyun | FAILED_LNI_ESTBCOMM | FAILED_LNI_OPTEQ \
284*4882a593Smuzhiyun | FAILED_LNI_VERIFY_CAP1 \
285*4882a593Smuzhiyun | FAILED_LNI_VERIFY_CAP2 \
286*4882a593Smuzhiyun | FAILED_LNI_CONFIGLT | HOST_HANDSHAKE_TIMEOUT \
287*4882a593Smuzhiyun | EXTERNAL_DEVICE_REQ_TIMEOUT)
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* DC_DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG - host message flags */
290*4882a593Smuzhiyun #define HOST_REQ_DONE BIT(0)
291*4882a593Smuzhiyun #define BC_PWR_MGM_MSG BIT(1)
292*4882a593Smuzhiyun #define BC_SMA_MSG BIT(2)
293*4882a593Smuzhiyun #define BC_BCC_UNKNOWN_MSG BIT(3)
294*4882a593Smuzhiyun #define BC_IDLE_UNKNOWN_MSG BIT(4)
295*4882a593Smuzhiyun #define EXT_DEVICE_CFG_REQ BIT(5)
296*4882a593Smuzhiyun #define VERIFY_CAP_FRAME BIT(6)
297*4882a593Smuzhiyun #define LINKUP_ACHIEVED BIT(7)
298*4882a593Smuzhiyun #define LINK_GOING_DOWN BIT(8)
299*4882a593Smuzhiyun #define LINK_WIDTH_DOWNGRADED BIT(9)
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* DC_DC8051_CFG_EXT_DEV_1.REQ_TYPE - 8051 host requests */
302*4882a593Smuzhiyun #define HREQ_LOAD_CONFIG 0x01
303*4882a593Smuzhiyun #define HREQ_SAVE_CONFIG 0x02
304*4882a593Smuzhiyun #define HREQ_READ_CONFIG 0x03
305*4882a593Smuzhiyun #define HREQ_SET_TX_EQ_ABS 0x04
306*4882a593Smuzhiyun #define HREQ_SET_TX_EQ_REL 0x05
307*4882a593Smuzhiyun #define HREQ_ENABLE 0x06
308*4882a593Smuzhiyun #define HREQ_LCB_RESET 0x07
309*4882a593Smuzhiyun #define HREQ_CONFIG_DONE 0xfe
310*4882a593Smuzhiyun #define HREQ_INTERFACE_TEST 0xff
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* DC_DC8051_CFG_EXT_DEV_0.RETURN_CODE - 8051 host request return codes */
313*4882a593Smuzhiyun #define HREQ_INVALID 0x01
314*4882a593Smuzhiyun #define HREQ_SUCCESS 0x02
315*4882a593Smuzhiyun #define HREQ_NOT_SUPPORTED 0x03
316*4882a593Smuzhiyun #define HREQ_FEATURE_NOT_SUPPORTED 0x04 /* request specific feature */
317*4882a593Smuzhiyun #define HREQ_REQUEST_REJECTED 0xfe
318*4882a593Smuzhiyun #define HREQ_EXECUTION_ONGOING 0xff
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* MISC host command functions */
321*4882a593Smuzhiyun #define HCMD_MISC_REQUEST_LCB_ACCESS 0x1
322*4882a593Smuzhiyun #define HCMD_MISC_GRANT_LCB_ACCESS 0x2
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* idle flit message types */
325*4882a593Smuzhiyun #define IDLE_PHYSICAL_LINK_MGMT 0x1
326*4882a593Smuzhiyun #define IDLE_CRU 0x2
327*4882a593Smuzhiyun #define IDLE_SMA 0x3
328*4882a593Smuzhiyun #define IDLE_POWER_MGMT 0x4
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* idle flit message send fields (both send and read) */
331*4882a593Smuzhiyun #define IDLE_PAYLOAD_MASK 0xffffffffffull /* 40 bits */
332*4882a593Smuzhiyun #define IDLE_PAYLOAD_SHIFT 8
333*4882a593Smuzhiyun #define IDLE_MSG_TYPE_MASK 0xf
334*4882a593Smuzhiyun #define IDLE_MSG_TYPE_SHIFT 0
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* idle flit message read fields */
337*4882a593Smuzhiyun #define READ_IDLE_MSG_TYPE_MASK 0xf
338*4882a593Smuzhiyun #define READ_IDLE_MSG_TYPE_SHIFT 0
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* SMA idle flit payload commands */
341*4882a593Smuzhiyun #define SMA_IDLE_ARM 1
342*4882a593Smuzhiyun #define SMA_IDLE_ACTIVE 2
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* DC_DC8051_CFG_MODE.GENERAL bits */
345*4882a593Smuzhiyun #define DISABLE_SELF_GUID_CHECK 0x2
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Bad L2 frame error code */
348*4882a593Smuzhiyun #define BAD_L2_ERR 0x6
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun * Eager buffer minimum and maximum sizes supported by the hardware.
352*4882a593Smuzhiyun * All power-of-two sizes in between are supported as well.
353*4882a593Smuzhiyun * MAX_EAGER_BUFFER_TOTAL is the maximum size of memory
354*4882a593Smuzhiyun * allocatable for Eager buffer to a single context. All others
355*4882a593Smuzhiyun * are limits for the RcvArray entries.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun #define MIN_EAGER_BUFFER (4 * 1024)
358*4882a593Smuzhiyun #define MAX_EAGER_BUFFER (256 * 1024)
359*4882a593Smuzhiyun #define MAX_EAGER_BUFFER_TOTAL (64 * (1 << 20)) /* max per ctxt 64MB */
360*4882a593Smuzhiyun #define MAX_EXPECTED_BUFFER (2048 * 1024)
361*4882a593Smuzhiyun #define HFI1_MIN_HDRQ_EGRBUF_CNT 32
362*4882a593Smuzhiyun #define HFI1_MAX_HDRQ_EGRBUF_CNT 16352
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * Receive expected base and count and eager base and count increment -
366*4882a593Smuzhiyun * the CSR fields hold multiples of this value.
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun #define RCV_SHIFT 3
369*4882a593Smuzhiyun #define RCV_INCREMENT BIT(RCV_SHIFT)
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * Receive header queue entry increment - the CSR holds multiples of
373*4882a593Smuzhiyun * this value.
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun #define HDRQ_SIZE_SHIFT 5
376*4882a593Smuzhiyun #define HDRQ_INCREMENT BIT(HDRQ_SIZE_SHIFT)
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * Freeze handling flags
380*4882a593Smuzhiyun */
381*4882a593Smuzhiyun #define FREEZE_ABORT 0x01 /* do not do recovery */
382*4882a593Smuzhiyun #define FREEZE_SELF 0x02 /* initiate the freeze */
383*4882a593Smuzhiyun #define FREEZE_LINK_DOWN 0x04 /* link is down */
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * Chip implementation codes.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun #define ICODE_RTL_SILICON 0x00
389*4882a593Smuzhiyun #define ICODE_RTL_VCS_SIMULATION 0x01
390*4882a593Smuzhiyun #define ICODE_FPGA_EMULATION 0x02
391*4882a593Smuzhiyun #define ICODE_FUNCTIONAL_SIMULATOR 0x03
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun * 8051 data memory size.
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun #define DC8051_DATA_MEM_SIZE 0x1000
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * 8051 firmware registers
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun #define NUM_GENERAL_FIELDS 0x17
402*4882a593Smuzhiyun #define NUM_LANE_FIELDS 0x8
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* 8051 general register Field IDs */
405*4882a593Smuzhiyun #define LINK_OPTIMIZATION_SETTINGS 0x00
406*4882a593Smuzhiyun #define LINK_TUNING_PARAMETERS 0x02
407*4882a593Smuzhiyun #define DC_HOST_COMM_SETTINGS 0x03
408*4882a593Smuzhiyun #define TX_SETTINGS 0x06
409*4882a593Smuzhiyun #define VERIFY_CAP_LOCAL_PHY 0x07
410*4882a593Smuzhiyun #define VERIFY_CAP_LOCAL_FABRIC 0x08
411*4882a593Smuzhiyun #define VERIFY_CAP_LOCAL_LINK_MODE 0x09
412*4882a593Smuzhiyun #define LOCAL_DEVICE_ID 0x0a
413*4882a593Smuzhiyun #define RESERVED_REGISTERS 0x0b
414*4882a593Smuzhiyun #define LOCAL_LNI_INFO 0x0c
415*4882a593Smuzhiyun #define REMOTE_LNI_INFO 0x0d
416*4882a593Smuzhiyun #define MISC_STATUS 0x0e
417*4882a593Smuzhiyun #define VERIFY_CAP_REMOTE_PHY 0x0f
418*4882a593Smuzhiyun #define VERIFY_CAP_REMOTE_FABRIC 0x10
419*4882a593Smuzhiyun #define VERIFY_CAP_REMOTE_LINK_WIDTH 0x11
420*4882a593Smuzhiyun #define LAST_LOCAL_STATE_COMPLETE 0x12
421*4882a593Smuzhiyun #define LAST_REMOTE_STATE_COMPLETE 0x13
422*4882a593Smuzhiyun #define LINK_QUALITY_INFO 0x14
423*4882a593Smuzhiyun #define REMOTE_DEVICE_ID 0x15
424*4882a593Smuzhiyun #define LINK_DOWN_REASON 0x16 /* first byte of offset 0x16 */
425*4882a593Smuzhiyun #define VERSION_PATCH 0x16 /* last byte of offset 0x16 */
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* 8051 lane specific register field IDs */
428*4882a593Smuzhiyun #define TX_EQ_SETTINGS 0x00
429*4882a593Smuzhiyun #define CHANNEL_LOSS_SETTINGS 0x05
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Lane ID for general configuration registers */
432*4882a593Smuzhiyun #define GENERAL_CONFIG 4
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* LINK_TUNING_PARAMETERS fields */
435*4882a593Smuzhiyun #define TUNING_METHOD_SHIFT 24
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* LINK_OPTIMIZATION_SETTINGS fields */
438*4882a593Smuzhiyun #define ENABLE_EXT_DEV_CONFIG_SHIFT 24
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* LOAD_DATA 8051 command shifts and fields */
441*4882a593Smuzhiyun #define LOAD_DATA_FIELD_ID_SHIFT 40
442*4882a593Smuzhiyun #define LOAD_DATA_FIELD_ID_MASK 0xfull
443*4882a593Smuzhiyun #define LOAD_DATA_LANE_ID_SHIFT 32
444*4882a593Smuzhiyun #define LOAD_DATA_LANE_ID_MASK 0xfull
445*4882a593Smuzhiyun #define LOAD_DATA_DATA_SHIFT 0x0
446*4882a593Smuzhiyun #define LOAD_DATA_DATA_MASK 0xffffffffull
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* READ_DATA 8051 command shifts and fields */
449*4882a593Smuzhiyun #define READ_DATA_FIELD_ID_SHIFT 40
450*4882a593Smuzhiyun #define READ_DATA_FIELD_ID_MASK 0xffull
451*4882a593Smuzhiyun #define READ_DATA_LANE_ID_SHIFT 32
452*4882a593Smuzhiyun #define READ_DATA_LANE_ID_MASK 0xffull
453*4882a593Smuzhiyun #define READ_DATA_DATA_SHIFT 0x0
454*4882a593Smuzhiyun #define READ_DATA_DATA_MASK 0xffffffffull
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* TX settings fields */
457*4882a593Smuzhiyun #define ENABLE_LANE_TX_SHIFT 0
458*4882a593Smuzhiyun #define ENABLE_LANE_TX_MASK 0xff
459*4882a593Smuzhiyun #define TX_POLARITY_INVERSION_SHIFT 8
460*4882a593Smuzhiyun #define TX_POLARITY_INVERSION_MASK 0xff
461*4882a593Smuzhiyun #define RX_POLARITY_INVERSION_SHIFT 16
462*4882a593Smuzhiyun #define RX_POLARITY_INVERSION_MASK 0xff
463*4882a593Smuzhiyun #define MAX_RATE_SHIFT 24
464*4882a593Smuzhiyun #define MAX_RATE_MASK 0xff
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* verify capability PHY fields */
467*4882a593Smuzhiyun #define CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT 0x4
468*4882a593Smuzhiyun #define CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK 0x1
469*4882a593Smuzhiyun #define POWER_MANAGEMENT_SHIFT 0x0
470*4882a593Smuzhiyun #define POWER_MANAGEMENT_MASK 0xf
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* 8051 lane register Field IDs */
473*4882a593Smuzhiyun #define SPICO_FW_VERSION 0x7 /* SPICO firmware version */
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* SPICO firmware version fields */
476*4882a593Smuzhiyun #define SPICO_ROM_VERSION_SHIFT 0
477*4882a593Smuzhiyun #define SPICO_ROM_VERSION_MASK 0xffff
478*4882a593Smuzhiyun #define SPICO_ROM_PROD_ID_SHIFT 16
479*4882a593Smuzhiyun #define SPICO_ROM_PROD_ID_MASK 0xffff
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* verify capability fabric fields */
482*4882a593Smuzhiyun #define VAU_SHIFT 0
483*4882a593Smuzhiyun #define VAU_MASK 0x0007
484*4882a593Smuzhiyun #define Z_SHIFT 3
485*4882a593Smuzhiyun #define Z_MASK 0x0001
486*4882a593Smuzhiyun #define VCU_SHIFT 4
487*4882a593Smuzhiyun #define VCU_MASK 0x0007
488*4882a593Smuzhiyun #define VL15BUF_SHIFT 8
489*4882a593Smuzhiyun #define VL15BUF_MASK 0x0fff
490*4882a593Smuzhiyun #define CRC_SIZES_SHIFT 20
491*4882a593Smuzhiyun #define CRC_SIZES_MASK 0x7
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* verify capability local link width fields */
494*4882a593Smuzhiyun #define LINK_WIDTH_SHIFT 0 /* also for remote link width */
495*4882a593Smuzhiyun #define LINK_WIDTH_MASK 0xffff /* also for remote link width */
496*4882a593Smuzhiyun #define LOCAL_FLAG_BITS_SHIFT 16
497*4882a593Smuzhiyun #define LOCAL_FLAG_BITS_MASK 0xff
498*4882a593Smuzhiyun #define MISC_CONFIG_BITS_SHIFT 24
499*4882a593Smuzhiyun #define MISC_CONFIG_BITS_MASK 0xff
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* verify capability remote link width fields */
502*4882a593Smuzhiyun #define REMOTE_TX_RATE_SHIFT 16
503*4882a593Smuzhiyun #define REMOTE_TX_RATE_MASK 0xff
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* LOCAL_DEVICE_ID fields */
506*4882a593Smuzhiyun #define LOCAL_DEVICE_REV_SHIFT 0
507*4882a593Smuzhiyun #define LOCAL_DEVICE_REV_MASK 0xff
508*4882a593Smuzhiyun #define LOCAL_DEVICE_ID_SHIFT 8
509*4882a593Smuzhiyun #define LOCAL_DEVICE_ID_MASK 0xffff
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* REMOTE_DEVICE_ID fields */
512*4882a593Smuzhiyun #define REMOTE_DEVICE_REV_SHIFT 0
513*4882a593Smuzhiyun #define REMOTE_DEVICE_REV_MASK 0xff
514*4882a593Smuzhiyun #define REMOTE_DEVICE_ID_SHIFT 8
515*4882a593Smuzhiyun #define REMOTE_DEVICE_ID_MASK 0xffff
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* local LNI link width fields */
518*4882a593Smuzhiyun #define ENABLE_LANE_RX_SHIFT 16
519*4882a593Smuzhiyun #define ENABLE_LANE_RX_MASK 0xff
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* mask, shift for reading 'mgmt_enabled' value from REMOTE_LNI_INFO field */
522*4882a593Smuzhiyun #define MGMT_ALLOWED_SHIFT 23
523*4882a593Smuzhiyun #define MGMT_ALLOWED_MASK 0x1
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* mask, shift for 'link_quality' within LINK_QUALITY_INFO field */
526*4882a593Smuzhiyun #define LINK_QUALITY_SHIFT 24
527*4882a593Smuzhiyun #define LINK_QUALITY_MASK 0x7
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun * mask, shift for reading 'planned_down_remote_reason_code'
531*4882a593Smuzhiyun * from LINK_QUALITY_INFO field
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun #define DOWN_REMOTE_REASON_SHIFT 16
534*4882a593Smuzhiyun #define DOWN_REMOTE_REASON_MASK 0xff
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun #define HOST_INTERFACE_VERSION 1
537*4882a593Smuzhiyun #define HOST_INTERFACE_VERSION_SHIFT 16
538*4882a593Smuzhiyun #define HOST_INTERFACE_VERSION_MASK 0xff
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* verify capability PHY power management bits */
541*4882a593Smuzhiyun #define PWRM_BER_CONTROL 0x1
542*4882a593Smuzhiyun #define PWRM_BANDWIDTH_CONTROL 0x2
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* 8051 link down reasons */
545*4882a593Smuzhiyun #define LDR_LINK_TRANSFER_ACTIVE_LOW 0xa
546*4882a593Smuzhiyun #define LDR_RECEIVED_LINKDOWN_IDLE_MSG 0xb
547*4882a593Smuzhiyun #define LDR_RECEIVED_HOST_OFFLINE_REQ 0xc
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* verify capability fabric CRC size bits */
550*4882a593Smuzhiyun enum {
551*4882a593Smuzhiyun CAP_CRC_14B = (1 << 0), /* 14b CRC */
552*4882a593Smuzhiyun CAP_CRC_48B = (1 << 1), /* 48b CRC */
553*4882a593Smuzhiyun CAP_CRC_12B_16B_PER_LANE = (1 << 2) /* 12b-16b per lane CRC */
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun #define SUPPORTED_CRCS (CAP_CRC_14B | CAP_CRC_48B)
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* misc status version fields */
559*4882a593Smuzhiyun #define STS_FM_VERSION_MINOR_SHIFT 16
560*4882a593Smuzhiyun #define STS_FM_VERSION_MINOR_MASK 0xff
561*4882a593Smuzhiyun #define STS_FM_VERSION_MAJOR_SHIFT 24
562*4882a593Smuzhiyun #define STS_FM_VERSION_MAJOR_MASK 0xff
563*4882a593Smuzhiyun #define STS_FM_VERSION_PATCH_SHIFT 24
564*4882a593Smuzhiyun #define STS_FM_VERSION_PATCH_MASK 0xff
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* LCB_CFG_CRC_MODE TX_VAL and RX_VAL CRC mode values */
567*4882a593Smuzhiyun #define LCB_CRC_16B 0x0 /* 16b CRC */
568*4882a593Smuzhiyun #define LCB_CRC_14B 0x1 /* 14b CRC */
569*4882a593Smuzhiyun #define LCB_CRC_48B 0x2 /* 48b CRC */
570*4882a593Smuzhiyun #define LCB_CRC_12B_16B_PER_LANE 0x3 /* 12b-16b per lane CRC */
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * the following enum is (almost) a copy/paste of the definition
574*4882a593Smuzhiyun * in the OPA spec, section 20.2.2.6.8 (PortInfo)
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun enum {
577*4882a593Smuzhiyun PORT_LTP_CRC_MODE_NONE = 0,
578*4882a593Smuzhiyun PORT_LTP_CRC_MODE_14 = 1, /* 14-bit LTP CRC mode (optional) */
579*4882a593Smuzhiyun PORT_LTP_CRC_MODE_16 = 2, /* 16-bit LTP CRC mode */
580*4882a593Smuzhiyun PORT_LTP_CRC_MODE_48 = 4,
581*4882a593Smuzhiyun /* 48-bit overlapping LTP CRC mode (optional) */
582*4882a593Smuzhiyun PORT_LTP_CRC_MODE_PER_LANE = 8
583*4882a593Smuzhiyun /* 12 to 16 bit per lane LTP CRC mode (optional) */
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* timeouts */
587*4882a593Smuzhiyun #define LINK_RESTART_DELAY 1000 /* link restart delay, in ms */
588*4882a593Smuzhiyun #define TIMEOUT_8051_START 5000 /* 8051 start timeout, in ms */
589*4882a593Smuzhiyun #define DC8051_COMMAND_TIMEOUT 1000 /* DC8051 command timeout, in ms */
590*4882a593Smuzhiyun #define FREEZE_STATUS_TIMEOUT 20 /* wait for freeze indicators, in ms */
591*4882a593Smuzhiyun #define VL_STATUS_CLEAR_TIMEOUT 5000 /* per-VL status clear, in ms */
592*4882a593Smuzhiyun #define CCE_STATUS_TIMEOUT 10 /* time to clear CCE Status, in ms */
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* cclock tick time, in picoseconds per tick: 1/speed * 10^12 */
595*4882a593Smuzhiyun #define ASIC_CCLOCK_PS 1242 /* 805 MHz */
596*4882a593Smuzhiyun #define FPGA_CCLOCK_PS 30300 /* 33 MHz */
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /*
599*4882a593Smuzhiyun * Mask of enabled MISC errors. Do not enable the two RSA engine errors -
600*4882a593Smuzhiyun * see firmware.c:run_rsa() for details.
601*4882a593Smuzhiyun */
602*4882a593Smuzhiyun #define DRIVER_MISC_MASK \
603*4882a593Smuzhiyun (~(MISC_ERR_STATUS_MISC_FW_AUTH_FAILED_ERR_SMASK \
604*4882a593Smuzhiyun | MISC_ERR_STATUS_MISC_KEY_MISMATCH_ERR_SMASK))
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* valid values for the loopback module parameter */
607*4882a593Smuzhiyun #define LOOPBACK_NONE 0 /* no loopback - default */
608*4882a593Smuzhiyun #define LOOPBACK_SERDES 1
609*4882a593Smuzhiyun #define LOOPBACK_LCB 2
610*4882a593Smuzhiyun #define LOOPBACK_CABLE 3 /* external cable */
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* set up bits in MISC_CONFIG_BITS */
613*4882a593Smuzhiyun #define LOOPBACK_SERDES_CONFIG_BIT_MASK_SHIFT 0
614*4882a593Smuzhiyun #define EXT_CFG_LCB_RESET_SUPPORTED_SHIFT 3
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* read and write hardware registers */
617*4882a593Smuzhiyun u64 read_csr(const struct hfi1_devdata *dd, u32 offset);
618*4882a593Smuzhiyun void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun * The *_kctxt_* flavor of the CSR read/write functions are for
622*4882a593Smuzhiyun * per-context or per-SDMA CSRs that are not mappable to user-space.
623*4882a593Smuzhiyun * Their spacing is not a PAGE_SIZE multiple.
624*4882a593Smuzhiyun */
read_kctxt_csr(const struct hfi1_devdata * dd,int ctxt,u32 offset0)625*4882a593Smuzhiyun static inline u64 read_kctxt_csr(const struct hfi1_devdata *dd, int ctxt,
626*4882a593Smuzhiyun u32 offset0)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun /* kernel per-context CSRs are separated by 0x100 */
629*4882a593Smuzhiyun return read_csr(dd, offset0 + (0x100 * ctxt));
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
write_kctxt_csr(struct hfi1_devdata * dd,int ctxt,u32 offset0,u64 value)632*4882a593Smuzhiyun static inline void write_kctxt_csr(struct hfi1_devdata *dd, int ctxt,
633*4882a593Smuzhiyun u32 offset0, u64 value)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun /* kernel per-context CSRs are separated by 0x100 */
636*4882a593Smuzhiyun write_csr(dd, offset0 + (0x100 * ctxt), value);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun int read_lcb_csr(struct hfi1_devdata *dd, u32 offset, u64 *data);
640*4882a593Smuzhiyun int write_lcb_csr(struct hfi1_devdata *dd, u32 offset, u64 data);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun void __iomem *get_csr_addr(
643*4882a593Smuzhiyun const struct hfi1_devdata *dd,
644*4882a593Smuzhiyun u32 offset);
645*4882a593Smuzhiyun
get_kctxt_csr_addr(const struct hfi1_devdata * dd,int ctxt,u32 offset0)646*4882a593Smuzhiyun static inline void __iomem *get_kctxt_csr_addr(
647*4882a593Smuzhiyun const struct hfi1_devdata *dd,
648*4882a593Smuzhiyun int ctxt,
649*4882a593Smuzhiyun u32 offset0)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun return get_csr_addr(dd, offset0 + (0x100 * ctxt));
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * The *_uctxt_* flavor of the CSR read/write functions are for
656*4882a593Smuzhiyun * per-context CSRs that are mappable to user space. All these CSRs
657*4882a593Smuzhiyun * are spaced by a PAGE_SIZE multiple in order to be mappable to
658*4882a593Smuzhiyun * different processes without exposing other contexts' CSRs
659*4882a593Smuzhiyun */
read_uctxt_csr(const struct hfi1_devdata * dd,int ctxt,u32 offset0)660*4882a593Smuzhiyun static inline u64 read_uctxt_csr(const struct hfi1_devdata *dd, int ctxt,
661*4882a593Smuzhiyun u32 offset0)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun /* user per-context CSRs are separated by 0x1000 */
664*4882a593Smuzhiyun return read_csr(dd, offset0 + (0x1000 * ctxt));
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
write_uctxt_csr(struct hfi1_devdata * dd,int ctxt,u32 offset0,u64 value)667*4882a593Smuzhiyun static inline void write_uctxt_csr(struct hfi1_devdata *dd, int ctxt,
668*4882a593Smuzhiyun u32 offset0, u64 value)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun /* user per-context CSRs are separated by 0x1000 */
671*4882a593Smuzhiyun write_csr(dd, offset0 + (0x1000 * ctxt), value);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
chip_rcv_contexts(struct hfi1_devdata * dd)674*4882a593Smuzhiyun static inline u32 chip_rcv_contexts(struct hfi1_devdata *dd)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun return read_csr(dd, RCV_CONTEXTS);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
chip_send_contexts(struct hfi1_devdata * dd)679*4882a593Smuzhiyun static inline u32 chip_send_contexts(struct hfi1_devdata *dd)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun return read_csr(dd, SEND_CONTEXTS);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
chip_sdma_engines(struct hfi1_devdata * dd)684*4882a593Smuzhiyun static inline u32 chip_sdma_engines(struct hfi1_devdata *dd)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun return read_csr(dd, SEND_DMA_ENGINES);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
chip_pio_mem_size(struct hfi1_devdata * dd)689*4882a593Smuzhiyun static inline u32 chip_pio_mem_size(struct hfi1_devdata *dd)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun return read_csr(dd, SEND_PIO_MEM_SIZE);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
chip_sdma_mem_size(struct hfi1_devdata * dd)694*4882a593Smuzhiyun static inline u32 chip_sdma_mem_size(struct hfi1_devdata *dd)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun return read_csr(dd, SEND_DMA_MEM_SIZE);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
chip_rcv_array_count(struct hfi1_devdata * dd)699*4882a593Smuzhiyun static inline u32 chip_rcv_array_count(struct hfi1_devdata *dd)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun return read_csr(dd, RCV_ARRAY_CNT);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun u8 encode_rcv_header_entry_size(u8 size);
705*4882a593Smuzhiyun int hfi1_validate_rcvhdrcnt(struct hfi1_devdata *dd, uint thecnt);
706*4882a593Smuzhiyun void set_hdrq_regs(struct hfi1_devdata *dd, u8 ctxt, u8 entsize, u16 hdrcnt);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun u64 create_pbc(struct hfi1_pportdata *ppd, u64 flags, int srate_mbs, u32 vl,
709*4882a593Smuzhiyun u32 dw_len);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* firmware.c */
712*4882a593Smuzhiyun #define SBUS_MASTER_BROADCAST 0xfd
713*4882a593Smuzhiyun #define NUM_PCIE_SERDES 16 /* number of PCIe serdes on the SBus */
714*4882a593Smuzhiyun extern const u8 pcie_serdes_broadcast[];
715*4882a593Smuzhiyun extern const u8 pcie_pcs_addrs[2][NUM_PCIE_SERDES];
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* SBus commands */
718*4882a593Smuzhiyun #define RESET_SBUS_RECEIVER 0x20
719*4882a593Smuzhiyun #define WRITE_SBUS_RECEIVER 0x21
720*4882a593Smuzhiyun #define READ_SBUS_RECEIVER 0x22
721*4882a593Smuzhiyun void sbus_request(struct hfi1_devdata *dd,
722*4882a593Smuzhiyun u8 receiver_addr, u8 data_addr, u8 command, u32 data_in);
723*4882a593Smuzhiyun int sbus_request_slow(struct hfi1_devdata *dd,
724*4882a593Smuzhiyun u8 receiver_addr, u8 data_addr, u8 command, u32 data_in);
725*4882a593Smuzhiyun void set_sbus_fast_mode(struct hfi1_devdata *dd);
726*4882a593Smuzhiyun void clear_sbus_fast_mode(struct hfi1_devdata *dd);
727*4882a593Smuzhiyun int hfi1_firmware_init(struct hfi1_devdata *dd);
728*4882a593Smuzhiyun int load_pcie_firmware(struct hfi1_devdata *dd);
729*4882a593Smuzhiyun int load_firmware(struct hfi1_devdata *dd);
730*4882a593Smuzhiyun void dispose_firmware(void);
731*4882a593Smuzhiyun int acquire_hw_mutex(struct hfi1_devdata *dd);
732*4882a593Smuzhiyun void release_hw_mutex(struct hfi1_devdata *dd);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /*
735*4882a593Smuzhiyun * Bitmask of dynamic access for ASIC block chip resources. Each HFI has its
736*4882a593Smuzhiyun * own range of bits for the resource so it can clear its own bits on
737*4882a593Smuzhiyun * starting and exiting. If either HFI has the resource bit set, the
738*4882a593Smuzhiyun * resource is in use. The separate bit ranges are:
739*4882a593Smuzhiyun * HFI0 bits 7:0
740*4882a593Smuzhiyun * HFI1 bits 15:8
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun #define CR_SBUS 0x01 /* SBUS, THERM, and PCIE registers */
743*4882a593Smuzhiyun #define CR_EPROM 0x02 /* EEP, GPIO registers */
744*4882a593Smuzhiyun #define CR_I2C1 0x04 /* QSFP1_OE register */
745*4882a593Smuzhiyun #define CR_I2C2 0x08 /* QSFP2_OE register */
746*4882a593Smuzhiyun #define CR_DYN_SHIFT 8 /* dynamic flag shift */
747*4882a593Smuzhiyun #define CR_DYN_MASK ((1ull << CR_DYN_SHIFT) - 1)
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * Bitmask of static ASIC states these are outside of the dynamic ASIC
751*4882a593Smuzhiyun * block chip resources above. These are to be set once and never cleared.
752*4882a593Smuzhiyun * Must be holding the SBus dynamic flag when setting.
753*4882a593Smuzhiyun */
754*4882a593Smuzhiyun #define CR_THERM_INIT 0x010000
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun int acquire_chip_resource(struct hfi1_devdata *dd, u32 resource, u32 mswait);
757*4882a593Smuzhiyun void release_chip_resource(struct hfi1_devdata *dd, u32 resource);
758*4882a593Smuzhiyun bool check_chip_resource(struct hfi1_devdata *dd, u32 resource,
759*4882a593Smuzhiyun const char *func);
760*4882a593Smuzhiyun void init_chip_resources(struct hfi1_devdata *dd);
761*4882a593Smuzhiyun void finish_chip_resources(struct hfi1_devdata *dd);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* ms wait time for access to an SBus resoure */
764*4882a593Smuzhiyun #define SBUS_TIMEOUT 4000 /* long enough for a FW download and SBR */
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* ms wait time for a qsfp (i2c) chain to become available */
767*4882a593Smuzhiyun #define QSFP_WAIT 20000 /* long enough for FW update to the F4 uc */
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun void fabric_serdes_reset(struct hfi1_devdata *dd);
770*4882a593Smuzhiyun int read_8051_data(struct hfi1_devdata *dd, u32 addr, u32 len, u64 *result);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* chip.c */
773*4882a593Smuzhiyun void read_misc_status(struct hfi1_devdata *dd, u8 *ver_major, u8 *ver_minor,
774*4882a593Smuzhiyun u8 *ver_patch);
775*4882a593Smuzhiyun int write_host_interface_version(struct hfi1_devdata *dd, u8 version);
776*4882a593Smuzhiyun void read_guid(struct hfi1_devdata *dd);
777*4882a593Smuzhiyun int wait_fm_ready(struct hfi1_devdata *dd, u32 mstimeout);
778*4882a593Smuzhiyun void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
779*4882a593Smuzhiyun u8 neigh_reason, u8 rem_reason);
780*4882a593Smuzhiyun int set_link_state(struct hfi1_pportdata *, u32 state);
781*4882a593Smuzhiyun int port_ltp_to_cap(int port_ltp);
782*4882a593Smuzhiyun void handle_verify_cap(struct work_struct *work);
783*4882a593Smuzhiyun void handle_freeze(struct work_struct *work);
784*4882a593Smuzhiyun void handle_link_up(struct work_struct *work);
785*4882a593Smuzhiyun void handle_link_down(struct work_struct *work);
786*4882a593Smuzhiyun void handle_link_downgrade(struct work_struct *work);
787*4882a593Smuzhiyun void handle_link_bounce(struct work_struct *work);
788*4882a593Smuzhiyun void handle_start_link(struct work_struct *work);
789*4882a593Smuzhiyun void handle_sma_message(struct work_struct *work);
790*4882a593Smuzhiyun int reset_qsfp(struct hfi1_pportdata *ppd);
791*4882a593Smuzhiyun void qsfp_event(struct work_struct *work);
792*4882a593Smuzhiyun void start_freeze_handling(struct hfi1_pportdata *ppd, int flags);
793*4882a593Smuzhiyun int send_idle_sma(struct hfi1_devdata *dd, u64 message);
794*4882a593Smuzhiyun int load_8051_config(struct hfi1_devdata *, u8, u8, u32);
795*4882a593Smuzhiyun int read_8051_config(struct hfi1_devdata *, u8, u8, u32 *);
796*4882a593Smuzhiyun int start_link(struct hfi1_pportdata *ppd);
797*4882a593Smuzhiyun int bringup_serdes(struct hfi1_pportdata *ppd);
798*4882a593Smuzhiyun void set_intr_state(struct hfi1_devdata *dd, u32 enable);
799*4882a593Smuzhiyun bool apply_link_downgrade_policy(struct hfi1_pportdata *ppd,
800*4882a593Smuzhiyun bool refresh_widths);
801*4882a593Smuzhiyun void update_usrhead(struct hfi1_ctxtdata *rcd, u32 hd, u32 updegr, u32 egrhd,
802*4882a593Smuzhiyun u32 intr_adjust, u32 npkts);
803*4882a593Smuzhiyun int stop_drain_data_vls(struct hfi1_devdata *dd);
804*4882a593Smuzhiyun int open_fill_data_vls(struct hfi1_devdata *dd);
805*4882a593Smuzhiyun u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns);
806*4882a593Smuzhiyun u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclock);
807*4882a593Smuzhiyun void get_linkup_link_widths(struct hfi1_pportdata *ppd);
808*4882a593Smuzhiyun void read_ltp_rtt(struct hfi1_devdata *dd);
809*4882a593Smuzhiyun void clear_linkup_counters(struct hfi1_devdata *dd);
810*4882a593Smuzhiyun u32 hdrqempty(struct hfi1_ctxtdata *rcd);
811*4882a593Smuzhiyun int is_ax(struct hfi1_devdata *dd);
812*4882a593Smuzhiyun int is_bx(struct hfi1_devdata *dd);
813*4882a593Smuzhiyun bool is_urg_masked(struct hfi1_ctxtdata *rcd);
814*4882a593Smuzhiyun u32 read_physical_state(struct hfi1_devdata *dd);
815*4882a593Smuzhiyun u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate);
816*4882a593Smuzhiyun const char *opa_lstate_name(u32 lstate);
817*4882a593Smuzhiyun const char *opa_pstate_name(u32 pstate);
818*4882a593Smuzhiyun u32 driver_pstate(struct hfi1_pportdata *ppd);
819*4882a593Smuzhiyun u32 driver_lstate(struct hfi1_pportdata *ppd);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok);
822*4882a593Smuzhiyun int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok);
823*4882a593Smuzhiyun #define LCB_START DC_LCB_CSRS
824*4882a593Smuzhiyun #define LCB_END DC_8051_CSRS /* next block is 8051 */
is_lcb_offset(u32 offset)825*4882a593Smuzhiyun static inline int is_lcb_offset(u32 offset)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun return (offset >= LCB_START && offset < LCB_END);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun extern uint num_vls;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun extern uint disable_integrity;
833*4882a593Smuzhiyun u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl);
834*4882a593Smuzhiyun u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data);
835*4882a593Smuzhiyun u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl);
836*4882a593Smuzhiyun u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data);
837*4882a593Smuzhiyun u32 read_logical_state(struct hfi1_devdata *dd);
838*4882a593Smuzhiyun void force_recv_intr(struct hfi1_ctxtdata *rcd);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Per VL indexes */
841*4882a593Smuzhiyun enum {
842*4882a593Smuzhiyun C_VL_0 = 0,
843*4882a593Smuzhiyun C_VL_1,
844*4882a593Smuzhiyun C_VL_2,
845*4882a593Smuzhiyun C_VL_3,
846*4882a593Smuzhiyun C_VL_4,
847*4882a593Smuzhiyun C_VL_5,
848*4882a593Smuzhiyun C_VL_6,
849*4882a593Smuzhiyun C_VL_7,
850*4882a593Smuzhiyun C_VL_15,
851*4882a593Smuzhiyun C_VL_COUNT
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
vl_from_idx(int idx)854*4882a593Smuzhiyun static inline int vl_from_idx(int idx)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun return (idx == C_VL_15 ? 15 : idx);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
idx_from_vl(int vl)859*4882a593Smuzhiyun static inline int idx_from_vl(int vl)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun return (vl == 15 ? C_VL_15 : vl);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* Per device counter indexes */
865*4882a593Smuzhiyun enum {
866*4882a593Smuzhiyun C_RCV_OVF = 0,
867*4882a593Smuzhiyun C_RX_LEN_ERR,
868*4882a593Smuzhiyun C_RX_SHORT_ERR,
869*4882a593Smuzhiyun C_RX_ICRC_ERR,
870*4882a593Smuzhiyun C_RX_EBP,
871*4882a593Smuzhiyun C_RX_TID_FULL,
872*4882a593Smuzhiyun C_RX_TID_INVALID,
873*4882a593Smuzhiyun C_RX_TID_FLGMS,
874*4882a593Smuzhiyun C_RX_CTX_EGRS,
875*4882a593Smuzhiyun C_RCV_TID_FLSMS,
876*4882a593Smuzhiyun C_CCE_PCI_CR_ST,
877*4882a593Smuzhiyun C_CCE_PCI_TR_ST,
878*4882a593Smuzhiyun C_CCE_PIO_WR_ST,
879*4882a593Smuzhiyun C_CCE_ERR_INT,
880*4882a593Smuzhiyun C_CCE_SDMA_INT,
881*4882a593Smuzhiyun C_CCE_MISC_INT,
882*4882a593Smuzhiyun C_CCE_RCV_AV_INT,
883*4882a593Smuzhiyun C_CCE_RCV_URG_INT,
884*4882a593Smuzhiyun C_CCE_SEND_CR_INT,
885*4882a593Smuzhiyun C_DC_UNC_ERR,
886*4882a593Smuzhiyun C_DC_RCV_ERR,
887*4882a593Smuzhiyun C_DC_FM_CFG_ERR,
888*4882a593Smuzhiyun C_DC_RMT_PHY_ERR,
889*4882a593Smuzhiyun C_DC_DROPPED_PKT,
890*4882a593Smuzhiyun C_DC_MC_XMIT_PKTS,
891*4882a593Smuzhiyun C_DC_MC_RCV_PKTS,
892*4882a593Smuzhiyun C_DC_XMIT_CERR,
893*4882a593Smuzhiyun C_DC_RCV_CERR,
894*4882a593Smuzhiyun C_DC_RCV_FCC,
895*4882a593Smuzhiyun C_DC_XMIT_FCC,
896*4882a593Smuzhiyun C_DC_XMIT_FLITS,
897*4882a593Smuzhiyun C_DC_RCV_FLITS,
898*4882a593Smuzhiyun C_DC_XMIT_PKTS,
899*4882a593Smuzhiyun C_DC_RCV_PKTS,
900*4882a593Smuzhiyun C_DC_RX_FLIT_VL,
901*4882a593Smuzhiyun C_DC_RX_PKT_VL,
902*4882a593Smuzhiyun C_DC_RCV_FCN,
903*4882a593Smuzhiyun C_DC_RCV_FCN_VL,
904*4882a593Smuzhiyun C_DC_RCV_BCN,
905*4882a593Smuzhiyun C_DC_RCV_BCN_VL,
906*4882a593Smuzhiyun C_DC_RCV_BBL,
907*4882a593Smuzhiyun C_DC_RCV_BBL_VL,
908*4882a593Smuzhiyun C_DC_MARK_FECN,
909*4882a593Smuzhiyun C_DC_MARK_FECN_VL,
910*4882a593Smuzhiyun C_DC_TOTAL_CRC,
911*4882a593Smuzhiyun C_DC_CRC_LN0,
912*4882a593Smuzhiyun C_DC_CRC_LN1,
913*4882a593Smuzhiyun C_DC_CRC_LN2,
914*4882a593Smuzhiyun C_DC_CRC_LN3,
915*4882a593Smuzhiyun C_DC_CRC_MULT_LN,
916*4882a593Smuzhiyun C_DC_TX_REPLAY,
917*4882a593Smuzhiyun C_DC_RX_REPLAY,
918*4882a593Smuzhiyun C_DC_SEQ_CRC_CNT,
919*4882a593Smuzhiyun C_DC_ESC0_ONLY_CNT,
920*4882a593Smuzhiyun C_DC_ESC0_PLUS1_CNT,
921*4882a593Smuzhiyun C_DC_ESC0_PLUS2_CNT,
922*4882a593Smuzhiyun C_DC_REINIT_FROM_PEER_CNT,
923*4882a593Smuzhiyun C_DC_SBE_CNT,
924*4882a593Smuzhiyun C_DC_MISC_FLG_CNT,
925*4882a593Smuzhiyun C_DC_PRF_GOOD_LTP_CNT,
926*4882a593Smuzhiyun C_DC_PRF_ACCEPTED_LTP_CNT,
927*4882a593Smuzhiyun C_DC_PRF_RX_FLIT_CNT,
928*4882a593Smuzhiyun C_DC_PRF_TX_FLIT_CNT,
929*4882a593Smuzhiyun C_DC_PRF_CLK_CNTR,
930*4882a593Smuzhiyun C_DC_PG_DBG_FLIT_CRDTS_CNT,
931*4882a593Smuzhiyun C_DC_PG_STS_PAUSE_COMPLETE_CNT,
932*4882a593Smuzhiyun C_DC_PG_STS_TX_SBE_CNT,
933*4882a593Smuzhiyun C_DC_PG_STS_TX_MBE_CNT,
934*4882a593Smuzhiyun C_SW_CPU_INTR,
935*4882a593Smuzhiyun C_SW_CPU_RCV_LIM,
936*4882a593Smuzhiyun C_SW_CTX0_SEQ_DROP,
937*4882a593Smuzhiyun C_SW_VTX_WAIT,
938*4882a593Smuzhiyun C_SW_PIO_WAIT,
939*4882a593Smuzhiyun C_SW_PIO_DRAIN,
940*4882a593Smuzhiyun C_SW_KMEM_WAIT,
941*4882a593Smuzhiyun C_SW_TID_WAIT,
942*4882a593Smuzhiyun C_SW_SEND_SCHED,
943*4882a593Smuzhiyun C_SDMA_DESC_FETCHED_CNT,
944*4882a593Smuzhiyun C_SDMA_INT_CNT,
945*4882a593Smuzhiyun C_SDMA_ERR_CNT,
946*4882a593Smuzhiyun C_SDMA_IDLE_INT_CNT,
947*4882a593Smuzhiyun C_SDMA_PROGRESS_INT_CNT,
948*4882a593Smuzhiyun /* MISC_ERR_STATUS */
949*4882a593Smuzhiyun C_MISC_PLL_LOCK_FAIL_ERR,
950*4882a593Smuzhiyun C_MISC_MBIST_FAIL_ERR,
951*4882a593Smuzhiyun C_MISC_INVALID_EEP_CMD_ERR,
952*4882a593Smuzhiyun C_MISC_EFUSE_DONE_PARITY_ERR,
953*4882a593Smuzhiyun C_MISC_EFUSE_WRITE_ERR,
954*4882a593Smuzhiyun C_MISC_EFUSE_READ_BAD_ADDR_ERR,
955*4882a593Smuzhiyun C_MISC_EFUSE_CSR_PARITY_ERR,
956*4882a593Smuzhiyun C_MISC_FW_AUTH_FAILED_ERR,
957*4882a593Smuzhiyun C_MISC_KEY_MISMATCH_ERR,
958*4882a593Smuzhiyun C_MISC_SBUS_WRITE_FAILED_ERR,
959*4882a593Smuzhiyun C_MISC_CSR_WRITE_BAD_ADDR_ERR,
960*4882a593Smuzhiyun C_MISC_CSR_READ_BAD_ADDR_ERR,
961*4882a593Smuzhiyun C_MISC_CSR_PARITY_ERR,
962*4882a593Smuzhiyun /* CceErrStatus */
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun * A special counter that is the aggregate count
965*4882a593Smuzhiyun * of all the cce_err_status errors. The remainder
966*4882a593Smuzhiyun * are actual bits in the CceErrStatus register.
967*4882a593Smuzhiyun */
968*4882a593Smuzhiyun C_CCE_ERR_STATUS_AGGREGATED_CNT,
969*4882a593Smuzhiyun C_CCE_MSIX_CSR_PARITY_ERR,
970*4882a593Smuzhiyun C_CCE_INT_MAP_UNC_ERR,
971*4882a593Smuzhiyun C_CCE_INT_MAP_COR_ERR,
972*4882a593Smuzhiyun C_CCE_MSIX_TABLE_UNC_ERR,
973*4882a593Smuzhiyun C_CCE_MSIX_TABLE_COR_ERR,
974*4882a593Smuzhiyun C_CCE_RXDMA_CONV_FIFO_PARITY_ERR,
975*4882a593Smuzhiyun C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR,
976*4882a593Smuzhiyun C_CCE_SEG_WRITE_BAD_ADDR_ERR,
977*4882a593Smuzhiyun C_CCE_SEG_READ_BAD_ADDR_ERR,
978*4882a593Smuzhiyun C_LA_TRIGGERED,
979*4882a593Smuzhiyun C_CCE_TRGT_CPL_TIMEOUT_ERR,
980*4882a593Smuzhiyun C_PCIC_RECEIVE_PARITY_ERR,
981*4882a593Smuzhiyun C_PCIC_TRANSMIT_BACK_PARITY_ERR,
982*4882a593Smuzhiyun C_PCIC_TRANSMIT_FRONT_PARITY_ERR,
983*4882a593Smuzhiyun C_PCIC_CPL_DAT_Q_UNC_ERR,
984*4882a593Smuzhiyun C_PCIC_CPL_HD_Q_UNC_ERR,
985*4882a593Smuzhiyun C_PCIC_POST_DAT_Q_UNC_ERR,
986*4882a593Smuzhiyun C_PCIC_POST_HD_Q_UNC_ERR,
987*4882a593Smuzhiyun C_PCIC_RETRY_SOT_MEM_UNC_ERR,
988*4882a593Smuzhiyun C_PCIC_RETRY_MEM_UNC_ERR,
989*4882a593Smuzhiyun C_PCIC_N_POST_DAT_Q_PARITY_ERR,
990*4882a593Smuzhiyun C_PCIC_N_POST_H_Q_PARITY_ERR,
991*4882a593Smuzhiyun C_PCIC_CPL_DAT_Q_COR_ERR,
992*4882a593Smuzhiyun C_PCIC_CPL_HD_Q_COR_ERR,
993*4882a593Smuzhiyun C_PCIC_POST_DAT_Q_COR_ERR,
994*4882a593Smuzhiyun C_PCIC_POST_HD_Q_COR_ERR,
995*4882a593Smuzhiyun C_PCIC_RETRY_SOT_MEM_COR_ERR,
996*4882a593Smuzhiyun C_PCIC_RETRY_MEM_COR_ERR,
997*4882a593Smuzhiyun C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR,
998*4882a593Smuzhiyun C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR,
999*4882a593Smuzhiyun C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR,
1000*4882a593Smuzhiyun C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR,
1001*4882a593Smuzhiyun C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR,
1002*4882a593Smuzhiyun C_CCE_CSR_CFG_BUS_PARITY_ERR,
1003*4882a593Smuzhiyun C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR,
1004*4882a593Smuzhiyun C_CCE_RSPD_DATA_PARITY_ERR,
1005*4882a593Smuzhiyun C_CCE_TRGT_ACCESS_ERR,
1006*4882a593Smuzhiyun C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR,
1007*4882a593Smuzhiyun C_CCE_CSR_WRITE_BAD_ADDR_ERR,
1008*4882a593Smuzhiyun C_CCE_CSR_READ_BAD_ADDR_ERR,
1009*4882a593Smuzhiyun C_CCE_CSR_PARITY_ERR,
1010*4882a593Smuzhiyun /* RcvErrStatus */
1011*4882a593Smuzhiyun C_RX_CSR_PARITY_ERR,
1012*4882a593Smuzhiyun C_RX_CSR_WRITE_BAD_ADDR_ERR,
1013*4882a593Smuzhiyun C_RX_CSR_READ_BAD_ADDR_ERR,
1014*4882a593Smuzhiyun C_RX_DMA_CSR_UNC_ERR,
1015*4882a593Smuzhiyun C_RX_DMA_DQ_FSM_ENCODING_ERR,
1016*4882a593Smuzhiyun C_RX_DMA_EQ_FSM_ENCODING_ERR,
1017*4882a593Smuzhiyun C_RX_DMA_CSR_PARITY_ERR,
1018*4882a593Smuzhiyun C_RX_RBUF_DATA_COR_ERR,
1019*4882a593Smuzhiyun C_RX_RBUF_DATA_UNC_ERR,
1020*4882a593Smuzhiyun C_RX_DMA_DATA_FIFO_RD_COR_ERR,
1021*4882a593Smuzhiyun C_RX_DMA_DATA_FIFO_RD_UNC_ERR,
1022*4882a593Smuzhiyun C_RX_DMA_HDR_FIFO_RD_COR_ERR,
1023*4882a593Smuzhiyun C_RX_DMA_HDR_FIFO_RD_UNC_ERR,
1024*4882a593Smuzhiyun C_RX_RBUF_DESC_PART2_COR_ERR,
1025*4882a593Smuzhiyun C_RX_RBUF_DESC_PART2_UNC_ERR,
1026*4882a593Smuzhiyun C_RX_RBUF_DESC_PART1_COR_ERR,
1027*4882a593Smuzhiyun C_RX_RBUF_DESC_PART1_UNC_ERR,
1028*4882a593Smuzhiyun C_RX_HQ_INTR_FSM_ERR,
1029*4882a593Smuzhiyun C_RX_HQ_INTR_CSR_PARITY_ERR,
1030*4882a593Smuzhiyun C_RX_LOOKUP_CSR_PARITY_ERR,
1031*4882a593Smuzhiyun C_RX_LOOKUP_RCV_ARRAY_COR_ERR,
1032*4882a593Smuzhiyun C_RX_LOOKUP_RCV_ARRAY_UNC_ERR,
1033*4882a593Smuzhiyun C_RX_LOOKUP_DES_PART2_PARITY_ERR,
1034*4882a593Smuzhiyun C_RX_LOOKUP_DES_PART1_UNC_COR_ERR,
1035*4882a593Smuzhiyun C_RX_LOOKUP_DES_PART1_UNC_ERR,
1036*4882a593Smuzhiyun C_RX_RBUF_NEXT_FREE_BUF_COR_ERR,
1037*4882a593Smuzhiyun C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR,
1038*4882a593Smuzhiyun C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR,
1039*4882a593Smuzhiyun C_RX_RBUF_FL_INITDONE_PARITY_ERR,
1040*4882a593Smuzhiyun C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR,
1041*4882a593Smuzhiyun C_RX_RBUF_FL_RD_ADDR_PARITY_ERR,
1042*4882a593Smuzhiyun C_RX_RBUF_EMPTY_ERR,
1043*4882a593Smuzhiyun C_RX_RBUF_FULL_ERR,
1044*4882a593Smuzhiyun C_RX_RBUF_BAD_LOOKUP_ERR,
1045*4882a593Smuzhiyun C_RX_RBUF_CTX_ID_PARITY_ERR,
1046*4882a593Smuzhiyun C_RX_RBUF_CSR_QEOPDW_PARITY_ERR,
1047*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR,
1048*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR,
1049*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR,
1050*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR,
1051*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR,
1052*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR,
1053*4882a593Smuzhiyun C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR,
1054*4882a593Smuzhiyun C_RX_RBUF_BLOCK_LIST_READ_COR_ERR,
1055*4882a593Smuzhiyun C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR,
1056*4882a593Smuzhiyun C_RX_RBUF_LOOKUP_DES_COR_ERR,
1057*4882a593Smuzhiyun C_RX_RBUF_LOOKUP_DES_UNC_ERR,
1058*4882a593Smuzhiyun C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR,
1059*4882a593Smuzhiyun C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR,
1060*4882a593Smuzhiyun C_RX_RBUF_FREE_LIST_COR_ERR,
1061*4882a593Smuzhiyun C_RX_RBUF_FREE_LIST_UNC_ERR,
1062*4882a593Smuzhiyun C_RX_RCV_FSM_ENCODING_ERR,
1063*4882a593Smuzhiyun C_RX_DMA_FLAG_COR_ERR,
1064*4882a593Smuzhiyun C_RX_DMA_FLAG_UNC_ERR,
1065*4882a593Smuzhiyun C_RX_DC_SOP_EOP_PARITY_ERR,
1066*4882a593Smuzhiyun C_RX_RCV_CSR_PARITY_ERR,
1067*4882a593Smuzhiyun C_RX_RCV_QP_MAP_TABLE_COR_ERR,
1068*4882a593Smuzhiyun C_RX_RCV_QP_MAP_TABLE_UNC_ERR,
1069*4882a593Smuzhiyun C_RX_RCV_DATA_COR_ERR,
1070*4882a593Smuzhiyun C_RX_RCV_DATA_UNC_ERR,
1071*4882a593Smuzhiyun C_RX_RCV_HDR_COR_ERR,
1072*4882a593Smuzhiyun C_RX_RCV_HDR_UNC_ERR,
1073*4882a593Smuzhiyun C_RX_DC_INTF_PARITY_ERR,
1074*4882a593Smuzhiyun C_RX_DMA_CSR_COR_ERR,
1075*4882a593Smuzhiyun /* SendPioErrStatus */
1076*4882a593Smuzhiyun C_PIO_PEC_SOP_HEAD_PARITY_ERR,
1077*4882a593Smuzhiyun C_PIO_PCC_SOP_HEAD_PARITY_ERR,
1078*4882a593Smuzhiyun C_PIO_LAST_RETURNED_CNT_PARITY_ERR,
1079*4882a593Smuzhiyun C_PIO_CURRENT_FREE_CNT_PARITY_ERR,
1080*4882a593Smuzhiyun C_PIO_RSVD_31_ERR,
1081*4882a593Smuzhiyun C_PIO_RSVD_30_ERR,
1082*4882a593Smuzhiyun C_PIO_PPMC_SOP_LEN_ERR,
1083*4882a593Smuzhiyun C_PIO_PPMC_BQC_MEM_PARITY_ERR,
1084*4882a593Smuzhiyun C_PIO_VL_FIFO_PARITY_ERR,
1085*4882a593Smuzhiyun C_PIO_VLF_SOP_PARITY_ERR,
1086*4882a593Smuzhiyun C_PIO_VLF_V1_LEN_PARITY_ERR,
1087*4882a593Smuzhiyun C_PIO_BLOCK_QW_COUNT_PARITY_ERR,
1088*4882a593Smuzhiyun C_PIO_WRITE_QW_VALID_PARITY_ERR,
1089*4882a593Smuzhiyun C_PIO_STATE_MACHINE_ERR,
1090*4882a593Smuzhiyun C_PIO_WRITE_DATA_PARITY_ERR,
1091*4882a593Smuzhiyun C_PIO_HOST_ADDR_MEM_COR_ERR,
1092*4882a593Smuzhiyun C_PIO_HOST_ADDR_MEM_UNC_ERR,
1093*4882a593Smuzhiyun C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR,
1094*4882a593Smuzhiyun C_PIO_INIT_SM_IN_ERR,
1095*4882a593Smuzhiyun C_PIO_PPMC_PBL_FIFO_ERR,
1096*4882a593Smuzhiyun C_PIO_CREDIT_RET_FIFO_PARITY_ERR,
1097*4882a593Smuzhiyun C_PIO_V1_LEN_MEM_BANK1_COR_ERR,
1098*4882a593Smuzhiyun C_PIO_V1_LEN_MEM_BANK0_COR_ERR,
1099*4882a593Smuzhiyun C_PIO_V1_LEN_MEM_BANK1_UNC_ERR,
1100*4882a593Smuzhiyun C_PIO_V1_LEN_MEM_BANK0_UNC_ERR,
1101*4882a593Smuzhiyun C_PIO_SM_PKT_RESET_PARITY_ERR,
1102*4882a593Smuzhiyun C_PIO_PKT_EVICT_FIFO_PARITY_ERR,
1103*4882a593Smuzhiyun C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR,
1104*4882a593Smuzhiyun C_PIO_SBRDCTL_CRREL_PARITY_ERR,
1105*4882a593Smuzhiyun C_PIO_PEC_FIFO_PARITY_ERR,
1106*4882a593Smuzhiyun C_PIO_PCC_FIFO_PARITY_ERR,
1107*4882a593Smuzhiyun C_PIO_SB_MEM_FIFO1_ERR,
1108*4882a593Smuzhiyun C_PIO_SB_MEM_FIFO0_ERR,
1109*4882a593Smuzhiyun C_PIO_CSR_PARITY_ERR,
1110*4882a593Smuzhiyun C_PIO_WRITE_ADDR_PARITY_ERR,
1111*4882a593Smuzhiyun C_PIO_WRITE_BAD_CTXT_ERR,
1112*4882a593Smuzhiyun /* SendDmaErrStatus */
1113*4882a593Smuzhiyun C_SDMA_PCIE_REQ_TRACKING_COR_ERR,
1114*4882a593Smuzhiyun C_SDMA_PCIE_REQ_TRACKING_UNC_ERR,
1115*4882a593Smuzhiyun C_SDMA_CSR_PARITY_ERR,
1116*4882a593Smuzhiyun C_SDMA_RPY_TAG_ERR,
1117*4882a593Smuzhiyun /* SendEgressErrStatus */
1118*4882a593Smuzhiyun C_TX_READ_PIO_MEMORY_CSR_UNC_ERR,
1119*4882a593Smuzhiyun C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR,
1120*4882a593Smuzhiyun C_TX_EGRESS_FIFO_COR_ERR,
1121*4882a593Smuzhiyun C_TX_READ_PIO_MEMORY_COR_ERR,
1122*4882a593Smuzhiyun C_TX_READ_SDMA_MEMORY_COR_ERR,
1123*4882a593Smuzhiyun C_TX_SB_HDR_COR_ERR,
1124*4882a593Smuzhiyun C_TX_CREDIT_OVERRUN_ERR,
1125*4882a593Smuzhiyun C_TX_LAUNCH_FIFO8_COR_ERR,
1126*4882a593Smuzhiyun C_TX_LAUNCH_FIFO7_COR_ERR,
1127*4882a593Smuzhiyun C_TX_LAUNCH_FIFO6_COR_ERR,
1128*4882a593Smuzhiyun C_TX_LAUNCH_FIFO5_COR_ERR,
1129*4882a593Smuzhiyun C_TX_LAUNCH_FIFO4_COR_ERR,
1130*4882a593Smuzhiyun C_TX_LAUNCH_FIFO3_COR_ERR,
1131*4882a593Smuzhiyun C_TX_LAUNCH_FIFO2_COR_ERR,
1132*4882a593Smuzhiyun C_TX_LAUNCH_FIFO1_COR_ERR,
1133*4882a593Smuzhiyun C_TX_LAUNCH_FIFO0_COR_ERR,
1134*4882a593Smuzhiyun C_TX_CREDIT_RETURN_VL_ERR,
1135*4882a593Smuzhiyun C_TX_HCRC_INSERTION_ERR,
1136*4882a593Smuzhiyun C_TX_EGRESS_FIFI_UNC_ERR,
1137*4882a593Smuzhiyun C_TX_READ_PIO_MEMORY_UNC_ERR,
1138*4882a593Smuzhiyun C_TX_READ_SDMA_MEMORY_UNC_ERR,
1139*4882a593Smuzhiyun C_TX_SB_HDR_UNC_ERR,
1140*4882a593Smuzhiyun C_TX_CREDIT_RETURN_PARITY_ERR,
1141*4882a593Smuzhiyun C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR,
1142*4882a593Smuzhiyun C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR,
1143*4882a593Smuzhiyun C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR,
1144*4882a593Smuzhiyun C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR,
1145*4882a593Smuzhiyun C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR,
1146*4882a593Smuzhiyun C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR,
1147*4882a593Smuzhiyun C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR,
1148*4882a593Smuzhiyun C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR,
1149*4882a593Smuzhiyun C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR,
1150*4882a593Smuzhiyun C_TX_SDMA15_DISALLOWED_PACKET_ERR,
1151*4882a593Smuzhiyun C_TX_SDMA14_DISALLOWED_PACKET_ERR,
1152*4882a593Smuzhiyun C_TX_SDMA13_DISALLOWED_PACKET_ERR,
1153*4882a593Smuzhiyun C_TX_SDMA12_DISALLOWED_PACKET_ERR,
1154*4882a593Smuzhiyun C_TX_SDMA11_DISALLOWED_PACKET_ERR,
1155*4882a593Smuzhiyun C_TX_SDMA10_DISALLOWED_PACKET_ERR,
1156*4882a593Smuzhiyun C_TX_SDMA9_DISALLOWED_PACKET_ERR,
1157*4882a593Smuzhiyun C_TX_SDMA8_DISALLOWED_PACKET_ERR,
1158*4882a593Smuzhiyun C_TX_SDMA7_DISALLOWED_PACKET_ERR,
1159*4882a593Smuzhiyun C_TX_SDMA6_DISALLOWED_PACKET_ERR,
1160*4882a593Smuzhiyun C_TX_SDMA5_DISALLOWED_PACKET_ERR,
1161*4882a593Smuzhiyun C_TX_SDMA4_DISALLOWED_PACKET_ERR,
1162*4882a593Smuzhiyun C_TX_SDMA3_DISALLOWED_PACKET_ERR,
1163*4882a593Smuzhiyun C_TX_SDMA2_DISALLOWED_PACKET_ERR,
1164*4882a593Smuzhiyun C_TX_SDMA1_DISALLOWED_PACKET_ERR,
1165*4882a593Smuzhiyun C_TX_SDMA0_DISALLOWED_PACKET_ERR,
1166*4882a593Smuzhiyun C_TX_CONFIG_PARITY_ERR,
1167*4882a593Smuzhiyun C_TX_SBRD_CTL_CSR_PARITY_ERR,
1168*4882a593Smuzhiyun C_TX_LAUNCH_CSR_PARITY_ERR,
1169*4882a593Smuzhiyun C_TX_ILLEGAL_CL_ERR,
1170*4882a593Smuzhiyun C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR,
1171*4882a593Smuzhiyun C_TX_RESERVED_10,
1172*4882a593Smuzhiyun C_TX_RESERVED_9,
1173*4882a593Smuzhiyun C_TX_SDMA_LAUNCH_INTF_PARITY_ERR,
1174*4882a593Smuzhiyun C_TX_PIO_LAUNCH_INTF_PARITY_ERR,
1175*4882a593Smuzhiyun C_TX_RESERVED_6,
1176*4882a593Smuzhiyun C_TX_INCORRECT_LINK_STATE_ERR,
1177*4882a593Smuzhiyun C_TX_LINK_DOWN_ERR,
1178*4882a593Smuzhiyun C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR,
1179*4882a593Smuzhiyun C_TX_RESERVED_2,
1180*4882a593Smuzhiyun C_TX_PKT_INTEGRITY_MEM_UNC_ERR,
1181*4882a593Smuzhiyun C_TX_PKT_INTEGRITY_MEM_COR_ERR,
1182*4882a593Smuzhiyun /* SendErrStatus */
1183*4882a593Smuzhiyun C_SEND_CSR_WRITE_BAD_ADDR_ERR,
1184*4882a593Smuzhiyun C_SEND_CSR_READ_BAD_ADD_ERR,
1185*4882a593Smuzhiyun C_SEND_CSR_PARITY_ERR,
1186*4882a593Smuzhiyun /* SendCtxtErrStatus */
1187*4882a593Smuzhiyun C_PIO_WRITE_OUT_OF_BOUNDS_ERR,
1188*4882a593Smuzhiyun C_PIO_WRITE_OVERFLOW_ERR,
1189*4882a593Smuzhiyun C_PIO_WRITE_CROSSES_BOUNDARY_ERR,
1190*4882a593Smuzhiyun C_PIO_DISALLOWED_PACKET_ERR,
1191*4882a593Smuzhiyun C_PIO_INCONSISTENT_SOP_ERR,
1192*4882a593Smuzhiyun /*SendDmaEngErrStatus */
1193*4882a593Smuzhiyun C_SDMA_HEADER_REQUEST_FIFO_COR_ERR,
1194*4882a593Smuzhiyun C_SDMA_HEADER_STORAGE_COR_ERR,
1195*4882a593Smuzhiyun C_SDMA_PACKET_TRACKING_COR_ERR,
1196*4882a593Smuzhiyun C_SDMA_ASSEMBLY_COR_ERR,
1197*4882a593Smuzhiyun C_SDMA_DESC_TABLE_COR_ERR,
1198*4882a593Smuzhiyun C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR,
1199*4882a593Smuzhiyun C_SDMA_HEADER_STORAGE_UNC_ERR,
1200*4882a593Smuzhiyun C_SDMA_PACKET_TRACKING_UNC_ERR,
1201*4882a593Smuzhiyun C_SDMA_ASSEMBLY_UNC_ERR,
1202*4882a593Smuzhiyun C_SDMA_DESC_TABLE_UNC_ERR,
1203*4882a593Smuzhiyun C_SDMA_TIMEOUT_ERR,
1204*4882a593Smuzhiyun C_SDMA_HEADER_LENGTH_ERR,
1205*4882a593Smuzhiyun C_SDMA_HEADER_ADDRESS_ERR,
1206*4882a593Smuzhiyun C_SDMA_HEADER_SELECT_ERR,
1207*4882a593Smuzhiyun C_SMDA_RESERVED_9,
1208*4882a593Smuzhiyun C_SDMA_PACKET_DESC_OVERFLOW_ERR,
1209*4882a593Smuzhiyun C_SDMA_LENGTH_MISMATCH_ERR,
1210*4882a593Smuzhiyun C_SDMA_HALT_ERR,
1211*4882a593Smuzhiyun C_SDMA_MEM_READ_ERR,
1212*4882a593Smuzhiyun C_SDMA_FIRST_DESC_ERR,
1213*4882a593Smuzhiyun C_SDMA_TAIL_OUT_OF_BOUNDS_ERR,
1214*4882a593Smuzhiyun C_SDMA_TOO_LONG_ERR,
1215*4882a593Smuzhiyun C_SDMA_GEN_MISMATCH_ERR,
1216*4882a593Smuzhiyun C_SDMA_WRONG_DW_ERR,
1217*4882a593Smuzhiyun DEV_CNTR_LAST /* Must be kept last */
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun /* Per port counter indexes */
1221*4882a593Smuzhiyun enum {
1222*4882a593Smuzhiyun C_TX_UNSUP_VL = 0,
1223*4882a593Smuzhiyun C_TX_INVAL_LEN,
1224*4882a593Smuzhiyun C_TX_MM_LEN_ERR,
1225*4882a593Smuzhiyun C_TX_UNDERRUN,
1226*4882a593Smuzhiyun C_TX_FLOW_STALL,
1227*4882a593Smuzhiyun C_TX_DROPPED,
1228*4882a593Smuzhiyun C_TX_HDR_ERR,
1229*4882a593Smuzhiyun C_TX_PKT,
1230*4882a593Smuzhiyun C_TX_WORDS,
1231*4882a593Smuzhiyun C_TX_WAIT,
1232*4882a593Smuzhiyun C_TX_FLIT_VL,
1233*4882a593Smuzhiyun C_TX_PKT_VL,
1234*4882a593Smuzhiyun C_TX_WAIT_VL,
1235*4882a593Smuzhiyun C_RX_PKT,
1236*4882a593Smuzhiyun C_RX_WORDS,
1237*4882a593Smuzhiyun C_SW_LINK_DOWN,
1238*4882a593Smuzhiyun C_SW_LINK_UP,
1239*4882a593Smuzhiyun C_SW_UNKNOWN_FRAME,
1240*4882a593Smuzhiyun C_SW_XMIT_DSCD,
1241*4882a593Smuzhiyun C_SW_XMIT_DSCD_VL,
1242*4882a593Smuzhiyun C_SW_XMIT_CSTR_ERR,
1243*4882a593Smuzhiyun C_SW_RCV_CSTR_ERR,
1244*4882a593Smuzhiyun C_SW_IBP_LOOP_PKTS,
1245*4882a593Smuzhiyun C_SW_IBP_RC_RESENDS,
1246*4882a593Smuzhiyun C_SW_IBP_RNR_NAKS,
1247*4882a593Smuzhiyun C_SW_IBP_OTHER_NAKS,
1248*4882a593Smuzhiyun C_SW_IBP_RC_TIMEOUTS,
1249*4882a593Smuzhiyun C_SW_IBP_PKT_DROPS,
1250*4882a593Smuzhiyun C_SW_IBP_DMA_WAIT,
1251*4882a593Smuzhiyun C_SW_IBP_RC_SEQNAK,
1252*4882a593Smuzhiyun C_SW_IBP_RC_DUPREQ,
1253*4882a593Smuzhiyun C_SW_IBP_RDMA_SEQ,
1254*4882a593Smuzhiyun C_SW_IBP_UNALIGNED,
1255*4882a593Smuzhiyun C_SW_IBP_SEQ_NAK,
1256*4882a593Smuzhiyun C_SW_IBP_RC_CRWAITS,
1257*4882a593Smuzhiyun C_SW_CPU_RC_ACKS,
1258*4882a593Smuzhiyun C_SW_CPU_RC_QACKS,
1259*4882a593Smuzhiyun C_SW_CPU_RC_DELAYED_COMP,
1260*4882a593Smuzhiyun C_RCV_HDR_OVF_0,
1261*4882a593Smuzhiyun C_RCV_HDR_OVF_1,
1262*4882a593Smuzhiyun C_RCV_HDR_OVF_2,
1263*4882a593Smuzhiyun C_RCV_HDR_OVF_3,
1264*4882a593Smuzhiyun C_RCV_HDR_OVF_4,
1265*4882a593Smuzhiyun C_RCV_HDR_OVF_5,
1266*4882a593Smuzhiyun C_RCV_HDR_OVF_6,
1267*4882a593Smuzhiyun C_RCV_HDR_OVF_7,
1268*4882a593Smuzhiyun C_RCV_HDR_OVF_8,
1269*4882a593Smuzhiyun C_RCV_HDR_OVF_9,
1270*4882a593Smuzhiyun C_RCV_HDR_OVF_10,
1271*4882a593Smuzhiyun C_RCV_HDR_OVF_11,
1272*4882a593Smuzhiyun C_RCV_HDR_OVF_12,
1273*4882a593Smuzhiyun C_RCV_HDR_OVF_13,
1274*4882a593Smuzhiyun C_RCV_HDR_OVF_14,
1275*4882a593Smuzhiyun C_RCV_HDR_OVF_15,
1276*4882a593Smuzhiyun C_RCV_HDR_OVF_16,
1277*4882a593Smuzhiyun C_RCV_HDR_OVF_17,
1278*4882a593Smuzhiyun C_RCV_HDR_OVF_18,
1279*4882a593Smuzhiyun C_RCV_HDR_OVF_19,
1280*4882a593Smuzhiyun C_RCV_HDR_OVF_20,
1281*4882a593Smuzhiyun C_RCV_HDR_OVF_21,
1282*4882a593Smuzhiyun C_RCV_HDR_OVF_22,
1283*4882a593Smuzhiyun C_RCV_HDR_OVF_23,
1284*4882a593Smuzhiyun C_RCV_HDR_OVF_24,
1285*4882a593Smuzhiyun C_RCV_HDR_OVF_25,
1286*4882a593Smuzhiyun C_RCV_HDR_OVF_26,
1287*4882a593Smuzhiyun C_RCV_HDR_OVF_27,
1288*4882a593Smuzhiyun C_RCV_HDR_OVF_28,
1289*4882a593Smuzhiyun C_RCV_HDR_OVF_29,
1290*4882a593Smuzhiyun C_RCV_HDR_OVF_30,
1291*4882a593Smuzhiyun C_RCV_HDR_OVF_31,
1292*4882a593Smuzhiyun C_RCV_HDR_OVF_32,
1293*4882a593Smuzhiyun C_RCV_HDR_OVF_33,
1294*4882a593Smuzhiyun C_RCV_HDR_OVF_34,
1295*4882a593Smuzhiyun C_RCV_HDR_OVF_35,
1296*4882a593Smuzhiyun C_RCV_HDR_OVF_36,
1297*4882a593Smuzhiyun C_RCV_HDR_OVF_37,
1298*4882a593Smuzhiyun C_RCV_HDR_OVF_38,
1299*4882a593Smuzhiyun C_RCV_HDR_OVF_39,
1300*4882a593Smuzhiyun C_RCV_HDR_OVF_40,
1301*4882a593Smuzhiyun C_RCV_HDR_OVF_41,
1302*4882a593Smuzhiyun C_RCV_HDR_OVF_42,
1303*4882a593Smuzhiyun C_RCV_HDR_OVF_43,
1304*4882a593Smuzhiyun C_RCV_HDR_OVF_44,
1305*4882a593Smuzhiyun C_RCV_HDR_OVF_45,
1306*4882a593Smuzhiyun C_RCV_HDR_OVF_46,
1307*4882a593Smuzhiyun C_RCV_HDR_OVF_47,
1308*4882a593Smuzhiyun C_RCV_HDR_OVF_48,
1309*4882a593Smuzhiyun C_RCV_HDR_OVF_49,
1310*4882a593Smuzhiyun C_RCV_HDR_OVF_50,
1311*4882a593Smuzhiyun C_RCV_HDR_OVF_51,
1312*4882a593Smuzhiyun C_RCV_HDR_OVF_52,
1313*4882a593Smuzhiyun C_RCV_HDR_OVF_53,
1314*4882a593Smuzhiyun C_RCV_HDR_OVF_54,
1315*4882a593Smuzhiyun C_RCV_HDR_OVF_55,
1316*4882a593Smuzhiyun C_RCV_HDR_OVF_56,
1317*4882a593Smuzhiyun C_RCV_HDR_OVF_57,
1318*4882a593Smuzhiyun C_RCV_HDR_OVF_58,
1319*4882a593Smuzhiyun C_RCV_HDR_OVF_59,
1320*4882a593Smuzhiyun C_RCV_HDR_OVF_60,
1321*4882a593Smuzhiyun C_RCV_HDR_OVF_61,
1322*4882a593Smuzhiyun C_RCV_HDR_OVF_62,
1323*4882a593Smuzhiyun C_RCV_HDR_OVF_63,
1324*4882a593Smuzhiyun C_RCV_HDR_OVF_64,
1325*4882a593Smuzhiyun C_RCV_HDR_OVF_65,
1326*4882a593Smuzhiyun C_RCV_HDR_OVF_66,
1327*4882a593Smuzhiyun C_RCV_HDR_OVF_67,
1328*4882a593Smuzhiyun C_RCV_HDR_OVF_68,
1329*4882a593Smuzhiyun C_RCV_HDR_OVF_69,
1330*4882a593Smuzhiyun C_RCV_HDR_OVF_70,
1331*4882a593Smuzhiyun C_RCV_HDR_OVF_71,
1332*4882a593Smuzhiyun C_RCV_HDR_OVF_72,
1333*4882a593Smuzhiyun C_RCV_HDR_OVF_73,
1334*4882a593Smuzhiyun C_RCV_HDR_OVF_74,
1335*4882a593Smuzhiyun C_RCV_HDR_OVF_75,
1336*4882a593Smuzhiyun C_RCV_HDR_OVF_76,
1337*4882a593Smuzhiyun C_RCV_HDR_OVF_77,
1338*4882a593Smuzhiyun C_RCV_HDR_OVF_78,
1339*4882a593Smuzhiyun C_RCV_HDR_OVF_79,
1340*4882a593Smuzhiyun C_RCV_HDR_OVF_80,
1341*4882a593Smuzhiyun C_RCV_HDR_OVF_81,
1342*4882a593Smuzhiyun C_RCV_HDR_OVF_82,
1343*4882a593Smuzhiyun C_RCV_HDR_OVF_83,
1344*4882a593Smuzhiyun C_RCV_HDR_OVF_84,
1345*4882a593Smuzhiyun C_RCV_HDR_OVF_85,
1346*4882a593Smuzhiyun C_RCV_HDR_OVF_86,
1347*4882a593Smuzhiyun C_RCV_HDR_OVF_87,
1348*4882a593Smuzhiyun C_RCV_HDR_OVF_88,
1349*4882a593Smuzhiyun C_RCV_HDR_OVF_89,
1350*4882a593Smuzhiyun C_RCV_HDR_OVF_90,
1351*4882a593Smuzhiyun C_RCV_HDR_OVF_91,
1352*4882a593Smuzhiyun C_RCV_HDR_OVF_92,
1353*4882a593Smuzhiyun C_RCV_HDR_OVF_93,
1354*4882a593Smuzhiyun C_RCV_HDR_OVF_94,
1355*4882a593Smuzhiyun C_RCV_HDR_OVF_95,
1356*4882a593Smuzhiyun C_RCV_HDR_OVF_96,
1357*4882a593Smuzhiyun C_RCV_HDR_OVF_97,
1358*4882a593Smuzhiyun C_RCV_HDR_OVF_98,
1359*4882a593Smuzhiyun C_RCV_HDR_OVF_99,
1360*4882a593Smuzhiyun C_RCV_HDR_OVF_100,
1361*4882a593Smuzhiyun C_RCV_HDR_OVF_101,
1362*4882a593Smuzhiyun C_RCV_HDR_OVF_102,
1363*4882a593Smuzhiyun C_RCV_HDR_OVF_103,
1364*4882a593Smuzhiyun C_RCV_HDR_OVF_104,
1365*4882a593Smuzhiyun C_RCV_HDR_OVF_105,
1366*4882a593Smuzhiyun C_RCV_HDR_OVF_106,
1367*4882a593Smuzhiyun C_RCV_HDR_OVF_107,
1368*4882a593Smuzhiyun C_RCV_HDR_OVF_108,
1369*4882a593Smuzhiyun C_RCV_HDR_OVF_109,
1370*4882a593Smuzhiyun C_RCV_HDR_OVF_110,
1371*4882a593Smuzhiyun C_RCV_HDR_OVF_111,
1372*4882a593Smuzhiyun C_RCV_HDR_OVF_112,
1373*4882a593Smuzhiyun C_RCV_HDR_OVF_113,
1374*4882a593Smuzhiyun C_RCV_HDR_OVF_114,
1375*4882a593Smuzhiyun C_RCV_HDR_OVF_115,
1376*4882a593Smuzhiyun C_RCV_HDR_OVF_116,
1377*4882a593Smuzhiyun C_RCV_HDR_OVF_117,
1378*4882a593Smuzhiyun C_RCV_HDR_OVF_118,
1379*4882a593Smuzhiyun C_RCV_HDR_OVF_119,
1380*4882a593Smuzhiyun C_RCV_HDR_OVF_120,
1381*4882a593Smuzhiyun C_RCV_HDR_OVF_121,
1382*4882a593Smuzhiyun C_RCV_HDR_OVF_122,
1383*4882a593Smuzhiyun C_RCV_HDR_OVF_123,
1384*4882a593Smuzhiyun C_RCV_HDR_OVF_124,
1385*4882a593Smuzhiyun C_RCV_HDR_OVF_125,
1386*4882a593Smuzhiyun C_RCV_HDR_OVF_126,
1387*4882a593Smuzhiyun C_RCV_HDR_OVF_127,
1388*4882a593Smuzhiyun C_RCV_HDR_OVF_128,
1389*4882a593Smuzhiyun C_RCV_HDR_OVF_129,
1390*4882a593Smuzhiyun C_RCV_HDR_OVF_130,
1391*4882a593Smuzhiyun C_RCV_HDR_OVF_131,
1392*4882a593Smuzhiyun C_RCV_HDR_OVF_132,
1393*4882a593Smuzhiyun C_RCV_HDR_OVF_133,
1394*4882a593Smuzhiyun C_RCV_HDR_OVF_134,
1395*4882a593Smuzhiyun C_RCV_HDR_OVF_135,
1396*4882a593Smuzhiyun C_RCV_HDR_OVF_136,
1397*4882a593Smuzhiyun C_RCV_HDR_OVF_137,
1398*4882a593Smuzhiyun C_RCV_HDR_OVF_138,
1399*4882a593Smuzhiyun C_RCV_HDR_OVF_139,
1400*4882a593Smuzhiyun C_RCV_HDR_OVF_140,
1401*4882a593Smuzhiyun C_RCV_HDR_OVF_141,
1402*4882a593Smuzhiyun C_RCV_HDR_OVF_142,
1403*4882a593Smuzhiyun C_RCV_HDR_OVF_143,
1404*4882a593Smuzhiyun C_RCV_HDR_OVF_144,
1405*4882a593Smuzhiyun C_RCV_HDR_OVF_145,
1406*4882a593Smuzhiyun C_RCV_HDR_OVF_146,
1407*4882a593Smuzhiyun C_RCV_HDR_OVF_147,
1408*4882a593Smuzhiyun C_RCV_HDR_OVF_148,
1409*4882a593Smuzhiyun C_RCV_HDR_OVF_149,
1410*4882a593Smuzhiyun C_RCV_HDR_OVF_150,
1411*4882a593Smuzhiyun C_RCV_HDR_OVF_151,
1412*4882a593Smuzhiyun C_RCV_HDR_OVF_152,
1413*4882a593Smuzhiyun C_RCV_HDR_OVF_153,
1414*4882a593Smuzhiyun C_RCV_HDR_OVF_154,
1415*4882a593Smuzhiyun C_RCV_HDR_OVF_155,
1416*4882a593Smuzhiyun C_RCV_HDR_OVF_156,
1417*4882a593Smuzhiyun C_RCV_HDR_OVF_157,
1418*4882a593Smuzhiyun C_RCV_HDR_OVF_158,
1419*4882a593Smuzhiyun C_RCV_HDR_OVF_159,
1420*4882a593Smuzhiyun PORT_CNTR_LAST /* Must be kept last */
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun u64 get_all_cpu_total(u64 __percpu *cntr);
1424*4882a593Smuzhiyun void hfi1_start_cleanup(struct hfi1_devdata *dd);
1425*4882a593Smuzhiyun void hfi1_clear_tids(struct hfi1_ctxtdata *rcd);
1426*4882a593Smuzhiyun void hfi1_init_ctxt(struct send_context *sc);
1427*4882a593Smuzhiyun void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
1428*4882a593Smuzhiyun u32 type, unsigned long pa, u16 order);
1429*4882a593Smuzhiyun void hfi1_quiet_serdes(struct hfi1_pportdata *ppd);
1430*4882a593Smuzhiyun void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op,
1431*4882a593Smuzhiyun struct hfi1_ctxtdata *rcd);
1432*4882a593Smuzhiyun u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp);
1433*4882a593Smuzhiyun u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp);
1434*4882a593Smuzhiyun int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which);
1435*4882a593Smuzhiyun int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val);
1436*4882a593Smuzhiyun int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
1437*4882a593Smuzhiyun u16 jkey);
1438*4882a593Smuzhiyun int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt);
1439*4882a593Smuzhiyun int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt,
1440*4882a593Smuzhiyun u16 pkey);
1441*4882a593Smuzhiyun int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt);
1442*4882a593Smuzhiyun void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality);
1443*4882a593Smuzhiyun void hfi1_init_vnic_rsm(struct hfi1_devdata *dd);
1444*4882a593Smuzhiyun void hfi1_deinit_vnic_rsm(struct hfi1_devdata *dd);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun irqreturn_t general_interrupt(int irq, void *data);
1447*4882a593Smuzhiyun irqreturn_t sdma_interrupt(int irq, void *data);
1448*4882a593Smuzhiyun irqreturn_t receive_context_interrupt(int irq, void *data);
1449*4882a593Smuzhiyun irqreturn_t receive_context_thread(int irq, void *data);
1450*4882a593Smuzhiyun irqreturn_t receive_context_interrupt_napi(int irq, void *data);
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun int set_intr_bits(struct hfi1_devdata *dd, u16 first, u16 last, bool set);
1453*4882a593Smuzhiyun void init_qsfp_int(struct hfi1_devdata *dd);
1454*4882a593Smuzhiyun void clear_all_interrupts(struct hfi1_devdata *dd);
1455*4882a593Smuzhiyun void remap_intr(struct hfi1_devdata *dd, int isrc, int msix_intr);
1456*4882a593Smuzhiyun void remap_sdma_interrupts(struct hfi1_devdata *dd, int engine, int msix_intr);
1457*4882a593Smuzhiyun void reset_interrupts(struct hfi1_devdata *dd);
1458*4882a593Smuzhiyun u8 hfi1_get_qp_map(struct hfi1_devdata *dd, u8 idx);
1459*4882a593Smuzhiyun void hfi1_init_aip_rsm(struct hfi1_devdata *dd);
1460*4882a593Smuzhiyun void hfi1_deinit_aip_rsm(struct hfi1_devdata *dd);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun /*
1463*4882a593Smuzhiyun * Interrupt source table.
1464*4882a593Smuzhiyun *
1465*4882a593Smuzhiyun * Each entry is an interrupt source "type". It is ordered by increasing
1466*4882a593Smuzhiyun * number.
1467*4882a593Smuzhiyun */
1468*4882a593Smuzhiyun struct is_table {
1469*4882a593Smuzhiyun int start; /* interrupt source type start */
1470*4882a593Smuzhiyun int end; /* interrupt source type end */
1471*4882a593Smuzhiyun /* routine that returns the name of the interrupt source */
1472*4882a593Smuzhiyun char *(*is_name)(char *name, size_t size, unsigned int source);
1473*4882a593Smuzhiyun /* routine to call when receiving an interrupt */
1474*4882a593Smuzhiyun void (*is_int)(struct hfi1_devdata *dd, unsigned int source);
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun #endif /* _CHIP_H */
1478