1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2018-2020 Amazon.com, Inc. or its affiliates. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include "efa_com.h"
7*4882a593Smuzhiyun #include "efa_regs_defs.h"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define ADMIN_CMD_TIMEOUT_US 30000000 /* usecs */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define EFA_REG_READ_TIMEOUT_US 50000 /* usecs */
12*4882a593Smuzhiyun #define EFA_MMIO_READ_INVALID 0xffffffff
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define EFA_POLL_INTERVAL_MS 100 /* msecs */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define EFA_ASYNC_QUEUE_DEPTH 16
17*4882a593Smuzhiyun #define EFA_ADMIN_QUEUE_DEPTH 32
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define EFA_CTRL_MAJOR 0
20*4882a593Smuzhiyun #define EFA_CTRL_MINOR 0
21*4882a593Smuzhiyun #define EFA_CTRL_SUB_MINOR 1
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define EFA_DMA_ADDR_TO_UINT32_LOW(x) ((u32)((u64)(x)))
24*4882a593Smuzhiyun #define EFA_DMA_ADDR_TO_UINT32_HIGH(x) ((u32)(((u64)(x)) >> 32))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun enum efa_cmd_status {
27*4882a593Smuzhiyun EFA_CMD_SUBMITTED,
28*4882a593Smuzhiyun EFA_CMD_COMPLETED,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct efa_comp_ctx {
32*4882a593Smuzhiyun struct completion wait_event;
33*4882a593Smuzhiyun struct efa_admin_acq_entry *user_cqe;
34*4882a593Smuzhiyun u32 comp_size;
35*4882a593Smuzhiyun enum efa_cmd_status status;
36*4882a593Smuzhiyun /* status from the device */
37*4882a593Smuzhiyun u8 comp_status;
38*4882a593Smuzhiyun u8 cmd_opcode;
39*4882a593Smuzhiyun u8 occupied;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
efa_com_cmd_str(u8 cmd)42*4882a593Smuzhiyun static const char *efa_com_cmd_str(u8 cmd)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun #define EFA_CMD_STR_CASE(_cmd) case EFA_ADMIN_##_cmd: return #_cmd
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun switch (cmd) {
47*4882a593Smuzhiyun EFA_CMD_STR_CASE(CREATE_QP);
48*4882a593Smuzhiyun EFA_CMD_STR_CASE(MODIFY_QP);
49*4882a593Smuzhiyun EFA_CMD_STR_CASE(QUERY_QP);
50*4882a593Smuzhiyun EFA_CMD_STR_CASE(DESTROY_QP);
51*4882a593Smuzhiyun EFA_CMD_STR_CASE(CREATE_AH);
52*4882a593Smuzhiyun EFA_CMD_STR_CASE(DESTROY_AH);
53*4882a593Smuzhiyun EFA_CMD_STR_CASE(REG_MR);
54*4882a593Smuzhiyun EFA_CMD_STR_CASE(DEREG_MR);
55*4882a593Smuzhiyun EFA_CMD_STR_CASE(CREATE_CQ);
56*4882a593Smuzhiyun EFA_CMD_STR_CASE(DESTROY_CQ);
57*4882a593Smuzhiyun EFA_CMD_STR_CASE(GET_FEATURE);
58*4882a593Smuzhiyun EFA_CMD_STR_CASE(SET_FEATURE);
59*4882a593Smuzhiyun EFA_CMD_STR_CASE(GET_STATS);
60*4882a593Smuzhiyun EFA_CMD_STR_CASE(ALLOC_PD);
61*4882a593Smuzhiyun EFA_CMD_STR_CASE(DEALLOC_PD);
62*4882a593Smuzhiyun EFA_CMD_STR_CASE(ALLOC_UAR);
63*4882a593Smuzhiyun EFA_CMD_STR_CASE(DEALLOC_UAR);
64*4882a593Smuzhiyun default: return "unknown command opcode";
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun #undef EFA_CMD_STR_CASE
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
efa_com_reg_read32(struct efa_com_dev * edev,u16 offset)69*4882a593Smuzhiyun static u32 efa_com_reg_read32(struct efa_com_dev *edev, u16 offset)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct efa_com_mmio_read *mmio_read = &edev->mmio_read;
72*4882a593Smuzhiyun struct efa_admin_mmio_req_read_less_resp *read_resp;
73*4882a593Smuzhiyun unsigned long exp_time;
74*4882a593Smuzhiyun u32 mmio_read_reg = 0;
75*4882a593Smuzhiyun u32 err;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun read_resp = mmio_read->read_resp;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun spin_lock(&mmio_read->lock);
80*4882a593Smuzhiyun mmio_read->seq_num++;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* trash DMA req_id to identify when hardware is done */
83*4882a593Smuzhiyun read_resp->req_id = mmio_read->seq_num + 0x9aL;
84*4882a593Smuzhiyun EFA_SET(&mmio_read_reg, EFA_REGS_MMIO_REG_READ_REG_OFF, offset);
85*4882a593Smuzhiyun EFA_SET(&mmio_read_reg, EFA_REGS_MMIO_REG_READ_REQ_ID,
86*4882a593Smuzhiyun mmio_read->seq_num);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun writel(mmio_read_reg, edev->reg_bar + EFA_REGS_MMIO_REG_READ_OFF);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun exp_time = jiffies + usecs_to_jiffies(mmio_read->mmio_read_timeout);
91*4882a593Smuzhiyun do {
92*4882a593Smuzhiyun if (READ_ONCE(read_resp->req_id) == mmio_read->seq_num)
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun udelay(1);
95*4882a593Smuzhiyun } while (time_is_after_jiffies(exp_time));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (read_resp->req_id != mmio_read->seq_num) {
98*4882a593Smuzhiyun ibdev_err_ratelimited(
99*4882a593Smuzhiyun edev->efa_dev,
100*4882a593Smuzhiyun "Reading register timed out. expected: req id[%u] offset[%#x] actual: req id[%u] offset[%#x]\n",
101*4882a593Smuzhiyun mmio_read->seq_num, offset, read_resp->req_id,
102*4882a593Smuzhiyun read_resp->reg_off);
103*4882a593Smuzhiyun err = EFA_MMIO_READ_INVALID;
104*4882a593Smuzhiyun goto out;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (read_resp->reg_off != offset) {
108*4882a593Smuzhiyun ibdev_err_ratelimited(
109*4882a593Smuzhiyun edev->efa_dev,
110*4882a593Smuzhiyun "Reading register failed: wrong offset provided\n");
111*4882a593Smuzhiyun err = EFA_MMIO_READ_INVALID;
112*4882a593Smuzhiyun goto out;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun err = read_resp->reg_val;
116*4882a593Smuzhiyun out:
117*4882a593Smuzhiyun spin_unlock(&mmio_read->lock);
118*4882a593Smuzhiyun return err;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
efa_com_admin_init_sq(struct efa_com_dev * edev)121*4882a593Smuzhiyun static int efa_com_admin_init_sq(struct efa_com_dev *edev)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct efa_com_admin_queue *aq = &edev->aq;
124*4882a593Smuzhiyun struct efa_com_admin_sq *sq = &aq->sq;
125*4882a593Smuzhiyun u16 size = aq->depth * sizeof(*sq->entries);
126*4882a593Smuzhiyun u32 aq_caps = 0;
127*4882a593Smuzhiyun u32 addr_high;
128*4882a593Smuzhiyun u32 addr_low;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun sq->entries =
131*4882a593Smuzhiyun dma_alloc_coherent(aq->dmadev, size, &sq->dma_addr, GFP_KERNEL);
132*4882a593Smuzhiyun if (!sq->entries)
133*4882a593Smuzhiyun return -ENOMEM;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun spin_lock_init(&sq->lock);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun sq->cc = 0;
138*4882a593Smuzhiyun sq->pc = 0;
139*4882a593Smuzhiyun sq->phase = 1;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun sq->db_addr = (u32 __iomem *)(edev->reg_bar + EFA_REGS_AQ_PROD_DB_OFF);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun addr_high = EFA_DMA_ADDR_TO_UINT32_HIGH(sq->dma_addr);
144*4882a593Smuzhiyun addr_low = EFA_DMA_ADDR_TO_UINT32_LOW(sq->dma_addr);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun writel(addr_low, edev->reg_bar + EFA_REGS_AQ_BASE_LO_OFF);
147*4882a593Smuzhiyun writel(addr_high, edev->reg_bar + EFA_REGS_AQ_BASE_HI_OFF);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun EFA_SET(&aq_caps, EFA_REGS_AQ_CAPS_AQ_DEPTH, aq->depth);
150*4882a593Smuzhiyun EFA_SET(&aq_caps, EFA_REGS_AQ_CAPS_AQ_ENTRY_SIZE,
151*4882a593Smuzhiyun sizeof(struct efa_admin_aq_entry));
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun writel(aq_caps, edev->reg_bar + EFA_REGS_AQ_CAPS_OFF);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
efa_com_admin_init_cq(struct efa_com_dev * edev)158*4882a593Smuzhiyun static int efa_com_admin_init_cq(struct efa_com_dev *edev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct efa_com_admin_queue *aq = &edev->aq;
161*4882a593Smuzhiyun struct efa_com_admin_cq *cq = &aq->cq;
162*4882a593Smuzhiyun u16 size = aq->depth * sizeof(*cq->entries);
163*4882a593Smuzhiyun u32 acq_caps = 0;
164*4882a593Smuzhiyun u32 addr_high;
165*4882a593Smuzhiyun u32 addr_low;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun cq->entries =
168*4882a593Smuzhiyun dma_alloc_coherent(aq->dmadev, size, &cq->dma_addr, GFP_KERNEL);
169*4882a593Smuzhiyun if (!cq->entries)
170*4882a593Smuzhiyun return -ENOMEM;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun spin_lock_init(&cq->lock);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun cq->cc = 0;
175*4882a593Smuzhiyun cq->phase = 1;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun addr_high = EFA_DMA_ADDR_TO_UINT32_HIGH(cq->dma_addr);
178*4882a593Smuzhiyun addr_low = EFA_DMA_ADDR_TO_UINT32_LOW(cq->dma_addr);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun writel(addr_low, edev->reg_bar + EFA_REGS_ACQ_BASE_LO_OFF);
181*4882a593Smuzhiyun writel(addr_high, edev->reg_bar + EFA_REGS_ACQ_BASE_HI_OFF);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun EFA_SET(&acq_caps, EFA_REGS_ACQ_CAPS_ACQ_DEPTH, aq->depth);
184*4882a593Smuzhiyun EFA_SET(&acq_caps, EFA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE,
185*4882a593Smuzhiyun sizeof(struct efa_admin_acq_entry));
186*4882a593Smuzhiyun EFA_SET(&acq_caps, EFA_REGS_ACQ_CAPS_ACQ_MSIX_VECTOR,
187*4882a593Smuzhiyun aq->msix_vector_idx);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun writel(acq_caps, edev->reg_bar + EFA_REGS_ACQ_CAPS_OFF);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
efa_com_admin_init_aenq(struct efa_com_dev * edev,struct efa_aenq_handlers * aenq_handlers)194*4882a593Smuzhiyun static int efa_com_admin_init_aenq(struct efa_com_dev *edev,
195*4882a593Smuzhiyun struct efa_aenq_handlers *aenq_handlers)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct efa_com_aenq *aenq = &edev->aenq;
198*4882a593Smuzhiyun u32 addr_low, addr_high;
199*4882a593Smuzhiyun u32 aenq_caps = 0;
200*4882a593Smuzhiyun u16 size;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (!aenq_handlers) {
203*4882a593Smuzhiyun ibdev_err(edev->efa_dev, "aenq handlers pointer is NULL\n");
204*4882a593Smuzhiyun return -EINVAL;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun size = EFA_ASYNC_QUEUE_DEPTH * sizeof(*aenq->entries);
208*4882a593Smuzhiyun aenq->entries = dma_alloc_coherent(edev->dmadev, size, &aenq->dma_addr,
209*4882a593Smuzhiyun GFP_KERNEL);
210*4882a593Smuzhiyun if (!aenq->entries)
211*4882a593Smuzhiyun return -ENOMEM;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun aenq->aenq_handlers = aenq_handlers;
214*4882a593Smuzhiyun aenq->depth = EFA_ASYNC_QUEUE_DEPTH;
215*4882a593Smuzhiyun aenq->cc = 0;
216*4882a593Smuzhiyun aenq->phase = 1;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun addr_low = EFA_DMA_ADDR_TO_UINT32_LOW(aenq->dma_addr);
219*4882a593Smuzhiyun addr_high = EFA_DMA_ADDR_TO_UINT32_HIGH(aenq->dma_addr);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun writel(addr_low, edev->reg_bar + EFA_REGS_AENQ_BASE_LO_OFF);
222*4882a593Smuzhiyun writel(addr_high, edev->reg_bar + EFA_REGS_AENQ_BASE_HI_OFF);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun EFA_SET(&aenq_caps, EFA_REGS_AENQ_CAPS_AENQ_DEPTH, aenq->depth);
225*4882a593Smuzhiyun EFA_SET(&aenq_caps, EFA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE,
226*4882a593Smuzhiyun sizeof(struct efa_admin_aenq_entry));
227*4882a593Smuzhiyun EFA_SET(&aenq_caps, EFA_REGS_AENQ_CAPS_AENQ_MSIX_VECTOR,
228*4882a593Smuzhiyun aenq->msix_vector_idx);
229*4882a593Smuzhiyun writel(aenq_caps, edev->reg_bar + EFA_REGS_AENQ_CAPS_OFF);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * Init cons_db to mark that all entries in the queue
233*4882a593Smuzhiyun * are initially available
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun writel(edev->aenq.cc, edev->reg_bar + EFA_REGS_AENQ_CONS_DB_OFF);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* ID to be used with efa_com_get_comp_ctx */
efa_com_alloc_ctx_id(struct efa_com_admin_queue * aq)241*4882a593Smuzhiyun static u16 efa_com_alloc_ctx_id(struct efa_com_admin_queue *aq)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u16 ctx_id;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun spin_lock(&aq->comp_ctx_lock);
246*4882a593Smuzhiyun ctx_id = aq->comp_ctx_pool[aq->comp_ctx_pool_next];
247*4882a593Smuzhiyun aq->comp_ctx_pool_next++;
248*4882a593Smuzhiyun spin_unlock(&aq->comp_ctx_lock);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return ctx_id;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
efa_com_dealloc_ctx_id(struct efa_com_admin_queue * aq,u16 ctx_id)253*4882a593Smuzhiyun static void efa_com_dealloc_ctx_id(struct efa_com_admin_queue *aq,
254*4882a593Smuzhiyun u16 ctx_id)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun spin_lock(&aq->comp_ctx_lock);
257*4882a593Smuzhiyun aq->comp_ctx_pool_next--;
258*4882a593Smuzhiyun aq->comp_ctx_pool[aq->comp_ctx_pool_next] = ctx_id;
259*4882a593Smuzhiyun spin_unlock(&aq->comp_ctx_lock);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
efa_com_put_comp_ctx(struct efa_com_admin_queue * aq,struct efa_comp_ctx * comp_ctx)262*4882a593Smuzhiyun static inline void efa_com_put_comp_ctx(struct efa_com_admin_queue *aq,
263*4882a593Smuzhiyun struct efa_comp_ctx *comp_ctx)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u16 cmd_id = EFA_GET(&comp_ctx->user_cqe->acq_common_descriptor.command,
266*4882a593Smuzhiyun EFA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID);
267*4882a593Smuzhiyun u16 ctx_id = cmd_id & (aq->depth - 1);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ibdev_dbg(aq->efa_dev, "Put completion command_id %#x\n", cmd_id);
270*4882a593Smuzhiyun comp_ctx->occupied = 0;
271*4882a593Smuzhiyun efa_com_dealloc_ctx_id(aq, ctx_id);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
efa_com_get_comp_ctx(struct efa_com_admin_queue * aq,u16 cmd_id,bool capture)274*4882a593Smuzhiyun static struct efa_comp_ctx *efa_com_get_comp_ctx(struct efa_com_admin_queue *aq,
275*4882a593Smuzhiyun u16 cmd_id, bool capture)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun u16 ctx_id = cmd_id & (aq->depth - 1);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (aq->comp_ctx[ctx_id].occupied && capture) {
280*4882a593Smuzhiyun ibdev_err_ratelimited(
281*4882a593Smuzhiyun aq->efa_dev,
282*4882a593Smuzhiyun "Completion context for command_id %#x is occupied\n",
283*4882a593Smuzhiyun cmd_id);
284*4882a593Smuzhiyun return NULL;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (capture) {
288*4882a593Smuzhiyun aq->comp_ctx[ctx_id].occupied = 1;
289*4882a593Smuzhiyun ibdev_dbg(aq->efa_dev,
290*4882a593Smuzhiyun "Take completion ctxt for command_id %#x\n", cmd_id);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return &aq->comp_ctx[ctx_id];
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
__efa_com_submit_admin_cmd(struct efa_com_admin_queue * aq,struct efa_admin_aq_entry * cmd,size_t cmd_size_in_bytes,struct efa_admin_acq_entry * comp,size_t comp_size_in_bytes)296*4882a593Smuzhiyun static struct efa_comp_ctx *__efa_com_submit_admin_cmd(struct efa_com_admin_queue *aq,
297*4882a593Smuzhiyun struct efa_admin_aq_entry *cmd,
298*4882a593Smuzhiyun size_t cmd_size_in_bytes,
299*4882a593Smuzhiyun struct efa_admin_acq_entry *comp,
300*4882a593Smuzhiyun size_t comp_size_in_bytes)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct efa_admin_aq_entry *aqe;
303*4882a593Smuzhiyun struct efa_comp_ctx *comp_ctx;
304*4882a593Smuzhiyun u16 queue_size_mask;
305*4882a593Smuzhiyun u16 cmd_id;
306*4882a593Smuzhiyun u16 ctx_id;
307*4882a593Smuzhiyun u16 pi;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun queue_size_mask = aq->depth - 1;
310*4882a593Smuzhiyun pi = aq->sq.pc & queue_size_mask;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ctx_id = efa_com_alloc_ctx_id(aq);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* cmd_id LSBs are the ctx_id and MSBs are entropy bits from pc */
315*4882a593Smuzhiyun cmd_id = ctx_id & queue_size_mask;
316*4882a593Smuzhiyun cmd_id |= aq->sq.pc & ~queue_size_mask;
317*4882a593Smuzhiyun cmd_id &= EFA_ADMIN_AQ_COMMON_DESC_COMMAND_ID_MASK;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun cmd->aq_common_descriptor.command_id = cmd_id;
320*4882a593Smuzhiyun EFA_SET(&cmd->aq_common_descriptor.flags,
321*4882a593Smuzhiyun EFA_ADMIN_AQ_COMMON_DESC_PHASE, aq->sq.phase);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun comp_ctx = efa_com_get_comp_ctx(aq, cmd_id, true);
324*4882a593Smuzhiyun if (!comp_ctx) {
325*4882a593Smuzhiyun efa_com_dealloc_ctx_id(aq, ctx_id);
326*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun comp_ctx->status = EFA_CMD_SUBMITTED;
330*4882a593Smuzhiyun comp_ctx->comp_size = comp_size_in_bytes;
331*4882a593Smuzhiyun comp_ctx->user_cqe = comp;
332*4882a593Smuzhiyun comp_ctx->cmd_opcode = cmd->aq_common_descriptor.opcode;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun reinit_completion(&comp_ctx->wait_event);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun aqe = &aq->sq.entries[pi];
337*4882a593Smuzhiyun memset(aqe, 0, sizeof(*aqe));
338*4882a593Smuzhiyun memcpy(aqe, cmd, cmd_size_in_bytes);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun aq->sq.pc++;
341*4882a593Smuzhiyun atomic64_inc(&aq->stats.submitted_cmd);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if ((aq->sq.pc & queue_size_mask) == 0)
344*4882a593Smuzhiyun aq->sq.phase = !aq->sq.phase;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* barrier not needed in case of writel */
347*4882a593Smuzhiyun writel(aq->sq.pc, aq->sq.db_addr);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return comp_ctx;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
efa_com_init_comp_ctxt(struct efa_com_admin_queue * aq)352*4882a593Smuzhiyun static inline int efa_com_init_comp_ctxt(struct efa_com_admin_queue *aq)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun size_t pool_size = aq->depth * sizeof(*aq->comp_ctx_pool);
355*4882a593Smuzhiyun size_t size = aq->depth * sizeof(struct efa_comp_ctx);
356*4882a593Smuzhiyun struct efa_comp_ctx *comp_ctx;
357*4882a593Smuzhiyun u16 i;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun aq->comp_ctx = devm_kzalloc(aq->dmadev, size, GFP_KERNEL);
360*4882a593Smuzhiyun aq->comp_ctx_pool = devm_kzalloc(aq->dmadev, pool_size, GFP_KERNEL);
361*4882a593Smuzhiyun if (!aq->comp_ctx || !aq->comp_ctx_pool) {
362*4882a593Smuzhiyun devm_kfree(aq->dmadev, aq->comp_ctx_pool);
363*4882a593Smuzhiyun devm_kfree(aq->dmadev, aq->comp_ctx);
364*4882a593Smuzhiyun return -ENOMEM;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun for (i = 0; i < aq->depth; i++) {
368*4882a593Smuzhiyun comp_ctx = efa_com_get_comp_ctx(aq, i, false);
369*4882a593Smuzhiyun if (comp_ctx)
370*4882a593Smuzhiyun init_completion(&comp_ctx->wait_event);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun aq->comp_ctx_pool[i] = i;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun spin_lock_init(&aq->comp_ctx_lock);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun aq->comp_ctx_pool_next = 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
efa_com_submit_admin_cmd(struct efa_com_admin_queue * aq,struct efa_admin_aq_entry * cmd,size_t cmd_size_in_bytes,struct efa_admin_acq_entry * comp,size_t comp_size_in_bytes)382*4882a593Smuzhiyun static struct efa_comp_ctx *efa_com_submit_admin_cmd(struct efa_com_admin_queue *aq,
383*4882a593Smuzhiyun struct efa_admin_aq_entry *cmd,
384*4882a593Smuzhiyun size_t cmd_size_in_bytes,
385*4882a593Smuzhiyun struct efa_admin_acq_entry *comp,
386*4882a593Smuzhiyun size_t comp_size_in_bytes)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct efa_comp_ctx *comp_ctx;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun spin_lock(&aq->sq.lock);
391*4882a593Smuzhiyun if (!test_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state)) {
392*4882a593Smuzhiyun ibdev_err_ratelimited(aq->efa_dev, "Admin queue is closed\n");
393*4882a593Smuzhiyun spin_unlock(&aq->sq.lock);
394*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun comp_ctx = __efa_com_submit_admin_cmd(aq, cmd, cmd_size_in_bytes, comp,
398*4882a593Smuzhiyun comp_size_in_bytes);
399*4882a593Smuzhiyun spin_unlock(&aq->sq.lock);
400*4882a593Smuzhiyun if (IS_ERR(comp_ctx))
401*4882a593Smuzhiyun clear_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return comp_ctx;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
efa_com_handle_single_admin_completion(struct efa_com_admin_queue * aq,struct efa_admin_acq_entry * cqe)406*4882a593Smuzhiyun static void efa_com_handle_single_admin_completion(struct efa_com_admin_queue *aq,
407*4882a593Smuzhiyun struct efa_admin_acq_entry *cqe)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct efa_comp_ctx *comp_ctx;
410*4882a593Smuzhiyun u16 cmd_id;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun cmd_id = EFA_GET(&cqe->acq_common_descriptor.command,
413*4882a593Smuzhiyun EFA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun comp_ctx = efa_com_get_comp_ctx(aq, cmd_id, false);
416*4882a593Smuzhiyun if (!comp_ctx) {
417*4882a593Smuzhiyun ibdev_err(aq->efa_dev,
418*4882a593Smuzhiyun "comp_ctx is NULL. Changing the admin queue running state\n");
419*4882a593Smuzhiyun clear_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state);
420*4882a593Smuzhiyun return;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun comp_ctx->status = EFA_CMD_COMPLETED;
424*4882a593Smuzhiyun comp_ctx->comp_status = cqe->acq_common_descriptor.status;
425*4882a593Smuzhiyun if (comp_ctx->user_cqe)
426*4882a593Smuzhiyun memcpy(comp_ctx->user_cqe, cqe, comp_ctx->comp_size);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (!test_bit(EFA_AQ_STATE_POLLING_BIT, &aq->state))
429*4882a593Smuzhiyun complete(&comp_ctx->wait_event);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
efa_com_handle_admin_completion(struct efa_com_admin_queue * aq)432*4882a593Smuzhiyun static void efa_com_handle_admin_completion(struct efa_com_admin_queue *aq)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct efa_admin_acq_entry *cqe;
435*4882a593Smuzhiyun u16 queue_size_mask;
436*4882a593Smuzhiyun u16 comp_num = 0;
437*4882a593Smuzhiyun u8 phase;
438*4882a593Smuzhiyun u16 ci;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun queue_size_mask = aq->depth - 1;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun ci = aq->cq.cc & queue_size_mask;
443*4882a593Smuzhiyun phase = aq->cq.phase;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun cqe = &aq->cq.entries[ci];
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Go over all the completions */
448*4882a593Smuzhiyun while ((READ_ONCE(cqe->acq_common_descriptor.flags) &
449*4882a593Smuzhiyun EFA_ADMIN_ACQ_COMMON_DESC_PHASE_MASK) == phase) {
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun * Do not read the rest of the completion entry before the
452*4882a593Smuzhiyun * phase bit was validated
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun dma_rmb();
455*4882a593Smuzhiyun efa_com_handle_single_admin_completion(aq, cqe);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun ci++;
458*4882a593Smuzhiyun comp_num++;
459*4882a593Smuzhiyun if (ci == aq->depth) {
460*4882a593Smuzhiyun ci = 0;
461*4882a593Smuzhiyun phase = !phase;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun cqe = &aq->cq.entries[ci];
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun aq->cq.cc += comp_num;
468*4882a593Smuzhiyun aq->cq.phase = phase;
469*4882a593Smuzhiyun aq->sq.cc += comp_num;
470*4882a593Smuzhiyun atomic64_add(comp_num, &aq->stats.completed_cmd);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
efa_com_comp_status_to_errno(u8 comp_status)473*4882a593Smuzhiyun static int efa_com_comp_status_to_errno(u8 comp_status)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun switch (comp_status) {
476*4882a593Smuzhiyun case EFA_ADMIN_SUCCESS:
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun case EFA_ADMIN_RESOURCE_ALLOCATION_FAILURE:
479*4882a593Smuzhiyun return -ENOMEM;
480*4882a593Smuzhiyun case EFA_ADMIN_UNSUPPORTED_OPCODE:
481*4882a593Smuzhiyun return -EOPNOTSUPP;
482*4882a593Smuzhiyun case EFA_ADMIN_BAD_OPCODE:
483*4882a593Smuzhiyun case EFA_ADMIN_MALFORMED_REQUEST:
484*4882a593Smuzhiyun case EFA_ADMIN_ILLEGAL_PARAMETER:
485*4882a593Smuzhiyun case EFA_ADMIN_UNKNOWN_ERROR:
486*4882a593Smuzhiyun return -EINVAL;
487*4882a593Smuzhiyun default:
488*4882a593Smuzhiyun return -EINVAL;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
efa_com_wait_and_process_admin_cq_polling(struct efa_comp_ctx * comp_ctx,struct efa_com_admin_queue * aq)492*4882a593Smuzhiyun static int efa_com_wait_and_process_admin_cq_polling(struct efa_comp_ctx *comp_ctx,
493*4882a593Smuzhiyun struct efa_com_admin_queue *aq)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun unsigned long timeout;
496*4882a593Smuzhiyun unsigned long flags;
497*4882a593Smuzhiyun int err;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun timeout = jiffies + usecs_to_jiffies(aq->completion_timeout);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun while (1) {
502*4882a593Smuzhiyun spin_lock_irqsave(&aq->cq.lock, flags);
503*4882a593Smuzhiyun efa_com_handle_admin_completion(aq);
504*4882a593Smuzhiyun spin_unlock_irqrestore(&aq->cq.lock, flags);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (comp_ctx->status != EFA_CMD_SUBMITTED)
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (time_is_before_jiffies(timeout)) {
510*4882a593Smuzhiyun ibdev_err_ratelimited(
511*4882a593Smuzhiyun aq->efa_dev,
512*4882a593Smuzhiyun "Wait for completion (polling) timeout\n");
513*4882a593Smuzhiyun /* EFA didn't have any completion */
514*4882a593Smuzhiyun atomic64_inc(&aq->stats.no_completion);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun clear_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state);
517*4882a593Smuzhiyun err = -ETIME;
518*4882a593Smuzhiyun goto out;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun msleep(aq->poll_interval);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun err = efa_com_comp_status_to_errno(comp_ctx->comp_status);
525*4882a593Smuzhiyun out:
526*4882a593Smuzhiyun efa_com_put_comp_ctx(aq, comp_ctx);
527*4882a593Smuzhiyun return err;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
efa_com_wait_and_process_admin_cq_interrupts(struct efa_comp_ctx * comp_ctx,struct efa_com_admin_queue * aq)530*4882a593Smuzhiyun static int efa_com_wait_and_process_admin_cq_interrupts(struct efa_comp_ctx *comp_ctx,
531*4882a593Smuzhiyun struct efa_com_admin_queue *aq)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun unsigned long flags;
534*4882a593Smuzhiyun int err;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun wait_for_completion_timeout(&comp_ctx->wait_event,
537*4882a593Smuzhiyun usecs_to_jiffies(aq->completion_timeout));
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * In case the command wasn't completed find out the root cause.
541*4882a593Smuzhiyun * There might be 2 kinds of errors
542*4882a593Smuzhiyun * 1) No completion (timeout reached)
543*4882a593Smuzhiyun * 2) There is completion but the device didn't get any msi-x interrupt.
544*4882a593Smuzhiyun */
545*4882a593Smuzhiyun if (comp_ctx->status == EFA_CMD_SUBMITTED) {
546*4882a593Smuzhiyun spin_lock_irqsave(&aq->cq.lock, flags);
547*4882a593Smuzhiyun efa_com_handle_admin_completion(aq);
548*4882a593Smuzhiyun spin_unlock_irqrestore(&aq->cq.lock, flags);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun atomic64_inc(&aq->stats.no_completion);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (comp_ctx->status == EFA_CMD_COMPLETED)
553*4882a593Smuzhiyun ibdev_err_ratelimited(
554*4882a593Smuzhiyun aq->efa_dev,
555*4882a593Smuzhiyun "The device sent a completion but the driver didn't receive any MSI-X interrupt for admin cmd %s(%d) status %d (ctx: 0x%p, sq producer: %d, sq consumer: %d, cq consumer: %d)\n",
556*4882a593Smuzhiyun efa_com_cmd_str(comp_ctx->cmd_opcode),
557*4882a593Smuzhiyun comp_ctx->cmd_opcode, comp_ctx->status,
558*4882a593Smuzhiyun comp_ctx, aq->sq.pc, aq->sq.cc, aq->cq.cc);
559*4882a593Smuzhiyun else
560*4882a593Smuzhiyun ibdev_err_ratelimited(
561*4882a593Smuzhiyun aq->efa_dev,
562*4882a593Smuzhiyun "The device didn't send any completion for admin cmd %s(%d) status %d (ctx 0x%p, sq producer: %d, sq consumer: %d, cq consumer: %d)\n",
563*4882a593Smuzhiyun efa_com_cmd_str(comp_ctx->cmd_opcode),
564*4882a593Smuzhiyun comp_ctx->cmd_opcode, comp_ctx->status,
565*4882a593Smuzhiyun comp_ctx, aq->sq.pc, aq->sq.cc, aq->cq.cc);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun clear_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state);
568*4882a593Smuzhiyun err = -ETIME;
569*4882a593Smuzhiyun goto out;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun err = efa_com_comp_status_to_errno(comp_ctx->comp_status);
573*4882a593Smuzhiyun out:
574*4882a593Smuzhiyun efa_com_put_comp_ctx(aq, comp_ctx);
575*4882a593Smuzhiyun return err;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*
579*4882a593Smuzhiyun * There are two types to wait for completion.
580*4882a593Smuzhiyun * Polling mode - wait until the completion is available.
581*4882a593Smuzhiyun * Async mode - wait on wait queue until the completion is ready
582*4882a593Smuzhiyun * (or the timeout expired).
583*4882a593Smuzhiyun * It is expected that the IRQ called efa_com_handle_admin_completion
584*4882a593Smuzhiyun * to mark the completions.
585*4882a593Smuzhiyun */
efa_com_wait_and_process_admin_cq(struct efa_comp_ctx * comp_ctx,struct efa_com_admin_queue * aq)586*4882a593Smuzhiyun static int efa_com_wait_and_process_admin_cq(struct efa_comp_ctx *comp_ctx,
587*4882a593Smuzhiyun struct efa_com_admin_queue *aq)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun if (test_bit(EFA_AQ_STATE_POLLING_BIT, &aq->state))
590*4882a593Smuzhiyun return efa_com_wait_and_process_admin_cq_polling(comp_ctx, aq);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return efa_com_wait_and_process_admin_cq_interrupts(comp_ctx, aq);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /**
596*4882a593Smuzhiyun * efa_com_cmd_exec - Execute admin command
597*4882a593Smuzhiyun * @aq: admin queue.
598*4882a593Smuzhiyun * @cmd: the admin command to execute.
599*4882a593Smuzhiyun * @cmd_size: the command size.
600*4882a593Smuzhiyun * @comp: command completion return entry.
601*4882a593Smuzhiyun * @comp_size: command completion size.
602*4882a593Smuzhiyun * Submit an admin command and then wait until the device will return a
603*4882a593Smuzhiyun * completion.
604*4882a593Smuzhiyun * The completion will be copied into comp.
605*4882a593Smuzhiyun *
606*4882a593Smuzhiyun * @return - 0 on success, negative value on failure.
607*4882a593Smuzhiyun */
efa_com_cmd_exec(struct efa_com_admin_queue * aq,struct efa_admin_aq_entry * cmd,size_t cmd_size,struct efa_admin_acq_entry * comp,size_t comp_size)608*4882a593Smuzhiyun int efa_com_cmd_exec(struct efa_com_admin_queue *aq,
609*4882a593Smuzhiyun struct efa_admin_aq_entry *cmd,
610*4882a593Smuzhiyun size_t cmd_size,
611*4882a593Smuzhiyun struct efa_admin_acq_entry *comp,
612*4882a593Smuzhiyun size_t comp_size)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun struct efa_comp_ctx *comp_ctx;
615*4882a593Smuzhiyun int err;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun might_sleep();
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* In case of queue FULL */
620*4882a593Smuzhiyun down(&aq->avail_cmds);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ibdev_dbg(aq->efa_dev, "%s (opcode %d)\n",
623*4882a593Smuzhiyun efa_com_cmd_str(cmd->aq_common_descriptor.opcode),
624*4882a593Smuzhiyun cmd->aq_common_descriptor.opcode);
625*4882a593Smuzhiyun comp_ctx = efa_com_submit_admin_cmd(aq, cmd, cmd_size, comp, comp_size);
626*4882a593Smuzhiyun if (IS_ERR(comp_ctx)) {
627*4882a593Smuzhiyun ibdev_err_ratelimited(
628*4882a593Smuzhiyun aq->efa_dev,
629*4882a593Smuzhiyun "Failed to submit command %s (opcode %u) err %ld\n",
630*4882a593Smuzhiyun efa_com_cmd_str(cmd->aq_common_descriptor.opcode),
631*4882a593Smuzhiyun cmd->aq_common_descriptor.opcode, PTR_ERR(comp_ctx));
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun up(&aq->avail_cmds);
634*4882a593Smuzhiyun atomic64_inc(&aq->stats.cmd_err);
635*4882a593Smuzhiyun return PTR_ERR(comp_ctx);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun err = efa_com_wait_and_process_admin_cq(comp_ctx, aq);
639*4882a593Smuzhiyun if (err) {
640*4882a593Smuzhiyun ibdev_err_ratelimited(
641*4882a593Smuzhiyun aq->efa_dev,
642*4882a593Smuzhiyun "Failed to process command %s (opcode %u) comp_status %d err %d\n",
643*4882a593Smuzhiyun efa_com_cmd_str(cmd->aq_common_descriptor.opcode),
644*4882a593Smuzhiyun cmd->aq_common_descriptor.opcode, comp_ctx->comp_status,
645*4882a593Smuzhiyun err);
646*4882a593Smuzhiyun atomic64_inc(&aq->stats.cmd_err);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun up(&aq->avail_cmds);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return err;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /**
655*4882a593Smuzhiyun * efa_com_admin_destroy - Destroy the admin and the async events queues.
656*4882a593Smuzhiyun * @edev: EFA communication layer struct
657*4882a593Smuzhiyun */
efa_com_admin_destroy(struct efa_com_dev * edev)658*4882a593Smuzhiyun void efa_com_admin_destroy(struct efa_com_dev *edev)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct efa_com_admin_queue *aq = &edev->aq;
661*4882a593Smuzhiyun struct efa_com_aenq *aenq = &edev->aenq;
662*4882a593Smuzhiyun struct efa_com_admin_cq *cq = &aq->cq;
663*4882a593Smuzhiyun struct efa_com_admin_sq *sq = &aq->sq;
664*4882a593Smuzhiyun u16 size;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun clear_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun devm_kfree(edev->dmadev, aq->comp_ctx_pool);
669*4882a593Smuzhiyun devm_kfree(edev->dmadev, aq->comp_ctx);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun size = aq->depth * sizeof(*sq->entries);
672*4882a593Smuzhiyun dma_free_coherent(edev->dmadev, size, sq->entries, sq->dma_addr);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun size = aq->depth * sizeof(*cq->entries);
675*4882a593Smuzhiyun dma_free_coherent(edev->dmadev, size, cq->entries, cq->dma_addr);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun size = aenq->depth * sizeof(*aenq->entries);
678*4882a593Smuzhiyun dma_free_coherent(edev->dmadev, size, aenq->entries, aenq->dma_addr);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /**
682*4882a593Smuzhiyun * efa_com_set_admin_polling_mode - Set the admin completion queue polling mode
683*4882a593Smuzhiyun * @edev: EFA communication layer struct
684*4882a593Smuzhiyun * @polling: Enable/Disable polling mode
685*4882a593Smuzhiyun *
686*4882a593Smuzhiyun * Set the admin completion mode.
687*4882a593Smuzhiyun */
efa_com_set_admin_polling_mode(struct efa_com_dev * edev,bool polling)688*4882a593Smuzhiyun void efa_com_set_admin_polling_mode(struct efa_com_dev *edev, bool polling)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun u32 mask_value = 0;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (polling)
693*4882a593Smuzhiyun EFA_SET(&mask_value, EFA_REGS_INTR_MASK_EN, 1);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun writel(mask_value, edev->reg_bar + EFA_REGS_INTR_MASK_OFF);
696*4882a593Smuzhiyun if (polling)
697*4882a593Smuzhiyun set_bit(EFA_AQ_STATE_POLLING_BIT, &edev->aq.state);
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun clear_bit(EFA_AQ_STATE_POLLING_BIT, &edev->aq.state);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
efa_com_stats_init(struct efa_com_dev * edev)702*4882a593Smuzhiyun static void efa_com_stats_init(struct efa_com_dev *edev)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun atomic64_t *s = (atomic64_t *)&edev->aq.stats;
705*4882a593Smuzhiyun int i;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun for (i = 0; i < sizeof(edev->aq.stats) / sizeof(*s); i++, s++)
708*4882a593Smuzhiyun atomic64_set(s, 0);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /**
712*4882a593Smuzhiyun * efa_com_admin_init - Init the admin and the async queues
713*4882a593Smuzhiyun * @edev: EFA communication layer struct
714*4882a593Smuzhiyun * @aenq_handlers: Those handlers to be called upon event.
715*4882a593Smuzhiyun *
716*4882a593Smuzhiyun * Initialize the admin submission and completion queues.
717*4882a593Smuzhiyun * Initialize the asynchronous events notification queues.
718*4882a593Smuzhiyun *
719*4882a593Smuzhiyun * @return - 0 on success, negative value on failure.
720*4882a593Smuzhiyun */
efa_com_admin_init(struct efa_com_dev * edev,struct efa_aenq_handlers * aenq_handlers)721*4882a593Smuzhiyun int efa_com_admin_init(struct efa_com_dev *edev,
722*4882a593Smuzhiyun struct efa_aenq_handlers *aenq_handlers)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct efa_com_admin_queue *aq = &edev->aq;
725*4882a593Smuzhiyun u32 timeout;
726*4882a593Smuzhiyun u32 dev_sts;
727*4882a593Smuzhiyun u32 cap;
728*4882a593Smuzhiyun int err;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun dev_sts = efa_com_reg_read32(edev, EFA_REGS_DEV_STS_OFF);
731*4882a593Smuzhiyun if (!EFA_GET(&dev_sts, EFA_REGS_DEV_STS_READY)) {
732*4882a593Smuzhiyun ibdev_err(edev->efa_dev,
733*4882a593Smuzhiyun "Device isn't ready, abort com init %#x\n", dev_sts);
734*4882a593Smuzhiyun return -ENODEV;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun aq->depth = EFA_ADMIN_QUEUE_DEPTH;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun aq->dmadev = edev->dmadev;
740*4882a593Smuzhiyun aq->efa_dev = edev->efa_dev;
741*4882a593Smuzhiyun set_bit(EFA_AQ_STATE_POLLING_BIT, &aq->state);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun sema_init(&aq->avail_cmds, aq->depth);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun efa_com_stats_init(edev);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun err = efa_com_init_comp_ctxt(aq);
748*4882a593Smuzhiyun if (err)
749*4882a593Smuzhiyun return err;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun err = efa_com_admin_init_sq(edev);
752*4882a593Smuzhiyun if (err)
753*4882a593Smuzhiyun goto err_destroy_comp_ctxt;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun err = efa_com_admin_init_cq(edev);
756*4882a593Smuzhiyun if (err)
757*4882a593Smuzhiyun goto err_destroy_sq;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun efa_com_set_admin_polling_mode(edev, false);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun err = efa_com_admin_init_aenq(edev, aenq_handlers);
762*4882a593Smuzhiyun if (err)
763*4882a593Smuzhiyun goto err_destroy_cq;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun cap = efa_com_reg_read32(edev, EFA_REGS_CAPS_OFF);
766*4882a593Smuzhiyun timeout = EFA_GET(&cap, EFA_REGS_CAPS_ADMIN_CMD_TO);
767*4882a593Smuzhiyun if (timeout)
768*4882a593Smuzhiyun /* the resolution of timeout reg is 100ms */
769*4882a593Smuzhiyun aq->completion_timeout = timeout * 100000;
770*4882a593Smuzhiyun else
771*4882a593Smuzhiyun aq->completion_timeout = ADMIN_CMD_TIMEOUT_US;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun aq->poll_interval = EFA_POLL_INTERVAL_MS;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun set_bit(EFA_AQ_STATE_RUNNING_BIT, &aq->state);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun return 0;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun err_destroy_cq:
780*4882a593Smuzhiyun dma_free_coherent(edev->dmadev, aq->depth * sizeof(*aq->cq.entries),
781*4882a593Smuzhiyun aq->cq.entries, aq->cq.dma_addr);
782*4882a593Smuzhiyun err_destroy_sq:
783*4882a593Smuzhiyun dma_free_coherent(edev->dmadev, aq->depth * sizeof(*aq->sq.entries),
784*4882a593Smuzhiyun aq->sq.entries, aq->sq.dma_addr);
785*4882a593Smuzhiyun err_destroy_comp_ctxt:
786*4882a593Smuzhiyun devm_kfree(edev->dmadev, aq->comp_ctx);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun return err;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /**
792*4882a593Smuzhiyun * efa_com_admin_q_comp_intr_handler - admin queue interrupt handler
793*4882a593Smuzhiyun * @edev: EFA communication layer struct
794*4882a593Smuzhiyun *
795*4882a593Smuzhiyun * This method goes over the admin completion queue and wakes up
796*4882a593Smuzhiyun * all the pending threads that wait on the commands wait event.
797*4882a593Smuzhiyun *
798*4882a593Smuzhiyun * @note: Should be called after MSI-X interrupt.
799*4882a593Smuzhiyun */
efa_com_admin_q_comp_intr_handler(struct efa_com_dev * edev)800*4882a593Smuzhiyun void efa_com_admin_q_comp_intr_handler(struct efa_com_dev *edev)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun unsigned long flags;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun spin_lock_irqsave(&edev->aq.cq.lock, flags);
805*4882a593Smuzhiyun efa_com_handle_admin_completion(&edev->aq);
806*4882a593Smuzhiyun spin_unlock_irqrestore(&edev->aq.cq.lock, flags);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /*
810*4882a593Smuzhiyun * efa_handle_specific_aenq_event:
811*4882a593Smuzhiyun * return the handler that is relevant to the specific event group
812*4882a593Smuzhiyun */
efa_com_get_specific_aenq_cb(struct efa_com_dev * edev,u16 group)813*4882a593Smuzhiyun static efa_aenq_handler efa_com_get_specific_aenq_cb(struct efa_com_dev *edev,
814*4882a593Smuzhiyun u16 group)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun struct efa_aenq_handlers *aenq_handlers = edev->aenq.aenq_handlers;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (group < EFA_MAX_HANDLERS && aenq_handlers->handlers[group])
819*4882a593Smuzhiyun return aenq_handlers->handlers[group];
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return aenq_handlers->unimplemented_handler;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /**
825*4882a593Smuzhiyun * efa_com_aenq_intr_handler - AENQ interrupt handler
826*4882a593Smuzhiyun * @edev: EFA communication layer struct
827*4882a593Smuzhiyun * @data: Data of interrupt handler.
828*4882a593Smuzhiyun *
829*4882a593Smuzhiyun * Go over the async event notification queue and call the proper aenq handler.
830*4882a593Smuzhiyun */
efa_com_aenq_intr_handler(struct efa_com_dev * edev,void * data)831*4882a593Smuzhiyun void efa_com_aenq_intr_handler(struct efa_com_dev *edev, void *data)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct efa_admin_aenq_common_desc *aenq_common;
834*4882a593Smuzhiyun struct efa_com_aenq *aenq = &edev->aenq;
835*4882a593Smuzhiyun struct efa_admin_aenq_entry *aenq_e;
836*4882a593Smuzhiyun efa_aenq_handler handler_cb;
837*4882a593Smuzhiyun u32 processed = 0;
838*4882a593Smuzhiyun u8 phase;
839*4882a593Smuzhiyun u32 ci;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun ci = aenq->cc & (aenq->depth - 1);
842*4882a593Smuzhiyun phase = aenq->phase;
843*4882a593Smuzhiyun aenq_e = &aenq->entries[ci]; /* Get first entry */
844*4882a593Smuzhiyun aenq_common = &aenq_e->aenq_common_desc;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* Go over all the events */
847*4882a593Smuzhiyun while ((READ_ONCE(aenq_common->flags) &
848*4882a593Smuzhiyun EFA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK) == phase) {
849*4882a593Smuzhiyun /*
850*4882a593Smuzhiyun * Do not read the rest of the completion entry before the
851*4882a593Smuzhiyun * phase bit was validated
852*4882a593Smuzhiyun */
853*4882a593Smuzhiyun dma_rmb();
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Handle specific event*/
856*4882a593Smuzhiyun handler_cb = efa_com_get_specific_aenq_cb(edev,
857*4882a593Smuzhiyun aenq_common->group);
858*4882a593Smuzhiyun handler_cb(data, aenq_e); /* call the actual event handler*/
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Get next event entry */
861*4882a593Smuzhiyun ci++;
862*4882a593Smuzhiyun processed++;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (ci == aenq->depth) {
865*4882a593Smuzhiyun ci = 0;
866*4882a593Smuzhiyun phase = !phase;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun aenq_e = &aenq->entries[ci];
869*4882a593Smuzhiyun aenq_common = &aenq_e->aenq_common_desc;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun aenq->cc += processed;
873*4882a593Smuzhiyun aenq->phase = phase;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Don't update aenq doorbell if there weren't any processed events */
876*4882a593Smuzhiyun if (!processed)
877*4882a593Smuzhiyun return;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* barrier not needed in case of writel */
880*4882a593Smuzhiyun writel(aenq->cc, edev->reg_bar + EFA_REGS_AENQ_CONS_DB_OFF);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
efa_com_mmio_reg_read_resp_addr_init(struct efa_com_dev * edev)883*4882a593Smuzhiyun static void efa_com_mmio_reg_read_resp_addr_init(struct efa_com_dev *edev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct efa_com_mmio_read *mmio_read = &edev->mmio_read;
886*4882a593Smuzhiyun u32 addr_high;
887*4882a593Smuzhiyun u32 addr_low;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* dma_addr_bits is unknown at this point */
890*4882a593Smuzhiyun addr_high = (mmio_read->read_resp_dma_addr >> 32) & GENMASK(31, 0);
891*4882a593Smuzhiyun addr_low = mmio_read->read_resp_dma_addr & GENMASK(31, 0);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun writel(addr_high, edev->reg_bar + EFA_REGS_MMIO_RESP_HI_OFF);
894*4882a593Smuzhiyun writel(addr_low, edev->reg_bar + EFA_REGS_MMIO_RESP_LO_OFF);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
efa_com_mmio_reg_read_init(struct efa_com_dev * edev)897*4882a593Smuzhiyun int efa_com_mmio_reg_read_init(struct efa_com_dev *edev)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct efa_com_mmio_read *mmio_read = &edev->mmio_read;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun spin_lock_init(&mmio_read->lock);
902*4882a593Smuzhiyun mmio_read->read_resp =
903*4882a593Smuzhiyun dma_alloc_coherent(edev->dmadev, sizeof(*mmio_read->read_resp),
904*4882a593Smuzhiyun &mmio_read->read_resp_dma_addr, GFP_KERNEL);
905*4882a593Smuzhiyun if (!mmio_read->read_resp)
906*4882a593Smuzhiyun return -ENOMEM;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun efa_com_mmio_reg_read_resp_addr_init(edev);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun mmio_read->read_resp->req_id = 0;
911*4882a593Smuzhiyun mmio_read->seq_num = 0;
912*4882a593Smuzhiyun mmio_read->mmio_read_timeout = EFA_REG_READ_TIMEOUT_US;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
efa_com_mmio_reg_read_destroy(struct efa_com_dev * edev)917*4882a593Smuzhiyun void efa_com_mmio_reg_read_destroy(struct efa_com_dev *edev)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct efa_com_mmio_read *mmio_read = &edev->mmio_read;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun dma_free_coherent(edev->dmadev, sizeof(*mmio_read->read_resp),
922*4882a593Smuzhiyun mmio_read->read_resp, mmio_read->read_resp_dma_addr);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
efa_com_validate_version(struct efa_com_dev * edev)925*4882a593Smuzhiyun int efa_com_validate_version(struct efa_com_dev *edev)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun u32 min_ctrl_ver = 0;
928*4882a593Smuzhiyun u32 ctrl_ver_masked;
929*4882a593Smuzhiyun u32 min_ver = 0;
930*4882a593Smuzhiyun u32 ctrl_ver;
931*4882a593Smuzhiyun u32 ver;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /*
934*4882a593Smuzhiyun * Make sure the EFA version and the controller version are at least
935*4882a593Smuzhiyun * as the driver expects
936*4882a593Smuzhiyun */
937*4882a593Smuzhiyun ver = efa_com_reg_read32(edev, EFA_REGS_VERSION_OFF);
938*4882a593Smuzhiyun ctrl_ver = efa_com_reg_read32(edev,
939*4882a593Smuzhiyun EFA_REGS_CONTROLLER_VERSION_OFF);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun ibdev_dbg(edev->efa_dev, "efa device version: %d.%d\n",
942*4882a593Smuzhiyun EFA_GET(&ver, EFA_REGS_VERSION_MAJOR_VERSION),
943*4882a593Smuzhiyun EFA_GET(&ver, EFA_REGS_VERSION_MINOR_VERSION));
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun EFA_SET(&min_ver, EFA_REGS_VERSION_MAJOR_VERSION,
946*4882a593Smuzhiyun EFA_ADMIN_API_VERSION_MAJOR);
947*4882a593Smuzhiyun EFA_SET(&min_ver, EFA_REGS_VERSION_MINOR_VERSION,
948*4882a593Smuzhiyun EFA_ADMIN_API_VERSION_MINOR);
949*4882a593Smuzhiyun if (ver < min_ver) {
950*4882a593Smuzhiyun ibdev_err(edev->efa_dev,
951*4882a593Smuzhiyun "EFA version is lower than the minimal version the driver supports\n");
952*4882a593Smuzhiyun return -EOPNOTSUPP;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ibdev_dbg(
956*4882a593Smuzhiyun edev->efa_dev,
957*4882a593Smuzhiyun "efa controller version: %d.%d.%d implementation version %d\n",
958*4882a593Smuzhiyun EFA_GET(&ctrl_ver, EFA_REGS_CONTROLLER_VERSION_MAJOR_VERSION),
959*4882a593Smuzhiyun EFA_GET(&ctrl_ver, EFA_REGS_CONTROLLER_VERSION_MINOR_VERSION),
960*4882a593Smuzhiyun EFA_GET(&ctrl_ver,
961*4882a593Smuzhiyun EFA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION),
962*4882a593Smuzhiyun EFA_GET(&ctrl_ver, EFA_REGS_CONTROLLER_VERSION_IMPL_ID));
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun ctrl_ver_masked =
965*4882a593Smuzhiyun EFA_GET(&ctrl_ver, EFA_REGS_CONTROLLER_VERSION_MAJOR_VERSION) |
966*4882a593Smuzhiyun EFA_GET(&ctrl_ver, EFA_REGS_CONTROLLER_VERSION_MINOR_VERSION) |
967*4882a593Smuzhiyun EFA_GET(&ctrl_ver,
968*4882a593Smuzhiyun EFA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun EFA_SET(&min_ctrl_ver, EFA_REGS_CONTROLLER_VERSION_MAJOR_VERSION,
971*4882a593Smuzhiyun EFA_CTRL_MAJOR);
972*4882a593Smuzhiyun EFA_SET(&min_ctrl_ver, EFA_REGS_CONTROLLER_VERSION_MINOR_VERSION,
973*4882a593Smuzhiyun EFA_CTRL_MINOR);
974*4882a593Smuzhiyun EFA_SET(&min_ctrl_ver, EFA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION,
975*4882a593Smuzhiyun EFA_CTRL_SUB_MINOR);
976*4882a593Smuzhiyun /* Validate the ctrl version without the implementation ID */
977*4882a593Smuzhiyun if (ctrl_ver_masked < min_ctrl_ver) {
978*4882a593Smuzhiyun ibdev_err(edev->efa_dev,
979*4882a593Smuzhiyun "EFA ctrl version is lower than the minimal ctrl version the driver supports\n");
980*4882a593Smuzhiyun return -EOPNOTSUPP;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /**
987*4882a593Smuzhiyun * efa_com_get_dma_width - Retrieve physical dma address width the device
988*4882a593Smuzhiyun * supports.
989*4882a593Smuzhiyun * @edev: EFA communication layer struct
990*4882a593Smuzhiyun *
991*4882a593Smuzhiyun * Retrieve the maximum physical address bits the device can handle.
992*4882a593Smuzhiyun *
993*4882a593Smuzhiyun * @return: > 0 on Success and negative value otherwise.
994*4882a593Smuzhiyun */
efa_com_get_dma_width(struct efa_com_dev * edev)995*4882a593Smuzhiyun int efa_com_get_dma_width(struct efa_com_dev *edev)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun u32 caps = efa_com_reg_read32(edev, EFA_REGS_CAPS_OFF);
998*4882a593Smuzhiyun int width;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun width = EFA_GET(&caps, EFA_REGS_CAPS_DMA_ADDR_WIDTH);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun ibdev_dbg(edev->efa_dev, "DMA width: %d\n", width);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (width < 32 || width > 64) {
1005*4882a593Smuzhiyun ibdev_err(edev->efa_dev, "DMA width illegal value: %d\n", width);
1006*4882a593Smuzhiyun return -EINVAL;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun edev->dma_addr_bits = width;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun return width;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
wait_for_reset_state(struct efa_com_dev * edev,u32 timeout,int on)1014*4882a593Smuzhiyun static int wait_for_reset_state(struct efa_com_dev *edev, u32 timeout, int on)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun u32 val, i;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun for (i = 0; i < timeout; i++) {
1019*4882a593Smuzhiyun val = efa_com_reg_read32(edev, EFA_REGS_DEV_STS_OFF);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (EFA_GET(&val, EFA_REGS_DEV_STS_RESET_IN_PROGRESS) == on)
1022*4882a593Smuzhiyun return 0;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun ibdev_dbg(edev->efa_dev, "Reset indication val %d\n", val);
1025*4882a593Smuzhiyun msleep(EFA_POLL_INTERVAL_MS);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun return -ETIME;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /**
1032*4882a593Smuzhiyun * efa_com_dev_reset - Perform device FLR to the device.
1033*4882a593Smuzhiyun * @edev: EFA communication layer struct
1034*4882a593Smuzhiyun * @reset_reason: Specify what is the trigger for the reset in case of an error.
1035*4882a593Smuzhiyun *
1036*4882a593Smuzhiyun * @return - 0 on success, negative value on failure.
1037*4882a593Smuzhiyun */
efa_com_dev_reset(struct efa_com_dev * edev,enum efa_regs_reset_reason_types reset_reason)1038*4882a593Smuzhiyun int efa_com_dev_reset(struct efa_com_dev *edev,
1039*4882a593Smuzhiyun enum efa_regs_reset_reason_types reset_reason)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun u32 stat, timeout, cap;
1042*4882a593Smuzhiyun u32 reset_val = 0;
1043*4882a593Smuzhiyun int err;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun stat = efa_com_reg_read32(edev, EFA_REGS_DEV_STS_OFF);
1046*4882a593Smuzhiyun cap = efa_com_reg_read32(edev, EFA_REGS_CAPS_OFF);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (!EFA_GET(&stat, EFA_REGS_DEV_STS_READY)) {
1049*4882a593Smuzhiyun ibdev_err(edev->efa_dev,
1050*4882a593Smuzhiyun "Device isn't ready, can't reset device\n");
1051*4882a593Smuzhiyun return -EINVAL;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun timeout = EFA_GET(&cap, EFA_REGS_CAPS_RESET_TIMEOUT);
1055*4882a593Smuzhiyun if (!timeout) {
1056*4882a593Smuzhiyun ibdev_err(edev->efa_dev, "Invalid timeout value\n");
1057*4882a593Smuzhiyun return -EINVAL;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* start reset */
1061*4882a593Smuzhiyun EFA_SET(&reset_val, EFA_REGS_DEV_CTL_DEV_RESET, 1);
1062*4882a593Smuzhiyun EFA_SET(&reset_val, EFA_REGS_DEV_CTL_RESET_REASON, reset_reason);
1063*4882a593Smuzhiyun writel(reset_val, edev->reg_bar + EFA_REGS_DEV_CTL_OFF);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* reset clears the mmio readless address, restore it */
1066*4882a593Smuzhiyun efa_com_mmio_reg_read_resp_addr_init(edev);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun err = wait_for_reset_state(edev, timeout, 1);
1069*4882a593Smuzhiyun if (err) {
1070*4882a593Smuzhiyun ibdev_err(edev->efa_dev, "Reset indication didn't turn on\n");
1071*4882a593Smuzhiyun return err;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* reset done */
1075*4882a593Smuzhiyun writel(0, edev->reg_bar + EFA_REGS_DEV_CTL_OFF);
1076*4882a593Smuzhiyun err = wait_for_reset_state(edev, timeout, 0);
1077*4882a593Smuzhiyun if (err) {
1078*4882a593Smuzhiyun ibdev_err(edev->efa_dev, "Reset indication didn't turn off\n");
1079*4882a593Smuzhiyun return err;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun timeout = EFA_GET(&cap, EFA_REGS_CAPS_ADMIN_CMD_TO);
1083*4882a593Smuzhiyun if (timeout)
1084*4882a593Smuzhiyun /* the resolution of timeout reg is 100ms */
1085*4882a593Smuzhiyun edev->aq.completion_timeout = timeout * 100000;
1086*4882a593Smuzhiyun else
1087*4882a593Smuzhiyun edev->aq.completion_timeout = ADMIN_CMD_TIMEOUT_US;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return 0;
1090*4882a593Smuzhiyun }
1091