1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
18*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
19*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
20*4882a593Smuzhiyun * provided with the distribution.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
23*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
24*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
25*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
26*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
27*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
28*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
29*4882a593Smuzhiyun * SOFTWARE.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun #ifndef __IW_CXGB4_H__
32*4882a593Smuzhiyun #define __IW_CXGB4_H__
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/mutex.h>
35*4882a593Smuzhiyun #include <linux/list.h>
36*4882a593Smuzhiyun #include <linux/spinlock.h>
37*4882a593Smuzhiyun #include <linux/xarray.h>
38*4882a593Smuzhiyun #include <linux/completion.h>
39*4882a593Smuzhiyun #include <linux/netdevice.h>
40*4882a593Smuzhiyun #include <linux/sched/mm.h>
41*4882a593Smuzhiyun #include <linux/pci.h>
42*4882a593Smuzhiyun #include <linux/dma-mapping.h>
43*4882a593Smuzhiyun #include <linux/inet.h>
44*4882a593Smuzhiyun #include <linux/wait.h>
45*4882a593Smuzhiyun #include <linux/kref.h>
46*4882a593Smuzhiyun #include <linux/timer.h>
47*4882a593Smuzhiyun #include <linux/io.h>
48*4882a593Smuzhiyun #include <linux/workqueue.h>
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #include <asm/byteorder.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #include <net/net_namespace.h>
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
55*4882a593Smuzhiyun #include <rdma/iw_cm.h>
56*4882a593Smuzhiyun #include <rdma/rdma_netlink.h>
57*4882a593Smuzhiyun #include <rdma/iw_portmap.h>
58*4882a593Smuzhiyun #include <rdma/restrack.h>
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #include "cxgb4.h"
61*4882a593Smuzhiyun #include "cxgb4_uld.h"
62*4882a593Smuzhiyun #include "l2t.h"
63*4882a593Smuzhiyun #include <rdma/cxgb4-abi.h>
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define DRV_NAME "iw_cxgb4"
66*4882a593Smuzhiyun #define MOD DRV_NAME ":"
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #ifdef pr_fmt
69*4882a593Smuzhiyun #undef pr_fmt
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #include "t4.h"
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->pbl.start)
77*4882a593Smuzhiyun #define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->rq.start)
78*4882a593Smuzhiyun
cplhdr(struct sk_buff * skb)79*4882a593Smuzhiyun static inline void *cplhdr(struct sk_buff *skb)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return skb->data;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define C4IW_ID_TABLE_F_RANDOM 1 /* Pseudo-randomize the id's returned */
85*4882a593Smuzhiyun #define C4IW_ID_TABLE_F_EMPTY 2 /* Table is initially empty */
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct c4iw_id_table {
88*4882a593Smuzhiyun u32 flags;
89*4882a593Smuzhiyun u32 start; /* logical minimal id */
90*4882a593Smuzhiyun u32 last; /* hint for find */
91*4882a593Smuzhiyun u32 max;
92*4882a593Smuzhiyun spinlock_t lock;
93*4882a593Smuzhiyun unsigned long *table;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct c4iw_resource {
97*4882a593Smuzhiyun struct c4iw_id_table tpt_table;
98*4882a593Smuzhiyun struct c4iw_id_table qid_table;
99*4882a593Smuzhiyun struct c4iw_id_table pdid_table;
100*4882a593Smuzhiyun struct c4iw_id_table srq_table;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct c4iw_qid_list {
104*4882a593Smuzhiyun struct list_head entry;
105*4882a593Smuzhiyun u32 qid;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct c4iw_dev_ucontext {
109*4882a593Smuzhiyun struct list_head qpids;
110*4882a593Smuzhiyun struct list_head cqids;
111*4882a593Smuzhiyun struct mutex lock;
112*4882a593Smuzhiyun struct kref kref;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun enum c4iw_rdev_flags {
116*4882a593Smuzhiyun T4_FATAL_ERROR = (1<<0),
117*4882a593Smuzhiyun T4_STATUS_PAGE_DISABLED = (1<<1),
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct c4iw_stat {
121*4882a593Smuzhiyun u64 total;
122*4882a593Smuzhiyun u64 cur;
123*4882a593Smuzhiyun u64 max;
124*4882a593Smuzhiyun u64 fail;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct c4iw_stats {
128*4882a593Smuzhiyun struct mutex lock;
129*4882a593Smuzhiyun struct c4iw_stat qid;
130*4882a593Smuzhiyun struct c4iw_stat pd;
131*4882a593Smuzhiyun struct c4iw_stat stag;
132*4882a593Smuzhiyun struct c4iw_stat pbl;
133*4882a593Smuzhiyun struct c4iw_stat rqt;
134*4882a593Smuzhiyun struct c4iw_stat srqt;
135*4882a593Smuzhiyun struct c4iw_stat srq;
136*4882a593Smuzhiyun struct c4iw_stat ocqp;
137*4882a593Smuzhiyun u64 db_full;
138*4882a593Smuzhiyun u64 db_empty;
139*4882a593Smuzhiyun u64 db_drop;
140*4882a593Smuzhiyun u64 db_state_transitions;
141*4882a593Smuzhiyun u64 db_fc_interruptions;
142*4882a593Smuzhiyun u64 tcam_full;
143*4882a593Smuzhiyun u64 act_ofld_conn_fails;
144*4882a593Smuzhiyun u64 pas_ofld_conn_fails;
145*4882a593Smuzhiyun u64 neg_adv;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun struct c4iw_hw_queue {
149*4882a593Smuzhiyun int t4_eq_status_entries;
150*4882a593Smuzhiyun int t4_max_eq_size;
151*4882a593Smuzhiyun int t4_max_iq_size;
152*4882a593Smuzhiyun int t4_max_rq_size;
153*4882a593Smuzhiyun int t4_max_sq_size;
154*4882a593Smuzhiyun int t4_max_qp_depth;
155*4882a593Smuzhiyun int t4_max_cq_depth;
156*4882a593Smuzhiyun int t4_stat_len;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun struct wr_log_entry {
160*4882a593Smuzhiyun ktime_t post_host_time;
161*4882a593Smuzhiyun ktime_t poll_host_time;
162*4882a593Smuzhiyun u64 post_sge_ts;
163*4882a593Smuzhiyun u64 cqe_sge_ts;
164*4882a593Smuzhiyun u64 poll_sge_ts;
165*4882a593Smuzhiyun u16 qid;
166*4882a593Smuzhiyun u16 wr_id;
167*4882a593Smuzhiyun u8 opcode;
168*4882a593Smuzhiyun u8 valid;
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct c4iw_rdev {
172*4882a593Smuzhiyun struct c4iw_resource resource;
173*4882a593Smuzhiyun u32 qpmask;
174*4882a593Smuzhiyun u32 cqmask;
175*4882a593Smuzhiyun struct c4iw_dev_ucontext uctx;
176*4882a593Smuzhiyun struct gen_pool *pbl_pool;
177*4882a593Smuzhiyun struct gen_pool *rqt_pool;
178*4882a593Smuzhiyun struct gen_pool *ocqp_pool;
179*4882a593Smuzhiyun u32 flags;
180*4882a593Smuzhiyun struct cxgb4_lld_info lldi;
181*4882a593Smuzhiyun unsigned long bar2_pa;
182*4882a593Smuzhiyun void __iomem *bar2_kva;
183*4882a593Smuzhiyun unsigned long oc_mw_pa;
184*4882a593Smuzhiyun void __iomem *oc_mw_kva;
185*4882a593Smuzhiyun struct c4iw_stats stats;
186*4882a593Smuzhiyun struct c4iw_hw_queue hw_queue;
187*4882a593Smuzhiyun struct t4_dev_status_page *status_page;
188*4882a593Smuzhiyun atomic_t wr_log_idx;
189*4882a593Smuzhiyun struct wr_log_entry *wr_log;
190*4882a593Smuzhiyun int wr_log_size;
191*4882a593Smuzhiyun struct workqueue_struct *free_workq;
192*4882a593Smuzhiyun struct completion rqt_compl;
193*4882a593Smuzhiyun struct completion pbl_compl;
194*4882a593Smuzhiyun struct kref rqt_kref;
195*4882a593Smuzhiyun struct kref pbl_kref;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
c4iw_fatal_error(struct c4iw_rdev * rdev)198*4882a593Smuzhiyun static inline int c4iw_fatal_error(struct c4iw_rdev *rdev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return rdev->flags & T4_FATAL_ERROR;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
c4iw_num_stags(struct c4iw_rdev * rdev)203*4882a593Smuzhiyun static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun return (int)(rdev->lldi.vr->stag.size >> 5);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define C4IW_WR_TO (60*HZ)
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun struct c4iw_wr_wait {
211*4882a593Smuzhiyun struct completion completion;
212*4882a593Smuzhiyun int ret;
213*4882a593Smuzhiyun struct kref kref;
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun void _c4iw_free_wr_wait(struct kref *kref);
217*4882a593Smuzhiyun
c4iw_put_wr_wait(struct c4iw_wr_wait * wr_waitp)218*4882a593Smuzhiyun static inline void c4iw_put_wr_wait(struct c4iw_wr_wait *wr_waitp)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun pr_debug("wr_wait %p ref before put %u\n", wr_waitp,
221*4882a593Smuzhiyun kref_read(&wr_waitp->kref));
222*4882a593Smuzhiyun WARN_ON(kref_read(&wr_waitp->kref) == 0);
223*4882a593Smuzhiyun kref_put(&wr_waitp->kref, _c4iw_free_wr_wait);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
c4iw_get_wr_wait(struct c4iw_wr_wait * wr_waitp)226*4882a593Smuzhiyun static inline void c4iw_get_wr_wait(struct c4iw_wr_wait *wr_waitp)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun pr_debug("wr_wait %p ref before get %u\n", wr_waitp,
229*4882a593Smuzhiyun kref_read(&wr_waitp->kref));
230*4882a593Smuzhiyun WARN_ON(kref_read(&wr_waitp->kref) == 0);
231*4882a593Smuzhiyun kref_get(&wr_waitp->kref);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
c4iw_init_wr_wait(struct c4iw_wr_wait * wr_waitp)234*4882a593Smuzhiyun static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun wr_waitp->ret = 0;
237*4882a593Smuzhiyun init_completion(&wr_waitp->completion);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
_c4iw_wake_up(struct c4iw_wr_wait * wr_waitp,int ret,bool deref)240*4882a593Smuzhiyun static inline void _c4iw_wake_up(struct c4iw_wr_wait *wr_waitp, int ret,
241*4882a593Smuzhiyun bool deref)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun wr_waitp->ret = ret;
244*4882a593Smuzhiyun complete(&wr_waitp->completion);
245*4882a593Smuzhiyun if (deref)
246*4882a593Smuzhiyun c4iw_put_wr_wait(wr_waitp);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
c4iw_wake_up_noref(struct c4iw_wr_wait * wr_waitp,int ret)249*4882a593Smuzhiyun static inline void c4iw_wake_up_noref(struct c4iw_wr_wait *wr_waitp, int ret)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun _c4iw_wake_up(wr_waitp, ret, false);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
c4iw_wake_up_deref(struct c4iw_wr_wait * wr_waitp,int ret)254*4882a593Smuzhiyun static inline void c4iw_wake_up_deref(struct c4iw_wr_wait *wr_waitp, int ret)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun _c4iw_wake_up(wr_waitp, ret, true);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
c4iw_wait_for_reply(struct c4iw_rdev * rdev,struct c4iw_wr_wait * wr_waitp,u32 hwtid,u32 qpid,const char * func)259*4882a593Smuzhiyun static inline int c4iw_wait_for_reply(struct c4iw_rdev *rdev,
260*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp,
261*4882a593Smuzhiyun u32 hwtid, u32 qpid,
262*4882a593Smuzhiyun const char *func)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun int ret;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (c4iw_fatal_error(rdev)) {
267*4882a593Smuzhiyun wr_waitp->ret = -EIO;
268*4882a593Smuzhiyun goto out;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = wait_for_completion_timeout(&wr_waitp->completion, C4IW_WR_TO);
272*4882a593Smuzhiyun if (!ret) {
273*4882a593Smuzhiyun pr_err("%s - Device %s not responding (disabling device) - tid %u qpid %u\n",
274*4882a593Smuzhiyun func, pci_name(rdev->lldi.pdev), hwtid, qpid);
275*4882a593Smuzhiyun rdev->flags |= T4_FATAL_ERROR;
276*4882a593Smuzhiyun wr_waitp->ret = -EIO;
277*4882a593Smuzhiyun goto out;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun if (wr_waitp->ret)
280*4882a593Smuzhiyun pr_debug("%s: FW reply %d tid %u qpid %u\n",
281*4882a593Smuzhiyun pci_name(rdev->lldi.pdev), wr_waitp->ret, hwtid, qpid);
282*4882a593Smuzhiyun out:
283*4882a593Smuzhiyun return wr_waitp->ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun int c4iw_ofld_send(struct c4iw_rdev *rdev, struct sk_buff *skb);
287*4882a593Smuzhiyun
c4iw_ref_send_wait(struct c4iw_rdev * rdev,struct sk_buff * skb,struct c4iw_wr_wait * wr_waitp,u32 hwtid,u32 qpid,const char * func)288*4882a593Smuzhiyun static inline int c4iw_ref_send_wait(struct c4iw_rdev *rdev,
289*4882a593Smuzhiyun struct sk_buff *skb,
290*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp,
291*4882a593Smuzhiyun u32 hwtid, u32 qpid,
292*4882a593Smuzhiyun const char *func)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun int ret;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun pr_debug("%s wr_wait %p hwtid %u qpid %u\n", func, wr_waitp, hwtid,
297*4882a593Smuzhiyun qpid);
298*4882a593Smuzhiyun c4iw_get_wr_wait(wr_waitp);
299*4882a593Smuzhiyun ret = c4iw_ofld_send(rdev, skb);
300*4882a593Smuzhiyun if (ret) {
301*4882a593Smuzhiyun c4iw_put_wr_wait(wr_waitp);
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun return c4iw_wait_for_reply(rdev, wr_waitp, hwtid, qpid, func);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun enum db_state {
308*4882a593Smuzhiyun NORMAL = 0,
309*4882a593Smuzhiyun FLOW_CONTROL = 1,
310*4882a593Smuzhiyun RECOVERY = 2,
311*4882a593Smuzhiyun STOPPED = 3
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun struct c4iw_dev {
315*4882a593Smuzhiyun struct ib_device ibdev;
316*4882a593Smuzhiyun struct c4iw_rdev rdev;
317*4882a593Smuzhiyun u32 device_cap_flags;
318*4882a593Smuzhiyun struct xarray cqs;
319*4882a593Smuzhiyun struct xarray qps;
320*4882a593Smuzhiyun struct xarray mrs;
321*4882a593Smuzhiyun struct mutex db_mutex;
322*4882a593Smuzhiyun struct dentry *debugfs_root;
323*4882a593Smuzhiyun enum db_state db_state;
324*4882a593Smuzhiyun struct xarray hwtids;
325*4882a593Smuzhiyun struct xarray atids;
326*4882a593Smuzhiyun struct xarray stids;
327*4882a593Smuzhiyun struct list_head db_fc_list;
328*4882a593Smuzhiyun u32 avail_ird;
329*4882a593Smuzhiyun wait_queue_head_t wait;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun struct uld_ctx {
333*4882a593Smuzhiyun struct list_head entry;
334*4882a593Smuzhiyun struct cxgb4_lld_info lldi;
335*4882a593Smuzhiyun struct c4iw_dev *dev;
336*4882a593Smuzhiyun struct work_struct reg_work;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
to_c4iw_dev(struct ib_device * ibdev)339*4882a593Smuzhiyun static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun return container_of(ibdev, struct c4iw_dev, ibdev);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
rdev_to_c4iw_dev(struct c4iw_rdev * rdev)344*4882a593Smuzhiyun static inline struct c4iw_dev *rdev_to_c4iw_dev(struct c4iw_rdev *rdev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun return container_of(rdev, struct c4iw_dev, rdev);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
get_chp(struct c4iw_dev * rhp,u32 cqid)349*4882a593Smuzhiyun static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun return xa_load(&rhp->cqs, cqid);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
get_qhp(struct c4iw_dev * rhp,u32 qpid)354*4882a593Smuzhiyun static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun return xa_load(&rhp->qps, qpid);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun extern uint c4iw_max_read_depth;
360*4882a593Smuzhiyun
cur_max_read_depth(struct c4iw_dev * dev)361*4882a593Smuzhiyun static inline int cur_max_read_depth(struct c4iw_dev *dev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun return min(dev->rdev.lldi.max_ordird_qp, c4iw_max_read_depth);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun struct c4iw_pd {
367*4882a593Smuzhiyun struct ib_pd ibpd;
368*4882a593Smuzhiyun u32 pdid;
369*4882a593Smuzhiyun struct c4iw_dev *rhp;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
to_c4iw_pd(struct ib_pd * ibpd)372*4882a593Smuzhiyun static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun return container_of(ibpd, struct c4iw_pd, ibpd);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun struct tpt_attributes {
378*4882a593Smuzhiyun u64 len;
379*4882a593Smuzhiyun u64 va_fbo;
380*4882a593Smuzhiyun enum fw_ri_mem_perms perms;
381*4882a593Smuzhiyun u32 stag;
382*4882a593Smuzhiyun u32 pdid;
383*4882a593Smuzhiyun u32 qpid;
384*4882a593Smuzhiyun u32 pbl_addr;
385*4882a593Smuzhiyun u32 pbl_size;
386*4882a593Smuzhiyun u32 state:1;
387*4882a593Smuzhiyun u32 type:2;
388*4882a593Smuzhiyun u32 rsvd:1;
389*4882a593Smuzhiyun u32 remote_invaliate_disable:1;
390*4882a593Smuzhiyun u32 zbva:1;
391*4882a593Smuzhiyun u32 mw_bind_enable:1;
392*4882a593Smuzhiyun u32 page_size:5;
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun struct c4iw_mr {
396*4882a593Smuzhiyun struct ib_mr ibmr;
397*4882a593Smuzhiyun struct ib_umem *umem;
398*4882a593Smuzhiyun struct c4iw_dev *rhp;
399*4882a593Smuzhiyun struct sk_buff *dereg_skb;
400*4882a593Smuzhiyun u64 kva;
401*4882a593Smuzhiyun struct tpt_attributes attr;
402*4882a593Smuzhiyun u64 *mpl;
403*4882a593Smuzhiyun dma_addr_t mpl_addr;
404*4882a593Smuzhiyun u32 max_mpl_len;
405*4882a593Smuzhiyun u32 mpl_len;
406*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp;
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
to_c4iw_mr(struct ib_mr * ibmr)409*4882a593Smuzhiyun static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return container_of(ibmr, struct c4iw_mr, ibmr);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun struct c4iw_mw {
415*4882a593Smuzhiyun struct ib_mw ibmw;
416*4882a593Smuzhiyun struct c4iw_dev *rhp;
417*4882a593Smuzhiyun struct sk_buff *dereg_skb;
418*4882a593Smuzhiyun u64 kva;
419*4882a593Smuzhiyun struct tpt_attributes attr;
420*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp;
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
to_c4iw_mw(struct ib_mw * ibmw)423*4882a593Smuzhiyun static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return container_of(ibmw, struct c4iw_mw, ibmw);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun struct c4iw_cq {
429*4882a593Smuzhiyun struct ib_cq ibcq;
430*4882a593Smuzhiyun struct c4iw_dev *rhp;
431*4882a593Smuzhiyun struct sk_buff *destroy_skb;
432*4882a593Smuzhiyun struct t4_cq cq;
433*4882a593Smuzhiyun spinlock_t lock;
434*4882a593Smuzhiyun spinlock_t comp_handler_lock;
435*4882a593Smuzhiyun atomic_t refcnt;
436*4882a593Smuzhiyun wait_queue_head_t wait;
437*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp;
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
to_c4iw_cq(struct ib_cq * ibcq)440*4882a593Smuzhiyun static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun return container_of(ibcq, struct c4iw_cq, ibcq);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun struct c4iw_mpa_attributes {
446*4882a593Smuzhiyun u8 initiator;
447*4882a593Smuzhiyun u8 recv_marker_enabled;
448*4882a593Smuzhiyun u8 xmit_marker_enabled;
449*4882a593Smuzhiyun u8 crc_enabled;
450*4882a593Smuzhiyun u8 enhanced_rdma_conn;
451*4882a593Smuzhiyun u8 version;
452*4882a593Smuzhiyun u8 p2p_type;
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun struct c4iw_qp_attributes {
456*4882a593Smuzhiyun u32 scq;
457*4882a593Smuzhiyun u32 rcq;
458*4882a593Smuzhiyun u32 sq_num_entries;
459*4882a593Smuzhiyun u32 rq_num_entries;
460*4882a593Smuzhiyun u32 sq_max_sges;
461*4882a593Smuzhiyun u32 sq_max_sges_rdma_write;
462*4882a593Smuzhiyun u32 rq_max_sges;
463*4882a593Smuzhiyun u32 state;
464*4882a593Smuzhiyun u8 enable_rdma_read;
465*4882a593Smuzhiyun u8 enable_rdma_write;
466*4882a593Smuzhiyun u8 enable_bind;
467*4882a593Smuzhiyun u8 enable_mmid0_fastreg;
468*4882a593Smuzhiyun u32 max_ord;
469*4882a593Smuzhiyun u32 max_ird;
470*4882a593Smuzhiyun u32 pd;
471*4882a593Smuzhiyun u32 next_state;
472*4882a593Smuzhiyun char terminate_buffer[52];
473*4882a593Smuzhiyun u32 terminate_msg_len;
474*4882a593Smuzhiyun u8 is_terminate_local;
475*4882a593Smuzhiyun struct c4iw_mpa_attributes mpa_attr;
476*4882a593Smuzhiyun struct c4iw_ep *llp_stream_handle;
477*4882a593Smuzhiyun u8 layer_etype;
478*4882a593Smuzhiyun u8 ecode;
479*4882a593Smuzhiyun u16 sq_db_inc;
480*4882a593Smuzhiyun u16 rq_db_inc;
481*4882a593Smuzhiyun u8 send_term;
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun struct c4iw_qp {
485*4882a593Smuzhiyun struct ib_qp ibqp;
486*4882a593Smuzhiyun struct list_head db_fc_entry;
487*4882a593Smuzhiyun struct c4iw_dev *rhp;
488*4882a593Smuzhiyun struct c4iw_ep *ep;
489*4882a593Smuzhiyun struct c4iw_qp_attributes attr;
490*4882a593Smuzhiyun struct t4_wq wq;
491*4882a593Smuzhiyun spinlock_t lock;
492*4882a593Smuzhiyun struct mutex mutex;
493*4882a593Smuzhiyun wait_queue_head_t wait;
494*4882a593Smuzhiyun int sq_sig_all;
495*4882a593Smuzhiyun struct c4iw_srq *srq;
496*4882a593Smuzhiyun struct c4iw_ucontext *ucontext;
497*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp;
498*4882a593Smuzhiyun struct completion qp_rel_comp;
499*4882a593Smuzhiyun refcount_t qp_refcnt;
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun
to_c4iw_qp(struct ib_qp * ibqp)502*4882a593Smuzhiyun static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun return container_of(ibqp, struct c4iw_qp, ibqp);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun struct c4iw_srq {
508*4882a593Smuzhiyun struct ib_srq ibsrq;
509*4882a593Smuzhiyun struct list_head db_fc_entry;
510*4882a593Smuzhiyun struct c4iw_dev *rhp;
511*4882a593Smuzhiyun struct t4_srq wq;
512*4882a593Smuzhiyun struct sk_buff *destroy_skb;
513*4882a593Smuzhiyun u32 srq_limit;
514*4882a593Smuzhiyun u32 pdid;
515*4882a593Smuzhiyun int idx;
516*4882a593Smuzhiyun u32 flags;
517*4882a593Smuzhiyun spinlock_t lock; /* protects srq */
518*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp;
519*4882a593Smuzhiyun bool armed;
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
to_c4iw_srq(struct ib_srq * ibsrq)522*4882a593Smuzhiyun static inline struct c4iw_srq *to_c4iw_srq(struct ib_srq *ibsrq)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun return container_of(ibsrq, struct c4iw_srq, ibsrq);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun struct c4iw_ucontext {
528*4882a593Smuzhiyun struct ib_ucontext ibucontext;
529*4882a593Smuzhiyun struct c4iw_dev_ucontext uctx;
530*4882a593Smuzhiyun u32 key;
531*4882a593Smuzhiyun spinlock_t mmap_lock;
532*4882a593Smuzhiyun struct list_head mmaps;
533*4882a593Smuzhiyun bool is_32b_cqe;
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
to_c4iw_ucontext(struct ib_ucontext * c)536*4882a593Smuzhiyun static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun return container_of(c, struct c4iw_ucontext, ibucontext);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun struct c4iw_mm_entry {
542*4882a593Smuzhiyun struct list_head entry;
543*4882a593Smuzhiyun u64 addr;
544*4882a593Smuzhiyun u32 key;
545*4882a593Smuzhiyun unsigned len;
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
remove_mmap(struct c4iw_ucontext * ucontext,u32 key,unsigned len)548*4882a593Smuzhiyun static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
549*4882a593Smuzhiyun u32 key, unsigned len)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct list_head *pos, *nxt;
552*4882a593Smuzhiyun struct c4iw_mm_entry *mm;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun spin_lock(&ucontext->mmap_lock);
555*4882a593Smuzhiyun list_for_each_safe(pos, nxt, &ucontext->mmaps) {
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun mm = list_entry(pos, struct c4iw_mm_entry, entry);
558*4882a593Smuzhiyun if (mm->key == key && mm->len == len) {
559*4882a593Smuzhiyun list_del_init(&mm->entry);
560*4882a593Smuzhiyun spin_unlock(&ucontext->mmap_lock);
561*4882a593Smuzhiyun pr_debug("key 0x%x addr 0x%llx len %d\n", key,
562*4882a593Smuzhiyun (unsigned long long)mm->addr, mm->len);
563*4882a593Smuzhiyun return mm;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun spin_unlock(&ucontext->mmap_lock);
567*4882a593Smuzhiyun return NULL;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
insert_mmap(struct c4iw_ucontext * ucontext,struct c4iw_mm_entry * mm)570*4882a593Smuzhiyun static inline void insert_mmap(struct c4iw_ucontext *ucontext,
571*4882a593Smuzhiyun struct c4iw_mm_entry *mm)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun spin_lock(&ucontext->mmap_lock);
574*4882a593Smuzhiyun pr_debug("key 0x%x addr 0x%llx len %d\n",
575*4882a593Smuzhiyun mm->key, (unsigned long long)mm->addr, mm->len);
576*4882a593Smuzhiyun list_add_tail(&mm->entry, &ucontext->mmaps);
577*4882a593Smuzhiyun spin_unlock(&ucontext->mmap_lock);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun enum c4iw_qp_attr_mask {
581*4882a593Smuzhiyun C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
582*4882a593Smuzhiyun C4IW_QP_ATTR_SQ_DB = 1<<1,
583*4882a593Smuzhiyun C4IW_QP_ATTR_RQ_DB = 1<<2,
584*4882a593Smuzhiyun C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
585*4882a593Smuzhiyun C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
586*4882a593Smuzhiyun C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
587*4882a593Smuzhiyun C4IW_QP_ATTR_MAX_ORD = 1 << 11,
588*4882a593Smuzhiyun C4IW_QP_ATTR_MAX_IRD = 1 << 12,
589*4882a593Smuzhiyun C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
590*4882a593Smuzhiyun C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
591*4882a593Smuzhiyun C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
592*4882a593Smuzhiyun C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
593*4882a593Smuzhiyun C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
594*4882a593Smuzhiyun C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
595*4882a593Smuzhiyun C4IW_QP_ATTR_MAX_ORD |
596*4882a593Smuzhiyun C4IW_QP_ATTR_MAX_IRD |
597*4882a593Smuzhiyun C4IW_QP_ATTR_LLP_STREAM_HANDLE |
598*4882a593Smuzhiyun C4IW_QP_ATTR_STREAM_MSG_BUFFER |
599*4882a593Smuzhiyun C4IW_QP_ATTR_MPA_ATTR |
600*4882a593Smuzhiyun C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun int c4iw_modify_qp(struct c4iw_dev *rhp,
604*4882a593Smuzhiyun struct c4iw_qp *qhp,
605*4882a593Smuzhiyun enum c4iw_qp_attr_mask mask,
606*4882a593Smuzhiyun struct c4iw_qp_attributes *attrs,
607*4882a593Smuzhiyun int internal);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun enum c4iw_qp_state {
610*4882a593Smuzhiyun C4IW_QP_STATE_IDLE,
611*4882a593Smuzhiyun C4IW_QP_STATE_RTS,
612*4882a593Smuzhiyun C4IW_QP_STATE_ERROR,
613*4882a593Smuzhiyun C4IW_QP_STATE_TERMINATE,
614*4882a593Smuzhiyun C4IW_QP_STATE_CLOSING,
615*4882a593Smuzhiyun C4IW_QP_STATE_TOT
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun
c4iw_convert_state(enum ib_qp_state ib_state)618*4882a593Smuzhiyun static inline int c4iw_convert_state(enum ib_qp_state ib_state)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun switch (ib_state) {
621*4882a593Smuzhiyun case IB_QPS_RESET:
622*4882a593Smuzhiyun case IB_QPS_INIT:
623*4882a593Smuzhiyun return C4IW_QP_STATE_IDLE;
624*4882a593Smuzhiyun case IB_QPS_RTS:
625*4882a593Smuzhiyun return C4IW_QP_STATE_RTS;
626*4882a593Smuzhiyun case IB_QPS_SQD:
627*4882a593Smuzhiyun return C4IW_QP_STATE_CLOSING;
628*4882a593Smuzhiyun case IB_QPS_SQE:
629*4882a593Smuzhiyun return C4IW_QP_STATE_TERMINATE;
630*4882a593Smuzhiyun case IB_QPS_ERR:
631*4882a593Smuzhiyun return C4IW_QP_STATE_ERROR;
632*4882a593Smuzhiyun default:
633*4882a593Smuzhiyun return -1;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
to_ib_qp_state(int c4iw_qp_state)637*4882a593Smuzhiyun static inline int to_ib_qp_state(int c4iw_qp_state)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun switch (c4iw_qp_state) {
640*4882a593Smuzhiyun case C4IW_QP_STATE_IDLE:
641*4882a593Smuzhiyun return IB_QPS_INIT;
642*4882a593Smuzhiyun case C4IW_QP_STATE_RTS:
643*4882a593Smuzhiyun return IB_QPS_RTS;
644*4882a593Smuzhiyun case C4IW_QP_STATE_CLOSING:
645*4882a593Smuzhiyun return IB_QPS_SQD;
646*4882a593Smuzhiyun case C4IW_QP_STATE_TERMINATE:
647*4882a593Smuzhiyun return IB_QPS_SQE;
648*4882a593Smuzhiyun case C4IW_QP_STATE_ERROR:
649*4882a593Smuzhiyun return IB_QPS_ERR;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun return IB_QPS_ERR;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
c4iw_ib_to_tpt_access(int a)654*4882a593Smuzhiyun static inline u32 c4iw_ib_to_tpt_access(int a)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
657*4882a593Smuzhiyun (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
658*4882a593Smuzhiyun (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
659*4882a593Smuzhiyun FW_RI_MEM_ACCESS_LOCAL_READ;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
c4iw_ib_to_tpt_bind_access(int acc)662*4882a593Smuzhiyun static inline u32 c4iw_ib_to_tpt_bind_access(int acc)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun return (acc & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
665*4882a593Smuzhiyun (acc & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun enum c4iw_mmid_state {
669*4882a593Smuzhiyun C4IW_STAG_STATE_VALID,
670*4882a593Smuzhiyun C4IW_STAG_STATE_INVALID
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun #define C4IW_NODE_DESC "cxgb4 Chelsio Communications"
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun #define MPA_KEY_REQ "MPA ID Req Frame"
676*4882a593Smuzhiyun #define MPA_KEY_REP "MPA ID Rep Frame"
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun #define MPA_MAX_PRIVATE_DATA 256
679*4882a593Smuzhiyun #define MPA_ENHANCED_RDMA_CONN 0x10
680*4882a593Smuzhiyun #define MPA_REJECT 0x20
681*4882a593Smuzhiyun #define MPA_CRC 0x40
682*4882a593Smuzhiyun #define MPA_MARKERS 0x80
683*4882a593Smuzhiyun #define MPA_FLAGS_MASK 0xE0
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define MPA_V2_PEER2PEER_MODEL 0x8000
686*4882a593Smuzhiyun #define MPA_V2_ZERO_LEN_FPDU_RTR 0x4000
687*4882a593Smuzhiyun #define MPA_V2_RDMA_WRITE_RTR 0x8000
688*4882a593Smuzhiyun #define MPA_V2_RDMA_READ_RTR 0x4000
689*4882a593Smuzhiyun #define MPA_V2_IRD_ORD_MASK 0x3FFF
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun #define c4iw_put_ep(ep) { \
692*4882a593Smuzhiyun pr_debug("put_ep ep %p refcnt %d\n", \
693*4882a593Smuzhiyun ep, kref_read(&((ep)->kref))); \
694*4882a593Smuzhiyun WARN_ON(kref_read(&((ep)->kref)) < 1); \
695*4882a593Smuzhiyun kref_put(&((ep)->kref), _c4iw_free_ep); \
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun #define c4iw_get_ep(ep) { \
699*4882a593Smuzhiyun pr_debug("get_ep ep %p, refcnt %d\n", \
700*4882a593Smuzhiyun ep, kref_read(&((ep)->kref))); \
701*4882a593Smuzhiyun kref_get(&((ep)->kref)); \
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun void _c4iw_free_ep(struct kref *kref);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun struct mpa_message {
706*4882a593Smuzhiyun u8 key[16];
707*4882a593Smuzhiyun u8 flags;
708*4882a593Smuzhiyun u8 revision;
709*4882a593Smuzhiyun __be16 private_data_size;
710*4882a593Smuzhiyun u8 private_data[];
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun struct mpa_v2_conn_params {
714*4882a593Smuzhiyun __be16 ird;
715*4882a593Smuzhiyun __be16 ord;
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun struct terminate_message {
719*4882a593Smuzhiyun u8 layer_etype;
720*4882a593Smuzhiyun u8 ecode;
721*4882a593Smuzhiyun __be16 hdrct_rsvd;
722*4882a593Smuzhiyun u8 len_hdrs[];
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun #define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun enum c4iw_layers_types {
728*4882a593Smuzhiyun LAYER_RDMAP = 0x00,
729*4882a593Smuzhiyun LAYER_DDP = 0x10,
730*4882a593Smuzhiyun LAYER_MPA = 0x20,
731*4882a593Smuzhiyun RDMAP_LOCAL_CATA = 0x00,
732*4882a593Smuzhiyun RDMAP_REMOTE_PROT = 0x01,
733*4882a593Smuzhiyun RDMAP_REMOTE_OP = 0x02,
734*4882a593Smuzhiyun DDP_LOCAL_CATA = 0x00,
735*4882a593Smuzhiyun DDP_TAGGED_ERR = 0x01,
736*4882a593Smuzhiyun DDP_UNTAGGED_ERR = 0x02,
737*4882a593Smuzhiyun DDP_LLP = 0x03
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun enum c4iw_rdma_ecodes {
741*4882a593Smuzhiyun RDMAP_INV_STAG = 0x00,
742*4882a593Smuzhiyun RDMAP_BASE_BOUNDS = 0x01,
743*4882a593Smuzhiyun RDMAP_ACC_VIOL = 0x02,
744*4882a593Smuzhiyun RDMAP_STAG_NOT_ASSOC = 0x03,
745*4882a593Smuzhiyun RDMAP_TO_WRAP = 0x04,
746*4882a593Smuzhiyun RDMAP_INV_VERS = 0x05,
747*4882a593Smuzhiyun RDMAP_INV_OPCODE = 0x06,
748*4882a593Smuzhiyun RDMAP_STREAM_CATA = 0x07,
749*4882a593Smuzhiyun RDMAP_GLOBAL_CATA = 0x08,
750*4882a593Smuzhiyun RDMAP_CANT_INV_STAG = 0x09,
751*4882a593Smuzhiyun RDMAP_UNSPECIFIED = 0xff
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun enum c4iw_ddp_ecodes {
755*4882a593Smuzhiyun DDPT_INV_STAG = 0x00,
756*4882a593Smuzhiyun DDPT_BASE_BOUNDS = 0x01,
757*4882a593Smuzhiyun DDPT_STAG_NOT_ASSOC = 0x02,
758*4882a593Smuzhiyun DDPT_TO_WRAP = 0x03,
759*4882a593Smuzhiyun DDPT_INV_VERS = 0x04,
760*4882a593Smuzhiyun DDPU_INV_QN = 0x01,
761*4882a593Smuzhiyun DDPU_INV_MSN_NOBUF = 0x02,
762*4882a593Smuzhiyun DDPU_INV_MSN_RANGE = 0x03,
763*4882a593Smuzhiyun DDPU_INV_MO = 0x04,
764*4882a593Smuzhiyun DDPU_MSG_TOOBIG = 0x05,
765*4882a593Smuzhiyun DDPU_INV_VERS = 0x06
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun enum c4iw_mpa_ecodes {
769*4882a593Smuzhiyun MPA_CRC_ERR = 0x02,
770*4882a593Smuzhiyun MPA_MARKER_ERR = 0x03,
771*4882a593Smuzhiyun MPA_LOCAL_CATA = 0x05,
772*4882a593Smuzhiyun MPA_INSUFF_IRD = 0x06,
773*4882a593Smuzhiyun MPA_NOMATCH_RTR = 0x07,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun enum c4iw_ep_state {
777*4882a593Smuzhiyun IDLE = 0,
778*4882a593Smuzhiyun LISTEN,
779*4882a593Smuzhiyun CONNECTING,
780*4882a593Smuzhiyun MPA_REQ_WAIT,
781*4882a593Smuzhiyun MPA_REQ_SENT,
782*4882a593Smuzhiyun MPA_REQ_RCVD,
783*4882a593Smuzhiyun MPA_REP_SENT,
784*4882a593Smuzhiyun FPDU_MODE,
785*4882a593Smuzhiyun ABORTING,
786*4882a593Smuzhiyun CLOSING,
787*4882a593Smuzhiyun MORIBUND,
788*4882a593Smuzhiyun DEAD,
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun enum c4iw_ep_flags {
792*4882a593Smuzhiyun PEER_ABORT_IN_PROGRESS = 0,
793*4882a593Smuzhiyun ABORT_REQ_IN_PROGRESS = 1,
794*4882a593Smuzhiyun RELEASE_RESOURCES = 2,
795*4882a593Smuzhiyun CLOSE_SENT = 3,
796*4882a593Smuzhiyun TIMEOUT = 4,
797*4882a593Smuzhiyun QP_REFERENCED = 5,
798*4882a593Smuzhiyun STOP_MPA_TIMER = 7,
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun enum c4iw_ep_history {
802*4882a593Smuzhiyun ACT_OPEN_REQ = 0,
803*4882a593Smuzhiyun ACT_OFLD_CONN = 1,
804*4882a593Smuzhiyun ACT_OPEN_RPL = 2,
805*4882a593Smuzhiyun ACT_ESTAB = 3,
806*4882a593Smuzhiyun PASS_ACCEPT_REQ = 4,
807*4882a593Smuzhiyun PASS_ESTAB = 5,
808*4882a593Smuzhiyun ABORT_UPCALL = 6,
809*4882a593Smuzhiyun ESTAB_UPCALL = 7,
810*4882a593Smuzhiyun CLOSE_UPCALL = 8,
811*4882a593Smuzhiyun ULP_ACCEPT = 9,
812*4882a593Smuzhiyun ULP_REJECT = 10,
813*4882a593Smuzhiyun TIMEDOUT = 11,
814*4882a593Smuzhiyun PEER_ABORT = 12,
815*4882a593Smuzhiyun PEER_CLOSE = 13,
816*4882a593Smuzhiyun CONNREQ_UPCALL = 14,
817*4882a593Smuzhiyun ABORT_CONN = 15,
818*4882a593Smuzhiyun DISCONN_UPCALL = 16,
819*4882a593Smuzhiyun EP_DISC_CLOSE = 17,
820*4882a593Smuzhiyun EP_DISC_ABORT = 18,
821*4882a593Smuzhiyun CONN_RPL_UPCALL = 19,
822*4882a593Smuzhiyun ACT_RETRY_NOMEM = 20,
823*4882a593Smuzhiyun ACT_RETRY_INUSE = 21,
824*4882a593Smuzhiyun CLOSE_CON_RPL = 22,
825*4882a593Smuzhiyun EP_DISC_FAIL = 24,
826*4882a593Smuzhiyun QP_REFED = 25,
827*4882a593Smuzhiyun QP_DEREFED = 26,
828*4882a593Smuzhiyun CM_ID_REFED = 27,
829*4882a593Smuzhiyun CM_ID_DEREFED = 28,
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun enum conn_pre_alloc_buffers {
833*4882a593Smuzhiyun CN_ABORT_REQ_BUF,
834*4882a593Smuzhiyun CN_ABORT_RPL_BUF,
835*4882a593Smuzhiyun CN_CLOSE_CON_REQ_BUF,
836*4882a593Smuzhiyun CN_DESTROY_BUF,
837*4882a593Smuzhiyun CN_FLOWC_BUF,
838*4882a593Smuzhiyun CN_MAX_CON_BUF
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun enum {
842*4882a593Smuzhiyun FLOWC_LEN = offsetof(struct fw_flowc_wr, mnemval[FW_FLOWC_MNEM_MAX])
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun union cpl_wr_size {
846*4882a593Smuzhiyun struct cpl_abort_req abrt_req;
847*4882a593Smuzhiyun struct cpl_abort_rpl abrt_rpl;
848*4882a593Smuzhiyun struct fw_ri_wr ri_req;
849*4882a593Smuzhiyun struct cpl_close_con_req close_req;
850*4882a593Smuzhiyun char flowc_buf[FLOWC_LEN];
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun struct c4iw_ep_common {
854*4882a593Smuzhiyun struct iw_cm_id *cm_id;
855*4882a593Smuzhiyun struct c4iw_qp *qp;
856*4882a593Smuzhiyun struct c4iw_dev *dev;
857*4882a593Smuzhiyun struct sk_buff_head ep_skb_list;
858*4882a593Smuzhiyun enum c4iw_ep_state state;
859*4882a593Smuzhiyun struct kref kref;
860*4882a593Smuzhiyun struct mutex mutex;
861*4882a593Smuzhiyun struct sockaddr_storage local_addr;
862*4882a593Smuzhiyun struct sockaddr_storage remote_addr;
863*4882a593Smuzhiyun struct c4iw_wr_wait *wr_waitp;
864*4882a593Smuzhiyun unsigned long flags;
865*4882a593Smuzhiyun unsigned long history;
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun struct c4iw_listen_ep {
869*4882a593Smuzhiyun struct c4iw_ep_common com;
870*4882a593Smuzhiyun unsigned int stid;
871*4882a593Smuzhiyun int backlog;
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun struct c4iw_ep_stats {
875*4882a593Smuzhiyun unsigned connect_neg_adv;
876*4882a593Smuzhiyun unsigned abort_neg_adv;
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun struct c4iw_ep {
880*4882a593Smuzhiyun struct c4iw_ep_common com;
881*4882a593Smuzhiyun struct c4iw_ep *parent_ep;
882*4882a593Smuzhiyun struct timer_list timer;
883*4882a593Smuzhiyun struct list_head entry;
884*4882a593Smuzhiyun unsigned int atid;
885*4882a593Smuzhiyun u32 hwtid;
886*4882a593Smuzhiyun u32 snd_seq;
887*4882a593Smuzhiyun u32 rcv_seq;
888*4882a593Smuzhiyun struct l2t_entry *l2t;
889*4882a593Smuzhiyun struct dst_entry *dst;
890*4882a593Smuzhiyun struct sk_buff *mpa_skb;
891*4882a593Smuzhiyun struct c4iw_mpa_attributes mpa_attr;
892*4882a593Smuzhiyun u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
893*4882a593Smuzhiyun unsigned int mpa_pkt_len;
894*4882a593Smuzhiyun u32 ird;
895*4882a593Smuzhiyun u32 ord;
896*4882a593Smuzhiyun u32 smac_idx;
897*4882a593Smuzhiyun u32 tx_chan;
898*4882a593Smuzhiyun u32 mtu;
899*4882a593Smuzhiyun u16 mss;
900*4882a593Smuzhiyun u16 emss;
901*4882a593Smuzhiyun u16 plen;
902*4882a593Smuzhiyun u16 rss_qid;
903*4882a593Smuzhiyun u16 txq_idx;
904*4882a593Smuzhiyun u16 ctrlq_idx;
905*4882a593Smuzhiyun u8 tos;
906*4882a593Smuzhiyun u8 retry_with_mpa_v1;
907*4882a593Smuzhiyun u8 tried_with_mpa_v1;
908*4882a593Smuzhiyun unsigned int retry_count;
909*4882a593Smuzhiyun int snd_win;
910*4882a593Smuzhiyun int rcv_win;
911*4882a593Smuzhiyun u32 snd_wscale;
912*4882a593Smuzhiyun struct c4iw_ep_stats stats;
913*4882a593Smuzhiyun u32 srqe_idx;
914*4882a593Smuzhiyun u32 rx_pdu_out_cnt;
915*4882a593Smuzhiyun struct sk_buff *peer_abort_skb;
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun
to_ep(struct iw_cm_id * cm_id)918*4882a593Smuzhiyun static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun return cm_id->provider_data;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
to_listen_ep(struct iw_cm_id * cm_id)923*4882a593Smuzhiyun static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun return cm_id->provider_data;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
ocqp_supported(const struct cxgb4_lld_info * infop)928*4882a593Smuzhiyun static inline int ocqp_supported(const struct cxgb4_lld_info *infop)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun #if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
931*4882a593Smuzhiyun return infop->vr->ocq.size > 0;
932*4882a593Smuzhiyun #else
933*4882a593Smuzhiyun return 0;
934*4882a593Smuzhiyun #endif
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun u32 c4iw_id_alloc(struct c4iw_id_table *alloc);
938*4882a593Smuzhiyun void c4iw_id_free(struct c4iw_id_table *alloc, u32 obj);
939*4882a593Smuzhiyun int c4iw_id_table_alloc(struct c4iw_id_table *alloc, u32 start, u32 num,
940*4882a593Smuzhiyun u32 reserved, u32 flags);
941*4882a593Smuzhiyun void c4iw_id_table_free(struct c4iw_id_table *alloc);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct sk_buff *skb);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
946*4882a593Smuzhiyun struct l2t_entry *l2t);
947*4882a593Smuzhiyun void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qpid,
948*4882a593Smuzhiyun struct c4iw_dev_ucontext *uctx);
949*4882a593Smuzhiyun u32 c4iw_get_resource(struct c4iw_id_table *id_table);
950*4882a593Smuzhiyun void c4iw_put_resource(struct c4iw_id_table *id_table, u32 entry);
951*4882a593Smuzhiyun int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt,
952*4882a593Smuzhiyun u32 nr_pdid, u32 nr_srqt);
953*4882a593Smuzhiyun int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
954*4882a593Smuzhiyun int c4iw_pblpool_create(struct c4iw_rdev *rdev);
955*4882a593Smuzhiyun int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
956*4882a593Smuzhiyun int c4iw_ocqp_pool_create(struct c4iw_rdev *rdev);
957*4882a593Smuzhiyun void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
958*4882a593Smuzhiyun void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
959*4882a593Smuzhiyun void c4iw_ocqp_pool_destroy(struct c4iw_rdev *rdev);
960*4882a593Smuzhiyun void c4iw_destroy_resource(struct c4iw_resource *rscp);
961*4882a593Smuzhiyun int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
962*4882a593Smuzhiyun void c4iw_register_device(struct work_struct *work);
963*4882a593Smuzhiyun void c4iw_unregister_device(struct c4iw_dev *dev);
964*4882a593Smuzhiyun int __init c4iw_cm_init(void);
965*4882a593Smuzhiyun void c4iw_cm_term(void);
966*4882a593Smuzhiyun void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
967*4882a593Smuzhiyun struct c4iw_dev_ucontext *uctx);
968*4882a593Smuzhiyun void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
969*4882a593Smuzhiyun struct c4iw_dev_ucontext *uctx);
970*4882a593Smuzhiyun int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
971*4882a593Smuzhiyun int c4iw_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
972*4882a593Smuzhiyun const struct ib_send_wr **bad_wr);
973*4882a593Smuzhiyun int c4iw_post_receive(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
974*4882a593Smuzhiyun const struct ib_recv_wr **bad_wr);
975*4882a593Smuzhiyun int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
976*4882a593Smuzhiyun int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
977*4882a593Smuzhiyun int c4iw_destroy_listen(struct iw_cm_id *cm_id);
978*4882a593Smuzhiyun int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
979*4882a593Smuzhiyun int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
980*4882a593Smuzhiyun void c4iw_qp_add_ref(struct ib_qp *qp);
981*4882a593Smuzhiyun void c4iw_qp_rem_ref(struct ib_qp *qp);
982*4882a593Smuzhiyun struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
983*4882a593Smuzhiyun u32 max_num_sg);
984*4882a593Smuzhiyun int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
985*4882a593Smuzhiyun unsigned int *sg_offset);
986*4882a593Smuzhiyun int c4iw_dealloc_mw(struct ib_mw *mw);
987*4882a593Smuzhiyun void c4iw_dealloc(struct uld_ctx *ctx);
988*4882a593Smuzhiyun int c4iw_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
989*4882a593Smuzhiyun struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start,
990*4882a593Smuzhiyun u64 length, u64 virt, int acc,
991*4882a593Smuzhiyun struct ib_udata *udata);
992*4882a593Smuzhiyun struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
993*4882a593Smuzhiyun int c4iw_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata);
994*4882a593Smuzhiyun int c4iw_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
995*4882a593Smuzhiyun int c4iw_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
996*4882a593Smuzhiyun struct ib_udata *udata);
997*4882a593Smuzhiyun int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
998*4882a593Smuzhiyun int c4iw_modify_srq(struct ib_srq *ib_srq, struct ib_srq_attr *attr,
999*4882a593Smuzhiyun enum ib_srq_attr_mask srq_attr_mask,
1000*4882a593Smuzhiyun struct ib_udata *udata);
1001*4882a593Smuzhiyun int c4iw_destroy_srq(struct ib_srq *ib_srq, struct ib_udata *udata);
1002*4882a593Smuzhiyun int c4iw_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *attrs,
1003*4882a593Smuzhiyun struct ib_udata *udata);
1004*4882a593Smuzhiyun int c4iw_destroy_qp(struct ib_qp *ib_qp, struct ib_udata *udata);
1005*4882a593Smuzhiyun struct ib_qp *c4iw_create_qp(struct ib_pd *pd,
1006*4882a593Smuzhiyun struct ib_qp_init_attr *attrs,
1007*4882a593Smuzhiyun struct ib_udata *udata);
1008*4882a593Smuzhiyun int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1009*4882a593Smuzhiyun int attr_mask, struct ib_udata *udata);
1010*4882a593Smuzhiyun int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1011*4882a593Smuzhiyun int attr_mask, struct ib_qp_init_attr *init_attr);
1012*4882a593Smuzhiyun struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
1013*4882a593Smuzhiyun u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
1014*4882a593Smuzhiyun void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
1015*4882a593Smuzhiyun u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
1016*4882a593Smuzhiyun void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
1017*4882a593Smuzhiyun u32 c4iw_ocqp_pool_alloc(struct c4iw_rdev *rdev, int size);
1018*4882a593Smuzhiyun void c4iw_ocqp_pool_free(struct c4iw_rdev *rdev, u32 addr, int size);
1019*4882a593Smuzhiyun void c4iw_flush_hw_cq(struct c4iw_cq *chp, struct c4iw_qp *flush_qhp);
1020*4882a593Smuzhiyun void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
1021*4882a593Smuzhiyun int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
1022*4882a593Smuzhiyun int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
1023*4882a593Smuzhiyun int c4iw_flush_sq(struct c4iw_qp *qhp);
1024*4882a593Smuzhiyun int c4iw_ev_handler(struct c4iw_dev *rnicp, u32 qid);
1025*4882a593Smuzhiyun u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
1026*4882a593Smuzhiyun int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
1027*4882a593Smuzhiyun u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
1028*4882a593Smuzhiyun void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
1029*4882a593Smuzhiyun struct c4iw_dev_ucontext *uctx);
1030*4882a593Smuzhiyun u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
1031*4882a593Smuzhiyun void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
1032*4882a593Smuzhiyun struct c4iw_dev_ucontext *uctx);
1033*4882a593Smuzhiyun void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun extern struct cxgb4_client t4c_client;
1036*4882a593Smuzhiyun extern c4iw_handler_func c4iw_handlers[NUM_CPL_CMDS];
1037*4882a593Smuzhiyun void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
1038*4882a593Smuzhiyun enum cxgb4_bar2_qtype qtype,
1039*4882a593Smuzhiyun unsigned int *pbar2_qid, u64 *pbar2_pa);
1040*4882a593Smuzhiyun int c4iw_alloc_srq_idx(struct c4iw_rdev *rdev);
1041*4882a593Smuzhiyun void c4iw_free_srq_idx(struct c4iw_rdev *rdev, int idx);
1042*4882a593Smuzhiyun extern void c4iw_log_wr_stats(struct t4_wq *wq, struct t4_cqe *cqe);
1043*4882a593Smuzhiyun extern int c4iw_wr_log;
1044*4882a593Smuzhiyun extern int db_fc_threshold;
1045*4882a593Smuzhiyun extern int db_coalescing_threshold;
1046*4882a593Smuzhiyun extern int use_dsgl;
1047*4882a593Smuzhiyun void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey);
1048*4882a593Smuzhiyun void c4iw_dispatch_srq_limit_reached_event(struct c4iw_srq *srq);
1049*4882a593Smuzhiyun void c4iw_copy_wr_to_srq(struct t4_srq *srq, union t4_recv_wr *wqe, u8 len16);
1050*4882a593Smuzhiyun void c4iw_flush_srqidx(struct c4iw_qp *qhp, u32 srqidx);
1051*4882a593Smuzhiyun int c4iw_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1052*4882a593Smuzhiyun const struct ib_recv_wr **bad_wr);
1053*4882a593Smuzhiyun struct c4iw_wr_wait *c4iw_alloc_wr_wait(gfp_t gfp);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun int c4iw_fill_res_mr_entry(struct sk_buff *msg, struct ib_mr *ibmr);
1056*4882a593Smuzhiyun int c4iw_fill_res_cq_entry(struct sk_buff *msg, struct ib_cq *ibcq);
1057*4882a593Smuzhiyun int c4iw_fill_res_qp_entry(struct sk_buff *msg, struct ib_qp *ibqp);
1058*4882a593Smuzhiyun int c4iw_fill_res_cm_id_entry(struct sk_buff *msg, struct rdma_cm_id *cm_id);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun #endif
1061