xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/bnxt_re/qplib_rcfw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Broadcom NetXtreme-E RoCE driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2016 - 2017, Broadcom. All rights reserved.  The term
5*4882a593Smuzhiyun  * Broadcom refers to Broadcom Limited and/or its subsidiaries.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
8*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
9*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
10*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
11*4882a593Smuzhiyun  * BSD license below:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
14*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
15*4882a593Smuzhiyun  * are met:
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
18*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
19*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
20*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
21*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
22*4882a593Smuzhiyun  *    distribution.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS''
25*4882a593Smuzhiyun  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
26*4882a593Smuzhiyun  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27*4882a593Smuzhiyun  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS
28*4882a593Smuzhiyun  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29*4882a593Smuzhiyun  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
31*4882a593Smuzhiyun  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
32*4882a593Smuzhiyun  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
33*4882a593Smuzhiyun  * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
34*4882a593Smuzhiyun  * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * Description: RDMA Controller HW interface
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define dev_fmt(fmt) "QPLIB: " fmt
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #include <linux/interrupt.h>
42*4882a593Smuzhiyun #include <linux/spinlock.h>
43*4882a593Smuzhiyun #include <linux/pci.h>
44*4882a593Smuzhiyun #include <linux/prefetch.h>
45*4882a593Smuzhiyun #include <linux/delay.h>
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include "roce_hsi.h"
48*4882a593Smuzhiyun #include "qplib_res.h"
49*4882a593Smuzhiyun #include "qplib_rcfw.h"
50*4882a593Smuzhiyun #include "qplib_sp.h"
51*4882a593Smuzhiyun #include "qplib_fp.h"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static void bnxt_qplib_service_creq(struct tasklet_struct *t);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Hardware communication channel */
__wait_for_resp(struct bnxt_qplib_rcfw * rcfw,u16 cookie)56*4882a593Smuzhiyun static int __wait_for_resp(struct bnxt_qplib_rcfw *rcfw, u16 cookie)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq;
59*4882a593Smuzhiyun 	u16 cbit;
60*4882a593Smuzhiyun 	int rc;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	cmdq = &rcfw->cmdq;
63*4882a593Smuzhiyun 	cbit = cookie % rcfw->cmdq_depth;
64*4882a593Smuzhiyun 	rc = wait_event_timeout(cmdq->waitq,
65*4882a593Smuzhiyun 				!test_bit(cbit, cmdq->cmdq_bitmap),
66*4882a593Smuzhiyun 				msecs_to_jiffies(RCFW_CMD_WAIT_TIME_MS));
67*4882a593Smuzhiyun 	return rc ? 0 : -ETIMEDOUT;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
__block_for_resp(struct bnxt_qplib_rcfw * rcfw,u16 cookie)70*4882a593Smuzhiyun static int __block_for_resp(struct bnxt_qplib_rcfw *rcfw, u16 cookie)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 count = RCFW_BLOCKED_CMD_WAIT_COUNT;
73*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq;
74*4882a593Smuzhiyun 	u16 cbit;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	cmdq = &rcfw->cmdq;
77*4882a593Smuzhiyun 	cbit = cookie % rcfw->cmdq_depth;
78*4882a593Smuzhiyun 	if (!test_bit(cbit, cmdq->cmdq_bitmap))
79*4882a593Smuzhiyun 		goto done;
80*4882a593Smuzhiyun 	do {
81*4882a593Smuzhiyun 		mdelay(1); /* 1m sec */
82*4882a593Smuzhiyun 		bnxt_qplib_service_creq(&rcfw->creq.creq_tasklet);
83*4882a593Smuzhiyun 	} while (test_bit(cbit, cmdq->cmdq_bitmap) && --count);
84*4882a593Smuzhiyun done:
85*4882a593Smuzhiyun 	return count ? 0 : -ETIMEDOUT;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
__send_message(struct bnxt_qplib_rcfw * rcfw,struct cmdq_base * req,struct creq_base * resp,void * sb,u8 is_block)88*4882a593Smuzhiyun static int __send_message(struct bnxt_qplib_rcfw *rcfw, struct cmdq_base *req,
89*4882a593Smuzhiyun 			  struct creq_base *resp, void *sb, u8 is_block)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq = &rcfw->cmdq;
92*4882a593Smuzhiyun 	struct bnxt_qplib_hwq *hwq = &cmdq->hwq;
93*4882a593Smuzhiyun 	struct bnxt_qplib_crsqe *crsqe;
94*4882a593Smuzhiyun 	struct bnxt_qplib_cmdqe *cmdqe;
95*4882a593Smuzhiyun 	u32 sw_prod, cmdq_prod;
96*4882a593Smuzhiyun 	struct pci_dev *pdev;
97*4882a593Smuzhiyun 	unsigned long flags;
98*4882a593Smuzhiyun 	u32 size, opcode;
99*4882a593Smuzhiyun 	u16 cookie, cbit;
100*4882a593Smuzhiyun 	u8 *preq;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	pdev = rcfw->pdev;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	opcode = req->opcode;
105*4882a593Smuzhiyun 	if (!test_bit(FIRMWARE_INITIALIZED_FLAG, &cmdq->flags) &&
106*4882a593Smuzhiyun 	    (opcode != CMDQ_BASE_OPCODE_QUERY_FUNC &&
107*4882a593Smuzhiyun 	     opcode != CMDQ_BASE_OPCODE_INITIALIZE_FW &&
108*4882a593Smuzhiyun 	     opcode != CMDQ_BASE_OPCODE_QUERY_VERSION)) {
109*4882a593Smuzhiyun 		dev_err(&pdev->dev,
110*4882a593Smuzhiyun 			"RCFW not initialized, reject opcode 0x%x\n", opcode);
111*4882a593Smuzhiyun 		return -EINVAL;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (test_bit(FIRMWARE_INITIALIZED_FLAG, &cmdq->flags) &&
115*4882a593Smuzhiyun 	    opcode == CMDQ_BASE_OPCODE_INITIALIZE_FW) {
116*4882a593Smuzhiyun 		dev_err(&pdev->dev, "RCFW already initialized!\n");
117*4882a593Smuzhiyun 		return -EINVAL;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (test_bit(FIRMWARE_TIMED_OUT, &cmdq->flags))
121*4882a593Smuzhiyun 		return -ETIMEDOUT;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* Cmdq are in 16-byte units, each request can consume 1 or more
124*4882a593Smuzhiyun 	 * cmdqe
125*4882a593Smuzhiyun 	 */
126*4882a593Smuzhiyun 	spin_lock_irqsave(&hwq->lock, flags);
127*4882a593Smuzhiyun 	if (req->cmd_size >= HWQ_FREE_SLOTS(hwq)) {
128*4882a593Smuzhiyun 		dev_err(&pdev->dev, "RCFW: CMDQ is full!\n");
129*4882a593Smuzhiyun 		spin_unlock_irqrestore(&hwq->lock, flags);
130*4882a593Smuzhiyun 		return -EAGAIN;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	cookie = cmdq->seq_num & RCFW_MAX_COOKIE_VALUE;
135*4882a593Smuzhiyun 	cbit = cookie % rcfw->cmdq_depth;
136*4882a593Smuzhiyun 	if (is_block)
137*4882a593Smuzhiyun 		cookie |= RCFW_CMD_IS_BLOCKING;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	set_bit(cbit, cmdq->cmdq_bitmap);
140*4882a593Smuzhiyun 	req->cookie = cpu_to_le16(cookie);
141*4882a593Smuzhiyun 	crsqe = &rcfw->crsqe_tbl[cbit];
142*4882a593Smuzhiyun 	if (crsqe->resp) {
143*4882a593Smuzhiyun 		spin_unlock_irqrestore(&hwq->lock, flags);
144*4882a593Smuzhiyun 		return -EBUSY;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	size = req->cmd_size;
148*4882a593Smuzhiyun 	/* change the cmd_size to the number of 16byte cmdq unit.
149*4882a593Smuzhiyun 	 * req->cmd_size is modified here
150*4882a593Smuzhiyun 	 */
151*4882a593Smuzhiyun 	bnxt_qplib_set_cmd_slots(req);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	memset(resp, 0, sizeof(*resp));
154*4882a593Smuzhiyun 	crsqe->resp = (struct creq_qp_event *)resp;
155*4882a593Smuzhiyun 	crsqe->resp->cookie = req->cookie;
156*4882a593Smuzhiyun 	crsqe->req_size = req->cmd_size;
157*4882a593Smuzhiyun 	if (req->resp_size && sb) {
158*4882a593Smuzhiyun 		struct bnxt_qplib_rcfw_sbuf *sbuf = sb;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		req->resp_addr = cpu_to_le64(sbuf->dma_addr);
161*4882a593Smuzhiyun 		req->resp_size = (sbuf->size + BNXT_QPLIB_CMDQE_UNITS - 1) /
162*4882a593Smuzhiyun 				  BNXT_QPLIB_CMDQE_UNITS;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	preq = (u8 *)req;
166*4882a593Smuzhiyun 	do {
167*4882a593Smuzhiyun 		/* Locate the next cmdq slot */
168*4882a593Smuzhiyun 		sw_prod = HWQ_CMP(hwq->prod, hwq);
169*4882a593Smuzhiyun 		cmdqe = bnxt_qplib_get_qe(hwq, sw_prod, NULL);
170*4882a593Smuzhiyun 		if (!cmdqe) {
171*4882a593Smuzhiyun 			dev_err(&pdev->dev,
172*4882a593Smuzhiyun 				"RCFW request failed with no cmdqe!\n");
173*4882a593Smuzhiyun 			goto done;
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 		/* Copy a segment of the req cmd to the cmdq */
176*4882a593Smuzhiyun 		memset(cmdqe, 0, sizeof(*cmdqe));
177*4882a593Smuzhiyun 		memcpy(cmdqe, preq, min_t(u32, size, sizeof(*cmdqe)));
178*4882a593Smuzhiyun 		preq += min_t(u32, size, sizeof(*cmdqe));
179*4882a593Smuzhiyun 		size -= min_t(u32, size, sizeof(*cmdqe));
180*4882a593Smuzhiyun 		hwq->prod++;
181*4882a593Smuzhiyun 	} while (size > 0);
182*4882a593Smuzhiyun 	cmdq->seq_num++;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	cmdq_prod = hwq->prod;
185*4882a593Smuzhiyun 	if (test_bit(FIRMWARE_FIRST_FLAG, &cmdq->flags)) {
186*4882a593Smuzhiyun 		/* The very first doorbell write
187*4882a593Smuzhiyun 		 * is required to set this flag
188*4882a593Smuzhiyun 		 * which prompts the FW to reset
189*4882a593Smuzhiyun 		 * its internal pointers
190*4882a593Smuzhiyun 		 */
191*4882a593Smuzhiyun 		cmdq_prod |= BIT(FIRMWARE_FIRST_FLAG);
192*4882a593Smuzhiyun 		clear_bit(FIRMWARE_FIRST_FLAG, &cmdq->flags);
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* ring CMDQ DB */
196*4882a593Smuzhiyun 	wmb();
197*4882a593Smuzhiyun 	writel(cmdq_prod, cmdq->cmdq_mbox.prod);
198*4882a593Smuzhiyun 	writel(RCFW_CMDQ_TRIG_VAL, cmdq->cmdq_mbox.db);
199*4882a593Smuzhiyun done:
200*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hwq->lock, flags);
201*4882a593Smuzhiyun 	/* Return the CREQ response pointer */
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
bnxt_qplib_rcfw_send_message(struct bnxt_qplib_rcfw * rcfw,struct cmdq_base * req,struct creq_base * resp,void * sb,u8 is_block)205*4882a593Smuzhiyun int bnxt_qplib_rcfw_send_message(struct bnxt_qplib_rcfw *rcfw,
206*4882a593Smuzhiyun 				 struct cmdq_base *req,
207*4882a593Smuzhiyun 				 struct creq_base *resp,
208*4882a593Smuzhiyun 				 void *sb, u8 is_block)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct creq_qp_event *evnt = (struct creq_qp_event *)resp;
211*4882a593Smuzhiyun 	u16 cookie;
212*4882a593Smuzhiyun 	u8 opcode, retry_cnt = 0xFF;
213*4882a593Smuzhiyun 	int rc = 0;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	do {
216*4882a593Smuzhiyun 		opcode = req->opcode;
217*4882a593Smuzhiyun 		rc = __send_message(rcfw, req, resp, sb, is_block);
218*4882a593Smuzhiyun 		cookie = le16_to_cpu(req->cookie) & RCFW_MAX_COOKIE_VALUE;
219*4882a593Smuzhiyun 		if (!rc)
220*4882a593Smuzhiyun 			break;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		if (!retry_cnt || (rc != -EAGAIN && rc != -EBUSY)) {
223*4882a593Smuzhiyun 			/* send failed */
224*4882a593Smuzhiyun 			dev_err(&rcfw->pdev->dev, "cmdq[%#x]=%#x send failed\n",
225*4882a593Smuzhiyun 				cookie, opcode);
226*4882a593Smuzhiyun 			return rc;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 		is_block ? mdelay(1) : usleep_range(500, 1000);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	} while (retry_cnt--);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (is_block)
233*4882a593Smuzhiyun 		rc = __block_for_resp(rcfw, cookie);
234*4882a593Smuzhiyun 	else
235*4882a593Smuzhiyun 		rc = __wait_for_resp(rcfw, cookie);
236*4882a593Smuzhiyun 	if (rc) {
237*4882a593Smuzhiyun 		/* timed out */
238*4882a593Smuzhiyun 		dev_err(&rcfw->pdev->dev, "cmdq[%#x]=%#x timedout (%d)msec\n",
239*4882a593Smuzhiyun 			cookie, opcode, RCFW_CMD_WAIT_TIME_MS);
240*4882a593Smuzhiyun 		set_bit(FIRMWARE_TIMED_OUT, &rcfw->cmdq.flags);
241*4882a593Smuzhiyun 		return rc;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (evnt->status) {
245*4882a593Smuzhiyun 		/* failed with status */
246*4882a593Smuzhiyun 		dev_err(&rcfw->pdev->dev, "cmdq[%#x]=%#x status %#x\n",
247*4882a593Smuzhiyun 			cookie, opcode, evnt->status);
248*4882a593Smuzhiyun 		rc = -EFAULT;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return rc;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun /* Completions */
bnxt_qplib_process_func_event(struct bnxt_qplib_rcfw * rcfw,struct creq_func_event * func_event)254*4882a593Smuzhiyun static int bnxt_qplib_process_func_event(struct bnxt_qplib_rcfw *rcfw,
255*4882a593Smuzhiyun 					 struct creq_func_event *func_event)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	int rc;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	switch (func_event->event) {
260*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TX_WQE_ERROR:
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TX_DATA_ERROR:
263*4882a593Smuzhiyun 		break;
264*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_RX_WQE_ERROR:
265*4882a593Smuzhiyun 		break;
266*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_RX_DATA_ERROR:
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CQ_ERROR:
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TQM_ERROR:
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCQ_ERROR:
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCS_ERROR:
275*4882a593Smuzhiyun 		/* SRQ ctx error, call srq_handler??
276*4882a593Smuzhiyun 		 * But there's no SRQ handle!
277*4882a593Smuzhiyun 		 */
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCC_ERROR:
280*4882a593Smuzhiyun 		break;
281*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCM_ERROR:
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TIM_ERROR:
284*4882a593Smuzhiyun 		break;
285*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_VF_COMM_REQUEST:
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_RESOURCE_EXHAUSTED:
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	default:
290*4882a593Smuzhiyun 		return -EINVAL;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	rc = rcfw->creq.aeq_handler(rcfw, (void *)func_event, NULL);
294*4882a593Smuzhiyun 	return rc;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
bnxt_qplib_process_qp_event(struct bnxt_qplib_rcfw * rcfw,struct creq_qp_event * qp_event)297*4882a593Smuzhiyun static int bnxt_qplib_process_qp_event(struct bnxt_qplib_rcfw *rcfw,
298*4882a593Smuzhiyun 				       struct creq_qp_event *qp_event)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct creq_qp_error_notification *err_event;
301*4882a593Smuzhiyun 	struct bnxt_qplib_hwq *hwq = &rcfw->cmdq.hwq;
302*4882a593Smuzhiyun 	struct bnxt_qplib_crsqe *crsqe;
303*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qp;
304*4882a593Smuzhiyun 	u16 cbit, blocked = 0;
305*4882a593Smuzhiyun 	struct pci_dev *pdev;
306*4882a593Smuzhiyun 	unsigned long flags;
307*4882a593Smuzhiyun 	__le16  mcookie;
308*4882a593Smuzhiyun 	u16 cookie;
309*4882a593Smuzhiyun 	int rc = 0;
310*4882a593Smuzhiyun 	u32 qp_id, tbl_indx;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	pdev = rcfw->pdev;
313*4882a593Smuzhiyun 	switch (qp_event->event) {
314*4882a593Smuzhiyun 	case CREQ_QP_EVENT_EVENT_QP_ERROR_NOTIFICATION:
315*4882a593Smuzhiyun 		err_event = (struct creq_qp_error_notification *)qp_event;
316*4882a593Smuzhiyun 		qp_id = le32_to_cpu(err_event->xid);
317*4882a593Smuzhiyun 		tbl_indx = map_qp_id_to_tbl_indx(qp_id, rcfw);
318*4882a593Smuzhiyun 		qp = rcfw->qp_tbl[tbl_indx].qp_handle;
319*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Received QP error notification\n");
320*4882a593Smuzhiyun 		dev_dbg(&pdev->dev,
321*4882a593Smuzhiyun 			"qpid 0x%x, req_err=0x%x, resp_err=0x%x\n",
322*4882a593Smuzhiyun 			qp_id, err_event->req_err_state_reason,
323*4882a593Smuzhiyun 			err_event->res_err_state_reason);
324*4882a593Smuzhiyun 		if (!qp)
325*4882a593Smuzhiyun 			break;
326*4882a593Smuzhiyun 		bnxt_qplib_mark_qp_error(qp);
327*4882a593Smuzhiyun 		rc = rcfw->creq.aeq_handler(rcfw, qp_event, qp);
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	default:
330*4882a593Smuzhiyun 		/*
331*4882a593Smuzhiyun 		 * Command Response
332*4882a593Smuzhiyun 		 * cmdq->lock needs to be acquired to synchronie
333*4882a593Smuzhiyun 		 * the command send and completion reaping. This function
334*4882a593Smuzhiyun 		 * is always called with creq->lock held. Using
335*4882a593Smuzhiyun 		 * the nested variant of spin_lock.
336*4882a593Smuzhiyun 		 *
337*4882a593Smuzhiyun 		 */
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		spin_lock_irqsave_nested(&hwq->lock, flags,
340*4882a593Smuzhiyun 					 SINGLE_DEPTH_NESTING);
341*4882a593Smuzhiyun 		cookie = le16_to_cpu(qp_event->cookie);
342*4882a593Smuzhiyun 		mcookie = qp_event->cookie;
343*4882a593Smuzhiyun 		blocked = cookie & RCFW_CMD_IS_BLOCKING;
344*4882a593Smuzhiyun 		cookie &= RCFW_MAX_COOKIE_VALUE;
345*4882a593Smuzhiyun 		cbit = cookie % rcfw->cmdq_depth;
346*4882a593Smuzhiyun 		crsqe = &rcfw->crsqe_tbl[cbit];
347*4882a593Smuzhiyun 		if (crsqe->resp &&
348*4882a593Smuzhiyun 		    crsqe->resp->cookie  == mcookie) {
349*4882a593Smuzhiyun 			memcpy(crsqe->resp, qp_event, sizeof(*qp_event));
350*4882a593Smuzhiyun 			crsqe->resp = NULL;
351*4882a593Smuzhiyun 		} else {
352*4882a593Smuzhiyun 			if (crsqe->resp && crsqe->resp->cookie)
353*4882a593Smuzhiyun 				dev_err(&pdev->dev,
354*4882a593Smuzhiyun 					"CMD %s cookie sent=%#x, recd=%#x\n",
355*4882a593Smuzhiyun 					crsqe->resp ? "mismatch" : "collision",
356*4882a593Smuzhiyun 					crsqe->resp ? crsqe->resp->cookie : 0,
357*4882a593Smuzhiyun 					mcookie);
358*4882a593Smuzhiyun 		}
359*4882a593Smuzhiyun 		if (!test_and_clear_bit(cbit, rcfw->cmdq.cmdq_bitmap))
360*4882a593Smuzhiyun 			dev_warn(&pdev->dev,
361*4882a593Smuzhiyun 				 "CMD bit %d was not requested\n", cbit);
362*4882a593Smuzhiyun 		hwq->cons += crsqe->req_size;
363*4882a593Smuzhiyun 		crsqe->req_size = 0;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		if (!blocked)
366*4882a593Smuzhiyun 			wake_up(&rcfw->cmdq.waitq);
367*4882a593Smuzhiyun 		spin_unlock_irqrestore(&hwq->lock, flags);
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 	return rc;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* SP - CREQ Completion handlers */
bnxt_qplib_service_creq(struct tasklet_struct * t)373*4882a593Smuzhiyun static void bnxt_qplib_service_creq(struct tasklet_struct *t)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct bnxt_qplib_rcfw *rcfw = from_tasklet(rcfw, t, creq.creq_tasklet);
376*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq = &rcfw->creq;
377*4882a593Smuzhiyun 	u32 type, budget = CREQ_ENTRY_POLL_BUDGET;
378*4882a593Smuzhiyun 	struct bnxt_qplib_hwq *hwq = &creq->hwq;
379*4882a593Smuzhiyun 	struct creq_base *creqe;
380*4882a593Smuzhiyun 	u32 sw_cons, raw_cons;
381*4882a593Smuzhiyun 	unsigned long flags;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* Service the CREQ until budget is over */
384*4882a593Smuzhiyun 	spin_lock_irqsave(&hwq->lock, flags);
385*4882a593Smuzhiyun 	raw_cons = hwq->cons;
386*4882a593Smuzhiyun 	while (budget > 0) {
387*4882a593Smuzhiyun 		sw_cons = HWQ_CMP(raw_cons, hwq);
388*4882a593Smuzhiyun 		creqe = bnxt_qplib_get_qe(hwq, sw_cons, NULL);
389*4882a593Smuzhiyun 		if (!CREQ_CMP_VALID(creqe, raw_cons, hwq->max_elements))
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 		/* The valid test of the entry must be done first before
392*4882a593Smuzhiyun 		 * reading any further.
393*4882a593Smuzhiyun 		 */
394*4882a593Smuzhiyun 		dma_rmb();
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		type = creqe->type & CREQ_BASE_TYPE_MASK;
397*4882a593Smuzhiyun 		switch (type) {
398*4882a593Smuzhiyun 		case CREQ_BASE_TYPE_QP_EVENT:
399*4882a593Smuzhiyun 			bnxt_qplib_process_qp_event
400*4882a593Smuzhiyun 				(rcfw, (struct creq_qp_event *)creqe);
401*4882a593Smuzhiyun 			creq->stats.creq_qp_event_processed++;
402*4882a593Smuzhiyun 			break;
403*4882a593Smuzhiyun 		case CREQ_BASE_TYPE_FUNC_EVENT:
404*4882a593Smuzhiyun 			if (!bnxt_qplib_process_func_event
405*4882a593Smuzhiyun 			    (rcfw, (struct creq_func_event *)creqe))
406*4882a593Smuzhiyun 				creq->stats.creq_func_event_processed++;
407*4882a593Smuzhiyun 			else
408*4882a593Smuzhiyun 				dev_warn(&rcfw->pdev->dev,
409*4882a593Smuzhiyun 					 "aeqe:%#x Not handled\n", type);
410*4882a593Smuzhiyun 			break;
411*4882a593Smuzhiyun 		default:
412*4882a593Smuzhiyun 			if (type != ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT)
413*4882a593Smuzhiyun 				dev_warn(&rcfw->pdev->dev,
414*4882a593Smuzhiyun 					 "creqe with event 0x%x not handled\n",
415*4882a593Smuzhiyun 					 type);
416*4882a593Smuzhiyun 			break;
417*4882a593Smuzhiyun 		}
418*4882a593Smuzhiyun 		raw_cons++;
419*4882a593Smuzhiyun 		budget--;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if (hwq->cons != raw_cons) {
423*4882a593Smuzhiyun 		hwq->cons = raw_cons;
424*4882a593Smuzhiyun 		bnxt_qplib_ring_nq_db(&creq->creq_db.dbinfo,
425*4882a593Smuzhiyun 				      rcfw->res->cctx, true);
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hwq->lock, flags);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
bnxt_qplib_creq_irq(int irq,void * dev_instance)430*4882a593Smuzhiyun static irqreturn_t bnxt_qplib_creq_irq(int irq, void *dev_instance)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct bnxt_qplib_rcfw *rcfw = dev_instance;
433*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
434*4882a593Smuzhiyun 	struct bnxt_qplib_hwq *hwq;
435*4882a593Smuzhiyun 	u32 sw_cons;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	creq = &rcfw->creq;
438*4882a593Smuzhiyun 	hwq = &creq->hwq;
439*4882a593Smuzhiyun 	/* Prefetch the CREQ element */
440*4882a593Smuzhiyun 	sw_cons = HWQ_CMP(hwq->cons, hwq);
441*4882a593Smuzhiyun 	prefetch(bnxt_qplib_get_qe(hwq, sw_cons, NULL));
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	tasklet_schedule(&creq->creq_tasklet);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return IRQ_HANDLED;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* RCFW */
bnxt_qplib_deinit_rcfw(struct bnxt_qplib_rcfw * rcfw)449*4882a593Smuzhiyun int bnxt_qplib_deinit_rcfw(struct bnxt_qplib_rcfw *rcfw)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct cmdq_deinitialize_fw req;
452*4882a593Smuzhiyun 	struct creq_deinitialize_fw_resp resp;
453*4882a593Smuzhiyun 	u16 cmd_flags = 0;
454*4882a593Smuzhiyun 	int rc;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	RCFW_CMD_PREP(req, DEINITIALIZE_FW, cmd_flags);
457*4882a593Smuzhiyun 	rc = bnxt_qplib_rcfw_send_message(rcfw, (void *)&req, (void *)&resp,
458*4882a593Smuzhiyun 					  NULL, 0);
459*4882a593Smuzhiyun 	if (rc)
460*4882a593Smuzhiyun 		return rc;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	clear_bit(FIRMWARE_INITIALIZED_FLAG, &rcfw->cmdq.flags);
463*4882a593Smuzhiyun 	return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
bnxt_qplib_init_rcfw(struct bnxt_qplib_rcfw * rcfw,struct bnxt_qplib_ctx * ctx,int is_virtfn)466*4882a593Smuzhiyun int bnxt_qplib_init_rcfw(struct bnxt_qplib_rcfw *rcfw,
467*4882a593Smuzhiyun 			 struct bnxt_qplib_ctx *ctx, int is_virtfn)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct creq_initialize_fw_resp resp;
470*4882a593Smuzhiyun 	struct cmdq_initialize_fw req;
471*4882a593Smuzhiyun 	u16 cmd_flags = 0;
472*4882a593Smuzhiyun 	u8 pgsz, lvl;
473*4882a593Smuzhiyun 	int rc;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	RCFW_CMD_PREP(req, INITIALIZE_FW, cmd_flags);
476*4882a593Smuzhiyun 	/* Supply (log-base-2-of-host-page-size - base-page-shift)
477*4882a593Smuzhiyun 	 * to bono to adjust the doorbell page sizes.
478*4882a593Smuzhiyun 	 */
479*4882a593Smuzhiyun 	req.log2_dbr_pg_size = cpu_to_le16(PAGE_SHIFT -
480*4882a593Smuzhiyun 					   RCFW_DBR_BASE_PAGE_SHIFT);
481*4882a593Smuzhiyun 	/*
482*4882a593Smuzhiyun 	 * Gen P5 devices doesn't require this allocation
483*4882a593Smuzhiyun 	 * as the L2 driver does the same for RoCE also.
484*4882a593Smuzhiyun 	 * Also, VFs need not setup the HW context area, PF
485*4882a593Smuzhiyun 	 * shall setup this area for VF. Skipping the
486*4882a593Smuzhiyun 	 * HW programming
487*4882a593Smuzhiyun 	 */
488*4882a593Smuzhiyun 	if (is_virtfn)
489*4882a593Smuzhiyun 		goto skip_ctx_setup;
490*4882a593Smuzhiyun 	if (bnxt_qplib_is_chip_gen_p5(rcfw->res->cctx))
491*4882a593Smuzhiyun 		goto config_vf_res;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	lvl = ctx->qpc_tbl.level;
494*4882a593Smuzhiyun 	pgsz = bnxt_qplib_base_pg_size(&ctx->qpc_tbl);
495*4882a593Smuzhiyun 	req.qpc_pg_size_qpc_lvl = (pgsz << CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT) |
496*4882a593Smuzhiyun 				   lvl;
497*4882a593Smuzhiyun 	lvl = ctx->mrw_tbl.level;
498*4882a593Smuzhiyun 	pgsz = bnxt_qplib_base_pg_size(&ctx->mrw_tbl);
499*4882a593Smuzhiyun 	req.mrw_pg_size_mrw_lvl = (pgsz << CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT) |
500*4882a593Smuzhiyun 				   lvl;
501*4882a593Smuzhiyun 	lvl = ctx->srqc_tbl.level;
502*4882a593Smuzhiyun 	pgsz = bnxt_qplib_base_pg_size(&ctx->srqc_tbl);
503*4882a593Smuzhiyun 	req.srq_pg_size_srq_lvl = (pgsz << CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT) |
504*4882a593Smuzhiyun 				   lvl;
505*4882a593Smuzhiyun 	lvl = ctx->cq_tbl.level;
506*4882a593Smuzhiyun 	pgsz = bnxt_qplib_base_pg_size(&ctx->cq_tbl);
507*4882a593Smuzhiyun 	req.cq_pg_size_cq_lvl = (pgsz << CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT) |
508*4882a593Smuzhiyun 				 lvl;
509*4882a593Smuzhiyun 	lvl = ctx->tim_tbl.level;
510*4882a593Smuzhiyun 	pgsz = bnxt_qplib_base_pg_size(&ctx->tim_tbl);
511*4882a593Smuzhiyun 	req.tim_pg_size_tim_lvl = (pgsz << CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT) |
512*4882a593Smuzhiyun 				   lvl;
513*4882a593Smuzhiyun 	lvl = ctx->tqm_ctx.pde.level;
514*4882a593Smuzhiyun 	pgsz = bnxt_qplib_base_pg_size(&ctx->tqm_ctx.pde);
515*4882a593Smuzhiyun 	req.tqm_pg_size_tqm_lvl = (pgsz << CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT) |
516*4882a593Smuzhiyun 				   lvl;
517*4882a593Smuzhiyun 	req.qpc_page_dir =
518*4882a593Smuzhiyun 		cpu_to_le64(ctx->qpc_tbl.pbl[PBL_LVL_0].pg_map_arr[0]);
519*4882a593Smuzhiyun 	req.mrw_page_dir =
520*4882a593Smuzhiyun 		cpu_to_le64(ctx->mrw_tbl.pbl[PBL_LVL_0].pg_map_arr[0]);
521*4882a593Smuzhiyun 	req.srq_page_dir =
522*4882a593Smuzhiyun 		cpu_to_le64(ctx->srqc_tbl.pbl[PBL_LVL_0].pg_map_arr[0]);
523*4882a593Smuzhiyun 	req.cq_page_dir =
524*4882a593Smuzhiyun 		cpu_to_le64(ctx->cq_tbl.pbl[PBL_LVL_0].pg_map_arr[0]);
525*4882a593Smuzhiyun 	req.tim_page_dir =
526*4882a593Smuzhiyun 		cpu_to_le64(ctx->tim_tbl.pbl[PBL_LVL_0].pg_map_arr[0]);
527*4882a593Smuzhiyun 	req.tqm_page_dir =
528*4882a593Smuzhiyun 		cpu_to_le64(ctx->tqm_ctx.pde.pbl[PBL_LVL_0].pg_map_arr[0]);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	req.number_of_qp = cpu_to_le32(ctx->qpc_tbl.max_elements);
531*4882a593Smuzhiyun 	req.number_of_mrw = cpu_to_le32(ctx->mrw_tbl.max_elements);
532*4882a593Smuzhiyun 	req.number_of_srq = cpu_to_le32(ctx->srqc_tbl.max_elements);
533*4882a593Smuzhiyun 	req.number_of_cq = cpu_to_le32(ctx->cq_tbl.max_elements);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun config_vf_res:
536*4882a593Smuzhiyun 	req.max_qp_per_vf = cpu_to_le32(ctx->vf_res.max_qp_per_vf);
537*4882a593Smuzhiyun 	req.max_mrw_per_vf = cpu_to_le32(ctx->vf_res.max_mrw_per_vf);
538*4882a593Smuzhiyun 	req.max_srq_per_vf = cpu_to_le32(ctx->vf_res.max_srq_per_vf);
539*4882a593Smuzhiyun 	req.max_cq_per_vf = cpu_to_le32(ctx->vf_res.max_cq_per_vf);
540*4882a593Smuzhiyun 	req.max_gid_per_vf = cpu_to_le32(ctx->vf_res.max_gid_per_vf);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun skip_ctx_setup:
543*4882a593Smuzhiyun 	req.stat_ctx_id = cpu_to_le32(ctx->stats.fw_id);
544*4882a593Smuzhiyun 	rc = bnxt_qplib_rcfw_send_message(rcfw, (void *)&req, (void *)&resp,
545*4882a593Smuzhiyun 					  NULL, 0);
546*4882a593Smuzhiyun 	if (rc)
547*4882a593Smuzhiyun 		return rc;
548*4882a593Smuzhiyun 	set_bit(FIRMWARE_INITIALIZED_FLAG, &rcfw->cmdq.flags);
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
bnxt_qplib_free_rcfw_channel(struct bnxt_qplib_rcfw * rcfw)552*4882a593Smuzhiyun void bnxt_qplib_free_rcfw_channel(struct bnxt_qplib_rcfw *rcfw)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	kfree(rcfw->cmdq.cmdq_bitmap);
555*4882a593Smuzhiyun 	kfree(rcfw->qp_tbl);
556*4882a593Smuzhiyun 	kfree(rcfw->crsqe_tbl);
557*4882a593Smuzhiyun 	bnxt_qplib_free_hwq(rcfw->res, &rcfw->cmdq.hwq);
558*4882a593Smuzhiyun 	bnxt_qplib_free_hwq(rcfw->res, &rcfw->creq.hwq);
559*4882a593Smuzhiyun 	rcfw->pdev = NULL;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
bnxt_qplib_alloc_rcfw_channel(struct bnxt_qplib_res * res,struct bnxt_qplib_rcfw * rcfw,struct bnxt_qplib_ctx * ctx,int qp_tbl_sz)562*4882a593Smuzhiyun int bnxt_qplib_alloc_rcfw_channel(struct bnxt_qplib_res *res,
563*4882a593Smuzhiyun 				  struct bnxt_qplib_rcfw *rcfw,
564*4882a593Smuzhiyun 				  struct bnxt_qplib_ctx *ctx,
565*4882a593Smuzhiyun 				  int qp_tbl_sz)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct bnxt_qplib_hwq_attr hwq_attr = {};
568*4882a593Smuzhiyun 	struct bnxt_qplib_sg_info sginfo = {};
569*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq;
570*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
571*4882a593Smuzhiyun 	u32 bmap_size = 0;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	rcfw->pdev = res->pdev;
574*4882a593Smuzhiyun 	cmdq = &rcfw->cmdq;
575*4882a593Smuzhiyun 	creq = &rcfw->creq;
576*4882a593Smuzhiyun 	rcfw->res = res;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	sginfo.pgsize = PAGE_SIZE;
579*4882a593Smuzhiyun 	sginfo.pgshft = PAGE_SHIFT;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	hwq_attr.sginfo = &sginfo;
582*4882a593Smuzhiyun 	hwq_attr.res = rcfw->res;
583*4882a593Smuzhiyun 	hwq_attr.depth = BNXT_QPLIB_CREQE_MAX_CNT;
584*4882a593Smuzhiyun 	hwq_attr.stride = BNXT_QPLIB_CREQE_UNITS;
585*4882a593Smuzhiyun 	hwq_attr.type = bnxt_qplib_get_hwq_type(res);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (bnxt_qplib_alloc_init_hwq(&creq->hwq, &hwq_attr)) {
588*4882a593Smuzhiyun 		dev_err(&rcfw->pdev->dev,
589*4882a593Smuzhiyun 			"HW channel CREQ allocation failed\n");
590*4882a593Smuzhiyun 		goto fail;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 	if (ctx->hwrm_intf_ver < HWRM_VERSION_RCFW_CMDQ_DEPTH_CHECK)
593*4882a593Smuzhiyun 		rcfw->cmdq_depth = BNXT_QPLIB_CMDQE_MAX_CNT_256;
594*4882a593Smuzhiyun 	else
595*4882a593Smuzhiyun 		rcfw->cmdq_depth = BNXT_QPLIB_CMDQE_MAX_CNT_8192;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	sginfo.pgsize = bnxt_qplib_cmdqe_page_size(rcfw->cmdq_depth);
598*4882a593Smuzhiyun 	hwq_attr.depth = rcfw->cmdq_depth;
599*4882a593Smuzhiyun 	hwq_attr.stride = BNXT_QPLIB_CMDQE_UNITS;
600*4882a593Smuzhiyun 	hwq_attr.type = HWQ_TYPE_CTX;
601*4882a593Smuzhiyun 	if (bnxt_qplib_alloc_init_hwq(&cmdq->hwq, &hwq_attr)) {
602*4882a593Smuzhiyun 		dev_err(&rcfw->pdev->dev,
603*4882a593Smuzhiyun 			"HW channel CMDQ allocation failed\n");
604*4882a593Smuzhiyun 		goto fail;
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	rcfw->crsqe_tbl = kcalloc(cmdq->hwq.max_elements,
608*4882a593Smuzhiyun 				  sizeof(*rcfw->crsqe_tbl), GFP_KERNEL);
609*4882a593Smuzhiyun 	if (!rcfw->crsqe_tbl)
610*4882a593Smuzhiyun 		goto fail;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	bmap_size = BITS_TO_LONGS(rcfw->cmdq_depth) * sizeof(unsigned long);
613*4882a593Smuzhiyun 	cmdq->cmdq_bitmap = kzalloc(bmap_size, GFP_KERNEL);
614*4882a593Smuzhiyun 	if (!cmdq->cmdq_bitmap)
615*4882a593Smuzhiyun 		goto fail;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Allocate one extra to hold the QP1 entries */
618*4882a593Smuzhiyun 	rcfw->qp_tbl_size = qp_tbl_sz + 1;
619*4882a593Smuzhiyun 	rcfw->qp_tbl = kcalloc(rcfw->qp_tbl_size, sizeof(struct bnxt_qplib_qp_node),
620*4882a593Smuzhiyun 			       GFP_KERNEL);
621*4882a593Smuzhiyun 	if (!rcfw->qp_tbl)
622*4882a593Smuzhiyun 		goto fail;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun fail:
627*4882a593Smuzhiyun 	bnxt_qplib_free_rcfw_channel(rcfw);
628*4882a593Smuzhiyun 	return -ENOMEM;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
bnxt_qplib_rcfw_stop_irq(struct bnxt_qplib_rcfw * rcfw,bool kill)631*4882a593Smuzhiyun void bnxt_qplib_rcfw_stop_irq(struct bnxt_qplib_rcfw *rcfw, bool kill)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	creq = &rcfw->creq;
636*4882a593Smuzhiyun 	tasklet_disable(&creq->creq_tasklet);
637*4882a593Smuzhiyun 	/* Mask h/w interrupts */
638*4882a593Smuzhiyun 	bnxt_qplib_ring_nq_db(&creq->creq_db.dbinfo, rcfw->res->cctx, false);
639*4882a593Smuzhiyun 	/* Sync with last running IRQ-handler */
640*4882a593Smuzhiyun 	synchronize_irq(creq->msix_vec);
641*4882a593Smuzhiyun 	if (kill)
642*4882a593Smuzhiyun 		tasklet_kill(&creq->creq_tasklet);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	if (creq->requested) {
645*4882a593Smuzhiyun 		free_irq(creq->msix_vec, rcfw);
646*4882a593Smuzhiyun 		creq->requested = false;
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
bnxt_qplib_disable_rcfw_channel(struct bnxt_qplib_rcfw * rcfw)650*4882a593Smuzhiyun void bnxt_qplib_disable_rcfw_channel(struct bnxt_qplib_rcfw *rcfw)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
653*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq;
654*4882a593Smuzhiyun 	unsigned long indx;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	creq = &rcfw->creq;
657*4882a593Smuzhiyun 	cmdq = &rcfw->cmdq;
658*4882a593Smuzhiyun 	/* Make sure the HW channel is stopped! */
659*4882a593Smuzhiyun 	bnxt_qplib_rcfw_stop_irq(rcfw, true);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	iounmap(cmdq->cmdq_mbox.reg.bar_reg);
662*4882a593Smuzhiyun 	iounmap(creq->creq_db.reg.bar_reg);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	indx = find_first_bit(cmdq->cmdq_bitmap, rcfw->cmdq_depth);
665*4882a593Smuzhiyun 	if (indx != rcfw->cmdq_depth)
666*4882a593Smuzhiyun 		dev_err(&rcfw->pdev->dev,
667*4882a593Smuzhiyun 			"disabling RCFW with pending cmd-bit %lx\n", indx);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	cmdq->cmdq_mbox.reg.bar_reg = NULL;
670*4882a593Smuzhiyun 	creq->creq_db.reg.bar_reg = NULL;
671*4882a593Smuzhiyun 	creq->aeq_handler = NULL;
672*4882a593Smuzhiyun 	creq->msix_vec = 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
bnxt_qplib_rcfw_start_irq(struct bnxt_qplib_rcfw * rcfw,int msix_vector,bool need_init)675*4882a593Smuzhiyun int bnxt_qplib_rcfw_start_irq(struct bnxt_qplib_rcfw *rcfw, int msix_vector,
676*4882a593Smuzhiyun 			      bool need_init)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
679*4882a593Smuzhiyun 	int rc;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	creq = &rcfw->creq;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (creq->requested)
684*4882a593Smuzhiyun 		return -EFAULT;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	creq->msix_vec = msix_vector;
687*4882a593Smuzhiyun 	if (need_init)
688*4882a593Smuzhiyun 		tasklet_setup(&creq->creq_tasklet, bnxt_qplib_service_creq);
689*4882a593Smuzhiyun 	else
690*4882a593Smuzhiyun 		tasklet_enable(&creq->creq_tasklet);
691*4882a593Smuzhiyun 	rc = request_irq(creq->msix_vec, bnxt_qplib_creq_irq, 0,
692*4882a593Smuzhiyun 			 "bnxt_qplib_creq", rcfw);
693*4882a593Smuzhiyun 	if (rc)
694*4882a593Smuzhiyun 		return rc;
695*4882a593Smuzhiyun 	creq->requested = true;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	bnxt_qplib_ring_nq_db(&creq->creq_db.dbinfo, rcfw->res->cctx, true);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
bnxt_qplib_map_cmdq_mbox(struct bnxt_qplib_rcfw * rcfw,bool is_vf)702*4882a593Smuzhiyun static int bnxt_qplib_map_cmdq_mbox(struct bnxt_qplib_rcfw *rcfw, bool is_vf)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_mbox *mbox;
705*4882a593Smuzhiyun 	resource_size_t bar_reg;
706*4882a593Smuzhiyun 	struct pci_dev *pdev;
707*4882a593Smuzhiyun 	u16 prod_offt;
708*4882a593Smuzhiyun 	int rc = 0;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	pdev = rcfw->pdev;
711*4882a593Smuzhiyun 	mbox = &rcfw->cmdq.cmdq_mbox;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	mbox->reg.bar_id = RCFW_COMM_PCI_BAR_REGION;
714*4882a593Smuzhiyun 	mbox->reg.len = RCFW_COMM_SIZE;
715*4882a593Smuzhiyun 	mbox->reg.bar_base = pci_resource_start(pdev, mbox->reg.bar_id);
716*4882a593Smuzhiyun 	if (!mbox->reg.bar_base) {
717*4882a593Smuzhiyun 		dev_err(&pdev->dev,
718*4882a593Smuzhiyun 			"QPLIB: CMDQ BAR region %d resc start is 0!\n",
719*4882a593Smuzhiyun 			mbox->reg.bar_id);
720*4882a593Smuzhiyun 		return -ENOMEM;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	bar_reg = mbox->reg.bar_base + RCFW_COMM_BASE_OFFSET;
724*4882a593Smuzhiyun 	mbox->reg.len = RCFW_COMM_SIZE;
725*4882a593Smuzhiyun 	mbox->reg.bar_reg = ioremap(bar_reg, mbox->reg.len);
726*4882a593Smuzhiyun 	if (!mbox->reg.bar_reg) {
727*4882a593Smuzhiyun 		dev_err(&pdev->dev,
728*4882a593Smuzhiyun 			"QPLIB: CMDQ BAR region %d mapping failed\n",
729*4882a593Smuzhiyun 			mbox->reg.bar_id);
730*4882a593Smuzhiyun 		return -ENOMEM;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	prod_offt = is_vf ? RCFW_VF_COMM_PROD_OFFSET :
734*4882a593Smuzhiyun 			    RCFW_PF_COMM_PROD_OFFSET;
735*4882a593Smuzhiyun 	mbox->prod = (void  __iomem *)(mbox->reg.bar_reg + prod_offt);
736*4882a593Smuzhiyun 	mbox->db = (void __iomem *)(mbox->reg.bar_reg + RCFW_COMM_TRIG_OFFSET);
737*4882a593Smuzhiyun 	return rc;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
bnxt_qplib_map_creq_db(struct bnxt_qplib_rcfw * rcfw,u32 reg_offt)740*4882a593Smuzhiyun static int bnxt_qplib_map_creq_db(struct bnxt_qplib_rcfw *rcfw, u32 reg_offt)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct bnxt_qplib_creq_db *creq_db;
743*4882a593Smuzhiyun 	resource_size_t bar_reg;
744*4882a593Smuzhiyun 	struct pci_dev *pdev;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	pdev = rcfw->pdev;
747*4882a593Smuzhiyun 	creq_db = &rcfw->creq.creq_db;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	creq_db->reg.bar_id = RCFW_COMM_CONS_PCI_BAR_REGION;
750*4882a593Smuzhiyun 	creq_db->reg.bar_base = pci_resource_start(pdev, creq_db->reg.bar_id);
751*4882a593Smuzhiyun 	if (!creq_db->reg.bar_id)
752*4882a593Smuzhiyun 		dev_err(&pdev->dev,
753*4882a593Smuzhiyun 			"QPLIB: CREQ BAR region %d resc start is 0!",
754*4882a593Smuzhiyun 			creq_db->reg.bar_id);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	bar_reg = creq_db->reg.bar_base + reg_offt;
757*4882a593Smuzhiyun 	/* Unconditionally map 8 bytes to support 57500 series */
758*4882a593Smuzhiyun 	creq_db->reg.len = 8;
759*4882a593Smuzhiyun 	creq_db->reg.bar_reg = ioremap(bar_reg, creq_db->reg.len);
760*4882a593Smuzhiyun 	if (!creq_db->reg.bar_reg) {
761*4882a593Smuzhiyun 		dev_err(&pdev->dev,
762*4882a593Smuzhiyun 			"QPLIB: CREQ BAR region %d mapping failed",
763*4882a593Smuzhiyun 			creq_db->reg.bar_id);
764*4882a593Smuzhiyun 		return -ENOMEM;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 	creq_db->dbinfo.db = creq_db->reg.bar_reg;
767*4882a593Smuzhiyun 	creq_db->dbinfo.hwq = &rcfw->creq.hwq;
768*4882a593Smuzhiyun 	creq_db->dbinfo.xid = rcfw->creq.ring_id;
769*4882a593Smuzhiyun 	return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
bnxt_qplib_start_rcfw(struct bnxt_qplib_rcfw * rcfw)772*4882a593Smuzhiyun static void bnxt_qplib_start_rcfw(struct bnxt_qplib_rcfw *rcfw)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq;
775*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
776*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_mbox *mbox;
777*4882a593Smuzhiyun 	struct cmdq_init init = {0};
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	cmdq = &rcfw->cmdq;
780*4882a593Smuzhiyun 	creq = &rcfw->creq;
781*4882a593Smuzhiyun 	mbox = &cmdq->cmdq_mbox;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	init.cmdq_pbl = cpu_to_le64(cmdq->hwq.pbl[PBL_LVL_0].pg_map_arr[0]);
784*4882a593Smuzhiyun 	init.cmdq_size_cmdq_lvl =
785*4882a593Smuzhiyun 			cpu_to_le16(((rcfw->cmdq_depth <<
786*4882a593Smuzhiyun 				      CMDQ_INIT_CMDQ_SIZE_SFT) &
787*4882a593Smuzhiyun 				    CMDQ_INIT_CMDQ_SIZE_MASK) |
788*4882a593Smuzhiyun 				    ((cmdq->hwq.level <<
789*4882a593Smuzhiyun 				      CMDQ_INIT_CMDQ_LVL_SFT) &
790*4882a593Smuzhiyun 				    CMDQ_INIT_CMDQ_LVL_MASK));
791*4882a593Smuzhiyun 	init.creq_ring_id = cpu_to_le16(creq->ring_id);
792*4882a593Smuzhiyun 	/* Write to the Bono mailbox register */
793*4882a593Smuzhiyun 	__iowrite32_copy(mbox->reg.bar_reg, &init, sizeof(init) / 4);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
bnxt_qplib_enable_rcfw_channel(struct bnxt_qplib_rcfw * rcfw,int msix_vector,int cp_bar_reg_off,int virt_fn,aeq_handler_t aeq_handler)796*4882a593Smuzhiyun int bnxt_qplib_enable_rcfw_channel(struct bnxt_qplib_rcfw *rcfw,
797*4882a593Smuzhiyun 				   int msix_vector,
798*4882a593Smuzhiyun 				   int cp_bar_reg_off, int virt_fn,
799*4882a593Smuzhiyun 				   aeq_handler_t aeq_handler)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct bnxt_qplib_cmdq_ctx *cmdq;
802*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
803*4882a593Smuzhiyun 	int rc;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	cmdq = &rcfw->cmdq;
806*4882a593Smuzhiyun 	creq = &rcfw->creq;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* Clear to defaults */
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	cmdq->seq_num = 0;
811*4882a593Smuzhiyun 	set_bit(FIRMWARE_FIRST_FLAG, &cmdq->flags);
812*4882a593Smuzhiyun 	init_waitqueue_head(&cmdq->waitq);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	creq->stats.creq_qp_event_processed = 0;
815*4882a593Smuzhiyun 	creq->stats.creq_func_event_processed = 0;
816*4882a593Smuzhiyun 	creq->aeq_handler = aeq_handler;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	rc = bnxt_qplib_map_cmdq_mbox(rcfw, virt_fn);
819*4882a593Smuzhiyun 	if (rc)
820*4882a593Smuzhiyun 		return rc;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	rc = bnxt_qplib_map_creq_db(rcfw, cp_bar_reg_off);
823*4882a593Smuzhiyun 	if (rc)
824*4882a593Smuzhiyun 		return rc;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	rc = bnxt_qplib_rcfw_start_irq(rcfw, msix_vector, true);
827*4882a593Smuzhiyun 	if (rc) {
828*4882a593Smuzhiyun 		dev_err(&rcfw->pdev->dev,
829*4882a593Smuzhiyun 			"Failed to request IRQ for CREQ rc = 0x%x\n", rc);
830*4882a593Smuzhiyun 		bnxt_qplib_disable_rcfw_channel(rcfw);
831*4882a593Smuzhiyun 		return rc;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	bnxt_qplib_start_rcfw(rcfw);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
bnxt_qplib_rcfw_alloc_sbuf(struct bnxt_qplib_rcfw * rcfw,u32 size)839*4882a593Smuzhiyun struct bnxt_qplib_rcfw_sbuf *bnxt_qplib_rcfw_alloc_sbuf(
840*4882a593Smuzhiyun 		struct bnxt_qplib_rcfw *rcfw,
841*4882a593Smuzhiyun 		u32 size)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	struct bnxt_qplib_rcfw_sbuf *sbuf;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	sbuf = kzalloc(sizeof(*sbuf), GFP_ATOMIC);
846*4882a593Smuzhiyun 	if (!sbuf)
847*4882a593Smuzhiyun 		return NULL;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	sbuf->size = size;
850*4882a593Smuzhiyun 	sbuf->sb = dma_alloc_coherent(&rcfw->pdev->dev, sbuf->size,
851*4882a593Smuzhiyun 				      &sbuf->dma_addr, GFP_ATOMIC);
852*4882a593Smuzhiyun 	if (!sbuf->sb)
853*4882a593Smuzhiyun 		goto bail;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	return sbuf;
856*4882a593Smuzhiyun bail:
857*4882a593Smuzhiyun 	kfree(sbuf);
858*4882a593Smuzhiyun 	return NULL;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
bnxt_qplib_rcfw_free_sbuf(struct bnxt_qplib_rcfw * rcfw,struct bnxt_qplib_rcfw_sbuf * sbuf)861*4882a593Smuzhiyun void bnxt_qplib_rcfw_free_sbuf(struct bnxt_qplib_rcfw *rcfw,
862*4882a593Smuzhiyun 			       struct bnxt_qplib_rcfw_sbuf *sbuf)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	if (sbuf->sb)
865*4882a593Smuzhiyun 		dma_free_coherent(&rcfw->pdev->dev, sbuf->size,
866*4882a593Smuzhiyun 				  sbuf->sb, sbuf->dma_addr);
867*4882a593Smuzhiyun 	kfree(sbuf);
868*4882a593Smuzhiyun }
869