xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/bnxt_re/main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Broadcom NetXtreme-E RoCE driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2016 - 2017, Broadcom. All rights reserved.  The term
5*4882a593Smuzhiyun  * Broadcom refers to Broadcom Limited and/or its subsidiaries.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
8*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
9*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
10*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
11*4882a593Smuzhiyun  * BSD license below:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
14*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
15*4882a593Smuzhiyun  * are met:
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
18*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
19*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
20*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
21*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
22*4882a593Smuzhiyun  *    distribution.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS''
25*4882a593Smuzhiyun  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
26*4882a593Smuzhiyun  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27*4882a593Smuzhiyun  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS
28*4882a593Smuzhiyun  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29*4882a593Smuzhiyun  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
31*4882a593Smuzhiyun  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
32*4882a593Smuzhiyun  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
33*4882a593Smuzhiyun  * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
34*4882a593Smuzhiyun  * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * Description: Main component of the bnxt_re driver
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <linux/module.h>
40*4882a593Smuzhiyun #include <linux/netdevice.h>
41*4882a593Smuzhiyun #include <linux/ethtool.h>
42*4882a593Smuzhiyun #include <linux/mutex.h>
43*4882a593Smuzhiyun #include <linux/list.h>
44*4882a593Smuzhiyun #include <linux/rculist.h>
45*4882a593Smuzhiyun #include <linux/spinlock.h>
46*4882a593Smuzhiyun #include <linux/pci.h>
47*4882a593Smuzhiyun #include <net/dcbnl.h>
48*4882a593Smuzhiyun #include <net/ipv6.h>
49*4882a593Smuzhiyun #include <net/addrconf.h>
50*4882a593Smuzhiyun #include <linux/if_ether.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
53*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
54*4882a593Smuzhiyun #include <rdma/ib_umem.h>
55*4882a593Smuzhiyun #include <rdma/ib_addr.h>
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #include "bnxt_ulp.h"
58*4882a593Smuzhiyun #include "roce_hsi.h"
59*4882a593Smuzhiyun #include "qplib_res.h"
60*4882a593Smuzhiyun #include "qplib_sp.h"
61*4882a593Smuzhiyun #include "qplib_fp.h"
62*4882a593Smuzhiyun #include "qplib_rcfw.h"
63*4882a593Smuzhiyun #include "bnxt_re.h"
64*4882a593Smuzhiyun #include "ib_verbs.h"
65*4882a593Smuzhiyun #include <rdma/bnxt_re-abi.h>
66*4882a593Smuzhiyun #include "bnxt.h"
67*4882a593Smuzhiyun #include "hw_counters.h"
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static char version[] =
70*4882a593Smuzhiyun 		BNXT_RE_DESC "\n";
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun MODULE_AUTHOR("Eddie Wai <eddie.wai@broadcom.com>");
73*4882a593Smuzhiyun MODULE_DESCRIPTION(BNXT_RE_DESC " Driver");
74*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* globals */
77*4882a593Smuzhiyun static struct list_head bnxt_re_dev_list = LIST_HEAD_INIT(bnxt_re_dev_list);
78*4882a593Smuzhiyun /* Mutex to protect the list of bnxt_re devices added */
79*4882a593Smuzhiyun static DEFINE_MUTEX(bnxt_re_dev_lock);
80*4882a593Smuzhiyun static struct workqueue_struct *bnxt_re_wq;
81*4882a593Smuzhiyun static void bnxt_re_remove_device(struct bnxt_re_dev *rdev);
82*4882a593Smuzhiyun static void bnxt_re_dealloc_driver(struct ib_device *ib_dev);
83*4882a593Smuzhiyun static void bnxt_re_stop_irq(void *handle);
84*4882a593Smuzhiyun 
bnxt_re_set_drv_mode(struct bnxt_re_dev * rdev,u8 mode)85*4882a593Smuzhiyun static void bnxt_re_set_drv_mode(struct bnxt_re_dev *rdev, u8 mode)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct bnxt_qplib_chip_ctx *cctx;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	cctx = rdev->chip_ctx;
90*4882a593Smuzhiyun 	cctx->modes.wqe_mode = bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx) ?
91*4882a593Smuzhiyun 			       mode : BNXT_QPLIB_WQE_MODE_STATIC;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
bnxt_re_destroy_chip_ctx(struct bnxt_re_dev * rdev)94*4882a593Smuzhiyun static void bnxt_re_destroy_chip_ctx(struct bnxt_re_dev *rdev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct bnxt_qplib_chip_ctx *chip_ctx;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (!rdev->chip_ctx)
99*4882a593Smuzhiyun 		return;
100*4882a593Smuzhiyun 	chip_ctx = rdev->chip_ctx;
101*4882a593Smuzhiyun 	rdev->chip_ctx = NULL;
102*4882a593Smuzhiyun 	rdev->rcfw.res = NULL;
103*4882a593Smuzhiyun 	rdev->qplib_res.cctx = NULL;
104*4882a593Smuzhiyun 	rdev->qplib_res.pdev = NULL;
105*4882a593Smuzhiyun 	rdev->qplib_res.netdev = NULL;
106*4882a593Smuzhiyun 	kfree(chip_ctx);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
bnxt_re_setup_chip_ctx(struct bnxt_re_dev * rdev,u8 wqe_mode)109*4882a593Smuzhiyun static int bnxt_re_setup_chip_ctx(struct bnxt_re_dev *rdev, u8 wqe_mode)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct bnxt_qplib_chip_ctx *chip_ctx;
112*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
113*4882a593Smuzhiyun 	struct bnxt *bp;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	en_dev = rdev->en_dev;
116*4882a593Smuzhiyun 	bp = netdev_priv(en_dev->net);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	chip_ctx = kzalloc(sizeof(*chip_ctx), GFP_KERNEL);
119*4882a593Smuzhiyun 	if (!chip_ctx)
120*4882a593Smuzhiyun 		return -ENOMEM;
121*4882a593Smuzhiyun 	chip_ctx->chip_num = bp->chip_num;
122*4882a593Smuzhiyun 	chip_ctx->hw_stats_size = bp->hw_ring_stats_size;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	rdev->chip_ctx = chip_ctx;
125*4882a593Smuzhiyun 	/* rest members to follow eventually */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	rdev->qplib_res.cctx = rdev->chip_ctx;
128*4882a593Smuzhiyun 	rdev->rcfw.res = &rdev->qplib_res;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	bnxt_re_set_drv_mode(rdev, wqe_mode);
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* SR-IOV helper functions */
135*4882a593Smuzhiyun 
bnxt_re_get_sriov_func_type(struct bnxt_re_dev * rdev)136*4882a593Smuzhiyun static void bnxt_re_get_sriov_func_type(struct bnxt_re_dev *rdev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct bnxt *bp;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	bp = netdev_priv(rdev->en_dev->net);
141*4882a593Smuzhiyun 	if (BNXT_VF(bp))
142*4882a593Smuzhiyun 		rdev->is_virtfn = 1;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Set the maximum number of each resource that the driver actually wants
146*4882a593Smuzhiyun  * to allocate. This may be up to the maximum number the firmware has
147*4882a593Smuzhiyun  * reserved for the function. The driver may choose to allocate fewer
148*4882a593Smuzhiyun  * resources than the firmware maximum.
149*4882a593Smuzhiyun  */
bnxt_re_limit_pf_res(struct bnxt_re_dev * rdev)150*4882a593Smuzhiyun static void bnxt_re_limit_pf_res(struct bnxt_re_dev *rdev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *attr;
153*4882a593Smuzhiyun 	struct bnxt_qplib_ctx *ctx;
154*4882a593Smuzhiyun 	int i;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	attr = &rdev->dev_attr;
157*4882a593Smuzhiyun 	ctx = &rdev->qplib_ctx;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ctx->qpc_count = min_t(u32, BNXT_RE_MAX_QPC_COUNT,
160*4882a593Smuzhiyun 			       attr->max_qp);
161*4882a593Smuzhiyun 	ctx->mrw_count = BNXT_RE_MAX_MRW_COUNT_256K;
162*4882a593Smuzhiyun 	/* Use max_mr from fw since max_mrw does not get set */
163*4882a593Smuzhiyun 	ctx->mrw_count = min_t(u32, ctx->mrw_count, attr->max_mr);
164*4882a593Smuzhiyun 	ctx->srqc_count = min_t(u32, BNXT_RE_MAX_SRQC_COUNT,
165*4882a593Smuzhiyun 				attr->max_srq);
166*4882a593Smuzhiyun 	ctx->cq_count = min_t(u32, BNXT_RE_MAX_CQ_COUNT, attr->max_cq);
167*4882a593Smuzhiyun 	if (!bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx))
168*4882a593Smuzhiyun 		for (i = 0; i < MAX_TQM_ALLOC_REQ; i++)
169*4882a593Smuzhiyun 			rdev->qplib_ctx.tqm_ctx.qcount[i] =
170*4882a593Smuzhiyun 			rdev->dev_attr.tqm_alloc_reqs[i];
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
bnxt_re_limit_vf_res(struct bnxt_qplib_ctx * qplib_ctx,u32 num_vf)173*4882a593Smuzhiyun static void bnxt_re_limit_vf_res(struct bnxt_qplib_ctx *qplib_ctx, u32 num_vf)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct bnxt_qplib_vf_res *vf_res;
176*4882a593Smuzhiyun 	u32 mrws = 0;
177*4882a593Smuzhiyun 	u32 vf_pct;
178*4882a593Smuzhiyun 	u32 nvfs;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	vf_res = &qplib_ctx->vf_res;
181*4882a593Smuzhiyun 	/*
182*4882a593Smuzhiyun 	 * Reserve a set of resources for the PF. Divide the remaining
183*4882a593Smuzhiyun 	 * resources among the VFs
184*4882a593Smuzhiyun 	 */
185*4882a593Smuzhiyun 	vf_pct = 100 - BNXT_RE_PCT_RSVD_FOR_PF;
186*4882a593Smuzhiyun 	nvfs = num_vf;
187*4882a593Smuzhiyun 	num_vf = 100 * num_vf;
188*4882a593Smuzhiyun 	vf_res->max_qp_per_vf = (qplib_ctx->qpc_count * vf_pct) / num_vf;
189*4882a593Smuzhiyun 	vf_res->max_srq_per_vf = (qplib_ctx->srqc_count * vf_pct) / num_vf;
190*4882a593Smuzhiyun 	vf_res->max_cq_per_vf = (qplib_ctx->cq_count * vf_pct) / num_vf;
191*4882a593Smuzhiyun 	/*
192*4882a593Smuzhiyun 	 * The driver allows many more MRs than other resources. If the
193*4882a593Smuzhiyun 	 * firmware does also, then reserve a fixed amount for the PF and
194*4882a593Smuzhiyun 	 * divide the rest among VFs. VFs may use many MRs for NFS
195*4882a593Smuzhiyun 	 * mounts, ISER, NVME applications, etc. If the firmware severely
196*4882a593Smuzhiyun 	 * restricts the number of MRs, then let PF have half and divide
197*4882a593Smuzhiyun 	 * the rest among VFs, as for the other resource types.
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	if (qplib_ctx->mrw_count < BNXT_RE_MAX_MRW_COUNT_64K) {
200*4882a593Smuzhiyun 		mrws = qplib_ctx->mrw_count * vf_pct;
201*4882a593Smuzhiyun 		nvfs = num_vf;
202*4882a593Smuzhiyun 	} else {
203*4882a593Smuzhiyun 		mrws = qplib_ctx->mrw_count - BNXT_RE_RESVD_MR_FOR_PF;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 	vf_res->max_mrw_per_vf = (mrws / nvfs);
206*4882a593Smuzhiyun 	vf_res->max_gid_per_vf = BNXT_RE_MAX_GID_PER_VF;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
bnxt_re_set_resource_limits(struct bnxt_re_dev * rdev)209*4882a593Smuzhiyun static void bnxt_re_set_resource_limits(struct bnxt_re_dev *rdev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	u32 num_vfs;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	memset(&rdev->qplib_ctx.vf_res, 0, sizeof(struct bnxt_qplib_vf_res));
214*4882a593Smuzhiyun 	bnxt_re_limit_pf_res(rdev);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	num_vfs =  bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx) ?
217*4882a593Smuzhiyun 			BNXT_RE_GEN_P5_MAX_VF : rdev->num_vfs;
218*4882a593Smuzhiyun 	if (num_vfs)
219*4882a593Smuzhiyun 		bnxt_re_limit_vf_res(&rdev->qplib_ctx, num_vfs);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* for handling bnxt_en callbacks later */
bnxt_re_stop(void * p)223*4882a593Smuzhiyun static void bnxt_re_stop(void *p)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
bnxt_re_start(void * p)227*4882a593Smuzhiyun static void bnxt_re_start(void *p)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
bnxt_re_sriov_config(void * p,int num_vfs)231*4882a593Smuzhiyun static void bnxt_re_sriov_config(void *p, int num_vfs)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = p;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (!rdev)
236*4882a593Smuzhiyun 		return;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	rdev->num_vfs = num_vfs;
239*4882a593Smuzhiyun 	if (!bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx)) {
240*4882a593Smuzhiyun 		bnxt_re_set_resource_limits(rdev);
241*4882a593Smuzhiyun 		bnxt_qplib_set_func_resources(&rdev->qplib_res, &rdev->rcfw,
242*4882a593Smuzhiyun 					      &rdev->qplib_ctx);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
bnxt_re_shutdown(void * p)246*4882a593Smuzhiyun static void bnxt_re_shutdown(void *p)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = p;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (!rdev)
251*4882a593Smuzhiyun 		return;
252*4882a593Smuzhiyun 	ASSERT_RTNL();
253*4882a593Smuzhiyun 	/* Release the MSIx vectors before queuing unregister */
254*4882a593Smuzhiyun 	bnxt_re_stop_irq(rdev);
255*4882a593Smuzhiyun 	ib_unregister_device_queued(&rdev->ibdev);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
bnxt_re_stop_irq(void * handle)258*4882a593Smuzhiyun static void bnxt_re_stop_irq(void *handle)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = (struct bnxt_re_dev *)handle;
261*4882a593Smuzhiyun 	struct bnxt_qplib_rcfw *rcfw = &rdev->rcfw;
262*4882a593Smuzhiyun 	struct bnxt_qplib_nq *nq;
263*4882a593Smuzhiyun 	int indx;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	for (indx = BNXT_RE_NQ_IDX; indx < rdev->num_msix; indx++) {
266*4882a593Smuzhiyun 		nq = &rdev->nq[indx - 1];
267*4882a593Smuzhiyun 		bnxt_qplib_nq_stop_irq(nq, false);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	bnxt_qplib_rcfw_stop_irq(rcfw, false);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
bnxt_re_start_irq(void * handle,struct bnxt_msix_entry * ent)273*4882a593Smuzhiyun static void bnxt_re_start_irq(void *handle, struct bnxt_msix_entry *ent)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = (struct bnxt_re_dev *)handle;
276*4882a593Smuzhiyun 	struct bnxt_msix_entry *msix_ent = rdev->msix_entries;
277*4882a593Smuzhiyun 	struct bnxt_qplib_rcfw *rcfw = &rdev->rcfw;
278*4882a593Smuzhiyun 	struct bnxt_qplib_nq *nq;
279*4882a593Smuzhiyun 	int indx, rc;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (!ent) {
282*4882a593Smuzhiyun 		/* Not setting the f/w timeout bit in rcfw.
283*4882a593Smuzhiyun 		 * During the driver unload the first command
284*4882a593Smuzhiyun 		 * to f/w will timeout and that will set the
285*4882a593Smuzhiyun 		 * timeout bit.
286*4882a593Smuzhiyun 		 */
287*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to re-start IRQs\n");
288*4882a593Smuzhiyun 		return;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Vectors may change after restart, so update with new vectors
292*4882a593Smuzhiyun 	 * in device sctructure.
293*4882a593Smuzhiyun 	 */
294*4882a593Smuzhiyun 	for (indx = 0; indx < rdev->num_msix; indx++)
295*4882a593Smuzhiyun 		rdev->msix_entries[indx].vector = ent[indx].vector;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	bnxt_qplib_rcfw_start_irq(rcfw, msix_ent[BNXT_RE_AEQ_IDX].vector,
298*4882a593Smuzhiyun 				  false);
299*4882a593Smuzhiyun 	for (indx = BNXT_RE_NQ_IDX ; indx < rdev->num_msix; indx++) {
300*4882a593Smuzhiyun 		nq = &rdev->nq[indx - 1];
301*4882a593Smuzhiyun 		rc = bnxt_qplib_nq_start_irq(nq, indx - 1,
302*4882a593Smuzhiyun 					     msix_ent[indx].vector, false);
303*4882a593Smuzhiyun 		if (rc)
304*4882a593Smuzhiyun 			ibdev_warn(&rdev->ibdev, "Failed to reinit NQ index %d\n",
305*4882a593Smuzhiyun 				   indx - 1);
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static struct bnxt_ulp_ops bnxt_re_ulp_ops = {
310*4882a593Smuzhiyun 	.ulp_async_notifier = NULL,
311*4882a593Smuzhiyun 	.ulp_stop = bnxt_re_stop,
312*4882a593Smuzhiyun 	.ulp_start = bnxt_re_start,
313*4882a593Smuzhiyun 	.ulp_sriov_config = bnxt_re_sriov_config,
314*4882a593Smuzhiyun 	.ulp_shutdown = bnxt_re_shutdown,
315*4882a593Smuzhiyun 	.ulp_irq_stop = bnxt_re_stop_irq,
316*4882a593Smuzhiyun 	.ulp_irq_restart = bnxt_re_start_irq
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* RoCE -> Net driver */
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /* Driver registration routines used to let the networking driver (bnxt_en)
322*4882a593Smuzhiyun  * to know that the RoCE driver is now installed
323*4882a593Smuzhiyun  */
bnxt_re_unregister_netdev(struct bnxt_re_dev * rdev)324*4882a593Smuzhiyun static int bnxt_re_unregister_netdev(struct bnxt_re_dev *rdev)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
327*4882a593Smuzhiyun 	int rc;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (!rdev)
330*4882a593Smuzhiyun 		return -EINVAL;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	en_dev = rdev->en_dev;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_unregister_device(rdev->en_dev,
335*4882a593Smuzhiyun 						    BNXT_ROCE_ULP);
336*4882a593Smuzhiyun 	return rc;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
bnxt_re_register_netdev(struct bnxt_re_dev * rdev)339*4882a593Smuzhiyun static int bnxt_re_register_netdev(struct bnxt_re_dev *rdev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
342*4882a593Smuzhiyun 	int rc = 0;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (!rdev)
345*4882a593Smuzhiyun 		return -EINVAL;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	en_dev = rdev->en_dev;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_register_device(en_dev, BNXT_ROCE_ULP,
350*4882a593Smuzhiyun 						  &bnxt_re_ulp_ops, rdev);
351*4882a593Smuzhiyun 	rdev->qplib_res.pdev = rdev->en_dev->pdev;
352*4882a593Smuzhiyun 	return rc;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
bnxt_re_free_msix(struct bnxt_re_dev * rdev)355*4882a593Smuzhiyun static int bnxt_re_free_msix(struct bnxt_re_dev *rdev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
358*4882a593Smuzhiyun 	int rc;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (!rdev)
361*4882a593Smuzhiyun 		return -EINVAL;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	en_dev = rdev->en_dev;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_free_msix(rdev->en_dev, BNXT_ROCE_ULP);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	return rc;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
bnxt_re_request_msix(struct bnxt_re_dev * rdev)371*4882a593Smuzhiyun static int bnxt_re_request_msix(struct bnxt_re_dev *rdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	int rc = 0, num_msix_want = BNXT_RE_MAX_MSIX, num_msix_got;
374*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (!rdev)
377*4882a593Smuzhiyun 		return -EINVAL;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	en_dev = rdev->en_dev;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	num_msix_want = min_t(u32, BNXT_RE_MAX_MSIX, num_online_cpus());
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	num_msix_got = en_dev->en_ops->bnxt_request_msix(en_dev, BNXT_ROCE_ULP,
384*4882a593Smuzhiyun 							 rdev->msix_entries,
385*4882a593Smuzhiyun 							 num_msix_want);
386*4882a593Smuzhiyun 	if (num_msix_got < BNXT_RE_MIN_MSIX) {
387*4882a593Smuzhiyun 		rc = -EINVAL;
388*4882a593Smuzhiyun 		goto done;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 	if (num_msix_got != num_msix_want) {
391*4882a593Smuzhiyun 		ibdev_warn(&rdev->ibdev,
392*4882a593Smuzhiyun 			   "Requested %d MSI-X vectors, got %d\n",
393*4882a593Smuzhiyun 			   num_msix_want, num_msix_got);
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 	rdev->num_msix = num_msix_got;
396*4882a593Smuzhiyun done:
397*4882a593Smuzhiyun 	return rc;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
bnxt_re_init_hwrm_hdr(struct bnxt_re_dev * rdev,struct input * hdr,u16 opcd,u16 crid,u16 trid)400*4882a593Smuzhiyun static void bnxt_re_init_hwrm_hdr(struct bnxt_re_dev *rdev, struct input *hdr,
401*4882a593Smuzhiyun 				  u16 opcd, u16 crid, u16 trid)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	hdr->req_type = cpu_to_le16(opcd);
404*4882a593Smuzhiyun 	hdr->cmpl_ring = cpu_to_le16(crid);
405*4882a593Smuzhiyun 	hdr->target_id = cpu_to_le16(trid);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
bnxt_re_fill_fw_msg(struct bnxt_fw_msg * fw_msg,void * msg,int msg_len,void * resp,int resp_max_len,int timeout)408*4882a593Smuzhiyun static void bnxt_re_fill_fw_msg(struct bnxt_fw_msg *fw_msg, void *msg,
409*4882a593Smuzhiyun 				int msg_len, void *resp, int resp_max_len,
410*4882a593Smuzhiyun 				int timeout)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	fw_msg->msg = msg;
413*4882a593Smuzhiyun 	fw_msg->msg_len = msg_len;
414*4882a593Smuzhiyun 	fw_msg->resp = resp;
415*4882a593Smuzhiyun 	fw_msg->resp_max_len = resp_max_len;
416*4882a593Smuzhiyun 	fw_msg->timeout = timeout;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
bnxt_re_net_ring_free(struct bnxt_re_dev * rdev,u16 fw_ring_id,int type)419*4882a593Smuzhiyun static int bnxt_re_net_ring_free(struct bnxt_re_dev *rdev,
420*4882a593Smuzhiyun 				 u16 fw_ring_id, int type)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
423*4882a593Smuzhiyun 	struct hwrm_ring_free_input req = {0};
424*4882a593Smuzhiyun 	struct hwrm_ring_free_output resp;
425*4882a593Smuzhiyun 	struct bnxt_fw_msg fw_msg;
426*4882a593Smuzhiyun 	int rc = -EINVAL;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (!en_dev)
429*4882a593Smuzhiyun 		return rc;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	memset(&fw_msg, 0, sizeof(fw_msg));
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	bnxt_re_init_hwrm_hdr(rdev, (void *)&req, HWRM_RING_FREE, -1, -1);
434*4882a593Smuzhiyun 	req.ring_type = type;
435*4882a593Smuzhiyun 	req.ring_id = cpu_to_le16(fw_ring_id);
436*4882a593Smuzhiyun 	bnxt_re_fill_fw_msg(&fw_msg, (void *)&req, sizeof(req), (void *)&resp,
437*4882a593Smuzhiyun 			    sizeof(resp), DFLT_HWRM_CMD_TIMEOUT);
438*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_send_fw_msg(en_dev, BNXT_ROCE_ULP, &fw_msg);
439*4882a593Smuzhiyun 	if (rc)
440*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to free HW ring:%d :%#x",
441*4882a593Smuzhiyun 			  req.ring_id, rc);
442*4882a593Smuzhiyun 	return rc;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
bnxt_re_net_ring_alloc(struct bnxt_re_dev * rdev,struct bnxt_re_ring_attr * ring_attr,u16 * fw_ring_id)445*4882a593Smuzhiyun static int bnxt_re_net_ring_alloc(struct bnxt_re_dev *rdev,
446*4882a593Smuzhiyun 				  struct bnxt_re_ring_attr *ring_attr,
447*4882a593Smuzhiyun 				  u16 *fw_ring_id)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
450*4882a593Smuzhiyun 	struct hwrm_ring_alloc_input req = {0};
451*4882a593Smuzhiyun 	struct hwrm_ring_alloc_output resp;
452*4882a593Smuzhiyun 	struct bnxt_fw_msg fw_msg;
453*4882a593Smuzhiyun 	int rc = -EINVAL;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (!en_dev)
456*4882a593Smuzhiyun 		return rc;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	memset(&fw_msg, 0, sizeof(fw_msg));
459*4882a593Smuzhiyun 	bnxt_re_init_hwrm_hdr(rdev, (void *)&req, HWRM_RING_ALLOC, -1, -1);
460*4882a593Smuzhiyun 	req.enables = 0;
461*4882a593Smuzhiyun 	req.page_tbl_addr =  cpu_to_le64(ring_attr->dma_arr[0]);
462*4882a593Smuzhiyun 	if (ring_attr->pages > 1) {
463*4882a593Smuzhiyun 		/* Page size is in log2 units */
464*4882a593Smuzhiyun 		req.page_size = BNXT_PAGE_SHIFT;
465*4882a593Smuzhiyun 		req.page_tbl_depth = 1;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 	req.fbo = 0;
468*4882a593Smuzhiyun 	/* Association of ring index with doorbell index and MSIX number */
469*4882a593Smuzhiyun 	req.logical_id = cpu_to_le16(ring_attr->lrid);
470*4882a593Smuzhiyun 	req.length = cpu_to_le32(ring_attr->depth + 1);
471*4882a593Smuzhiyun 	req.ring_type = ring_attr->type;
472*4882a593Smuzhiyun 	req.int_mode = ring_attr->mode;
473*4882a593Smuzhiyun 	bnxt_re_fill_fw_msg(&fw_msg, (void *)&req, sizeof(req), (void *)&resp,
474*4882a593Smuzhiyun 			    sizeof(resp), DFLT_HWRM_CMD_TIMEOUT);
475*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_send_fw_msg(en_dev, BNXT_ROCE_ULP, &fw_msg);
476*4882a593Smuzhiyun 	if (!rc)
477*4882a593Smuzhiyun 		*fw_ring_id = le16_to_cpu(resp.ring_id);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return rc;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
bnxt_re_net_stats_ctx_free(struct bnxt_re_dev * rdev,u32 fw_stats_ctx_id)482*4882a593Smuzhiyun static int bnxt_re_net_stats_ctx_free(struct bnxt_re_dev *rdev,
483*4882a593Smuzhiyun 				      u32 fw_stats_ctx_id)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
486*4882a593Smuzhiyun 	struct hwrm_stat_ctx_free_input req = {0};
487*4882a593Smuzhiyun 	struct bnxt_fw_msg fw_msg;
488*4882a593Smuzhiyun 	int rc = -EINVAL;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (!en_dev)
491*4882a593Smuzhiyun 		return rc;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	memset(&fw_msg, 0, sizeof(fw_msg));
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	bnxt_re_init_hwrm_hdr(rdev, (void *)&req, HWRM_STAT_CTX_FREE, -1, -1);
496*4882a593Smuzhiyun 	req.stat_ctx_id = cpu_to_le32(fw_stats_ctx_id);
497*4882a593Smuzhiyun 	bnxt_re_fill_fw_msg(&fw_msg, (void *)&req, sizeof(req), (void *)&req,
498*4882a593Smuzhiyun 			    sizeof(req), DFLT_HWRM_CMD_TIMEOUT);
499*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_send_fw_msg(en_dev, BNXT_ROCE_ULP, &fw_msg);
500*4882a593Smuzhiyun 	if (rc)
501*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to free HW stats context %#x",
502*4882a593Smuzhiyun 			  rc);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return rc;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
bnxt_re_net_stats_ctx_alloc(struct bnxt_re_dev * rdev,dma_addr_t dma_map,u32 * fw_stats_ctx_id)507*4882a593Smuzhiyun static int bnxt_re_net_stats_ctx_alloc(struct bnxt_re_dev *rdev,
508*4882a593Smuzhiyun 				       dma_addr_t dma_map,
509*4882a593Smuzhiyun 				       u32 *fw_stats_ctx_id)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	struct bnxt_qplib_chip_ctx *chip_ctx = rdev->chip_ctx;
512*4882a593Smuzhiyun 	struct hwrm_stat_ctx_alloc_output resp = {0};
513*4882a593Smuzhiyun 	struct hwrm_stat_ctx_alloc_input req = {0};
514*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
515*4882a593Smuzhiyun 	struct bnxt_fw_msg fw_msg;
516*4882a593Smuzhiyun 	int rc = -EINVAL;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	*fw_stats_ctx_id = INVALID_STATS_CTX_ID;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (!en_dev)
521*4882a593Smuzhiyun 		return rc;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	memset(&fw_msg, 0, sizeof(fw_msg));
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	bnxt_re_init_hwrm_hdr(rdev, (void *)&req, HWRM_STAT_CTX_ALLOC, -1, -1);
526*4882a593Smuzhiyun 	req.update_period_ms = cpu_to_le32(1000);
527*4882a593Smuzhiyun 	req.stats_dma_addr = cpu_to_le64(dma_map);
528*4882a593Smuzhiyun 	req.stats_dma_length = cpu_to_le16(chip_ctx->hw_stats_size);
529*4882a593Smuzhiyun 	req.stat_ctx_flags = STAT_CTX_ALLOC_REQ_STAT_CTX_FLAGS_ROCE;
530*4882a593Smuzhiyun 	bnxt_re_fill_fw_msg(&fw_msg, (void *)&req, sizeof(req), (void *)&resp,
531*4882a593Smuzhiyun 			    sizeof(resp), DFLT_HWRM_CMD_TIMEOUT);
532*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_send_fw_msg(en_dev, BNXT_ROCE_ULP, &fw_msg);
533*4882a593Smuzhiyun 	if (!rc)
534*4882a593Smuzhiyun 		*fw_stats_ctx_id = le32_to_cpu(resp.stat_ctx_id);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return rc;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* Device */
540*4882a593Smuzhiyun 
is_bnxt_re_dev(struct net_device * netdev)541*4882a593Smuzhiyun static bool is_bnxt_re_dev(struct net_device *netdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct ethtool_drvinfo drvinfo;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (netdev->ethtool_ops && netdev->ethtool_ops->get_drvinfo) {
546*4882a593Smuzhiyun 		memset(&drvinfo, 0, sizeof(drvinfo));
547*4882a593Smuzhiyun 		netdev->ethtool_ops->get_drvinfo(netdev, &drvinfo);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		if (strcmp(drvinfo.driver, "bnxt_en"))
550*4882a593Smuzhiyun 			return false;
551*4882a593Smuzhiyun 		return true;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 	return false;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
bnxt_re_from_netdev(struct net_device * netdev)556*4882a593Smuzhiyun static struct bnxt_re_dev *bnxt_re_from_netdev(struct net_device *netdev)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct ib_device *ibdev =
559*4882a593Smuzhiyun 		ib_device_get_by_netdev(netdev, RDMA_DRIVER_BNXT_RE);
560*4882a593Smuzhiyun 	if (!ibdev)
561*4882a593Smuzhiyun 		return NULL;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return container_of(ibdev, struct bnxt_re_dev, ibdev);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
bnxt_re_dev_unprobe(struct net_device * netdev,struct bnxt_en_dev * en_dev)566*4882a593Smuzhiyun static void bnxt_re_dev_unprobe(struct net_device *netdev,
567*4882a593Smuzhiyun 				struct bnxt_en_dev *en_dev)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	dev_put(netdev);
570*4882a593Smuzhiyun 	module_put(en_dev->pdev->driver->driver.owner);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
bnxt_re_dev_probe(struct net_device * netdev)573*4882a593Smuzhiyun static struct bnxt_en_dev *bnxt_re_dev_probe(struct net_device *netdev)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct bnxt *bp = netdev_priv(netdev);
576*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
577*4882a593Smuzhiyun 	struct pci_dev *pdev;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* Call bnxt_en's RoCE probe via indirect API */
580*4882a593Smuzhiyun 	if (!bp->ulp_probe)
581*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	en_dev = bp->ulp_probe(netdev);
584*4882a593Smuzhiyun 	if (IS_ERR(en_dev))
585*4882a593Smuzhiyun 		return en_dev;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	pdev = en_dev->pdev;
588*4882a593Smuzhiyun 	if (!pdev)
589*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (!(en_dev->flags & BNXT_EN_FLAG_ROCE_CAP)) {
592*4882a593Smuzhiyun 		dev_info(&pdev->dev,
593*4882a593Smuzhiyun 			"%s: probe error: RoCE is not supported on this device",
594*4882a593Smuzhiyun 			ROCE_DRV_MODULE_NAME);
595*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* Bump net device reference count */
599*4882a593Smuzhiyun 	if (!try_module_get(pdev->driver->driver.owner))
600*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	dev_hold(netdev);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return en_dev;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
hw_rev_show(struct device * device,struct device_attribute * attr,char * buf)607*4882a593Smuzhiyun static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
608*4882a593Smuzhiyun 			   char *buf)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev =
611*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct bnxt_re_dev, ibdev);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", rdev->en_dev->pdev->vendor);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun static DEVICE_ATTR_RO(hw_rev);
616*4882a593Smuzhiyun 
hca_type_show(struct device * device,struct device_attribute * attr,char * buf)617*4882a593Smuzhiyun static ssize_t hca_type_show(struct device *device,
618*4882a593Smuzhiyun 			     struct device_attribute *attr, char *buf)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev =
621*4882a593Smuzhiyun 		rdma_device_to_drv_device(device, struct bnxt_re_dev, ibdev);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, "%s\n", rdev->ibdev.node_desc);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun static DEVICE_ATTR_RO(hca_type);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun static struct attribute *bnxt_re_attributes[] = {
628*4882a593Smuzhiyun 	&dev_attr_hw_rev.attr,
629*4882a593Smuzhiyun 	&dev_attr_hca_type.attr,
630*4882a593Smuzhiyun 	NULL
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const struct attribute_group bnxt_re_dev_attr_group = {
634*4882a593Smuzhiyun 	.attrs = bnxt_re_attributes,
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static const struct ib_device_ops bnxt_re_dev_ops = {
638*4882a593Smuzhiyun 	.owner = THIS_MODULE,
639*4882a593Smuzhiyun 	.driver_id = RDMA_DRIVER_BNXT_RE,
640*4882a593Smuzhiyun 	.uverbs_abi_ver = BNXT_RE_ABI_VERSION,
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	.add_gid = bnxt_re_add_gid,
643*4882a593Smuzhiyun 	.alloc_hw_stats = bnxt_re_ib_alloc_hw_stats,
644*4882a593Smuzhiyun 	.alloc_mr = bnxt_re_alloc_mr,
645*4882a593Smuzhiyun 	.alloc_pd = bnxt_re_alloc_pd,
646*4882a593Smuzhiyun 	.alloc_ucontext = bnxt_re_alloc_ucontext,
647*4882a593Smuzhiyun 	.create_ah = bnxt_re_create_ah,
648*4882a593Smuzhiyun 	.create_cq = bnxt_re_create_cq,
649*4882a593Smuzhiyun 	.create_qp = bnxt_re_create_qp,
650*4882a593Smuzhiyun 	.create_srq = bnxt_re_create_srq,
651*4882a593Smuzhiyun 	.dealloc_driver = bnxt_re_dealloc_driver,
652*4882a593Smuzhiyun 	.dealloc_pd = bnxt_re_dealloc_pd,
653*4882a593Smuzhiyun 	.dealloc_ucontext = bnxt_re_dealloc_ucontext,
654*4882a593Smuzhiyun 	.del_gid = bnxt_re_del_gid,
655*4882a593Smuzhiyun 	.dereg_mr = bnxt_re_dereg_mr,
656*4882a593Smuzhiyun 	.destroy_ah = bnxt_re_destroy_ah,
657*4882a593Smuzhiyun 	.destroy_cq = bnxt_re_destroy_cq,
658*4882a593Smuzhiyun 	.destroy_qp = bnxt_re_destroy_qp,
659*4882a593Smuzhiyun 	.destroy_srq = bnxt_re_destroy_srq,
660*4882a593Smuzhiyun 	.get_dev_fw_str = bnxt_re_query_fw_str,
661*4882a593Smuzhiyun 	.get_dma_mr = bnxt_re_get_dma_mr,
662*4882a593Smuzhiyun 	.get_hw_stats = bnxt_re_ib_get_hw_stats,
663*4882a593Smuzhiyun 	.get_link_layer = bnxt_re_get_link_layer,
664*4882a593Smuzhiyun 	.get_port_immutable = bnxt_re_get_port_immutable,
665*4882a593Smuzhiyun 	.map_mr_sg = bnxt_re_map_mr_sg,
666*4882a593Smuzhiyun 	.mmap = bnxt_re_mmap,
667*4882a593Smuzhiyun 	.modify_ah = bnxt_re_modify_ah,
668*4882a593Smuzhiyun 	.modify_qp = bnxt_re_modify_qp,
669*4882a593Smuzhiyun 	.modify_srq = bnxt_re_modify_srq,
670*4882a593Smuzhiyun 	.poll_cq = bnxt_re_poll_cq,
671*4882a593Smuzhiyun 	.post_recv = bnxt_re_post_recv,
672*4882a593Smuzhiyun 	.post_send = bnxt_re_post_send,
673*4882a593Smuzhiyun 	.post_srq_recv = bnxt_re_post_srq_recv,
674*4882a593Smuzhiyun 	.query_ah = bnxt_re_query_ah,
675*4882a593Smuzhiyun 	.query_device = bnxt_re_query_device,
676*4882a593Smuzhiyun 	.query_pkey = bnxt_re_query_pkey,
677*4882a593Smuzhiyun 	.query_port = bnxt_re_query_port,
678*4882a593Smuzhiyun 	.query_qp = bnxt_re_query_qp,
679*4882a593Smuzhiyun 	.query_srq = bnxt_re_query_srq,
680*4882a593Smuzhiyun 	.reg_user_mr = bnxt_re_reg_user_mr,
681*4882a593Smuzhiyun 	.req_notify_cq = bnxt_re_req_notify_cq,
682*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_ah, bnxt_re_ah, ib_ah),
683*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_cq, bnxt_re_cq, ib_cq),
684*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_pd, bnxt_re_pd, ib_pd),
685*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_srq, bnxt_re_srq, ib_srq),
686*4882a593Smuzhiyun 	INIT_RDMA_OBJ_SIZE(ib_ucontext, bnxt_re_ucontext, ib_uctx),
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
bnxt_re_register_ib(struct bnxt_re_dev * rdev)689*4882a593Smuzhiyun static int bnxt_re_register_ib(struct bnxt_re_dev *rdev)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	struct ib_device *ibdev = &rdev->ibdev;
692*4882a593Smuzhiyun 	int ret;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* ib device init */
695*4882a593Smuzhiyun 	ibdev->node_type = RDMA_NODE_IB_CA;
696*4882a593Smuzhiyun 	strlcpy(ibdev->node_desc, BNXT_RE_DESC " HCA",
697*4882a593Smuzhiyun 		strlen(BNXT_RE_DESC) + 5);
698*4882a593Smuzhiyun 	ibdev->phys_port_cnt = 1;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	bnxt_qplib_get_guid(rdev->netdev->dev_addr, (u8 *)&ibdev->node_guid);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	ibdev->num_comp_vectors	= rdev->num_msix - 1;
703*4882a593Smuzhiyun 	ibdev->dev.parent = &rdev->en_dev->pdev->dev;
704*4882a593Smuzhiyun 	ibdev->local_dma_lkey = BNXT_QPLIB_RSVD_LKEY;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/* User space */
707*4882a593Smuzhiyun 	ibdev->uverbs_cmd_mask =
708*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_GET_CONTEXT)		|
709*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_QUERY_DEVICE)	|
710*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_QUERY_PORT)		|
711*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_ALLOC_PD)		|
712*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DEALLOC_PD)		|
713*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_REG_MR)		|
714*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_REREG_MR)		|
715*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DEREG_MR)		|
716*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
717*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_CREATE_CQ)		|
718*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_RESIZE_CQ)		|
719*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DESTROY_CQ)		|
720*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_CREATE_QP)		|
721*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_MODIFY_QP)		|
722*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_QUERY_QP)		|
723*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DESTROY_QP)		|
724*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_CREATE_SRQ)		|
725*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_MODIFY_SRQ)		|
726*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_QUERY_SRQ)		|
727*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DESTROY_SRQ)		|
728*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_CREATE_AH)		|
729*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_MODIFY_AH)		|
730*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_QUERY_AH)		|
731*4882a593Smuzhiyun 			(1ull << IB_USER_VERBS_CMD_DESTROY_AH);
732*4882a593Smuzhiyun 	/* POLL_CQ and REQ_NOTIFY_CQ is directly handled in libbnxt_re */
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	rdma_set_device_sysfs_group(ibdev, &bnxt_re_dev_attr_group);
736*4882a593Smuzhiyun 	ib_set_device_ops(ibdev, &bnxt_re_dev_ops);
737*4882a593Smuzhiyun 	ret = ib_device_set_netdev(&rdev->ibdev, rdev->netdev, 1);
738*4882a593Smuzhiyun 	if (ret)
739*4882a593Smuzhiyun 		return ret;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	dma_set_max_seg_size(&rdev->en_dev->pdev->dev, UINT_MAX);
742*4882a593Smuzhiyun 	return ib_register_device(ibdev, "bnxt_re%d", &rdev->en_dev->pdev->dev);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
bnxt_re_dev_remove(struct bnxt_re_dev * rdev)745*4882a593Smuzhiyun static void bnxt_re_dev_remove(struct bnxt_re_dev *rdev)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	dev_put(rdev->netdev);
748*4882a593Smuzhiyun 	rdev->netdev = NULL;
749*4882a593Smuzhiyun 	mutex_lock(&bnxt_re_dev_lock);
750*4882a593Smuzhiyun 	list_del_rcu(&rdev->list);
751*4882a593Smuzhiyun 	mutex_unlock(&bnxt_re_dev_lock);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	synchronize_rcu();
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
bnxt_re_dev_add(struct net_device * netdev,struct bnxt_en_dev * en_dev)756*4882a593Smuzhiyun static struct bnxt_re_dev *bnxt_re_dev_add(struct net_device *netdev,
757*4882a593Smuzhiyun 					   struct bnxt_en_dev *en_dev)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* Allocate bnxt_re_dev instance here */
762*4882a593Smuzhiyun 	rdev = ib_alloc_device(bnxt_re_dev, ibdev);
763*4882a593Smuzhiyun 	if (!rdev) {
764*4882a593Smuzhiyun 		ibdev_err(NULL, "%s: bnxt_re_dev allocation failure!",
765*4882a593Smuzhiyun 			  ROCE_DRV_MODULE_NAME);
766*4882a593Smuzhiyun 		return NULL;
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 	/* Default values */
769*4882a593Smuzhiyun 	rdev->netdev = netdev;
770*4882a593Smuzhiyun 	dev_hold(rdev->netdev);
771*4882a593Smuzhiyun 	rdev->en_dev = en_dev;
772*4882a593Smuzhiyun 	rdev->id = rdev->en_dev->pdev->devfn;
773*4882a593Smuzhiyun 	INIT_LIST_HEAD(&rdev->qp_list);
774*4882a593Smuzhiyun 	mutex_init(&rdev->qp_lock);
775*4882a593Smuzhiyun 	atomic_set(&rdev->qp_count, 0);
776*4882a593Smuzhiyun 	atomic_set(&rdev->cq_count, 0);
777*4882a593Smuzhiyun 	atomic_set(&rdev->srq_count, 0);
778*4882a593Smuzhiyun 	atomic_set(&rdev->mr_count, 0);
779*4882a593Smuzhiyun 	atomic_set(&rdev->mw_count, 0);
780*4882a593Smuzhiyun 	rdev->cosq[0] = 0xFFFF;
781*4882a593Smuzhiyun 	rdev->cosq[1] = 0xFFFF;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	mutex_lock(&bnxt_re_dev_lock);
784*4882a593Smuzhiyun 	list_add_tail_rcu(&rdev->list, &bnxt_re_dev_list);
785*4882a593Smuzhiyun 	mutex_unlock(&bnxt_re_dev_lock);
786*4882a593Smuzhiyun 	return rdev;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
bnxt_re_handle_unaffi_async_event(struct creq_func_event * unaffi_async)789*4882a593Smuzhiyun static int bnxt_re_handle_unaffi_async_event(struct creq_func_event
790*4882a593Smuzhiyun 					     *unaffi_async)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	switch (unaffi_async->event) {
793*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TX_WQE_ERROR:
794*4882a593Smuzhiyun 		break;
795*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TX_DATA_ERROR:
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_RX_WQE_ERROR:
798*4882a593Smuzhiyun 		break;
799*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_RX_DATA_ERROR:
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CQ_ERROR:
802*4882a593Smuzhiyun 		break;
803*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TQM_ERROR:
804*4882a593Smuzhiyun 		break;
805*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCQ_ERROR:
806*4882a593Smuzhiyun 		break;
807*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCS_ERROR:
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCC_ERROR:
810*4882a593Smuzhiyun 		break;
811*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_CFCM_ERROR:
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun 	case CREQ_FUNC_EVENT_EVENT_TIM_ERROR:
814*4882a593Smuzhiyun 		break;
815*4882a593Smuzhiyun 	default:
816*4882a593Smuzhiyun 		return -EINVAL;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 	return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
bnxt_re_handle_qp_async_event(struct creq_qp_event * qp_event,struct bnxt_re_qp * qp)821*4882a593Smuzhiyun static int bnxt_re_handle_qp_async_event(struct creq_qp_event *qp_event,
822*4882a593Smuzhiyun 					 struct bnxt_re_qp *qp)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct ib_event event;
825*4882a593Smuzhiyun 	unsigned int flags;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if (qp->qplib_qp.state == CMDQ_MODIFY_QP_NEW_STATE_ERR &&
828*4882a593Smuzhiyun 	    rdma_is_kernel_res(&qp->ib_qp.res)) {
829*4882a593Smuzhiyun 		flags = bnxt_re_lock_cqs(qp);
830*4882a593Smuzhiyun 		bnxt_qplib_add_flush_qp(&qp->qplib_qp);
831*4882a593Smuzhiyun 		bnxt_re_unlock_cqs(qp, flags);
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	memset(&event, 0, sizeof(event));
835*4882a593Smuzhiyun 	if (qp->qplib_qp.srq) {
836*4882a593Smuzhiyun 		event.device = &qp->rdev->ibdev;
837*4882a593Smuzhiyun 		event.element.qp = &qp->ib_qp;
838*4882a593Smuzhiyun 		event.event = IB_EVENT_QP_LAST_WQE_REACHED;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (event.device && qp->ib_qp.event_handler)
842*4882a593Smuzhiyun 		qp->ib_qp.event_handler(&event, qp->ib_qp.qp_context);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	return 0;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
bnxt_re_handle_affi_async_event(struct creq_qp_event * affi_async,void * obj)847*4882a593Smuzhiyun static int bnxt_re_handle_affi_async_event(struct creq_qp_event *affi_async,
848*4882a593Smuzhiyun 					   void *obj)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	int rc = 0;
851*4882a593Smuzhiyun 	u8 event;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (!obj)
854*4882a593Smuzhiyun 		return rc; /* QP was already dead, still return success */
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	event = affi_async->event;
857*4882a593Smuzhiyun 	if (event == CREQ_QP_EVENT_EVENT_QP_ERROR_NOTIFICATION) {
858*4882a593Smuzhiyun 		struct bnxt_qplib_qp *lib_qp = obj;
859*4882a593Smuzhiyun 		struct bnxt_re_qp *qp = container_of(lib_qp, struct bnxt_re_qp,
860*4882a593Smuzhiyun 						     qplib_qp);
861*4882a593Smuzhiyun 		rc = bnxt_re_handle_qp_async_event(affi_async, qp);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 	return rc;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
bnxt_re_aeq_handler(struct bnxt_qplib_rcfw * rcfw,void * aeqe,void * obj)866*4882a593Smuzhiyun static int bnxt_re_aeq_handler(struct bnxt_qplib_rcfw *rcfw,
867*4882a593Smuzhiyun 			       void *aeqe, void *obj)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct creq_qp_event *affi_async;
870*4882a593Smuzhiyun 	struct creq_func_event *unaffi_async;
871*4882a593Smuzhiyun 	u8 type;
872*4882a593Smuzhiyun 	int rc;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	type = ((struct creq_base *)aeqe)->type;
875*4882a593Smuzhiyun 	if (type == CREQ_BASE_TYPE_FUNC_EVENT) {
876*4882a593Smuzhiyun 		unaffi_async = aeqe;
877*4882a593Smuzhiyun 		rc = bnxt_re_handle_unaffi_async_event(unaffi_async);
878*4882a593Smuzhiyun 	} else {
879*4882a593Smuzhiyun 		affi_async = aeqe;
880*4882a593Smuzhiyun 		rc = bnxt_re_handle_affi_async_event(affi_async, obj);
881*4882a593Smuzhiyun 	}
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return rc;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
bnxt_re_srqn_handler(struct bnxt_qplib_nq * nq,struct bnxt_qplib_srq * handle,u8 event)886*4882a593Smuzhiyun static int bnxt_re_srqn_handler(struct bnxt_qplib_nq *nq,
887*4882a593Smuzhiyun 				struct bnxt_qplib_srq *handle, u8 event)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	struct bnxt_re_srq *srq = container_of(handle, struct bnxt_re_srq,
890*4882a593Smuzhiyun 					       qplib_srq);
891*4882a593Smuzhiyun 	struct ib_event ib_event;
892*4882a593Smuzhiyun 	int rc = 0;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (!srq) {
895*4882a593Smuzhiyun 		ibdev_err(NULL, "%s: SRQ is NULL, SRQN not handled",
896*4882a593Smuzhiyun 			  ROCE_DRV_MODULE_NAME);
897*4882a593Smuzhiyun 		rc = -EINVAL;
898*4882a593Smuzhiyun 		goto done;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 	ib_event.device = &srq->rdev->ibdev;
901*4882a593Smuzhiyun 	ib_event.element.srq = &srq->ib_srq;
902*4882a593Smuzhiyun 	if (event == NQ_SRQ_EVENT_EVENT_SRQ_THRESHOLD_EVENT)
903*4882a593Smuzhiyun 		ib_event.event = IB_EVENT_SRQ_LIMIT_REACHED;
904*4882a593Smuzhiyun 	else
905*4882a593Smuzhiyun 		ib_event.event = IB_EVENT_SRQ_ERR;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (srq->ib_srq.event_handler) {
908*4882a593Smuzhiyun 		/* Lock event_handler? */
909*4882a593Smuzhiyun 		(*srq->ib_srq.event_handler)(&ib_event,
910*4882a593Smuzhiyun 					     srq->ib_srq.srq_context);
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun done:
913*4882a593Smuzhiyun 	return rc;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
bnxt_re_cqn_handler(struct bnxt_qplib_nq * nq,struct bnxt_qplib_cq * handle)916*4882a593Smuzhiyun static int bnxt_re_cqn_handler(struct bnxt_qplib_nq *nq,
917*4882a593Smuzhiyun 			       struct bnxt_qplib_cq *handle)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	struct bnxt_re_cq *cq = container_of(handle, struct bnxt_re_cq,
920*4882a593Smuzhiyun 					     qplib_cq);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (!cq) {
923*4882a593Smuzhiyun 		ibdev_err(NULL, "%s: CQ is NULL, CQN not handled",
924*4882a593Smuzhiyun 			  ROCE_DRV_MODULE_NAME);
925*4882a593Smuzhiyun 		return -EINVAL;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 	if (cq->ib_cq.comp_handler) {
928*4882a593Smuzhiyun 		/* Lock comp_handler? */
929*4882a593Smuzhiyun 		(*cq->ib_cq.comp_handler)(&cq->ib_cq, cq->ib_cq.cq_context);
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun #define BNXT_RE_GEN_P5_PF_NQ_DB		0x10000
936*4882a593Smuzhiyun #define BNXT_RE_GEN_P5_VF_NQ_DB		0x4000
bnxt_re_get_nqdb_offset(struct bnxt_re_dev * rdev,u16 indx)937*4882a593Smuzhiyun static u32 bnxt_re_get_nqdb_offset(struct bnxt_re_dev *rdev, u16 indx)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	return bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx) ?
940*4882a593Smuzhiyun 		(rdev->is_virtfn ? BNXT_RE_GEN_P5_VF_NQ_DB :
941*4882a593Smuzhiyun 				   BNXT_RE_GEN_P5_PF_NQ_DB) :
942*4882a593Smuzhiyun 				   rdev->msix_entries[indx].db_offset;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
bnxt_re_cleanup_res(struct bnxt_re_dev * rdev)945*4882a593Smuzhiyun static void bnxt_re_cleanup_res(struct bnxt_re_dev *rdev)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	int i;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	for (i = 1; i < rdev->num_msix; i++)
950*4882a593Smuzhiyun 		bnxt_qplib_disable_nq(&rdev->nq[i - 1]);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (rdev->qplib_res.rcfw)
953*4882a593Smuzhiyun 		bnxt_qplib_cleanup_res(&rdev->qplib_res);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
bnxt_re_init_res(struct bnxt_re_dev * rdev)956*4882a593Smuzhiyun static int bnxt_re_init_res(struct bnxt_re_dev *rdev)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun 	int num_vec_enabled = 0;
959*4882a593Smuzhiyun 	int rc = 0, i;
960*4882a593Smuzhiyun 	u32 db_offt;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	bnxt_qplib_init_res(&rdev->qplib_res);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	for (i = 1; i < rdev->num_msix ; i++) {
965*4882a593Smuzhiyun 		db_offt = bnxt_re_get_nqdb_offset(rdev, i);
966*4882a593Smuzhiyun 		rc = bnxt_qplib_enable_nq(rdev->en_dev->pdev, &rdev->nq[i - 1],
967*4882a593Smuzhiyun 					  i - 1, rdev->msix_entries[i].vector,
968*4882a593Smuzhiyun 					  db_offt, &bnxt_re_cqn_handler,
969*4882a593Smuzhiyun 					  &bnxt_re_srqn_handler);
970*4882a593Smuzhiyun 		if (rc) {
971*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
972*4882a593Smuzhiyun 				  "Failed to enable NQ with rc = 0x%x", rc);
973*4882a593Smuzhiyun 			goto fail;
974*4882a593Smuzhiyun 		}
975*4882a593Smuzhiyun 		num_vec_enabled++;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun fail:
979*4882a593Smuzhiyun 	for (i = num_vec_enabled; i >= 0; i--)
980*4882a593Smuzhiyun 		bnxt_qplib_disable_nq(&rdev->nq[i]);
981*4882a593Smuzhiyun 	return rc;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
bnxt_re_free_nq_res(struct bnxt_re_dev * rdev)984*4882a593Smuzhiyun static void bnxt_re_free_nq_res(struct bnxt_re_dev *rdev)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	u8 type;
987*4882a593Smuzhiyun 	int i;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	for (i = 0; i < rdev->num_msix - 1; i++) {
990*4882a593Smuzhiyun 		type = bnxt_qplib_get_ring_type(rdev->chip_ctx);
991*4882a593Smuzhiyun 		bnxt_re_net_ring_free(rdev, rdev->nq[i].ring_id, type);
992*4882a593Smuzhiyun 		bnxt_qplib_free_nq(&rdev->nq[i]);
993*4882a593Smuzhiyun 		rdev->nq[i].res = NULL;
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
bnxt_re_free_res(struct bnxt_re_dev * rdev)997*4882a593Smuzhiyun static void bnxt_re_free_res(struct bnxt_re_dev *rdev)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	bnxt_re_free_nq_res(rdev);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	if (rdev->qplib_res.dpi_tbl.max) {
1002*4882a593Smuzhiyun 		bnxt_qplib_dealloc_dpi(&rdev->qplib_res,
1003*4882a593Smuzhiyun 				       &rdev->qplib_res.dpi_tbl,
1004*4882a593Smuzhiyun 				       &rdev->dpi_privileged);
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 	if (rdev->qplib_res.rcfw) {
1007*4882a593Smuzhiyun 		bnxt_qplib_free_res(&rdev->qplib_res);
1008*4882a593Smuzhiyun 		rdev->qplib_res.rcfw = NULL;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
bnxt_re_alloc_res(struct bnxt_re_dev * rdev)1012*4882a593Smuzhiyun static int bnxt_re_alloc_res(struct bnxt_re_dev *rdev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	struct bnxt_re_ring_attr rattr = {};
1015*4882a593Smuzhiyun 	int num_vec_created = 0;
1016*4882a593Smuzhiyun 	int rc = 0, i;
1017*4882a593Smuzhiyun 	u8 type;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/* Configure and allocate resources for qplib */
1020*4882a593Smuzhiyun 	rdev->qplib_res.rcfw = &rdev->rcfw;
1021*4882a593Smuzhiyun 	rc = bnxt_qplib_get_dev_attr(&rdev->rcfw, &rdev->dev_attr,
1022*4882a593Smuzhiyun 				     rdev->is_virtfn);
1023*4882a593Smuzhiyun 	if (rc)
1024*4882a593Smuzhiyun 		goto fail;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_res(&rdev->qplib_res, rdev->en_dev->pdev,
1027*4882a593Smuzhiyun 				  rdev->netdev, &rdev->dev_attr);
1028*4882a593Smuzhiyun 	if (rc)
1029*4882a593Smuzhiyun 		goto fail;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_dpi(&rdev->qplib_res.dpi_tbl,
1032*4882a593Smuzhiyun 				  &rdev->dpi_privileged,
1033*4882a593Smuzhiyun 				  rdev);
1034*4882a593Smuzhiyun 	if (rc)
1035*4882a593Smuzhiyun 		goto dealloc_res;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	for (i = 0; i < rdev->num_msix - 1; i++) {
1038*4882a593Smuzhiyun 		struct bnxt_qplib_nq *nq;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 		nq = &rdev->nq[i];
1041*4882a593Smuzhiyun 		nq->hwq.max_elements = BNXT_QPLIB_NQE_MAX_CNT;
1042*4882a593Smuzhiyun 		rc = bnxt_qplib_alloc_nq(&rdev->qplib_res, &rdev->nq[i]);
1043*4882a593Smuzhiyun 		if (rc) {
1044*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Alloc Failed NQ%d rc:%#x",
1045*4882a593Smuzhiyun 				  i, rc);
1046*4882a593Smuzhiyun 			goto free_nq;
1047*4882a593Smuzhiyun 		}
1048*4882a593Smuzhiyun 		type = bnxt_qplib_get_ring_type(rdev->chip_ctx);
1049*4882a593Smuzhiyun 		rattr.dma_arr = nq->hwq.pbl[PBL_LVL_0].pg_map_arr;
1050*4882a593Smuzhiyun 		rattr.pages = nq->hwq.pbl[rdev->nq[i].hwq.level].pg_count;
1051*4882a593Smuzhiyun 		rattr.type = type;
1052*4882a593Smuzhiyun 		rattr.mode = RING_ALLOC_REQ_INT_MODE_MSIX;
1053*4882a593Smuzhiyun 		rattr.depth = BNXT_QPLIB_NQE_MAX_CNT - 1;
1054*4882a593Smuzhiyun 		rattr.lrid = rdev->msix_entries[i + 1].ring_idx;
1055*4882a593Smuzhiyun 		rc = bnxt_re_net_ring_alloc(rdev, &rattr, &nq->ring_id);
1056*4882a593Smuzhiyun 		if (rc) {
1057*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
1058*4882a593Smuzhiyun 				  "Failed to allocate NQ fw id with rc = 0x%x",
1059*4882a593Smuzhiyun 				  rc);
1060*4882a593Smuzhiyun 			bnxt_qplib_free_nq(&rdev->nq[i]);
1061*4882a593Smuzhiyun 			goto free_nq;
1062*4882a593Smuzhiyun 		}
1063*4882a593Smuzhiyun 		num_vec_created++;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 	return 0;
1066*4882a593Smuzhiyun free_nq:
1067*4882a593Smuzhiyun 	for (i = num_vec_created - 1; i >= 0; i--) {
1068*4882a593Smuzhiyun 		type = bnxt_qplib_get_ring_type(rdev->chip_ctx);
1069*4882a593Smuzhiyun 		bnxt_re_net_ring_free(rdev, rdev->nq[i].ring_id, type);
1070*4882a593Smuzhiyun 		bnxt_qplib_free_nq(&rdev->nq[i]);
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 	bnxt_qplib_dealloc_dpi(&rdev->qplib_res,
1073*4882a593Smuzhiyun 			       &rdev->qplib_res.dpi_tbl,
1074*4882a593Smuzhiyun 			       &rdev->dpi_privileged);
1075*4882a593Smuzhiyun dealloc_res:
1076*4882a593Smuzhiyun 	bnxt_qplib_free_res(&rdev->qplib_res);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun fail:
1079*4882a593Smuzhiyun 	rdev->qplib_res.rcfw = NULL;
1080*4882a593Smuzhiyun 	return rc;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
bnxt_re_dispatch_event(struct ib_device * ibdev,struct ib_qp * qp,u8 port_num,enum ib_event_type event)1083*4882a593Smuzhiyun static void bnxt_re_dispatch_event(struct ib_device *ibdev, struct ib_qp *qp,
1084*4882a593Smuzhiyun 				   u8 port_num, enum ib_event_type event)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	struct ib_event ib_event;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	ib_event.device = ibdev;
1089*4882a593Smuzhiyun 	if (qp) {
1090*4882a593Smuzhiyun 		ib_event.element.qp = qp;
1091*4882a593Smuzhiyun 		ib_event.event = event;
1092*4882a593Smuzhiyun 		if (qp->event_handler)
1093*4882a593Smuzhiyun 			qp->event_handler(&ib_event, qp->qp_context);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	} else {
1096*4882a593Smuzhiyun 		ib_event.element.port_num = port_num;
1097*4882a593Smuzhiyun 		ib_event.event = event;
1098*4882a593Smuzhiyun 		ib_dispatch_event(&ib_event);
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun #define HWRM_QUEUE_PRI2COS_QCFG_INPUT_FLAGS_IVLAN      0x02
bnxt_re_query_hwrm_pri2cos(struct bnxt_re_dev * rdev,u8 dir,u64 * cid_map)1103*4882a593Smuzhiyun static int bnxt_re_query_hwrm_pri2cos(struct bnxt_re_dev *rdev, u8 dir,
1104*4882a593Smuzhiyun 				      u64 *cid_map)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	struct hwrm_queue_pri2cos_qcfg_input req = {0};
1107*4882a593Smuzhiyun 	struct bnxt *bp = netdev_priv(rdev->netdev);
1108*4882a593Smuzhiyun 	struct hwrm_queue_pri2cos_qcfg_output resp;
1109*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
1110*4882a593Smuzhiyun 	struct bnxt_fw_msg fw_msg;
1111*4882a593Smuzhiyun 	u32 flags = 0;
1112*4882a593Smuzhiyun 	u8 *qcfgmap, *tmp_map;
1113*4882a593Smuzhiyun 	int rc = 0, i;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (!cid_map)
1116*4882a593Smuzhiyun 		return -EINVAL;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	memset(&fw_msg, 0, sizeof(fw_msg));
1119*4882a593Smuzhiyun 	bnxt_re_init_hwrm_hdr(rdev, (void *)&req,
1120*4882a593Smuzhiyun 			      HWRM_QUEUE_PRI2COS_QCFG, -1, -1);
1121*4882a593Smuzhiyun 	flags |= (dir & 0x01);
1122*4882a593Smuzhiyun 	flags |= HWRM_QUEUE_PRI2COS_QCFG_INPUT_FLAGS_IVLAN;
1123*4882a593Smuzhiyun 	req.flags = cpu_to_le32(flags);
1124*4882a593Smuzhiyun 	req.port_id = bp->pf.port_id;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	bnxt_re_fill_fw_msg(&fw_msg, (void *)&req, sizeof(req), (void *)&resp,
1127*4882a593Smuzhiyun 			    sizeof(resp), DFLT_HWRM_CMD_TIMEOUT);
1128*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_send_fw_msg(en_dev, BNXT_ROCE_ULP, &fw_msg);
1129*4882a593Smuzhiyun 	if (rc)
1130*4882a593Smuzhiyun 		return rc;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if (resp.queue_cfg_info) {
1133*4882a593Smuzhiyun 		ibdev_warn(&rdev->ibdev,
1134*4882a593Smuzhiyun 			   "Asymmetric cos queue configuration detected");
1135*4882a593Smuzhiyun 		ibdev_warn(&rdev->ibdev,
1136*4882a593Smuzhiyun 			   " on device, QoS may not be fully functional\n");
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 	qcfgmap = &resp.pri0_cos_queue_id;
1139*4882a593Smuzhiyun 	tmp_map = (u8 *)cid_map;
1140*4882a593Smuzhiyun 	for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++)
1141*4882a593Smuzhiyun 		tmp_map[i] = qcfgmap[i];
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	return rc;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
bnxt_re_is_qp1_or_shadow_qp(struct bnxt_re_dev * rdev,struct bnxt_re_qp * qp)1146*4882a593Smuzhiyun static bool bnxt_re_is_qp1_or_shadow_qp(struct bnxt_re_dev *rdev,
1147*4882a593Smuzhiyun 					struct bnxt_re_qp *qp)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun 	return (qp->ib_qp.qp_type == IB_QPT_GSI) ||
1150*4882a593Smuzhiyun 	       (qp == rdev->gsi_ctx.gsi_sqp);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun 
bnxt_re_dev_stop(struct bnxt_re_dev * rdev)1153*4882a593Smuzhiyun static void bnxt_re_dev_stop(struct bnxt_re_dev *rdev)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	int mask = IB_QP_STATE;
1156*4882a593Smuzhiyun 	struct ib_qp_attr qp_attr;
1157*4882a593Smuzhiyun 	struct bnxt_re_qp *qp;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	qp_attr.qp_state = IB_QPS_ERR;
1160*4882a593Smuzhiyun 	mutex_lock(&rdev->qp_lock);
1161*4882a593Smuzhiyun 	list_for_each_entry(qp, &rdev->qp_list, list) {
1162*4882a593Smuzhiyun 		/* Modify the state of all QPs except QP1/Shadow QP */
1163*4882a593Smuzhiyun 		if (!bnxt_re_is_qp1_or_shadow_qp(rdev, qp)) {
1164*4882a593Smuzhiyun 			if (qp->qplib_qp.state !=
1165*4882a593Smuzhiyun 			    CMDQ_MODIFY_QP_NEW_STATE_RESET &&
1166*4882a593Smuzhiyun 			    qp->qplib_qp.state !=
1167*4882a593Smuzhiyun 			    CMDQ_MODIFY_QP_NEW_STATE_ERR) {
1168*4882a593Smuzhiyun 				bnxt_re_dispatch_event(&rdev->ibdev, &qp->ib_qp,
1169*4882a593Smuzhiyun 						       1, IB_EVENT_QP_FATAL);
1170*4882a593Smuzhiyun 				bnxt_re_modify_qp(&qp->ib_qp, &qp_attr, mask,
1171*4882a593Smuzhiyun 						  NULL);
1172*4882a593Smuzhiyun 			}
1173*4882a593Smuzhiyun 		}
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun 	mutex_unlock(&rdev->qp_lock);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun 
bnxt_re_update_gid(struct bnxt_re_dev * rdev)1178*4882a593Smuzhiyun static int bnxt_re_update_gid(struct bnxt_re_dev *rdev)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct bnxt_qplib_sgid_tbl *sgid_tbl = &rdev->qplib_res.sgid_tbl;
1181*4882a593Smuzhiyun 	struct bnxt_qplib_gid gid;
1182*4882a593Smuzhiyun 	u16 gid_idx, index;
1183*4882a593Smuzhiyun 	int rc = 0;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (!ib_device_try_get(&rdev->ibdev))
1186*4882a593Smuzhiyun 		return 0;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (!sgid_tbl) {
1189*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "QPLIB: SGID table not allocated");
1190*4882a593Smuzhiyun 		rc = -EINVAL;
1191*4882a593Smuzhiyun 		goto out;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	for (index = 0; index < sgid_tbl->active; index++) {
1195*4882a593Smuzhiyun 		gid_idx = sgid_tbl->hw_id[index];
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 		if (!memcmp(&sgid_tbl->tbl[index], &bnxt_qplib_gid_zero,
1198*4882a593Smuzhiyun 			    sizeof(bnxt_qplib_gid_zero)))
1199*4882a593Smuzhiyun 			continue;
1200*4882a593Smuzhiyun 		/* need to modify the VLAN enable setting of non VLAN GID only
1201*4882a593Smuzhiyun 		 * as setting is done for VLAN GID while adding GID
1202*4882a593Smuzhiyun 		 */
1203*4882a593Smuzhiyun 		if (sgid_tbl->vlan[index])
1204*4882a593Smuzhiyun 			continue;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		memcpy(&gid, &sgid_tbl->tbl[index], sizeof(gid));
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		rc = bnxt_qplib_update_sgid(sgid_tbl, &gid, gid_idx,
1209*4882a593Smuzhiyun 					    rdev->qplib_res.netdev->dev_addr);
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun out:
1212*4882a593Smuzhiyun 	ib_device_put(&rdev->ibdev);
1213*4882a593Smuzhiyun 	return rc;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
bnxt_re_get_priority_mask(struct bnxt_re_dev * rdev)1216*4882a593Smuzhiyun static u32 bnxt_re_get_priority_mask(struct bnxt_re_dev *rdev)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	u32 prio_map = 0, tmp_map = 0;
1219*4882a593Smuzhiyun 	struct net_device *netdev;
1220*4882a593Smuzhiyun 	struct dcb_app app;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	netdev = rdev->netdev;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	memset(&app, 0, sizeof(app));
1225*4882a593Smuzhiyun 	app.selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE;
1226*4882a593Smuzhiyun 	app.protocol = ETH_P_IBOE;
1227*4882a593Smuzhiyun 	tmp_map = dcb_ieee_getapp_mask(netdev, &app);
1228*4882a593Smuzhiyun 	prio_map = tmp_map;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	app.selector = IEEE_8021QAZ_APP_SEL_DGRAM;
1231*4882a593Smuzhiyun 	app.protocol = ROCE_V2_UDP_DPORT;
1232*4882a593Smuzhiyun 	tmp_map = dcb_ieee_getapp_mask(netdev, &app);
1233*4882a593Smuzhiyun 	prio_map |= tmp_map;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return prio_map;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
bnxt_re_parse_cid_map(u8 prio_map,u8 * cid_map,u16 * cosq)1238*4882a593Smuzhiyun static void bnxt_re_parse_cid_map(u8 prio_map, u8 *cid_map, u16 *cosq)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	u16 prio;
1241*4882a593Smuzhiyun 	u8 id;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	for (prio = 0, id = 0; prio < 8; prio++) {
1244*4882a593Smuzhiyun 		if (prio_map & (1 << prio)) {
1245*4882a593Smuzhiyun 			cosq[id] = cid_map[prio];
1246*4882a593Smuzhiyun 			id++;
1247*4882a593Smuzhiyun 			if (id == 2) /* Max 2 tcs supported */
1248*4882a593Smuzhiyun 				break;
1249*4882a593Smuzhiyun 		}
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun 
bnxt_re_setup_qos(struct bnxt_re_dev * rdev)1253*4882a593Smuzhiyun static int bnxt_re_setup_qos(struct bnxt_re_dev *rdev)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun 	u8 prio_map = 0;
1256*4882a593Smuzhiyun 	u64 cid_map;
1257*4882a593Smuzhiyun 	int rc;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* Get priority for roce */
1260*4882a593Smuzhiyun 	prio_map = bnxt_re_get_priority_mask(rdev);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (prio_map == rdev->cur_prio_map)
1263*4882a593Smuzhiyun 		return 0;
1264*4882a593Smuzhiyun 	rdev->cur_prio_map = prio_map;
1265*4882a593Smuzhiyun 	/* Get cosq id for this priority */
1266*4882a593Smuzhiyun 	rc = bnxt_re_query_hwrm_pri2cos(rdev, 0, &cid_map);
1267*4882a593Smuzhiyun 	if (rc) {
1268*4882a593Smuzhiyun 		ibdev_warn(&rdev->ibdev, "no cos for p_mask %x\n", prio_map);
1269*4882a593Smuzhiyun 		return rc;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 	/* Parse CoS IDs for app priority */
1272*4882a593Smuzhiyun 	bnxt_re_parse_cid_map(prio_map, (u8 *)&cid_map, rdev->cosq);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* Config BONO. */
1275*4882a593Smuzhiyun 	rc = bnxt_qplib_map_tc2cos(&rdev->qplib_res, rdev->cosq);
1276*4882a593Smuzhiyun 	if (rc) {
1277*4882a593Smuzhiyun 		ibdev_warn(&rdev->ibdev, "no tc for cos{%x, %x}\n",
1278*4882a593Smuzhiyun 			   rdev->cosq[0], rdev->cosq[1]);
1279*4882a593Smuzhiyun 		return rc;
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	/* Actual priorities are not programmed as they are already
1283*4882a593Smuzhiyun 	 * done by L2 driver; just enable or disable priority vlan tagging
1284*4882a593Smuzhiyun 	 */
1285*4882a593Smuzhiyun 	if ((prio_map == 0 && rdev->qplib_res.prio) ||
1286*4882a593Smuzhiyun 	    (prio_map != 0 && !rdev->qplib_res.prio)) {
1287*4882a593Smuzhiyun 		rdev->qplib_res.prio = prio_map ? true : false;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 		bnxt_re_update_gid(rdev);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	return 0;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun 
bnxt_re_query_hwrm_intf_version(struct bnxt_re_dev * rdev)1295*4882a593Smuzhiyun static void bnxt_re_query_hwrm_intf_version(struct bnxt_re_dev *rdev)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
1298*4882a593Smuzhiyun 	struct hwrm_ver_get_output resp = {0};
1299*4882a593Smuzhiyun 	struct hwrm_ver_get_input req = {0};
1300*4882a593Smuzhiyun 	struct bnxt_fw_msg fw_msg;
1301*4882a593Smuzhiyun 	int rc = 0;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	memset(&fw_msg, 0, sizeof(fw_msg));
1304*4882a593Smuzhiyun 	bnxt_re_init_hwrm_hdr(rdev, (void *)&req,
1305*4882a593Smuzhiyun 			      HWRM_VER_GET, -1, -1);
1306*4882a593Smuzhiyun 	req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
1307*4882a593Smuzhiyun 	req.hwrm_intf_min = HWRM_VERSION_MINOR;
1308*4882a593Smuzhiyun 	req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
1309*4882a593Smuzhiyun 	bnxt_re_fill_fw_msg(&fw_msg, (void *)&req, sizeof(req), (void *)&resp,
1310*4882a593Smuzhiyun 			    sizeof(resp), DFLT_HWRM_CMD_TIMEOUT);
1311*4882a593Smuzhiyun 	rc = en_dev->en_ops->bnxt_send_fw_msg(en_dev, BNXT_ROCE_ULP, &fw_msg);
1312*4882a593Smuzhiyun 	if (rc) {
1313*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to query HW version, rc = 0x%x",
1314*4882a593Smuzhiyun 			  rc);
1315*4882a593Smuzhiyun 		return;
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 	rdev->qplib_ctx.hwrm_intf_ver =
1318*4882a593Smuzhiyun 		(u64)le16_to_cpu(resp.hwrm_intf_major) << 48 |
1319*4882a593Smuzhiyun 		(u64)le16_to_cpu(resp.hwrm_intf_minor) << 32 |
1320*4882a593Smuzhiyun 		(u64)le16_to_cpu(resp.hwrm_intf_build) << 16 |
1321*4882a593Smuzhiyun 		le16_to_cpu(resp.hwrm_intf_patch);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
bnxt_re_ib_init(struct bnxt_re_dev * rdev)1324*4882a593Smuzhiyun static int bnxt_re_ib_init(struct bnxt_re_dev *rdev)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	int rc = 0;
1327*4882a593Smuzhiyun 	u32 event;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* Register ib dev */
1330*4882a593Smuzhiyun 	rc = bnxt_re_register_ib(rdev);
1331*4882a593Smuzhiyun 	if (rc) {
1332*4882a593Smuzhiyun 		pr_err("Failed to register with IB: %#x\n", rc);
1333*4882a593Smuzhiyun 		return rc;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 	dev_info(rdev_to_dev(rdev), "Device registered successfully");
1336*4882a593Smuzhiyun 	ib_get_eth_speed(&rdev->ibdev, 1, &rdev->active_speed,
1337*4882a593Smuzhiyun 			 &rdev->active_width);
1338*4882a593Smuzhiyun 	set_bit(BNXT_RE_FLAG_ISSUE_ROCE_STATS, &rdev->flags);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	event = netif_running(rdev->netdev) && netif_carrier_ok(rdev->netdev) ?
1341*4882a593Smuzhiyun 		IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	bnxt_re_dispatch_event(&rdev->ibdev, NULL, 1, event);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	return rc;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
bnxt_re_dev_uninit(struct bnxt_re_dev * rdev)1348*4882a593Smuzhiyun static void bnxt_re_dev_uninit(struct bnxt_re_dev *rdev)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	u8 type;
1351*4882a593Smuzhiyun 	int rc;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	if (test_and_clear_bit(BNXT_RE_FLAG_QOS_WORK_REG, &rdev->flags))
1354*4882a593Smuzhiyun 		cancel_delayed_work_sync(&rdev->worker);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (test_and_clear_bit(BNXT_RE_FLAG_RESOURCES_INITIALIZED,
1357*4882a593Smuzhiyun 			       &rdev->flags))
1358*4882a593Smuzhiyun 		bnxt_re_cleanup_res(rdev);
1359*4882a593Smuzhiyun 	if (test_and_clear_bit(BNXT_RE_FLAG_RESOURCES_ALLOCATED, &rdev->flags))
1360*4882a593Smuzhiyun 		bnxt_re_free_res(rdev);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	if (test_and_clear_bit(BNXT_RE_FLAG_RCFW_CHANNEL_EN, &rdev->flags)) {
1363*4882a593Smuzhiyun 		rc = bnxt_qplib_deinit_rcfw(&rdev->rcfw);
1364*4882a593Smuzhiyun 		if (rc)
1365*4882a593Smuzhiyun 			ibdev_warn(&rdev->ibdev,
1366*4882a593Smuzhiyun 				   "Failed to deinitialize RCFW: %#x", rc);
1367*4882a593Smuzhiyun 		bnxt_re_net_stats_ctx_free(rdev, rdev->qplib_ctx.stats.fw_id);
1368*4882a593Smuzhiyun 		bnxt_qplib_free_ctx(&rdev->qplib_res, &rdev->qplib_ctx);
1369*4882a593Smuzhiyun 		bnxt_qplib_disable_rcfw_channel(&rdev->rcfw);
1370*4882a593Smuzhiyun 		type = bnxt_qplib_get_ring_type(rdev->chip_ctx);
1371*4882a593Smuzhiyun 		bnxt_re_net_ring_free(rdev, rdev->rcfw.creq.ring_id, type);
1372*4882a593Smuzhiyun 		bnxt_qplib_free_rcfw_channel(&rdev->rcfw);
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 	if (test_and_clear_bit(BNXT_RE_FLAG_GOT_MSIX, &rdev->flags)) {
1375*4882a593Smuzhiyun 		rc = bnxt_re_free_msix(rdev);
1376*4882a593Smuzhiyun 		if (rc)
1377*4882a593Smuzhiyun 			ibdev_warn(&rdev->ibdev,
1378*4882a593Smuzhiyun 				   "Failed to free MSI-X vectors: %#x", rc);
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	bnxt_re_destroy_chip_ctx(rdev);
1382*4882a593Smuzhiyun 	if (test_and_clear_bit(BNXT_RE_FLAG_NETDEV_REGISTERED, &rdev->flags)) {
1383*4882a593Smuzhiyun 		rc = bnxt_re_unregister_netdev(rdev);
1384*4882a593Smuzhiyun 		if (rc)
1385*4882a593Smuzhiyun 			ibdev_warn(&rdev->ibdev,
1386*4882a593Smuzhiyun 				   "Failed to unregister with netdev: %#x", rc);
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun /* worker thread for polling periodic events. Now used for QoS programming*/
bnxt_re_worker(struct work_struct * work)1391*4882a593Smuzhiyun static void bnxt_re_worker(struct work_struct *work)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = container_of(work, struct bnxt_re_dev,
1394*4882a593Smuzhiyun 						worker.work);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	bnxt_re_setup_qos(rdev);
1397*4882a593Smuzhiyun 	schedule_delayed_work(&rdev->worker, msecs_to_jiffies(30000));
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun 
bnxt_re_dev_init(struct bnxt_re_dev * rdev,u8 wqe_mode)1400*4882a593Smuzhiyun static int bnxt_re_dev_init(struct bnxt_re_dev *rdev, u8 wqe_mode)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun 	struct bnxt_qplib_creq_ctx *creq;
1403*4882a593Smuzhiyun 	struct bnxt_re_ring_attr rattr;
1404*4882a593Smuzhiyun 	u32 db_offt;
1405*4882a593Smuzhiyun 	int vid;
1406*4882a593Smuzhiyun 	u8 type;
1407*4882a593Smuzhiyun 	int rc;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/* Registered a new RoCE device instance to netdev */
1410*4882a593Smuzhiyun 	memset(&rattr, 0, sizeof(rattr));
1411*4882a593Smuzhiyun 	rc = bnxt_re_register_netdev(rdev);
1412*4882a593Smuzhiyun 	if (rc) {
1413*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1414*4882a593Smuzhiyun 			  "Failed to register with netedev: %#x\n", rc);
1415*4882a593Smuzhiyun 		return -EINVAL;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 	set_bit(BNXT_RE_FLAG_NETDEV_REGISTERED, &rdev->flags);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	rc = bnxt_re_setup_chip_ctx(rdev, wqe_mode);
1420*4882a593Smuzhiyun 	if (rc) {
1421*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to get chip context\n");
1422*4882a593Smuzhiyun 		return -EINVAL;
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	/* Check whether VF or PF */
1426*4882a593Smuzhiyun 	bnxt_re_get_sriov_func_type(rdev);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	rc = bnxt_re_request_msix(rdev);
1429*4882a593Smuzhiyun 	if (rc) {
1430*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1431*4882a593Smuzhiyun 			  "Failed to get MSI-X vectors: %#x\n", rc);
1432*4882a593Smuzhiyun 		rc = -EINVAL;
1433*4882a593Smuzhiyun 		goto fail;
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 	set_bit(BNXT_RE_FLAG_GOT_MSIX, &rdev->flags);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	bnxt_re_query_hwrm_intf_version(rdev);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* Establish RCFW Communication Channel to initialize the context
1440*4882a593Smuzhiyun 	 * memory for the function and all child VFs
1441*4882a593Smuzhiyun 	 */
1442*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_rcfw_channel(&rdev->qplib_res, &rdev->rcfw,
1443*4882a593Smuzhiyun 					   &rdev->qplib_ctx,
1444*4882a593Smuzhiyun 					   BNXT_RE_MAX_QPC_COUNT);
1445*4882a593Smuzhiyun 	if (rc) {
1446*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1447*4882a593Smuzhiyun 			  "Failed to allocate RCFW Channel: %#x\n", rc);
1448*4882a593Smuzhiyun 		goto fail;
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	type = bnxt_qplib_get_ring_type(rdev->chip_ctx);
1452*4882a593Smuzhiyun 	creq = &rdev->rcfw.creq;
1453*4882a593Smuzhiyun 	rattr.dma_arr = creq->hwq.pbl[PBL_LVL_0].pg_map_arr;
1454*4882a593Smuzhiyun 	rattr.pages = creq->hwq.pbl[creq->hwq.level].pg_count;
1455*4882a593Smuzhiyun 	rattr.type = type;
1456*4882a593Smuzhiyun 	rattr.mode = RING_ALLOC_REQ_INT_MODE_MSIX;
1457*4882a593Smuzhiyun 	rattr.depth = BNXT_QPLIB_CREQE_MAX_CNT - 1;
1458*4882a593Smuzhiyun 	rattr.lrid = rdev->msix_entries[BNXT_RE_AEQ_IDX].ring_idx;
1459*4882a593Smuzhiyun 	rc = bnxt_re_net_ring_alloc(rdev, &rattr, &creq->ring_id);
1460*4882a593Smuzhiyun 	if (rc) {
1461*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to allocate CREQ: %#x\n", rc);
1462*4882a593Smuzhiyun 		goto free_rcfw;
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun 	db_offt = bnxt_re_get_nqdb_offset(rdev, BNXT_RE_AEQ_IDX);
1465*4882a593Smuzhiyun 	vid = rdev->msix_entries[BNXT_RE_AEQ_IDX].vector;
1466*4882a593Smuzhiyun 	rc = bnxt_qplib_enable_rcfw_channel(&rdev->rcfw,
1467*4882a593Smuzhiyun 					    vid, db_offt, rdev->is_virtfn,
1468*4882a593Smuzhiyun 					    &bnxt_re_aeq_handler);
1469*4882a593Smuzhiyun 	if (rc) {
1470*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to enable RCFW channel: %#x\n",
1471*4882a593Smuzhiyun 			  rc);
1472*4882a593Smuzhiyun 		goto free_ring;
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	rc = bnxt_qplib_get_dev_attr(&rdev->rcfw, &rdev->dev_attr,
1476*4882a593Smuzhiyun 				     rdev->is_virtfn);
1477*4882a593Smuzhiyun 	if (rc)
1478*4882a593Smuzhiyun 		goto disable_rcfw;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	bnxt_re_set_resource_limits(rdev);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_ctx(&rdev->qplib_res, &rdev->qplib_ctx, 0,
1483*4882a593Smuzhiyun 				  bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx));
1484*4882a593Smuzhiyun 	if (rc) {
1485*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1486*4882a593Smuzhiyun 			  "Failed to allocate QPLIB context: %#x\n", rc);
1487*4882a593Smuzhiyun 		goto disable_rcfw;
1488*4882a593Smuzhiyun 	}
1489*4882a593Smuzhiyun 	rc = bnxt_re_net_stats_ctx_alloc(rdev,
1490*4882a593Smuzhiyun 					 rdev->qplib_ctx.stats.dma_map,
1491*4882a593Smuzhiyun 					 &rdev->qplib_ctx.stats.fw_id);
1492*4882a593Smuzhiyun 	if (rc) {
1493*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1494*4882a593Smuzhiyun 			  "Failed to allocate stats context: %#x\n", rc);
1495*4882a593Smuzhiyun 		goto free_ctx;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	rc = bnxt_qplib_init_rcfw(&rdev->rcfw, &rdev->qplib_ctx,
1499*4882a593Smuzhiyun 				  rdev->is_virtfn);
1500*4882a593Smuzhiyun 	if (rc) {
1501*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1502*4882a593Smuzhiyun 			  "Failed to initialize RCFW: %#x\n", rc);
1503*4882a593Smuzhiyun 		goto free_sctx;
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun 	set_bit(BNXT_RE_FLAG_RCFW_CHANNEL_EN, &rdev->flags);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/* Resources based on the 'new' device caps */
1508*4882a593Smuzhiyun 	rc = bnxt_re_alloc_res(rdev);
1509*4882a593Smuzhiyun 	if (rc) {
1510*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1511*4882a593Smuzhiyun 			  "Failed to allocate resources: %#x\n", rc);
1512*4882a593Smuzhiyun 		goto fail;
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 	set_bit(BNXT_RE_FLAG_RESOURCES_ALLOCATED, &rdev->flags);
1515*4882a593Smuzhiyun 	rc = bnxt_re_init_res(rdev);
1516*4882a593Smuzhiyun 	if (rc) {
1517*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1518*4882a593Smuzhiyun 			  "Failed to initialize resources: %#x\n", rc);
1519*4882a593Smuzhiyun 		goto fail;
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	set_bit(BNXT_RE_FLAG_RESOURCES_INITIALIZED, &rdev->flags);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	if (!rdev->is_virtfn) {
1525*4882a593Smuzhiyun 		rc = bnxt_re_setup_qos(rdev);
1526*4882a593Smuzhiyun 		if (rc)
1527*4882a593Smuzhiyun 			ibdev_info(&rdev->ibdev,
1528*4882a593Smuzhiyun 				   "RoCE priority not yet configured\n");
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 		INIT_DELAYED_WORK(&rdev->worker, bnxt_re_worker);
1531*4882a593Smuzhiyun 		set_bit(BNXT_RE_FLAG_QOS_WORK_REG, &rdev->flags);
1532*4882a593Smuzhiyun 		schedule_delayed_work(&rdev->worker, msecs_to_jiffies(30000));
1533*4882a593Smuzhiyun 	}
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	return 0;
1536*4882a593Smuzhiyun free_sctx:
1537*4882a593Smuzhiyun 	bnxt_re_net_stats_ctx_free(rdev, rdev->qplib_ctx.stats.fw_id);
1538*4882a593Smuzhiyun free_ctx:
1539*4882a593Smuzhiyun 	bnxt_qplib_free_ctx(&rdev->qplib_res, &rdev->qplib_ctx);
1540*4882a593Smuzhiyun disable_rcfw:
1541*4882a593Smuzhiyun 	bnxt_qplib_disable_rcfw_channel(&rdev->rcfw);
1542*4882a593Smuzhiyun free_ring:
1543*4882a593Smuzhiyun 	type = bnxt_qplib_get_ring_type(rdev->chip_ctx);
1544*4882a593Smuzhiyun 	bnxt_re_net_ring_free(rdev, rdev->rcfw.creq.ring_id, type);
1545*4882a593Smuzhiyun free_rcfw:
1546*4882a593Smuzhiyun 	bnxt_qplib_free_rcfw_channel(&rdev->rcfw);
1547*4882a593Smuzhiyun fail:
1548*4882a593Smuzhiyun 	bnxt_re_dev_uninit(rdev);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	return rc;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
bnxt_re_dev_unreg(struct bnxt_re_dev * rdev)1553*4882a593Smuzhiyun static void bnxt_re_dev_unreg(struct bnxt_re_dev *rdev)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev = rdev->en_dev;
1556*4882a593Smuzhiyun 	struct net_device *netdev = rdev->netdev;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	bnxt_re_dev_remove(rdev);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (netdev)
1561*4882a593Smuzhiyun 		bnxt_re_dev_unprobe(netdev, en_dev);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
bnxt_re_dev_reg(struct bnxt_re_dev ** rdev,struct net_device * netdev)1564*4882a593Smuzhiyun static int bnxt_re_dev_reg(struct bnxt_re_dev **rdev, struct net_device *netdev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	struct bnxt_en_dev *en_dev;
1567*4882a593Smuzhiyun 	int rc = 0;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	if (!is_bnxt_re_dev(netdev))
1570*4882a593Smuzhiyun 		return -ENODEV;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	en_dev = bnxt_re_dev_probe(netdev);
1573*4882a593Smuzhiyun 	if (IS_ERR(en_dev)) {
1574*4882a593Smuzhiyun 		if (en_dev != ERR_PTR(-ENODEV))
1575*4882a593Smuzhiyun 			ibdev_err(&(*rdev)->ibdev, "%s: Failed to probe\n",
1576*4882a593Smuzhiyun 				  ROCE_DRV_MODULE_NAME);
1577*4882a593Smuzhiyun 		rc = PTR_ERR(en_dev);
1578*4882a593Smuzhiyun 		goto exit;
1579*4882a593Smuzhiyun 	}
1580*4882a593Smuzhiyun 	*rdev = bnxt_re_dev_add(netdev, en_dev);
1581*4882a593Smuzhiyun 	if (!*rdev) {
1582*4882a593Smuzhiyun 		rc = -ENOMEM;
1583*4882a593Smuzhiyun 		bnxt_re_dev_unprobe(netdev, en_dev);
1584*4882a593Smuzhiyun 		goto exit;
1585*4882a593Smuzhiyun 	}
1586*4882a593Smuzhiyun exit:
1587*4882a593Smuzhiyun 	return rc;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun 
bnxt_re_remove_device(struct bnxt_re_dev * rdev)1590*4882a593Smuzhiyun static void bnxt_re_remove_device(struct bnxt_re_dev *rdev)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	bnxt_re_dev_uninit(rdev);
1593*4882a593Smuzhiyun 	pci_dev_put(rdev->en_dev->pdev);
1594*4882a593Smuzhiyun 	bnxt_re_dev_unreg(rdev);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun 
bnxt_re_add_device(struct bnxt_re_dev ** rdev,struct net_device * netdev,u8 wqe_mode)1597*4882a593Smuzhiyun static int bnxt_re_add_device(struct bnxt_re_dev **rdev,
1598*4882a593Smuzhiyun 			      struct net_device *netdev, u8 wqe_mode)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun 	int rc;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	rc = bnxt_re_dev_reg(rdev, netdev);
1603*4882a593Smuzhiyun 	if (rc == -ENODEV)
1604*4882a593Smuzhiyun 		return rc;
1605*4882a593Smuzhiyun 	if (rc) {
1606*4882a593Smuzhiyun 		pr_err("Failed to register with the device %s: %#x\n",
1607*4882a593Smuzhiyun 		       netdev->name, rc);
1608*4882a593Smuzhiyun 		return rc;
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	pci_dev_get((*rdev)->en_dev->pdev);
1612*4882a593Smuzhiyun 	rc = bnxt_re_dev_init(*rdev, wqe_mode);
1613*4882a593Smuzhiyun 	if (rc) {
1614*4882a593Smuzhiyun 		pci_dev_put((*rdev)->en_dev->pdev);
1615*4882a593Smuzhiyun 		bnxt_re_dev_unreg(*rdev);
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	return rc;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun 
bnxt_re_dealloc_driver(struct ib_device * ib_dev)1621*4882a593Smuzhiyun static void bnxt_re_dealloc_driver(struct ib_device *ib_dev)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev =
1624*4882a593Smuzhiyun 		container_of(ib_dev, struct bnxt_re_dev, ibdev);
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	dev_info(rdev_to_dev(rdev), "Unregistering Device");
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	rtnl_lock();
1629*4882a593Smuzhiyun 	bnxt_re_remove_device(rdev);
1630*4882a593Smuzhiyun 	rtnl_unlock();
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun /* Handle all deferred netevents tasks */
bnxt_re_task(struct work_struct * work)1634*4882a593Smuzhiyun static void bnxt_re_task(struct work_struct *work)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun 	struct bnxt_re_work *re_work;
1637*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1638*4882a593Smuzhiyun 	int rc = 0;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	re_work = container_of(work, struct bnxt_re_work, work);
1641*4882a593Smuzhiyun 	rdev = re_work->rdev;
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	if (re_work->event == NETDEV_REGISTER) {
1644*4882a593Smuzhiyun 		rc = bnxt_re_ib_init(rdev);
1645*4882a593Smuzhiyun 		if (rc) {
1646*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
1647*4882a593Smuzhiyun 				  "Failed to register with IB: %#x", rc);
1648*4882a593Smuzhiyun 			rtnl_lock();
1649*4882a593Smuzhiyun 			bnxt_re_remove_device(rdev);
1650*4882a593Smuzhiyun 			rtnl_unlock();
1651*4882a593Smuzhiyun 			goto exit;
1652*4882a593Smuzhiyun 		}
1653*4882a593Smuzhiyun 		goto exit;
1654*4882a593Smuzhiyun 	}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (!ib_device_try_get(&rdev->ibdev))
1657*4882a593Smuzhiyun 		goto exit;
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	switch (re_work->event) {
1660*4882a593Smuzhiyun 	case NETDEV_UP:
1661*4882a593Smuzhiyun 		bnxt_re_dispatch_event(&rdev->ibdev, NULL, 1,
1662*4882a593Smuzhiyun 				       IB_EVENT_PORT_ACTIVE);
1663*4882a593Smuzhiyun 		break;
1664*4882a593Smuzhiyun 	case NETDEV_DOWN:
1665*4882a593Smuzhiyun 		bnxt_re_dev_stop(rdev);
1666*4882a593Smuzhiyun 		break;
1667*4882a593Smuzhiyun 	case NETDEV_CHANGE:
1668*4882a593Smuzhiyun 		if (!netif_carrier_ok(rdev->netdev))
1669*4882a593Smuzhiyun 			bnxt_re_dev_stop(rdev);
1670*4882a593Smuzhiyun 		else if (netif_carrier_ok(rdev->netdev))
1671*4882a593Smuzhiyun 			bnxt_re_dispatch_event(&rdev->ibdev, NULL, 1,
1672*4882a593Smuzhiyun 					       IB_EVENT_PORT_ACTIVE);
1673*4882a593Smuzhiyun 		ib_get_eth_speed(&rdev->ibdev, 1, &rdev->active_speed,
1674*4882a593Smuzhiyun 				 &rdev->active_width);
1675*4882a593Smuzhiyun 		break;
1676*4882a593Smuzhiyun 	default:
1677*4882a593Smuzhiyun 		break;
1678*4882a593Smuzhiyun 	}
1679*4882a593Smuzhiyun 	ib_device_put(&rdev->ibdev);
1680*4882a593Smuzhiyun exit:
1681*4882a593Smuzhiyun 	put_device(&rdev->ibdev.dev);
1682*4882a593Smuzhiyun 	kfree(re_work);
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun /*
1686*4882a593Smuzhiyun  * "Notifier chain callback can be invoked for the same chain from
1687*4882a593Smuzhiyun  * different CPUs at the same time".
1688*4882a593Smuzhiyun  *
1689*4882a593Smuzhiyun  * For cases when the netdev is already present, our call to the
1690*4882a593Smuzhiyun  * register_netdevice_notifier() will actually get the rtnl_lock()
1691*4882a593Smuzhiyun  * before sending NETDEV_REGISTER and (if up) NETDEV_UP
1692*4882a593Smuzhiyun  * events.
1693*4882a593Smuzhiyun  *
1694*4882a593Smuzhiyun  * But for cases when the netdev is not already present, the notifier
1695*4882a593Smuzhiyun  * chain is subjected to be invoked from different CPUs simultaneously.
1696*4882a593Smuzhiyun  *
1697*4882a593Smuzhiyun  * This is protected by the netdev_mutex.
1698*4882a593Smuzhiyun  */
bnxt_re_netdev_event(struct notifier_block * notifier,unsigned long event,void * ptr)1699*4882a593Smuzhiyun static int bnxt_re_netdev_event(struct notifier_block *notifier,
1700*4882a593Smuzhiyun 				unsigned long event, void *ptr)
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun 	struct net_device *real_dev, *netdev = netdev_notifier_info_to_dev(ptr);
1703*4882a593Smuzhiyun 	struct bnxt_re_work *re_work;
1704*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1705*4882a593Smuzhiyun 	int rc = 0;
1706*4882a593Smuzhiyun 	bool sch_work = false;
1707*4882a593Smuzhiyun 	bool release = true;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	real_dev = rdma_vlan_dev_real_dev(netdev);
1710*4882a593Smuzhiyun 	if (!real_dev)
1711*4882a593Smuzhiyun 		real_dev = netdev;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	rdev = bnxt_re_from_netdev(real_dev);
1714*4882a593Smuzhiyun 	if (!rdev && event != NETDEV_REGISTER)
1715*4882a593Smuzhiyun 		return NOTIFY_OK;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	if (real_dev != netdev)
1718*4882a593Smuzhiyun 		goto exit;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	switch (event) {
1721*4882a593Smuzhiyun 	case NETDEV_REGISTER:
1722*4882a593Smuzhiyun 		if (rdev)
1723*4882a593Smuzhiyun 			break;
1724*4882a593Smuzhiyun 		rc = bnxt_re_add_device(&rdev, real_dev,
1725*4882a593Smuzhiyun 					BNXT_QPLIB_WQE_MODE_STATIC);
1726*4882a593Smuzhiyun 		if (!rc)
1727*4882a593Smuzhiyun 			sch_work = true;
1728*4882a593Smuzhiyun 		release = false;
1729*4882a593Smuzhiyun 		break;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	case NETDEV_UNREGISTER:
1732*4882a593Smuzhiyun 		ib_unregister_device_queued(&rdev->ibdev);
1733*4882a593Smuzhiyun 		break;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	default:
1736*4882a593Smuzhiyun 		sch_work = true;
1737*4882a593Smuzhiyun 		break;
1738*4882a593Smuzhiyun 	}
1739*4882a593Smuzhiyun 	if (sch_work) {
1740*4882a593Smuzhiyun 		/* Allocate for the deferred task */
1741*4882a593Smuzhiyun 		re_work = kzalloc(sizeof(*re_work), GFP_ATOMIC);
1742*4882a593Smuzhiyun 		if (re_work) {
1743*4882a593Smuzhiyun 			get_device(&rdev->ibdev.dev);
1744*4882a593Smuzhiyun 			re_work->rdev = rdev;
1745*4882a593Smuzhiyun 			re_work->event = event;
1746*4882a593Smuzhiyun 			re_work->vlan_dev = (real_dev == netdev ?
1747*4882a593Smuzhiyun 					     NULL : netdev);
1748*4882a593Smuzhiyun 			INIT_WORK(&re_work->work, bnxt_re_task);
1749*4882a593Smuzhiyun 			queue_work(bnxt_re_wq, &re_work->work);
1750*4882a593Smuzhiyun 		}
1751*4882a593Smuzhiyun 	}
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun exit:
1754*4882a593Smuzhiyun 	if (rdev && release)
1755*4882a593Smuzhiyun 		ib_device_put(&rdev->ibdev);
1756*4882a593Smuzhiyun 	return NOTIFY_DONE;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun static struct notifier_block bnxt_re_netdev_notifier = {
1760*4882a593Smuzhiyun 	.notifier_call = bnxt_re_netdev_event
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun 
bnxt_re_mod_init(void)1763*4882a593Smuzhiyun static int __init bnxt_re_mod_init(void)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun 	int rc = 0;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	pr_info("%s: %s", ROCE_DRV_MODULE_NAME, version);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	bnxt_re_wq = create_singlethread_workqueue("bnxt_re");
1770*4882a593Smuzhiyun 	if (!bnxt_re_wq)
1771*4882a593Smuzhiyun 		return -ENOMEM;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	INIT_LIST_HEAD(&bnxt_re_dev_list);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	rc = register_netdevice_notifier(&bnxt_re_netdev_notifier);
1776*4882a593Smuzhiyun 	if (rc) {
1777*4882a593Smuzhiyun 		pr_err("%s: Cannot register to netdevice_notifier",
1778*4882a593Smuzhiyun 		       ROCE_DRV_MODULE_NAME);
1779*4882a593Smuzhiyun 		goto err_netdev;
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun 	return 0;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun err_netdev:
1784*4882a593Smuzhiyun 	destroy_workqueue(bnxt_re_wq);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	return rc;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun 
bnxt_re_mod_exit(void)1789*4882a593Smuzhiyun static void __exit bnxt_re_mod_exit(void)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	unregister_netdevice_notifier(&bnxt_re_netdev_notifier);
1794*4882a593Smuzhiyun 	if (bnxt_re_wq)
1795*4882a593Smuzhiyun 		destroy_workqueue(bnxt_re_wq);
1796*4882a593Smuzhiyun 	list_for_each_entry(rdev, &bnxt_re_dev_list, list) {
1797*4882a593Smuzhiyun 		/* VF device removal should be called before the removal
1798*4882a593Smuzhiyun 		 * of PF device. Queue VFs unregister first, so that VFs
1799*4882a593Smuzhiyun 		 * shall be removed before the PF during the call of
1800*4882a593Smuzhiyun 		 * ib_unregister_driver.
1801*4882a593Smuzhiyun 		 */
1802*4882a593Smuzhiyun 		if (rdev->is_virtfn)
1803*4882a593Smuzhiyun 			ib_unregister_device(&rdev->ibdev);
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 	ib_unregister_driver(RDMA_DRIVER_BNXT_RE);
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun module_init(bnxt_re_mod_init);
1809*4882a593Smuzhiyun module_exit(bnxt_re_mod_exit);
1810