xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/bnxt_re/ib_verbs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Broadcom NetXtreme-E RoCE driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2016 - 2017, Broadcom. All rights reserved.  The term
5*4882a593Smuzhiyun  * Broadcom refers to Broadcom Limited and/or its subsidiaries.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
8*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
9*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
10*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
11*4882a593Smuzhiyun  * BSD license below:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
14*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
15*4882a593Smuzhiyun  * are met:
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
18*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
19*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
20*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
21*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
22*4882a593Smuzhiyun  *    distribution.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS''
25*4882a593Smuzhiyun  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
26*4882a593Smuzhiyun  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27*4882a593Smuzhiyun  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS
28*4882a593Smuzhiyun  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29*4882a593Smuzhiyun  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
31*4882a593Smuzhiyun  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
32*4882a593Smuzhiyun  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
33*4882a593Smuzhiyun  * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
34*4882a593Smuzhiyun  * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * Description: IB Verbs interpreter
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <linux/interrupt.h>
40*4882a593Smuzhiyun #include <linux/types.h>
41*4882a593Smuzhiyun #include <linux/pci.h>
42*4882a593Smuzhiyun #include <linux/netdevice.h>
43*4882a593Smuzhiyun #include <linux/if_ether.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
46*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
47*4882a593Smuzhiyun #include <rdma/ib_umem.h>
48*4882a593Smuzhiyun #include <rdma/ib_addr.h>
49*4882a593Smuzhiyun #include <rdma/ib_mad.h>
50*4882a593Smuzhiyun #include <rdma/ib_cache.h>
51*4882a593Smuzhiyun #include <rdma/uverbs_ioctl.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include "bnxt_ulp.h"
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #include "roce_hsi.h"
56*4882a593Smuzhiyun #include "qplib_res.h"
57*4882a593Smuzhiyun #include "qplib_sp.h"
58*4882a593Smuzhiyun #include "qplib_fp.h"
59*4882a593Smuzhiyun #include "qplib_rcfw.h"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #include "bnxt_re.h"
62*4882a593Smuzhiyun #include "ib_verbs.h"
63*4882a593Smuzhiyun #include <rdma/bnxt_re-abi.h>
64*4882a593Smuzhiyun 
__from_ib_access_flags(int iflags)65*4882a593Smuzhiyun static int __from_ib_access_flags(int iflags)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int qflags = 0;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (iflags & IB_ACCESS_LOCAL_WRITE)
70*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_LOCAL_WRITE;
71*4882a593Smuzhiyun 	if (iflags & IB_ACCESS_REMOTE_READ)
72*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_REMOTE_READ;
73*4882a593Smuzhiyun 	if (iflags & IB_ACCESS_REMOTE_WRITE)
74*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_REMOTE_WRITE;
75*4882a593Smuzhiyun 	if (iflags & IB_ACCESS_REMOTE_ATOMIC)
76*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_REMOTE_ATOMIC;
77*4882a593Smuzhiyun 	if (iflags & IB_ACCESS_MW_BIND)
78*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_MW_BIND;
79*4882a593Smuzhiyun 	if (iflags & IB_ZERO_BASED)
80*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_ZERO_BASED;
81*4882a593Smuzhiyun 	if (iflags & IB_ACCESS_ON_DEMAND)
82*4882a593Smuzhiyun 		qflags |= BNXT_QPLIB_ACCESS_ON_DEMAND;
83*4882a593Smuzhiyun 	return qflags;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
__to_ib_access_flags(int qflags)86*4882a593Smuzhiyun static enum ib_access_flags __to_ib_access_flags(int qflags)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	enum ib_access_flags iflags = 0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_LOCAL_WRITE)
91*4882a593Smuzhiyun 		iflags |= IB_ACCESS_LOCAL_WRITE;
92*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_REMOTE_WRITE)
93*4882a593Smuzhiyun 		iflags |= IB_ACCESS_REMOTE_WRITE;
94*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_REMOTE_READ)
95*4882a593Smuzhiyun 		iflags |= IB_ACCESS_REMOTE_READ;
96*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_REMOTE_ATOMIC)
97*4882a593Smuzhiyun 		iflags |= IB_ACCESS_REMOTE_ATOMIC;
98*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_MW_BIND)
99*4882a593Smuzhiyun 		iflags |= IB_ACCESS_MW_BIND;
100*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_ZERO_BASED)
101*4882a593Smuzhiyun 		iflags |= IB_ZERO_BASED;
102*4882a593Smuzhiyun 	if (qflags & BNXT_QPLIB_ACCESS_ON_DEMAND)
103*4882a593Smuzhiyun 		iflags |= IB_ACCESS_ON_DEMAND;
104*4882a593Smuzhiyun 	return iflags;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
bnxt_re_build_sgl(struct ib_sge * ib_sg_list,struct bnxt_qplib_sge * sg_list,int num)107*4882a593Smuzhiyun static int bnxt_re_build_sgl(struct ib_sge *ib_sg_list,
108*4882a593Smuzhiyun 			     struct bnxt_qplib_sge *sg_list, int num)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	int i, total = 0;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
113*4882a593Smuzhiyun 		sg_list[i].addr = ib_sg_list[i].addr;
114*4882a593Smuzhiyun 		sg_list[i].lkey = ib_sg_list[i].lkey;
115*4882a593Smuzhiyun 		sg_list[i].size = ib_sg_list[i].length;
116*4882a593Smuzhiyun 		total += sg_list[i].size;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	return total;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* Device */
bnxt_re_query_device(struct ib_device * ibdev,struct ib_device_attr * ib_attr,struct ib_udata * udata)122*4882a593Smuzhiyun int bnxt_re_query_device(struct ib_device *ibdev,
123*4882a593Smuzhiyun 			 struct ib_device_attr *ib_attr,
124*4882a593Smuzhiyun 			 struct ib_udata *udata)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
127*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr = &rdev->dev_attr;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	memset(ib_attr, 0, sizeof(*ib_attr));
130*4882a593Smuzhiyun 	memcpy(&ib_attr->fw_ver, dev_attr->fw_ver,
131*4882a593Smuzhiyun 	       min(sizeof(dev_attr->fw_ver),
132*4882a593Smuzhiyun 		   sizeof(ib_attr->fw_ver)));
133*4882a593Smuzhiyun 	bnxt_qplib_get_guid(rdev->netdev->dev_addr,
134*4882a593Smuzhiyun 			    (u8 *)&ib_attr->sys_image_guid);
135*4882a593Smuzhiyun 	ib_attr->max_mr_size = BNXT_RE_MAX_MR_SIZE;
136*4882a593Smuzhiyun 	ib_attr->page_size_cap = BNXT_RE_PAGE_SIZE_4K | BNXT_RE_PAGE_SIZE_2M;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	ib_attr->vendor_id = rdev->en_dev->pdev->vendor;
139*4882a593Smuzhiyun 	ib_attr->vendor_part_id = rdev->en_dev->pdev->device;
140*4882a593Smuzhiyun 	ib_attr->hw_ver = rdev->en_dev->pdev->subsystem_device;
141*4882a593Smuzhiyun 	ib_attr->max_qp = dev_attr->max_qp;
142*4882a593Smuzhiyun 	ib_attr->max_qp_wr = dev_attr->max_qp_wqes;
143*4882a593Smuzhiyun 	ib_attr->device_cap_flags =
144*4882a593Smuzhiyun 				    IB_DEVICE_CURR_QP_STATE_MOD
145*4882a593Smuzhiyun 				    | IB_DEVICE_RC_RNR_NAK_GEN
146*4882a593Smuzhiyun 				    | IB_DEVICE_SHUTDOWN_PORT
147*4882a593Smuzhiyun 				    | IB_DEVICE_SYS_IMAGE_GUID
148*4882a593Smuzhiyun 				    | IB_DEVICE_LOCAL_DMA_LKEY
149*4882a593Smuzhiyun 				    | IB_DEVICE_RESIZE_MAX_WR
150*4882a593Smuzhiyun 				    | IB_DEVICE_PORT_ACTIVE_EVENT
151*4882a593Smuzhiyun 				    | IB_DEVICE_N_NOTIFY_CQ
152*4882a593Smuzhiyun 				    | IB_DEVICE_MEM_WINDOW
153*4882a593Smuzhiyun 				    | IB_DEVICE_MEM_WINDOW_TYPE_2B
154*4882a593Smuzhiyun 				    | IB_DEVICE_MEM_MGT_EXTENSIONS;
155*4882a593Smuzhiyun 	ib_attr->max_send_sge = dev_attr->max_qp_sges;
156*4882a593Smuzhiyun 	ib_attr->max_recv_sge = dev_attr->max_qp_sges;
157*4882a593Smuzhiyun 	ib_attr->max_sge_rd = dev_attr->max_qp_sges;
158*4882a593Smuzhiyun 	ib_attr->max_cq = dev_attr->max_cq;
159*4882a593Smuzhiyun 	ib_attr->max_cqe = dev_attr->max_cq_wqes;
160*4882a593Smuzhiyun 	ib_attr->max_mr = dev_attr->max_mr;
161*4882a593Smuzhiyun 	ib_attr->max_pd = dev_attr->max_pd;
162*4882a593Smuzhiyun 	ib_attr->max_qp_rd_atom = dev_attr->max_qp_rd_atom;
163*4882a593Smuzhiyun 	ib_attr->max_qp_init_rd_atom = dev_attr->max_qp_init_rd_atom;
164*4882a593Smuzhiyun 	ib_attr->atomic_cap = IB_ATOMIC_NONE;
165*4882a593Smuzhiyun 	ib_attr->masked_atomic_cap = IB_ATOMIC_NONE;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	ib_attr->max_ee_rd_atom = 0;
168*4882a593Smuzhiyun 	ib_attr->max_res_rd_atom = 0;
169*4882a593Smuzhiyun 	ib_attr->max_ee_init_rd_atom = 0;
170*4882a593Smuzhiyun 	ib_attr->max_ee = 0;
171*4882a593Smuzhiyun 	ib_attr->max_rdd = 0;
172*4882a593Smuzhiyun 	ib_attr->max_mw = dev_attr->max_mw;
173*4882a593Smuzhiyun 	ib_attr->max_raw_ipv6_qp = 0;
174*4882a593Smuzhiyun 	ib_attr->max_raw_ethy_qp = dev_attr->max_raw_ethy_qp;
175*4882a593Smuzhiyun 	ib_attr->max_mcast_grp = 0;
176*4882a593Smuzhiyun 	ib_attr->max_mcast_qp_attach = 0;
177*4882a593Smuzhiyun 	ib_attr->max_total_mcast_qp_attach = 0;
178*4882a593Smuzhiyun 	ib_attr->max_ah = dev_attr->max_ah;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	ib_attr->max_srq = dev_attr->max_srq;
181*4882a593Smuzhiyun 	ib_attr->max_srq_wr = dev_attr->max_srq_wqes;
182*4882a593Smuzhiyun 	ib_attr->max_srq_sge = dev_attr->max_srq_sges;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	ib_attr->max_fast_reg_page_list_len = MAX_PBL_LVL_1_PGS;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	ib_attr->max_pkeys = 1;
187*4882a593Smuzhiyun 	ib_attr->local_ca_ack_delay = BNXT_RE_DEFAULT_ACK_DELAY;
188*4882a593Smuzhiyun 	return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* Port */
bnxt_re_query_port(struct ib_device * ibdev,u8 port_num,struct ib_port_attr * port_attr)192*4882a593Smuzhiyun int bnxt_re_query_port(struct ib_device *ibdev, u8 port_num,
193*4882a593Smuzhiyun 		       struct ib_port_attr *port_attr)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
196*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr = &rdev->dev_attr;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	memset(port_attr, 0, sizeof(*port_attr));
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (netif_running(rdev->netdev) && netif_carrier_ok(rdev->netdev)) {
201*4882a593Smuzhiyun 		port_attr->state = IB_PORT_ACTIVE;
202*4882a593Smuzhiyun 		port_attr->phys_state = IB_PORT_PHYS_STATE_LINK_UP;
203*4882a593Smuzhiyun 	} else {
204*4882a593Smuzhiyun 		port_attr->state = IB_PORT_DOWN;
205*4882a593Smuzhiyun 		port_attr->phys_state = IB_PORT_PHYS_STATE_DISABLED;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 	port_attr->max_mtu = IB_MTU_4096;
208*4882a593Smuzhiyun 	port_attr->active_mtu = iboe_get_mtu(rdev->netdev->mtu);
209*4882a593Smuzhiyun 	port_attr->gid_tbl_len = dev_attr->max_sgid;
210*4882a593Smuzhiyun 	port_attr->port_cap_flags = IB_PORT_CM_SUP | IB_PORT_REINIT_SUP |
211*4882a593Smuzhiyun 				    IB_PORT_DEVICE_MGMT_SUP |
212*4882a593Smuzhiyun 				    IB_PORT_VENDOR_CLASS_SUP;
213*4882a593Smuzhiyun 	port_attr->ip_gids = true;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	port_attr->max_msg_sz = (u32)BNXT_RE_MAX_MR_SIZE_LOW;
216*4882a593Smuzhiyun 	port_attr->bad_pkey_cntr = 0;
217*4882a593Smuzhiyun 	port_attr->qkey_viol_cntr = 0;
218*4882a593Smuzhiyun 	port_attr->pkey_tbl_len = dev_attr->max_pkey;
219*4882a593Smuzhiyun 	port_attr->lid = 0;
220*4882a593Smuzhiyun 	port_attr->sm_lid = 0;
221*4882a593Smuzhiyun 	port_attr->lmc = 0;
222*4882a593Smuzhiyun 	port_attr->max_vl_num = 4;
223*4882a593Smuzhiyun 	port_attr->sm_sl = 0;
224*4882a593Smuzhiyun 	port_attr->subnet_timeout = 0;
225*4882a593Smuzhiyun 	port_attr->init_type_reply = 0;
226*4882a593Smuzhiyun 	port_attr->active_speed = rdev->active_speed;
227*4882a593Smuzhiyun 	port_attr->active_width = rdev->active_width;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
bnxt_re_get_port_immutable(struct ib_device * ibdev,u8 port_num,struct ib_port_immutable * immutable)232*4882a593Smuzhiyun int bnxt_re_get_port_immutable(struct ib_device *ibdev, u8 port_num,
233*4882a593Smuzhiyun 			       struct ib_port_immutable *immutable)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct ib_port_attr port_attr;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (bnxt_re_query_port(ibdev, port_num, &port_attr))
238*4882a593Smuzhiyun 		return -EINVAL;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	immutable->pkey_tbl_len = port_attr.pkey_tbl_len;
241*4882a593Smuzhiyun 	immutable->gid_tbl_len = port_attr.gid_tbl_len;
242*4882a593Smuzhiyun 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE;
243*4882a593Smuzhiyun 	immutable->core_cap_flags |= RDMA_CORE_CAP_PROT_ROCE_UDP_ENCAP;
244*4882a593Smuzhiyun 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
bnxt_re_query_fw_str(struct ib_device * ibdev,char * str)248*4882a593Smuzhiyun void bnxt_re_query_fw_str(struct ib_device *ibdev, char *str)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%d.%d",
253*4882a593Smuzhiyun 		 rdev->dev_attr.fw_ver[0], rdev->dev_attr.fw_ver[1],
254*4882a593Smuzhiyun 		 rdev->dev_attr.fw_ver[2], rdev->dev_attr.fw_ver[3]);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
bnxt_re_query_pkey(struct ib_device * ibdev,u8 port_num,u16 index,u16 * pkey)257*4882a593Smuzhiyun int bnxt_re_query_pkey(struct ib_device *ibdev, u8 port_num,
258*4882a593Smuzhiyun 		       u16 index, u16 *pkey)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Ignore port_num */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	memset(pkey, 0, sizeof(*pkey));
265*4882a593Smuzhiyun 	return bnxt_qplib_get_pkey(&rdev->qplib_res,
266*4882a593Smuzhiyun 				   &rdev->qplib_res.pkey_tbl, index, pkey);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
bnxt_re_query_gid(struct ib_device * ibdev,u8 port_num,int index,union ib_gid * gid)269*4882a593Smuzhiyun int bnxt_re_query_gid(struct ib_device *ibdev, u8 port_num,
270*4882a593Smuzhiyun 		      int index, union ib_gid *gid)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
273*4882a593Smuzhiyun 	int rc = 0;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Ignore port_num */
276*4882a593Smuzhiyun 	memset(gid, 0, sizeof(*gid));
277*4882a593Smuzhiyun 	rc = bnxt_qplib_get_sgid(&rdev->qplib_res,
278*4882a593Smuzhiyun 				 &rdev->qplib_res.sgid_tbl, index,
279*4882a593Smuzhiyun 				 (struct bnxt_qplib_gid *)gid);
280*4882a593Smuzhiyun 	return rc;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
bnxt_re_del_gid(const struct ib_gid_attr * attr,void ** context)283*4882a593Smuzhiyun int bnxt_re_del_gid(const struct ib_gid_attr *attr, void **context)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	int rc = 0;
286*4882a593Smuzhiyun 	struct bnxt_re_gid_ctx *ctx, **ctx_tbl;
287*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(attr->device, ibdev);
288*4882a593Smuzhiyun 	struct bnxt_qplib_sgid_tbl *sgid_tbl = &rdev->qplib_res.sgid_tbl;
289*4882a593Smuzhiyun 	struct bnxt_qplib_gid *gid_to_del;
290*4882a593Smuzhiyun 	u16 vlan_id = 0xFFFF;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Delete the entry from the hardware */
293*4882a593Smuzhiyun 	ctx = *context;
294*4882a593Smuzhiyun 	if (!ctx)
295*4882a593Smuzhiyun 		return -EINVAL;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (sgid_tbl && sgid_tbl->active) {
298*4882a593Smuzhiyun 		if (ctx->idx >= sgid_tbl->max)
299*4882a593Smuzhiyun 			return -EINVAL;
300*4882a593Smuzhiyun 		gid_to_del = &sgid_tbl->tbl[ctx->idx].gid;
301*4882a593Smuzhiyun 		vlan_id = sgid_tbl->tbl[ctx->idx].vlan_id;
302*4882a593Smuzhiyun 		/* DEL_GID is called in WQ context(netdevice_event_work_handler)
303*4882a593Smuzhiyun 		 * or via the ib_unregister_device path. In the former case QP1
304*4882a593Smuzhiyun 		 * may not be destroyed yet, in which case just return as FW
305*4882a593Smuzhiyun 		 * needs that entry to be present and will fail it's deletion.
306*4882a593Smuzhiyun 		 * We could get invoked again after QP1 is destroyed OR get an
307*4882a593Smuzhiyun 		 * ADD_GID call with a different GID value for the same index
308*4882a593Smuzhiyun 		 * where we issue MODIFY_GID cmd to update the GID entry -- TBD
309*4882a593Smuzhiyun 		 */
310*4882a593Smuzhiyun 		if (ctx->idx == 0 &&
311*4882a593Smuzhiyun 		    rdma_link_local_addr((struct in6_addr *)gid_to_del) &&
312*4882a593Smuzhiyun 		    ctx->refcnt == 1 && rdev->gsi_ctx.gsi_sqp) {
313*4882a593Smuzhiyun 			ibdev_dbg(&rdev->ibdev,
314*4882a593Smuzhiyun 				  "Trying to delete GID0 while QP1 is alive\n");
315*4882a593Smuzhiyun 			return -EFAULT;
316*4882a593Smuzhiyun 		}
317*4882a593Smuzhiyun 		ctx->refcnt--;
318*4882a593Smuzhiyun 		if (!ctx->refcnt) {
319*4882a593Smuzhiyun 			rc = bnxt_qplib_del_sgid(sgid_tbl, gid_to_del,
320*4882a593Smuzhiyun 						 vlan_id,  true);
321*4882a593Smuzhiyun 			if (rc) {
322*4882a593Smuzhiyun 				ibdev_err(&rdev->ibdev,
323*4882a593Smuzhiyun 					  "Failed to remove GID: %#x", rc);
324*4882a593Smuzhiyun 			} else {
325*4882a593Smuzhiyun 				ctx_tbl = sgid_tbl->ctx;
326*4882a593Smuzhiyun 				ctx_tbl[ctx->idx] = NULL;
327*4882a593Smuzhiyun 				kfree(ctx);
328*4882a593Smuzhiyun 			}
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 	} else {
331*4882a593Smuzhiyun 		return -EINVAL;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 	return rc;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
bnxt_re_add_gid(const struct ib_gid_attr * attr,void ** context)336*4882a593Smuzhiyun int bnxt_re_add_gid(const struct ib_gid_attr *attr, void **context)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	int rc;
339*4882a593Smuzhiyun 	u32 tbl_idx = 0;
340*4882a593Smuzhiyun 	u16 vlan_id = 0xFFFF;
341*4882a593Smuzhiyun 	struct bnxt_re_gid_ctx *ctx, **ctx_tbl;
342*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(attr->device, ibdev);
343*4882a593Smuzhiyun 	struct bnxt_qplib_sgid_tbl *sgid_tbl = &rdev->qplib_res.sgid_tbl;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	rc = rdma_read_gid_l2_fields(attr, &vlan_id, NULL);
346*4882a593Smuzhiyun 	if (rc)
347*4882a593Smuzhiyun 		return rc;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	rc = bnxt_qplib_add_sgid(sgid_tbl, (struct bnxt_qplib_gid *)&attr->gid,
350*4882a593Smuzhiyun 				 rdev->qplib_res.netdev->dev_addr,
351*4882a593Smuzhiyun 				 vlan_id, true, &tbl_idx);
352*4882a593Smuzhiyun 	if (rc == -EALREADY) {
353*4882a593Smuzhiyun 		ctx_tbl = sgid_tbl->ctx;
354*4882a593Smuzhiyun 		ctx_tbl[tbl_idx]->refcnt++;
355*4882a593Smuzhiyun 		*context = ctx_tbl[tbl_idx];
356*4882a593Smuzhiyun 		return 0;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (rc < 0) {
360*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to add GID: %#x", rc);
361*4882a593Smuzhiyun 		return rc;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
365*4882a593Smuzhiyun 	if (!ctx)
366*4882a593Smuzhiyun 		return -ENOMEM;
367*4882a593Smuzhiyun 	ctx_tbl = sgid_tbl->ctx;
368*4882a593Smuzhiyun 	ctx->idx = tbl_idx;
369*4882a593Smuzhiyun 	ctx->refcnt = 1;
370*4882a593Smuzhiyun 	ctx_tbl[tbl_idx] = ctx;
371*4882a593Smuzhiyun 	*context = ctx;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return rc;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
bnxt_re_get_link_layer(struct ib_device * ibdev,u8 port_num)376*4882a593Smuzhiyun enum rdma_link_layer bnxt_re_get_link_layer(struct ib_device *ibdev,
377*4882a593Smuzhiyun 					    u8 port_num)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	return IB_LINK_LAYER_ETHERNET;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define	BNXT_RE_FENCE_PBL_SIZE	DIV_ROUND_UP(BNXT_RE_FENCE_BYTES, PAGE_SIZE)
383*4882a593Smuzhiyun 
bnxt_re_create_fence_wqe(struct bnxt_re_pd * pd)384*4882a593Smuzhiyun static void bnxt_re_create_fence_wqe(struct bnxt_re_pd *pd)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct bnxt_re_fence_data *fence = &pd->fence;
387*4882a593Smuzhiyun 	struct ib_mr *ib_mr = &fence->mr->ib_mr;
388*4882a593Smuzhiyun 	struct bnxt_qplib_swqe *wqe = &fence->bind_wqe;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	memset(wqe, 0, sizeof(*wqe));
391*4882a593Smuzhiyun 	wqe->type = BNXT_QPLIB_SWQE_TYPE_BIND_MW;
392*4882a593Smuzhiyun 	wqe->wr_id = BNXT_QPLIB_FENCE_WRID;
393*4882a593Smuzhiyun 	wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SIGNAL_COMP;
394*4882a593Smuzhiyun 	wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_UC_FENCE;
395*4882a593Smuzhiyun 	wqe->bind.zero_based = false;
396*4882a593Smuzhiyun 	wqe->bind.parent_l_key = ib_mr->lkey;
397*4882a593Smuzhiyun 	wqe->bind.va = (u64)(unsigned long)fence->va;
398*4882a593Smuzhiyun 	wqe->bind.length = fence->size;
399*4882a593Smuzhiyun 	wqe->bind.access_cntl = __from_ib_access_flags(IB_ACCESS_REMOTE_READ);
400*4882a593Smuzhiyun 	wqe->bind.mw_type = SQ_BIND_MW_TYPE_TYPE1;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* Save the initial rkey in fence structure for now;
403*4882a593Smuzhiyun 	 * wqe->bind.r_key will be set at (re)bind time.
404*4882a593Smuzhiyun 	 */
405*4882a593Smuzhiyun 	fence->bind_rkey = ib_inc_rkey(fence->mw->rkey);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
bnxt_re_bind_fence_mw(struct bnxt_qplib_qp * qplib_qp)408*4882a593Smuzhiyun static int bnxt_re_bind_fence_mw(struct bnxt_qplib_qp *qplib_qp)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = container_of(qplib_qp, struct bnxt_re_qp,
411*4882a593Smuzhiyun 					     qplib_qp);
412*4882a593Smuzhiyun 	struct ib_pd *ib_pd = qp->ib_qp.pd;
413*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
414*4882a593Smuzhiyun 	struct bnxt_re_fence_data *fence = &pd->fence;
415*4882a593Smuzhiyun 	struct bnxt_qplib_swqe *fence_wqe = &fence->bind_wqe;
416*4882a593Smuzhiyun 	struct bnxt_qplib_swqe wqe;
417*4882a593Smuzhiyun 	int rc;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	memcpy(&wqe, fence_wqe, sizeof(wqe));
420*4882a593Smuzhiyun 	wqe.bind.r_key = fence->bind_rkey;
421*4882a593Smuzhiyun 	fence->bind_rkey = ib_inc_rkey(fence->bind_rkey);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	ibdev_dbg(&qp->rdev->ibdev,
424*4882a593Smuzhiyun 		  "Posting bind fence-WQE: rkey: %#x QP: %d PD: %p\n",
425*4882a593Smuzhiyun 		wqe.bind.r_key, qp->qplib_qp.id, pd);
426*4882a593Smuzhiyun 	rc = bnxt_qplib_post_send(&qp->qplib_qp, &wqe);
427*4882a593Smuzhiyun 	if (rc) {
428*4882a593Smuzhiyun 		ibdev_err(&qp->rdev->ibdev, "Failed to bind fence-WQE\n");
429*4882a593Smuzhiyun 		return rc;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	bnxt_qplib_post_send_db(&qp->qplib_qp);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return rc;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
bnxt_re_destroy_fence_mr(struct bnxt_re_pd * pd)436*4882a593Smuzhiyun static void bnxt_re_destroy_fence_mr(struct bnxt_re_pd *pd)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct bnxt_re_fence_data *fence = &pd->fence;
439*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
440*4882a593Smuzhiyun 	struct device *dev = &rdev->en_dev->pdev->dev;
441*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = fence->mr;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (fence->mw) {
444*4882a593Smuzhiyun 		bnxt_re_dealloc_mw(fence->mw);
445*4882a593Smuzhiyun 		fence->mw = NULL;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 	if (mr) {
448*4882a593Smuzhiyun 		if (mr->ib_mr.rkey)
449*4882a593Smuzhiyun 			bnxt_qplib_dereg_mrw(&rdev->qplib_res, &mr->qplib_mr,
450*4882a593Smuzhiyun 					     true);
451*4882a593Smuzhiyun 		if (mr->ib_mr.lkey)
452*4882a593Smuzhiyun 			bnxt_qplib_free_mrw(&rdev->qplib_res, &mr->qplib_mr);
453*4882a593Smuzhiyun 		kfree(mr);
454*4882a593Smuzhiyun 		fence->mr = NULL;
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 	if (fence->dma_addr) {
457*4882a593Smuzhiyun 		dma_unmap_single(dev, fence->dma_addr, BNXT_RE_FENCE_BYTES,
458*4882a593Smuzhiyun 				 DMA_BIDIRECTIONAL);
459*4882a593Smuzhiyun 		fence->dma_addr = 0;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
bnxt_re_create_fence_mr(struct bnxt_re_pd * pd)463*4882a593Smuzhiyun static int bnxt_re_create_fence_mr(struct bnxt_re_pd *pd)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	int mr_access_flags = IB_ACCESS_LOCAL_WRITE | IB_ACCESS_MW_BIND;
466*4882a593Smuzhiyun 	struct bnxt_re_fence_data *fence = &pd->fence;
467*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
468*4882a593Smuzhiyun 	struct device *dev = &rdev->en_dev->pdev->dev;
469*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = NULL;
470*4882a593Smuzhiyun 	dma_addr_t dma_addr = 0;
471*4882a593Smuzhiyun 	struct ib_mw *mw;
472*4882a593Smuzhiyun 	u64 pbl_tbl;
473*4882a593Smuzhiyun 	int rc;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	dma_addr = dma_map_single(dev, fence->va, BNXT_RE_FENCE_BYTES,
476*4882a593Smuzhiyun 				  DMA_BIDIRECTIONAL);
477*4882a593Smuzhiyun 	rc = dma_mapping_error(dev, dma_addr);
478*4882a593Smuzhiyun 	if (rc) {
479*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to dma-map fence-MR-mem\n");
480*4882a593Smuzhiyun 		rc = -EIO;
481*4882a593Smuzhiyun 		fence->dma_addr = 0;
482*4882a593Smuzhiyun 		goto fail;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 	fence->dma_addr = dma_addr;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* Allocate a MR */
487*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
488*4882a593Smuzhiyun 	if (!mr) {
489*4882a593Smuzhiyun 		rc = -ENOMEM;
490*4882a593Smuzhiyun 		goto fail;
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 	fence->mr = mr;
493*4882a593Smuzhiyun 	mr->rdev = rdev;
494*4882a593Smuzhiyun 	mr->qplib_mr.pd = &pd->qplib_pd;
495*4882a593Smuzhiyun 	mr->qplib_mr.type = CMDQ_ALLOCATE_MRW_MRW_FLAGS_PMR;
496*4882a593Smuzhiyun 	mr->qplib_mr.flags = __from_ib_access_flags(mr_access_flags);
497*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_mrw(&rdev->qplib_res, &mr->qplib_mr);
498*4882a593Smuzhiyun 	if (rc) {
499*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to alloc fence-HW-MR\n");
500*4882a593Smuzhiyun 		goto fail;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Register MR */
504*4882a593Smuzhiyun 	mr->ib_mr.lkey = mr->qplib_mr.lkey;
505*4882a593Smuzhiyun 	mr->qplib_mr.va = (u64)(unsigned long)fence->va;
506*4882a593Smuzhiyun 	mr->qplib_mr.total_size = BNXT_RE_FENCE_BYTES;
507*4882a593Smuzhiyun 	pbl_tbl = dma_addr;
508*4882a593Smuzhiyun 	rc = bnxt_qplib_reg_mr(&rdev->qplib_res, &mr->qplib_mr, &pbl_tbl,
509*4882a593Smuzhiyun 			       BNXT_RE_FENCE_PBL_SIZE, false, PAGE_SIZE);
510*4882a593Smuzhiyun 	if (rc) {
511*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to register fence-MR\n");
512*4882a593Smuzhiyun 		goto fail;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	mr->ib_mr.rkey = mr->qplib_mr.rkey;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Create a fence MW only for kernel consumers */
517*4882a593Smuzhiyun 	mw = bnxt_re_alloc_mw(&pd->ib_pd, IB_MW_TYPE_1, NULL);
518*4882a593Smuzhiyun 	if (IS_ERR(mw)) {
519*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
520*4882a593Smuzhiyun 			  "Failed to create fence-MW for PD: %p\n", pd);
521*4882a593Smuzhiyun 		rc = PTR_ERR(mw);
522*4882a593Smuzhiyun 		goto fail;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 	fence->mw = mw;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	bnxt_re_create_fence_wqe(pd);
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun fail:
530*4882a593Smuzhiyun 	bnxt_re_destroy_fence_mr(pd);
531*4882a593Smuzhiyun 	return rc;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* Protection Domains */
bnxt_re_dealloc_pd(struct ib_pd * ib_pd,struct ib_udata * udata)535*4882a593Smuzhiyun int bnxt_re_dealloc_pd(struct ib_pd *ib_pd, struct ib_udata *udata)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
538*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	bnxt_re_destroy_fence_mr(pd);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (pd->qplib_pd.id)
543*4882a593Smuzhiyun 		bnxt_qplib_dealloc_pd(&rdev->qplib_res, &rdev->qplib_res.pd_tbl,
544*4882a593Smuzhiyun 				      &pd->qplib_pd);
545*4882a593Smuzhiyun 	return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
bnxt_re_alloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)548*4882a593Smuzhiyun int bnxt_re_alloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct ib_device *ibdev = ibpd->device;
551*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
552*4882a593Smuzhiyun 	struct bnxt_re_ucontext *ucntx = rdma_udata_to_drv_context(
553*4882a593Smuzhiyun 		udata, struct bnxt_re_ucontext, ib_uctx);
554*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ibpd, struct bnxt_re_pd, ib_pd);
555*4882a593Smuzhiyun 	int rc;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	pd->rdev = rdev;
558*4882a593Smuzhiyun 	if (bnxt_qplib_alloc_pd(&rdev->qplib_res.pd_tbl, &pd->qplib_pd)) {
559*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to allocate HW PD");
560*4882a593Smuzhiyun 		rc = -ENOMEM;
561*4882a593Smuzhiyun 		goto fail;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (udata) {
565*4882a593Smuzhiyun 		struct bnxt_re_pd_resp resp;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		if (!ucntx->dpi.dbr) {
568*4882a593Smuzhiyun 			/* Allocate DPI in alloc_pd to avoid failing of
569*4882a593Smuzhiyun 			 * ibv_devinfo and family of application when DPIs
570*4882a593Smuzhiyun 			 * are depleted.
571*4882a593Smuzhiyun 			 */
572*4882a593Smuzhiyun 			if (bnxt_qplib_alloc_dpi(&rdev->qplib_res.dpi_tbl,
573*4882a593Smuzhiyun 						 &ucntx->dpi, ucntx)) {
574*4882a593Smuzhiyun 				rc = -ENOMEM;
575*4882a593Smuzhiyun 				goto dbfail;
576*4882a593Smuzhiyun 			}
577*4882a593Smuzhiyun 		}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		resp.pdid = pd->qplib_pd.id;
580*4882a593Smuzhiyun 		/* Still allow mapping this DBR to the new user PD. */
581*4882a593Smuzhiyun 		resp.dpi = ucntx->dpi.dpi;
582*4882a593Smuzhiyun 		resp.dbr = (u64)ucntx->dpi.umdbr;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		rc = ib_copy_to_udata(udata, &resp, sizeof(resp));
585*4882a593Smuzhiyun 		if (rc) {
586*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
587*4882a593Smuzhiyun 				  "Failed to copy user response\n");
588*4882a593Smuzhiyun 			goto dbfail;
589*4882a593Smuzhiyun 		}
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (!udata)
593*4882a593Smuzhiyun 		if (bnxt_re_create_fence_mr(pd))
594*4882a593Smuzhiyun 			ibdev_warn(&rdev->ibdev,
595*4882a593Smuzhiyun 				   "Failed to create Fence-MR\n");
596*4882a593Smuzhiyun 	return 0;
597*4882a593Smuzhiyun dbfail:
598*4882a593Smuzhiyun 	bnxt_qplib_dealloc_pd(&rdev->qplib_res, &rdev->qplib_res.pd_tbl,
599*4882a593Smuzhiyun 			      &pd->qplib_pd);
600*4882a593Smuzhiyun fail:
601*4882a593Smuzhiyun 	return rc;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun /* Address Handles */
bnxt_re_destroy_ah(struct ib_ah * ib_ah,u32 flags)605*4882a593Smuzhiyun int bnxt_re_destroy_ah(struct ib_ah *ib_ah, u32 flags)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct bnxt_re_ah *ah = container_of(ib_ah, struct bnxt_re_ah, ib_ah);
608*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = ah->rdev;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	bnxt_qplib_destroy_ah(&rdev->qplib_res, &ah->qplib_ah,
611*4882a593Smuzhiyun 			      !(flags & RDMA_DESTROY_AH_SLEEPABLE));
612*4882a593Smuzhiyun 	return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
bnxt_re_stack_to_dev_nw_type(enum rdma_network_type ntype)615*4882a593Smuzhiyun static u8 bnxt_re_stack_to_dev_nw_type(enum rdma_network_type ntype)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	u8 nw_type;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	switch (ntype) {
620*4882a593Smuzhiyun 	case RDMA_NETWORK_IPV4:
621*4882a593Smuzhiyun 		nw_type = CMDQ_CREATE_AH_TYPE_V2IPV4;
622*4882a593Smuzhiyun 		break;
623*4882a593Smuzhiyun 	case RDMA_NETWORK_IPV6:
624*4882a593Smuzhiyun 		nw_type = CMDQ_CREATE_AH_TYPE_V2IPV6;
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	default:
627*4882a593Smuzhiyun 		nw_type = CMDQ_CREATE_AH_TYPE_V1;
628*4882a593Smuzhiyun 		break;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 	return nw_type;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
bnxt_re_create_ah(struct ib_ah * ib_ah,struct rdma_ah_init_attr * init_attr,struct ib_udata * udata)633*4882a593Smuzhiyun int bnxt_re_create_ah(struct ib_ah *ib_ah, struct rdma_ah_init_attr *init_attr,
634*4882a593Smuzhiyun 		      struct ib_udata *udata)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct ib_pd *ib_pd = ib_ah->pd;
637*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
638*4882a593Smuzhiyun 	struct rdma_ah_attr *ah_attr = init_attr->ah_attr;
639*4882a593Smuzhiyun 	const struct ib_global_route *grh = rdma_ah_read_grh(ah_attr);
640*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
641*4882a593Smuzhiyun 	const struct ib_gid_attr *sgid_attr;
642*4882a593Smuzhiyun 	struct bnxt_re_gid_ctx *ctx;
643*4882a593Smuzhiyun 	struct bnxt_re_ah *ah = container_of(ib_ah, struct bnxt_re_ah, ib_ah);
644*4882a593Smuzhiyun 	u8 nw_type;
645*4882a593Smuzhiyun 	int rc;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	if (!(rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH)) {
648*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to alloc AH: GRH not set");
649*4882a593Smuzhiyun 		return -EINVAL;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ah->rdev = rdev;
653*4882a593Smuzhiyun 	ah->qplib_ah.pd = &pd->qplib_pd;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* Supply the configuration for the HW */
656*4882a593Smuzhiyun 	memcpy(ah->qplib_ah.dgid.data, grh->dgid.raw,
657*4882a593Smuzhiyun 	       sizeof(union ib_gid));
658*4882a593Smuzhiyun 	sgid_attr = grh->sgid_attr;
659*4882a593Smuzhiyun 	/* Get the HW context of the GID. The reference
660*4882a593Smuzhiyun 	 * of GID table entry is already taken by the caller.
661*4882a593Smuzhiyun 	 */
662*4882a593Smuzhiyun 	ctx = rdma_read_gid_hw_context(sgid_attr);
663*4882a593Smuzhiyun 	ah->qplib_ah.sgid_index = ctx->idx;
664*4882a593Smuzhiyun 	ah->qplib_ah.host_sgid_index = grh->sgid_index;
665*4882a593Smuzhiyun 	ah->qplib_ah.traffic_class = grh->traffic_class;
666*4882a593Smuzhiyun 	ah->qplib_ah.flow_label = grh->flow_label;
667*4882a593Smuzhiyun 	ah->qplib_ah.hop_limit = grh->hop_limit;
668*4882a593Smuzhiyun 	ah->qplib_ah.sl = rdma_ah_get_sl(ah_attr);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* Get network header type for this GID */
671*4882a593Smuzhiyun 	nw_type = rdma_gid_attr_network_type(sgid_attr);
672*4882a593Smuzhiyun 	ah->qplib_ah.nw_type = bnxt_re_stack_to_dev_nw_type(nw_type);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	memcpy(ah->qplib_ah.dmac, ah_attr->roce.dmac, ETH_ALEN);
675*4882a593Smuzhiyun 	rc = bnxt_qplib_create_ah(&rdev->qplib_res, &ah->qplib_ah,
676*4882a593Smuzhiyun 				  !(init_attr->flags &
677*4882a593Smuzhiyun 				    RDMA_CREATE_AH_SLEEPABLE));
678*4882a593Smuzhiyun 	if (rc) {
679*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to allocate HW AH");
680*4882a593Smuzhiyun 		return rc;
681*4882a593Smuzhiyun 	}
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* Write AVID to shared page. */
684*4882a593Smuzhiyun 	if (udata) {
685*4882a593Smuzhiyun 		struct bnxt_re_ucontext *uctx = rdma_udata_to_drv_context(
686*4882a593Smuzhiyun 			udata, struct bnxt_re_ucontext, ib_uctx);
687*4882a593Smuzhiyun 		unsigned long flag;
688*4882a593Smuzhiyun 		u32 *wrptr;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		spin_lock_irqsave(&uctx->sh_lock, flag);
691*4882a593Smuzhiyun 		wrptr = (u32 *)(uctx->shpg + BNXT_RE_AVID_OFFT);
692*4882a593Smuzhiyun 		*wrptr = ah->qplib_ah.id;
693*4882a593Smuzhiyun 		wmb(); /* make sure cache is updated. */
694*4882a593Smuzhiyun 		spin_unlock_irqrestore(&uctx->sh_lock, flag);
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
bnxt_re_modify_ah(struct ib_ah * ib_ah,struct rdma_ah_attr * ah_attr)700*4882a593Smuzhiyun int bnxt_re_modify_ah(struct ib_ah *ib_ah, struct rdma_ah_attr *ah_attr)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
bnxt_re_query_ah(struct ib_ah * ib_ah,struct rdma_ah_attr * ah_attr)705*4882a593Smuzhiyun int bnxt_re_query_ah(struct ib_ah *ib_ah, struct rdma_ah_attr *ah_attr)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct bnxt_re_ah *ah = container_of(ib_ah, struct bnxt_re_ah, ib_ah);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	ah_attr->type = ib_ah->type;
710*4882a593Smuzhiyun 	rdma_ah_set_sl(ah_attr, ah->qplib_ah.sl);
711*4882a593Smuzhiyun 	memcpy(ah_attr->roce.dmac, ah->qplib_ah.dmac, ETH_ALEN);
712*4882a593Smuzhiyun 	rdma_ah_set_grh(ah_attr, NULL, 0,
713*4882a593Smuzhiyun 			ah->qplib_ah.host_sgid_index,
714*4882a593Smuzhiyun 			0, ah->qplib_ah.traffic_class);
715*4882a593Smuzhiyun 	rdma_ah_set_dgid_raw(ah_attr, ah->qplib_ah.dgid.data);
716*4882a593Smuzhiyun 	rdma_ah_set_port_num(ah_attr, 1);
717*4882a593Smuzhiyun 	rdma_ah_set_static_rate(ah_attr, 0);
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
bnxt_re_lock_cqs(struct bnxt_re_qp * qp)721*4882a593Smuzhiyun unsigned long bnxt_re_lock_cqs(struct bnxt_re_qp *qp)
722*4882a593Smuzhiyun 	__acquires(&qp->scq->cq_lock) __acquires(&qp->rcq->cq_lock)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	unsigned long flags;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->scq->cq_lock, flags);
727*4882a593Smuzhiyun 	if (qp->rcq != qp->scq)
728*4882a593Smuzhiyun 		spin_lock(&qp->rcq->cq_lock);
729*4882a593Smuzhiyun 	else
730*4882a593Smuzhiyun 		__acquire(&qp->rcq->cq_lock);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	return flags;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
bnxt_re_unlock_cqs(struct bnxt_re_qp * qp,unsigned long flags)735*4882a593Smuzhiyun void bnxt_re_unlock_cqs(struct bnxt_re_qp *qp,
736*4882a593Smuzhiyun 			unsigned long flags)
737*4882a593Smuzhiyun 	__releases(&qp->scq->cq_lock) __releases(&qp->rcq->cq_lock)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	if (qp->rcq != qp->scq)
740*4882a593Smuzhiyun 		spin_unlock(&qp->rcq->cq_lock);
741*4882a593Smuzhiyun 	else
742*4882a593Smuzhiyun 		__release(&qp->rcq->cq_lock);
743*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->scq->cq_lock, flags);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
bnxt_re_destroy_gsi_sqp(struct bnxt_re_qp * qp)746*4882a593Smuzhiyun static int bnxt_re_destroy_gsi_sqp(struct bnxt_re_qp *qp)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct bnxt_re_qp *gsi_sqp;
749*4882a593Smuzhiyun 	struct bnxt_re_ah *gsi_sah;
750*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
751*4882a593Smuzhiyun 	int rc = 0;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	rdev = qp->rdev;
754*4882a593Smuzhiyun 	gsi_sqp = rdev->gsi_ctx.gsi_sqp;
755*4882a593Smuzhiyun 	gsi_sah = rdev->gsi_ctx.gsi_sah;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	ibdev_dbg(&rdev->ibdev, "Destroy the shadow AH\n");
758*4882a593Smuzhiyun 	bnxt_qplib_destroy_ah(&rdev->qplib_res,
759*4882a593Smuzhiyun 			      &gsi_sah->qplib_ah,
760*4882a593Smuzhiyun 			      true);
761*4882a593Smuzhiyun 	bnxt_qplib_clean_qp(&qp->qplib_qp);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	ibdev_dbg(&rdev->ibdev, "Destroy the shadow QP\n");
764*4882a593Smuzhiyun 	rc = bnxt_qplib_destroy_qp(&rdev->qplib_res, &gsi_sqp->qplib_qp);
765*4882a593Smuzhiyun 	if (rc) {
766*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Destroy Shadow QP failed");
767*4882a593Smuzhiyun 		goto fail;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 	bnxt_qplib_free_qp_res(&rdev->qplib_res, &gsi_sqp->qplib_qp);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* remove from active qp list */
772*4882a593Smuzhiyun 	mutex_lock(&rdev->qp_lock);
773*4882a593Smuzhiyun 	list_del(&gsi_sqp->list);
774*4882a593Smuzhiyun 	mutex_unlock(&rdev->qp_lock);
775*4882a593Smuzhiyun 	atomic_dec(&rdev->qp_count);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	kfree(rdev->gsi_ctx.sqp_tbl);
778*4882a593Smuzhiyun 	kfree(gsi_sah);
779*4882a593Smuzhiyun 	kfree(gsi_sqp);
780*4882a593Smuzhiyun 	rdev->gsi_ctx.gsi_sqp = NULL;
781*4882a593Smuzhiyun 	rdev->gsi_ctx.gsi_sah = NULL;
782*4882a593Smuzhiyun 	rdev->gsi_ctx.sqp_tbl = NULL;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return 0;
785*4882a593Smuzhiyun fail:
786*4882a593Smuzhiyun 	return rc;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun /* Queue Pairs */
bnxt_re_destroy_qp(struct ib_qp * ib_qp,struct ib_udata * udata)790*4882a593Smuzhiyun int bnxt_re_destroy_qp(struct ib_qp *ib_qp, struct ib_udata *udata)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = container_of(ib_qp, struct bnxt_re_qp, ib_qp);
793*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = qp->rdev;
794*4882a593Smuzhiyun 	unsigned int flags;
795*4882a593Smuzhiyun 	int rc;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	bnxt_qplib_flush_cqn_wq(&qp->qplib_qp);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	rc = bnxt_qplib_destroy_qp(&rdev->qplib_res, &qp->qplib_qp);
800*4882a593Smuzhiyun 	if (rc) {
801*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to destroy HW QP");
802*4882a593Smuzhiyun 		return rc;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (rdma_is_kernel_res(&qp->ib_qp.res)) {
806*4882a593Smuzhiyun 		flags = bnxt_re_lock_cqs(qp);
807*4882a593Smuzhiyun 		bnxt_qplib_clean_qp(&qp->qplib_qp);
808*4882a593Smuzhiyun 		bnxt_re_unlock_cqs(qp, flags);
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	bnxt_qplib_free_qp_res(&rdev->qplib_res, &qp->qplib_qp);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (ib_qp->qp_type == IB_QPT_GSI && rdev->gsi_ctx.gsi_sqp) {
814*4882a593Smuzhiyun 		rc = bnxt_re_destroy_gsi_sqp(qp);
815*4882a593Smuzhiyun 		if (rc)
816*4882a593Smuzhiyun 			goto sh_fail;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	mutex_lock(&rdev->qp_lock);
820*4882a593Smuzhiyun 	list_del(&qp->list);
821*4882a593Smuzhiyun 	mutex_unlock(&rdev->qp_lock);
822*4882a593Smuzhiyun 	atomic_dec(&rdev->qp_count);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	ib_umem_release(qp->rumem);
825*4882a593Smuzhiyun 	ib_umem_release(qp->sumem);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	kfree(qp);
828*4882a593Smuzhiyun 	return 0;
829*4882a593Smuzhiyun sh_fail:
830*4882a593Smuzhiyun 	return rc;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
__from_ib_qp_type(enum ib_qp_type type)833*4882a593Smuzhiyun static u8 __from_ib_qp_type(enum ib_qp_type type)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	switch (type) {
836*4882a593Smuzhiyun 	case IB_QPT_GSI:
837*4882a593Smuzhiyun 		return CMDQ_CREATE_QP1_TYPE_GSI;
838*4882a593Smuzhiyun 	case IB_QPT_RC:
839*4882a593Smuzhiyun 		return CMDQ_CREATE_QP_TYPE_RC;
840*4882a593Smuzhiyun 	case IB_QPT_UD:
841*4882a593Smuzhiyun 		return CMDQ_CREATE_QP_TYPE_UD;
842*4882a593Smuzhiyun 	default:
843*4882a593Smuzhiyun 		return IB_QPT_MAX;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
bnxt_re_setup_rwqe_size(struct bnxt_qplib_qp * qplqp,int rsge,int max)847*4882a593Smuzhiyun static u16 bnxt_re_setup_rwqe_size(struct bnxt_qplib_qp *qplqp,
848*4882a593Smuzhiyun 				   int rsge, int max)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	if (qplqp->wqe_mode == BNXT_QPLIB_WQE_MODE_STATIC)
851*4882a593Smuzhiyun 		rsge = max;
852*4882a593Smuzhiyun 	return bnxt_re_get_rwqe_size(rsge);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
bnxt_re_get_wqe_size(int ilsize,int nsge)855*4882a593Smuzhiyun static u16 bnxt_re_get_wqe_size(int ilsize, int nsge)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	u16 wqe_size, calc_ils;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	wqe_size = bnxt_re_get_swqe_size(nsge);
860*4882a593Smuzhiyun 	if (ilsize) {
861*4882a593Smuzhiyun 		calc_ils = sizeof(struct sq_send_hdr) + ilsize;
862*4882a593Smuzhiyun 		wqe_size = max_t(u16, calc_ils, wqe_size);
863*4882a593Smuzhiyun 		wqe_size = ALIGN(wqe_size, sizeof(struct sq_send_hdr));
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 	return wqe_size;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
bnxt_re_setup_swqe_size(struct bnxt_re_qp * qp,struct ib_qp_init_attr * init_attr)868*4882a593Smuzhiyun static int bnxt_re_setup_swqe_size(struct bnxt_re_qp *qp,
869*4882a593Smuzhiyun 				   struct ib_qp_init_attr *init_attr)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
872*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
873*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
874*4882a593Smuzhiyun 	struct bnxt_qplib_q *sq;
875*4882a593Smuzhiyun 	int align, ilsize;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	rdev = qp->rdev;
878*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
879*4882a593Smuzhiyun 	sq = &qplqp->sq;
880*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	align = sizeof(struct sq_send_hdr);
883*4882a593Smuzhiyun 	ilsize = ALIGN(init_attr->cap.max_inline_data, align);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	sq->wqe_size = bnxt_re_get_wqe_size(ilsize, sq->max_sge);
886*4882a593Smuzhiyun 	if (sq->wqe_size > bnxt_re_get_swqe_size(dev_attr->max_qp_sges))
887*4882a593Smuzhiyun 		return -EINVAL;
888*4882a593Smuzhiyun 	/* For gen p4 and gen p5 backward compatibility mode
889*4882a593Smuzhiyun 	 * wqe size is fixed to 128 bytes
890*4882a593Smuzhiyun 	 */
891*4882a593Smuzhiyun 	if (sq->wqe_size < bnxt_re_get_swqe_size(dev_attr->max_qp_sges) &&
892*4882a593Smuzhiyun 			qplqp->wqe_mode == BNXT_QPLIB_WQE_MODE_STATIC)
893*4882a593Smuzhiyun 		sq->wqe_size = bnxt_re_get_swqe_size(dev_attr->max_qp_sges);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (init_attr->cap.max_inline_data) {
896*4882a593Smuzhiyun 		qplqp->max_inline_data = sq->wqe_size -
897*4882a593Smuzhiyun 			sizeof(struct sq_send_hdr);
898*4882a593Smuzhiyun 		init_attr->cap.max_inline_data = qplqp->max_inline_data;
899*4882a593Smuzhiyun 		if (qplqp->wqe_mode == BNXT_QPLIB_WQE_MODE_STATIC)
900*4882a593Smuzhiyun 			sq->max_sge = qplqp->max_inline_data /
901*4882a593Smuzhiyun 				sizeof(struct sq_sge);
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
bnxt_re_init_user_qp(struct bnxt_re_dev * rdev,struct bnxt_re_pd * pd,struct bnxt_re_qp * qp,struct ib_udata * udata)907*4882a593Smuzhiyun static int bnxt_re_init_user_qp(struct bnxt_re_dev *rdev, struct bnxt_re_pd *pd,
908*4882a593Smuzhiyun 				struct bnxt_re_qp *qp, struct ib_udata *udata)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplib_qp;
911*4882a593Smuzhiyun 	struct bnxt_re_ucontext *cntx;
912*4882a593Smuzhiyun 	struct bnxt_re_qp_req ureq;
913*4882a593Smuzhiyun 	int bytes = 0, psn_sz;
914*4882a593Smuzhiyun 	struct ib_umem *umem;
915*4882a593Smuzhiyun 	int psn_nume;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	qplib_qp = &qp->qplib_qp;
918*4882a593Smuzhiyun 	cntx = rdma_udata_to_drv_context(udata, struct bnxt_re_ucontext,
919*4882a593Smuzhiyun 					 ib_uctx);
920*4882a593Smuzhiyun 	if (ib_copy_from_udata(&ureq, udata, sizeof(ureq)))
921*4882a593Smuzhiyun 		return -EFAULT;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	bytes = (qplib_qp->sq.max_wqe * qplib_qp->sq.wqe_size);
924*4882a593Smuzhiyun 	/* Consider mapping PSN search memory only for RC QPs. */
925*4882a593Smuzhiyun 	if (qplib_qp->type == CMDQ_CREATE_QP_TYPE_RC) {
926*4882a593Smuzhiyun 		psn_sz = bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx) ?
927*4882a593Smuzhiyun 						   sizeof(struct sq_psn_search_ext) :
928*4882a593Smuzhiyun 						   sizeof(struct sq_psn_search);
929*4882a593Smuzhiyun 		psn_nume = (qplib_qp->wqe_mode == BNXT_QPLIB_WQE_MODE_STATIC) ?
930*4882a593Smuzhiyun 			    qplib_qp->sq.max_wqe :
931*4882a593Smuzhiyun 			    ((qplib_qp->sq.max_wqe * qplib_qp->sq.wqe_size) /
932*4882a593Smuzhiyun 			      sizeof(struct bnxt_qplib_sge));
933*4882a593Smuzhiyun 		bytes += (psn_nume * psn_sz);
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	bytes = PAGE_ALIGN(bytes);
937*4882a593Smuzhiyun 	umem = ib_umem_get(&rdev->ibdev, ureq.qpsva, bytes,
938*4882a593Smuzhiyun 			   IB_ACCESS_LOCAL_WRITE);
939*4882a593Smuzhiyun 	if (IS_ERR(umem))
940*4882a593Smuzhiyun 		return PTR_ERR(umem);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	qp->sumem = umem;
943*4882a593Smuzhiyun 	qplib_qp->sq.sg_info.umem = umem;
944*4882a593Smuzhiyun 	qplib_qp->sq.sg_info.pgsize = PAGE_SIZE;
945*4882a593Smuzhiyun 	qplib_qp->sq.sg_info.pgshft = PAGE_SHIFT;
946*4882a593Smuzhiyun 	qplib_qp->qp_handle = ureq.qp_handle;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (!qp->qplib_qp.srq) {
949*4882a593Smuzhiyun 		bytes = (qplib_qp->rq.max_wqe * qplib_qp->rq.wqe_size);
950*4882a593Smuzhiyun 		bytes = PAGE_ALIGN(bytes);
951*4882a593Smuzhiyun 		umem = ib_umem_get(&rdev->ibdev, ureq.qprva, bytes,
952*4882a593Smuzhiyun 				   IB_ACCESS_LOCAL_WRITE);
953*4882a593Smuzhiyun 		if (IS_ERR(umem))
954*4882a593Smuzhiyun 			goto rqfail;
955*4882a593Smuzhiyun 		qp->rumem = umem;
956*4882a593Smuzhiyun 		qplib_qp->rq.sg_info.umem = umem;
957*4882a593Smuzhiyun 		qplib_qp->rq.sg_info.pgsize = PAGE_SIZE;
958*4882a593Smuzhiyun 		qplib_qp->rq.sg_info.pgshft = PAGE_SHIFT;
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	qplib_qp->dpi = &cntx->dpi;
962*4882a593Smuzhiyun 	return 0;
963*4882a593Smuzhiyun rqfail:
964*4882a593Smuzhiyun 	ib_umem_release(qp->sumem);
965*4882a593Smuzhiyun 	qp->sumem = NULL;
966*4882a593Smuzhiyun 	memset(&qplib_qp->sq.sg_info, 0, sizeof(qplib_qp->sq.sg_info));
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	return PTR_ERR(umem);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
bnxt_re_create_shadow_qp_ah(struct bnxt_re_pd * pd,struct bnxt_qplib_res * qp1_res,struct bnxt_qplib_qp * qp1_qp)971*4882a593Smuzhiyun static struct bnxt_re_ah *bnxt_re_create_shadow_qp_ah
972*4882a593Smuzhiyun 				(struct bnxt_re_pd *pd,
973*4882a593Smuzhiyun 				 struct bnxt_qplib_res *qp1_res,
974*4882a593Smuzhiyun 				 struct bnxt_qplib_qp *qp1_qp)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
977*4882a593Smuzhiyun 	struct bnxt_re_ah *ah;
978*4882a593Smuzhiyun 	union ib_gid sgid;
979*4882a593Smuzhiyun 	int rc;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	ah = kzalloc(sizeof(*ah), GFP_KERNEL);
982*4882a593Smuzhiyun 	if (!ah)
983*4882a593Smuzhiyun 		return NULL;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	ah->rdev = rdev;
986*4882a593Smuzhiyun 	ah->qplib_ah.pd = &pd->qplib_pd;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	rc = bnxt_re_query_gid(&rdev->ibdev, 1, 0, &sgid);
989*4882a593Smuzhiyun 	if (rc)
990*4882a593Smuzhiyun 		goto fail;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/* supply the dgid data same as sgid */
993*4882a593Smuzhiyun 	memcpy(ah->qplib_ah.dgid.data, &sgid.raw,
994*4882a593Smuzhiyun 	       sizeof(union ib_gid));
995*4882a593Smuzhiyun 	ah->qplib_ah.sgid_index = 0;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	ah->qplib_ah.traffic_class = 0;
998*4882a593Smuzhiyun 	ah->qplib_ah.flow_label = 0;
999*4882a593Smuzhiyun 	ah->qplib_ah.hop_limit = 1;
1000*4882a593Smuzhiyun 	ah->qplib_ah.sl = 0;
1001*4882a593Smuzhiyun 	/* Have DMAC same as SMAC */
1002*4882a593Smuzhiyun 	ether_addr_copy(ah->qplib_ah.dmac, rdev->netdev->dev_addr);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	rc = bnxt_qplib_create_ah(&rdev->qplib_res, &ah->qplib_ah, false);
1005*4882a593Smuzhiyun 	if (rc) {
1006*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1007*4882a593Smuzhiyun 			  "Failed to allocate HW AH for Shadow QP");
1008*4882a593Smuzhiyun 		goto fail;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	return ah;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun fail:
1014*4882a593Smuzhiyun 	kfree(ah);
1015*4882a593Smuzhiyun 	return NULL;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
bnxt_re_create_shadow_qp(struct bnxt_re_pd * pd,struct bnxt_qplib_res * qp1_res,struct bnxt_qplib_qp * qp1_qp)1018*4882a593Smuzhiyun static struct bnxt_re_qp *bnxt_re_create_shadow_qp
1019*4882a593Smuzhiyun 				(struct bnxt_re_pd *pd,
1020*4882a593Smuzhiyun 				 struct bnxt_qplib_res *qp1_res,
1021*4882a593Smuzhiyun 				 struct bnxt_qplib_qp *qp1_qp)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
1024*4882a593Smuzhiyun 	struct bnxt_re_qp *qp;
1025*4882a593Smuzhiyun 	int rc;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1028*4882a593Smuzhiyun 	if (!qp)
1029*4882a593Smuzhiyun 		return NULL;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	qp->rdev = rdev;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* Initialize the shadow QP structure from the QP1 values */
1034*4882a593Smuzhiyun 	ether_addr_copy(qp->qplib_qp.smac, rdev->netdev->dev_addr);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	qp->qplib_qp.pd = &pd->qplib_pd;
1037*4882a593Smuzhiyun 	qp->qplib_qp.qp_handle = (u64)(unsigned long)(&qp->qplib_qp);
1038*4882a593Smuzhiyun 	qp->qplib_qp.type = IB_QPT_UD;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	qp->qplib_qp.max_inline_data = 0;
1041*4882a593Smuzhiyun 	qp->qplib_qp.sig_type = true;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* Shadow QP SQ depth should be same as QP1 RQ depth */
1044*4882a593Smuzhiyun 	qp->qplib_qp.sq.wqe_size = bnxt_re_get_wqe_size(0, 6);
1045*4882a593Smuzhiyun 	qp->qplib_qp.sq.max_wqe = qp1_qp->rq.max_wqe;
1046*4882a593Smuzhiyun 	qp->qplib_qp.sq.max_sge = 2;
1047*4882a593Smuzhiyun 	/* Q full delta can be 1 since it is internal QP */
1048*4882a593Smuzhiyun 	qp->qplib_qp.sq.q_full_delta = 1;
1049*4882a593Smuzhiyun 	qp->qplib_qp.sq.sg_info.pgsize = PAGE_SIZE;
1050*4882a593Smuzhiyun 	qp->qplib_qp.sq.sg_info.pgshft = PAGE_SHIFT;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	qp->qplib_qp.scq = qp1_qp->scq;
1053*4882a593Smuzhiyun 	qp->qplib_qp.rcq = qp1_qp->rcq;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	qp->qplib_qp.rq.wqe_size = bnxt_re_get_rwqe_size(6);
1056*4882a593Smuzhiyun 	qp->qplib_qp.rq.max_wqe = qp1_qp->rq.max_wqe;
1057*4882a593Smuzhiyun 	qp->qplib_qp.rq.max_sge = qp1_qp->rq.max_sge;
1058*4882a593Smuzhiyun 	/* Q full delta can be 1 since it is internal QP */
1059*4882a593Smuzhiyun 	qp->qplib_qp.rq.q_full_delta = 1;
1060*4882a593Smuzhiyun 	qp->qplib_qp.rq.sg_info.pgsize = PAGE_SIZE;
1061*4882a593Smuzhiyun 	qp->qplib_qp.rq.sg_info.pgshft = PAGE_SHIFT;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	qp->qplib_qp.mtu = qp1_qp->mtu;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	qp->qplib_qp.sq_hdr_buf_size = 0;
1066*4882a593Smuzhiyun 	qp->qplib_qp.rq_hdr_buf_size = BNXT_QPLIB_MAX_GRH_HDR_SIZE_IPV6;
1067*4882a593Smuzhiyun 	qp->qplib_qp.dpi = &rdev->dpi_privileged;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	rc = bnxt_qplib_create_qp(qp1_res, &qp->qplib_qp);
1070*4882a593Smuzhiyun 	if (rc)
1071*4882a593Smuzhiyun 		goto fail;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	spin_lock_init(&qp->sq_lock);
1074*4882a593Smuzhiyun 	INIT_LIST_HEAD(&qp->list);
1075*4882a593Smuzhiyun 	mutex_lock(&rdev->qp_lock);
1076*4882a593Smuzhiyun 	list_add_tail(&qp->list, &rdev->qp_list);
1077*4882a593Smuzhiyun 	atomic_inc(&rdev->qp_count);
1078*4882a593Smuzhiyun 	mutex_unlock(&rdev->qp_lock);
1079*4882a593Smuzhiyun 	return qp;
1080*4882a593Smuzhiyun fail:
1081*4882a593Smuzhiyun 	kfree(qp);
1082*4882a593Smuzhiyun 	return NULL;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
bnxt_re_init_rq_attr(struct bnxt_re_qp * qp,struct ib_qp_init_attr * init_attr)1085*4882a593Smuzhiyun static int bnxt_re_init_rq_attr(struct bnxt_re_qp *qp,
1086*4882a593Smuzhiyun 				struct ib_qp_init_attr *init_attr)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
1089*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
1090*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1091*4882a593Smuzhiyun 	struct bnxt_qplib_q *rq;
1092*4882a593Smuzhiyun 	int entries;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	rdev = qp->rdev;
1095*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
1096*4882a593Smuzhiyun 	rq = &qplqp->rq;
1097*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (init_attr->srq) {
1100*4882a593Smuzhiyun 		struct bnxt_re_srq *srq;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 		srq = container_of(init_attr->srq, struct bnxt_re_srq, ib_srq);
1103*4882a593Smuzhiyun 		if (!srq) {
1104*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "SRQ not found");
1105*4882a593Smuzhiyun 			return -EINVAL;
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 		qplqp->srq = &srq->qplib_srq;
1108*4882a593Smuzhiyun 		rq->max_wqe = 0;
1109*4882a593Smuzhiyun 	} else {
1110*4882a593Smuzhiyun 		rq->max_sge = init_attr->cap.max_recv_sge;
1111*4882a593Smuzhiyun 		if (rq->max_sge > dev_attr->max_qp_sges)
1112*4882a593Smuzhiyun 			rq->max_sge = dev_attr->max_qp_sges;
1113*4882a593Smuzhiyun 		init_attr->cap.max_recv_sge = rq->max_sge;
1114*4882a593Smuzhiyun 		rq->wqe_size = bnxt_re_setup_rwqe_size(qplqp, rq->max_sge,
1115*4882a593Smuzhiyun 						       dev_attr->max_qp_sges);
1116*4882a593Smuzhiyun 		/* Allocate 1 more than what's provided so posting max doesn't
1117*4882a593Smuzhiyun 		 * mean empty.
1118*4882a593Smuzhiyun 		 */
1119*4882a593Smuzhiyun 		entries = roundup_pow_of_two(init_attr->cap.max_recv_wr + 1);
1120*4882a593Smuzhiyun 		rq->max_wqe = min_t(u32, entries, dev_attr->max_qp_wqes + 1);
1121*4882a593Smuzhiyun 		rq->q_full_delta = 0;
1122*4882a593Smuzhiyun 		rq->sg_info.pgsize = PAGE_SIZE;
1123*4882a593Smuzhiyun 		rq->sg_info.pgshft = PAGE_SHIFT;
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
bnxt_re_adjust_gsi_rq_attr(struct bnxt_re_qp * qp)1129*4882a593Smuzhiyun static void bnxt_re_adjust_gsi_rq_attr(struct bnxt_re_qp *qp)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
1132*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
1133*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	rdev = qp->rdev;
1136*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
1137*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	if (!bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx)) {
1140*4882a593Smuzhiyun 		qplqp->rq.max_sge = dev_attr->max_qp_sges;
1141*4882a593Smuzhiyun 		if (qplqp->rq.max_sge > dev_attr->max_qp_sges)
1142*4882a593Smuzhiyun 			qplqp->rq.max_sge = dev_attr->max_qp_sges;
1143*4882a593Smuzhiyun 		qplqp->rq.max_sge = 6;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun 
bnxt_re_init_sq_attr(struct bnxt_re_qp * qp,struct ib_qp_init_attr * init_attr,struct ib_udata * udata)1147*4882a593Smuzhiyun static int bnxt_re_init_sq_attr(struct bnxt_re_qp *qp,
1148*4882a593Smuzhiyun 				struct ib_qp_init_attr *init_attr,
1149*4882a593Smuzhiyun 				struct ib_udata *udata)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
1152*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
1153*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1154*4882a593Smuzhiyun 	struct bnxt_qplib_q *sq;
1155*4882a593Smuzhiyun 	int entries;
1156*4882a593Smuzhiyun 	int diff;
1157*4882a593Smuzhiyun 	int rc;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	rdev = qp->rdev;
1160*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
1161*4882a593Smuzhiyun 	sq = &qplqp->sq;
1162*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	sq->max_sge = init_attr->cap.max_send_sge;
1165*4882a593Smuzhiyun 	if (sq->max_sge > dev_attr->max_qp_sges) {
1166*4882a593Smuzhiyun 		sq->max_sge = dev_attr->max_qp_sges;
1167*4882a593Smuzhiyun 		init_attr->cap.max_send_sge = sq->max_sge;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	rc = bnxt_re_setup_swqe_size(qp, init_attr);
1171*4882a593Smuzhiyun 	if (rc)
1172*4882a593Smuzhiyun 		return rc;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	entries = init_attr->cap.max_send_wr;
1175*4882a593Smuzhiyun 	/* Allocate 128 + 1 more than what's provided */
1176*4882a593Smuzhiyun 	diff = (qplqp->wqe_mode == BNXT_QPLIB_WQE_MODE_VARIABLE) ?
1177*4882a593Smuzhiyun 		0 : BNXT_QPLIB_RESERVED_QP_WRS;
1178*4882a593Smuzhiyun 	entries = roundup_pow_of_two(entries + diff + 1);
1179*4882a593Smuzhiyun 	sq->max_wqe = min_t(u32, entries, dev_attr->max_qp_wqes + diff + 1);
1180*4882a593Smuzhiyun 	sq->q_full_delta = diff + 1;
1181*4882a593Smuzhiyun 	/*
1182*4882a593Smuzhiyun 	 * Reserving one slot for Phantom WQE. Application can
1183*4882a593Smuzhiyun 	 * post one extra entry in this case. But allowing this to avoid
1184*4882a593Smuzhiyun 	 * unexpected Queue full condition
1185*4882a593Smuzhiyun 	 */
1186*4882a593Smuzhiyun 	qplqp->sq.q_full_delta -= 1;
1187*4882a593Smuzhiyun 	qplqp->sq.sg_info.pgsize = PAGE_SIZE;
1188*4882a593Smuzhiyun 	qplqp->sq.sg_info.pgshft = PAGE_SHIFT;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	return 0;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
bnxt_re_adjust_gsi_sq_attr(struct bnxt_re_qp * qp,struct ib_qp_init_attr * init_attr)1193*4882a593Smuzhiyun static void bnxt_re_adjust_gsi_sq_attr(struct bnxt_re_qp *qp,
1194*4882a593Smuzhiyun 				       struct ib_qp_init_attr *init_attr)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
1197*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
1198*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1199*4882a593Smuzhiyun 	int entries;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	rdev = qp->rdev;
1202*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
1203*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	if (!bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx)) {
1206*4882a593Smuzhiyun 		entries = roundup_pow_of_two(init_attr->cap.max_send_wr + 1);
1207*4882a593Smuzhiyun 		qplqp->sq.max_wqe = min_t(u32, entries,
1208*4882a593Smuzhiyun 					  dev_attr->max_qp_wqes + 1);
1209*4882a593Smuzhiyun 		qplqp->sq.q_full_delta = qplqp->sq.max_wqe -
1210*4882a593Smuzhiyun 			init_attr->cap.max_send_wr;
1211*4882a593Smuzhiyun 		qplqp->sq.max_sge++; /* Need one extra sge to put UD header */
1212*4882a593Smuzhiyun 		if (qplqp->sq.max_sge > dev_attr->max_qp_sges)
1213*4882a593Smuzhiyun 			qplqp->sq.max_sge = dev_attr->max_qp_sges;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
bnxt_re_init_qp_type(struct bnxt_re_dev * rdev,struct ib_qp_init_attr * init_attr)1217*4882a593Smuzhiyun static int bnxt_re_init_qp_type(struct bnxt_re_dev *rdev,
1218*4882a593Smuzhiyun 				struct ib_qp_init_attr *init_attr)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	struct bnxt_qplib_chip_ctx *chip_ctx;
1221*4882a593Smuzhiyun 	int qptype;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	chip_ctx = rdev->chip_ctx;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	qptype = __from_ib_qp_type(init_attr->qp_type);
1226*4882a593Smuzhiyun 	if (qptype == IB_QPT_MAX) {
1227*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "QP type 0x%x not supported", qptype);
1228*4882a593Smuzhiyun 		qptype = -EOPNOTSUPP;
1229*4882a593Smuzhiyun 		goto out;
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (bnxt_qplib_is_chip_gen_p5(chip_ctx) &&
1233*4882a593Smuzhiyun 	    init_attr->qp_type == IB_QPT_GSI)
1234*4882a593Smuzhiyun 		qptype = CMDQ_CREATE_QP_TYPE_GSI;
1235*4882a593Smuzhiyun out:
1236*4882a593Smuzhiyun 	return qptype;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
bnxt_re_init_qp_attr(struct bnxt_re_qp * qp,struct bnxt_re_pd * pd,struct ib_qp_init_attr * init_attr,struct ib_udata * udata)1239*4882a593Smuzhiyun static int bnxt_re_init_qp_attr(struct bnxt_re_qp *qp, struct bnxt_re_pd *pd,
1240*4882a593Smuzhiyun 				struct ib_qp_init_attr *init_attr,
1241*4882a593Smuzhiyun 				struct ib_udata *udata)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
1244*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
1245*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1246*4882a593Smuzhiyun 	struct bnxt_re_cq *cq;
1247*4882a593Smuzhiyun 	int rc = 0, qptype;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	rdev = qp->rdev;
1250*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
1251*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	/* Setup misc params */
1254*4882a593Smuzhiyun 	ether_addr_copy(qplqp->smac, rdev->netdev->dev_addr);
1255*4882a593Smuzhiyun 	qplqp->pd = &pd->qplib_pd;
1256*4882a593Smuzhiyun 	qplqp->qp_handle = (u64)qplqp;
1257*4882a593Smuzhiyun 	qplqp->max_inline_data = init_attr->cap.max_inline_data;
1258*4882a593Smuzhiyun 	qplqp->sig_type = ((init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) ?
1259*4882a593Smuzhiyun 			    true : false);
1260*4882a593Smuzhiyun 	qptype = bnxt_re_init_qp_type(rdev, init_attr);
1261*4882a593Smuzhiyun 	if (qptype < 0) {
1262*4882a593Smuzhiyun 		rc = qptype;
1263*4882a593Smuzhiyun 		goto out;
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 	qplqp->type = (u8)qptype;
1266*4882a593Smuzhiyun 	qplqp->wqe_mode = rdev->chip_ctx->modes.wqe_mode;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (init_attr->qp_type == IB_QPT_RC) {
1269*4882a593Smuzhiyun 		qplqp->max_rd_atomic = dev_attr->max_qp_rd_atom;
1270*4882a593Smuzhiyun 		qplqp->max_dest_rd_atomic = dev_attr->max_qp_init_rd_atom;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 	qplqp->mtu = ib_mtu_enum_to_int(iboe_get_mtu(rdev->netdev->mtu));
1273*4882a593Smuzhiyun 	qplqp->dpi = &rdev->dpi_privileged; /* Doorbell page */
1274*4882a593Smuzhiyun 	if (init_attr->create_flags)
1275*4882a593Smuzhiyun 		ibdev_dbg(&rdev->ibdev,
1276*4882a593Smuzhiyun 			  "QP create flags 0x%x not supported",
1277*4882a593Smuzhiyun 			  init_attr->create_flags);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* Setup CQs */
1280*4882a593Smuzhiyun 	if (init_attr->send_cq) {
1281*4882a593Smuzhiyun 		cq = container_of(init_attr->send_cq, struct bnxt_re_cq, ib_cq);
1282*4882a593Smuzhiyun 		if (!cq) {
1283*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Send CQ not found");
1284*4882a593Smuzhiyun 			rc = -EINVAL;
1285*4882a593Smuzhiyun 			goto out;
1286*4882a593Smuzhiyun 		}
1287*4882a593Smuzhiyun 		qplqp->scq = &cq->qplib_cq;
1288*4882a593Smuzhiyun 		qp->scq = cq;
1289*4882a593Smuzhiyun 	}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	if (init_attr->recv_cq) {
1292*4882a593Smuzhiyun 		cq = container_of(init_attr->recv_cq, struct bnxt_re_cq, ib_cq);
1293*4882a593Smuzhiyun 		if (!cq) {
1294*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Receive CQ not found");
1295*4882a593Smuzhiyun 			rc = -EINVAL;
1296*4882a593Smuzhiyun 			goto out;
1297*4882a593Smuzhiyun 		}
1298*4882a593Smuzhiyun 		qplqp->rcq = &cq->qplib_cq;
1299*4882a593Smuzhiyun 		qp->rcq = cq;
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	/* Setup RQ/SRQ */
1303*4882a593Smuzhiyun 	rc = bnxt_re_init_rq_attr(qp, init_attr);
1304*4882a593Smuzhiyun 	if (rc)
1305*4882a593Smuzhiyun 		goto out;
1306*4882a593Smuzhiyun 	if (init_attr->qp_type == IB_QPT_GSI)
1307*4882a593Smuzhiyun 		bnxt_re_adjust_gsi_rq_attr(qp);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	/* Setup SQ */
1310*4882a593Smuzhiyun 	rc = bnxt_re_init_sq_attr(qp, init_attr, udata);
1311*4882a593Smuzhiyun 	if (rc)
1312*4882a593Smuzhiyun 		goto out;
1313*4882a593Smuzhiyun 	if (init_attr->qp_type == IB_QPT_GSI)
1314*4882a593Smuzhiyun 		bnxt_re_adjust_gsi_sq_attr(qp, init_attr);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (udata) /* This will update DPI and qp_handle */
1317*4882a593Smuzhiyun 		rc = bnxt_re_init_user_qp(rdev, pd, qp, udata);
1318*4882a593Smuzhiyun out:
1319*4882a593Smuzhiyun 	return rc;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
bnxt_re_create_shadow_gsi(struct bnxt_re_qp * qp,struct bnxt_re_pd * pd)1322*4882a593Smuzhiyun static int bnxt_re_create_shadow_gsi(struct bnxt_re_qp *qp,
1323*4882a593Smuzhiyun 				     struct bnxt_re_pd *pd)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun 	struct bnxt_re_sqp_entries *sqp_tbl = NULL;
1326*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1327*4882a593Smuzhiyun 	struct bnxt_re_qp *sqp;
1328*4882a593Smuzhiyun 	struct bnxt_re_ah *sah;
1329*4882a593Smuzhiyun 	int rc = 0;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	rdev = qp->rdev;
1332*4882a593Smuzhiyun 	/* Create a shadow QP to handle the QP1 traffic */
1333*4882a593Smuzhiyun 	sqp_tbl = kzalloc(sizeof(*sqp_tbl) * BNXT_RE_MAX_GSI_SQP_ENTRIES,
1334*4882a593Smuzhiyun 			  GFP_KERNEL);
1335*4882a593Smuzhiyun 	if (!sqp_tbl)
1336*4882a593Smuzhiyun 		return -ENOMEM;
1337*4882a593Smuzhiyun 	rdev->gsi_ctx.sqp_tbl = sqp_tbl;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	sqp = bnxt_re_create_shadow_qp(pd, &rdev->qplib_res, &qp->qplib_qp);
1340*4882a593Smuzhiyun 	if (!sqp) {
1341*4882a593Smuzhiyun 		rc = -ENODEV;
1342*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to create Shadow QP for QP1");
1343*4882a593Smuzhiyun 		goto out;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 	rdev->gsi_ctx.gsi_sqp = sqp;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	sqp->rcq = qp->rcq;
1348*4882a593Smuzhiyun 	sqp->scq = qp->scq;
1349*4882a593Smuzhiyun 	sah = bnxt_re_create_shadow_qp_ah(pd, &rdev->qplib_res,
1350*4882a593Smuzhiyun 					  &qp->qplib_qp);
1351*4882a593Smuzhiyun 	if (!sah) {
1352*4882a593Smuzhiyun 		bnxt_qplib_destroy_qp(&rdev->qplib_res,
1353*4882a593Smuzhiyun 				      &sqp->qplib_qp);
1354*4882a593Smuzhiyun 		rc = -ENODEV;
1355*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1356*4882a593Smuzhiyun 			  "Failed to create AH entry for ShadowQP");
1357*4882a593Smuzhiyun 		goto out;
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 	rdev->gsi_ctx.gsi_sah = sah;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	return 0;
1362*4882a593Smuzhiyun out:
1363*4882a593Smuzhiyun 	kfree(sqp_tbl);
1364*4882a593Smuzhiyun 	return rc;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun 
bnxt_re_create_gsi_qp(struct bnxt_re_qp * qp,struct bnxt_re_pd * pd,struct ib_qp_init_attr * init_attr)1367*4882a593Smuzhiyun static int bnxt_re_create_gsi_qp(struct bnxt_re_qp *qp, struct bnxt_re_pd *pd,
1368*4882a593Smuzhiyun 				 struct ib_qp_init_attr *init_attr)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1371*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplqp;
1372*4882a593Smuzhiyun 	int rc = 0;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	rdev = qp->rdev;
1375*4882a593Smuzhiyun 	qplqp = &qp->qplib_qp;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	qplqp->rq_hdr_buf_size = BNXT_QPLIB_MAX_QP1_RQ_HDR_SIZE_V2;
1378*4882a593Smuzhiyun 	qplqp->sq_hdr_buf_size = BNXT_QPLIB_MAX_QP1_SQ_HDR_SIZE_V2;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	rc = bnxt_qplib_create_qp1(&rdev->qplib_res, qplqp);
1381*4882a593Smuzhiyun 	if (rc) {
1382*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "create HW QP1 failed!");
1383*4882a593Smuzhiyun 		goto out;
1384*4882a593Smuzhiyun 	}
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	rc = bnxt_re_create_shadow_gsi(qp, pd);
1387*4882a593Smuzhiyun out:
1388*4882a593Smuzhiyun 	return rc;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
bnxt_re_test_qp_limits(struct bnxt_re_dev * rdev,struct ib_qp_init_attr * init_attr,struct bnxt_qplib_dev_attr * dev_attr)1391*4882a593Smuzhiyun static bool bnxt_re_test_qp_limits(struct bnxt_re_dev *rdev,
1392*4882a593Smuzhiyun 				   struct ib_qp_init_attr *init_attr,
1393*4882a593Smuzhiyun 				   struct bnxt_qplib_dev_attr *dev_attr)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	bool rc = true;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (init_attr->cap.max_send_wr > dev_attr->max_qp_wqes ||
1398*4882a593Smuzhiyun 	    init_attr->cap.max_recv_wr > dev_attr->max_qp_wqes ||
1399*4882a593Smuzhiyun 	    init_attr->cap.max_send_sge > dev_attr->max_qp_sges ||
1400*4882a593Smuzhiyun 	    init_attr->cap.max_recv_sge > dev_attr->max_qp_sges ||
1401*4882a593Smuzhiyun 	    init_attr->cap.max_inline_data > dev_attr->max_inline_data) {
1402*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1403*4882a593Smuzhiyun 			  "Create QP failed - max exceeded! 0x%x/0x%x 0x%x/0x%x 0x%x/0x%x 0x%x/0x%x 0x%x/0x%x",
1404*4882a593Smuzhiyun 			  init_attr->cap.max_send_wr, dev_attr->max_qp_wqes,
1405*4882a593Smuzhiyun 			  init_attr->cap.max_recv_wr, dev_attr->max_qp_wqes,
1406*4882a593Smuzhiyun 			  init_attr->cap.max_send_sge, dev_attr->max_qp_sges,
1407*4882a593Smuzhiyun 			  init_attr->cap.max_recv_sge, dev_attr->max_qp_sges,
1408*4882a593Smuzhiyun 			  init_attr->cap.max_inline_data,
1409*4882a593Smuzhiyun 			  dev_attr->max_inline_data);
1410*4882a593Smuzhiyun 		rc = false;
1411*4882a593Smuzhiyun 	}
1412*4882a593Smuzhiyun 	return rc;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
bnxt_re_create_qp(struct ib_pd * ib_pd,struct ib_qp_init_attr * qp_init_attr,struct ib_udata * udata)1415*4882a593Smuzhiyun struct ib_qp *bnxt_re_create_qp(struct ib_pd *ib_pd,
1416*4882a593Smuzhiyun 				struct ib_qp_init_attr *qp_init_attr,
1417*4882a593Smuzhiyun 				struct ib_udata *udata)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
1420*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
1421*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr = &rdev->dev_attr;
1422*4882a593Smuzhiyun 	struct bnxt_re_qp *qp;
1423*4882a593Smuzhiyun 	int rc;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	rc = bnxt_re_test_qp_limits(rdev, qp_init_attr, dev_attr);
1426*4882a593Smuzhiyun 	if (!rc) {
1427*4882a593Smuzhiyun 		rc = -EINVAL;
1428*4882a593Smuzhiyun 		goto exit;
1429*4882a593Smuzhiyun 	}
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1432*4882a593Smuzhiyun 	if (!qp) {
1433*4882a593Smuzhiyun 		rc = -ENOMEM;
1434*4882a593Smuzhiyun 		goto exit;
1435*4882a593Smuzhiyun 	}
1436*4882a593Smuzhiyun 	qp->rdev = rdev;
1437*4882a593Smuzhiyun 	rc = bnxt_re_init_qp_attr(qp, pd, qp_init_attr, udata);
1438*4882a593Smuzhiyun 	if (rc)
1439*4882a593Smuzhiyun 		goto fail;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (qp_init_attr->qp_type == IB_QPT_GSI &&
1442*4882a593Smuzhiyun 	    !(bnxt_qplib_is_chip_gen_p5(rdev->chip_ctx))) {
1443*4882a593Smuzhiyun 		rc = bnxt_re_create_gsi_qp(qp, pd, qp_init_attr);
1444*4882a593Smuzhiyun 		if (rc == -ENODEV)
1445*4882a593Smuzhiyun 			goto qp_destroy;
1446*4882a593Smuzhiyun 		if (rc)
1447*4882a593Smuzhiyun 			goto fail;
1448*4882a593Smuzhiyun 	} else {
1449*4882a593Smuzhiyun 		rc = bnxt_qplib_create_qp(&rdev->qplib_res, &qp->qplib_qp);
1450*4882a593Smuzhiyun 		if (rc) {
1451*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Failed to create HW QP");
1452*4882a593Smuzhiyun 			goto free_umem;
1453*4882a593Smuzhiyun 		}
1454*4882a593Smuzhiyun 		if (udata) {
1455*4882a593Smuzhiyun 			struct bnxt_re_qp_resp resp;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 			resp.qpid = qp->qplib_qp.id;
1458*4882a593Smuzhiyun 			resp.rsvd = 0;
1459*4882a593Smuzhiyun 			rc = ib_copy_to_udata(udata, &resp, sizeof(resp));
1460*4882a593Smuzhiyun 			if (rc) {
1461*4882a593Smuzhiyun 				ibdev_err(&rdev->ibdev, "Failed to copy QP udata");
1462*4882a593Smuzhiyun 				goto qp_destroy;
1463*4882a593Smuzhiyun 			}
1464*4882a593Smuzhiyun 		}
1465*4882a593Smuzhiyun 	}
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	qp->ib_qp.qp_num = qp->qplib_qp.id;
1468*4882a593Smuzhiyun 	if (qp_init_attr->qp_type == IB_QPT_GSI)
1469*4882a593Smuzhiyun 		rdev->gsi_ctx.gsi_qp = qp;
1470*4882a593Smuzhiyun 	spin_lock_init(&qp->sq_lock);
1471*4882a593Smuzhiyun 	spin_lock_init(&qp->rq_lock);
1472*4882a593Smuzhiyun 	INIT_LIST_HEAD(&qp->list);
1473*4882a593Smuzhiyun 	mutex_lock(&rdev->qp_lock);
1474*4882a593Smuzhiyun 	list_add_tail(&qp->list, &rdev->qp_list);
1475*4882a593Smuzhiyun 	mutex_unlock(&rdev->qp_lock);
1476*4882a593Smuzhiyun 	atomic_inc(&rdev->qp_count);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	return &qp->ib_qp;
1479*4882a593Smuzhiyun qp_destroy:
1480*4882a593Smuzhiyun 	bnxt_qplib_destroy_qp(&rdev->qplib_res, &qp->qplib_qp);
1481*4882a593Smuzhiyun free_umem:
1482*4882a593Smuzhiyun 	ib_umem_release(qp->rumem);
1483*4882a593Smuzhiyun 	ib_umem_release(qp->sumem);
1484*4882a593Smuzhiyun fail:
1485*4882a593Smuzhiyun 	kfree(qp);
1486*4882a593Smuzhiyun exit:
1487*4882a593Smuzhiyun 	return ERR_PTR(rc);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun 
__from_ib_qp_state(enum ib_qp_state state)1490*4882a593Smuzhiyun static u8 __from_ib_qp_state(enum ib_qp_state state)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun 	switch (state) {
1493*4882a593Smuzhiyun 	case IB_QPS_RESET:
1494*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_RESET;
1495*4882a593Smuzhiyun 	case IB_QPS_INIT:
1496*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_INIT;
1497*4882a593Smuzhiyun 	case IB_QPS_RTR:
1498*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_RTR;
1499*4882a593Smuzhiyun 	case IB_QPS_RTS:
1500*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_RTS;
1501*4882a593Smuzhiyun 	case IB_QPS_SQD:
1502*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_SQD;
1503*4882a593Smuzhiyun 	case IB_QPS_SQE:
1504*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_SQE;
1505*4882a593Smuzhiyun 	case IB_QPS_ERR:
1506*4882a593Smuzhiyun 	default:
1507*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_NEW_STATE_ERR;
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
__to_ib_qp_state(u8 state)1511*4882a593Smuzhiyun static enum ib_qp_state __to_ib_qp_state(u8 state)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	switch (state) {
1514*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_RESET:
1515*4882a593Smuzhiyun 		return IB_QPS_RESET;
1516*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_INIT:
1517*4882a593Smuzhiyun 		return IB_QPS_INIT;
1518*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_RTR:
1519*4882a593Smuzhiyun 		return IB_QPS_RTR;
1520*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_RTS:
1521*4882a593Smuzhiyun 		return IB_QPS_RTS;
1522*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_SQD:
1523*4882a593Smuzhiyun 		return IB_QPS_SQD;
1524*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_SQE:
1525*4882a593Smuzhiyun 		return IB_QPS_SQE;
1526*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_NEW_STATE_ERR:
1527*4882a593Smuzhiyun 	default:
1528*4882a593Smuzhiyun 		return IB_QPS_ERR;
1529*4882a593Smuzhiyun 	}
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun 
__from_ib_mtu(enum ib_mtu mtu)1532*4882a593Smuzhiyun static u32 __from_ib_mtu(enum ib_mtu mtu)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun 	switch (mtu) {
1535*4882a593Smuzhiyun 	case IB_MTU_256:
1536*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_PATH_MTU_MTU_256;
1537*4882a593Smuzhiyun 	case IB_MTU_512:
1538*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_PATH_MTU_MTU_512;
1539*4882a593Smuzhiyun 	case IB_MTU_1024:
1540*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_PATH_MTU_MTU_1024;
1541*4882a593Smuzhiyun 	case IB_MTU_2048:
1542*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_PATH_MTU_MTU_2048;
1543*4882a593Smuzhiyun 	case IB_MTU_4096:
1544*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_PATH_MTU_MTU_4096;
1545*4882a593Smuzhiyun 	default:
1546*4882a593Smuzhiyun 		return CMDQ_MODIFY_QP_PATH_MTU_MTU_2048;
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
__to_ib_mtu(u32 mtu)1550*4882a593Smuzhiyun static enum ib_mtu __to_ib_mtu(u32 mtu)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun 	switch (mtu & CREQ_QUERY_QP_RESP_SB_PATH_MTU_MASK) {
1553*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_PATH_MTU_MTU_256:
1554*4882a593Smuzhiyun 		return IB_MTU_256;
1555*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_PATH_MTU_MTU_512:
1556*4882a593Smuzhiyun 		return IB_MTU_512;
1557*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_PATH_MTU_MTU_1024:
1558*4882a593Smuzhiyun 		return IB_MTU_1024;
1559*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_PATH_MTU_MTU_2048:
1560*4882a593Smuzhiyun 		return IB_MTU_2048;
1561*4882a593Smuzhiyun 	case CMDQ_MODIFY_QP_PATH_MTU_MTU_4096:
1562*4882a593Smuzhiyun 		return IB_MTU_4096;
1563*4882a593Smuzhiyun 	default:
1564*4882a593Smuzhiyun 		return IB_MTU_2048;
1565*4882a593Smuzhiyun 	}
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun /* Shared Receive Queues */
bnxt_re_destroy_srq(struct ib_srq * ib_srq,struct ib_udata * udata)1569*4882a593Smuzhiyun int bnxt_re_destroy_srq(struct ib_srq *ib_srq, struct ib_udata *udata)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun 	struct bnxt_re_srq *srq = container_of(ib_srq, struct bnxt_re_srq,
1572*4882a593Smuzhiyun 					       ib_srq);
1573*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = srq->rdev;
1574*4882a593Smuzhiyun 	struct bnxt_qplib_srq *qplib_srq = &srq->qplib_srq;
1575*4882a593Smuzhiyun 	struct bnxt_qplib_nq *nq = NULL;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (qplib_srq->cq)
1578*4882a593Smuzhiyun 		nq = qplib_srq->cq->nq;
1579*4882a593Smuzhiyun 	bnxt_qplib_destroy_srq(&rdev->qplib_res, qplib_srq);
1580*4882a593Smuzhiyun 	ib_umem_release(srq->umem);
1581*4882a593Smuzhiyun 	atomic_dec(&rdev->srq_count);
1582*4882a593Smuzhiyun 	if (nq)
1583*4882a593Smuzhiyun 		nq->budget--;
1584*4882a593Smuzhiyun 	return 0;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun 
bnxt_re_init_user_srq(struct bnxt_re_dev * rdev,struct bnxt_re_pd * pd,struct bnxt_re_srq * srq,struct ib_udata * udata)1587*4882a593Smuzhiyun static int bnxt_re_init_user_srq(struct bnxt_re_dev *rdev,
1588*4882a593Smuzhiyun 				 struct bnxt_re_pd *pd,
1589*4882a593Smuzhiyun 				 struct bnxt_re_srq *srq,
1590*4882a593Smuzhiyun 				 struct ib_udata *udata)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	struct bnxt_re_srq_req ureq;
1593*4882a593Smuzhiyun 	struct bnxt_qplib_srq *qplib_srq = &srq->qplib_srq;
1594*4882a593Smuzhiyun 	struct ib_umem *umem;
1595*4882a593Smuzhiyun 	int bytes = 0;
1596*4882a593Smuzhiyun 	struct bnxt_re_ucontext *cntx = rdma_udata_to_drv_context(
1597*4882a593Smuzhiyun 		udata, struct bnxt_re_ucontext, ib_uctx);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	if (ib_copy_from_udata(&ureq, udata, sizeof(ureq)))
1600*4882a593Smuzhiyun 		return -EFAULT;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	bytes = (qplib_srq->max_wqe * qplib_srq->wqe_size);
1603*4882a593Smuzhiyun 	bytes = PAGE_ALIGN(bytes);
1604*4882a593Smuzhiyun 	umem = ib_umem_get(&rdev->ibdev, ureq.srqva, bytes,
1605*4882a593Smuzhiyun 			   IB_ACCESS_LOCAL_WRITE);
1606*4882a593Smuzhiyun 	if (IS_ERR(umem))
1607*4882a593Smuzhiyun 		return PTR_ERR(umem);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	srq->umem = umem;
1610*4882a593Smuzhiyun 	qplib_srq->sg_info.umem = umem;
1611*4882a593Smuzhiyun 	qplib_srq->sg_info.pgsize = PAGE_SIZE;
1612*4882a593Smuzhiyun 	qplib_srq->sg_info.pgshft = PAGE_SHIFT;
1613*4882a593Smuzhiyun 	qplib_srq->srq_handle = ureq.srq_handle;
1614*4882a593Smuzhiyun 	qplib_srq->dpi = &cntx->dpi;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	return 0;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
bnxt_re_create_srq(struct ib_srq * ib_srq,struct ib_srq_init_attr * srq_init_attr,struct ib_udata * udata)1619*4882a593Smuzhiyun int bnxt_re_create_srq(struct ib_srq *ib_srq,
1620*4882a593Smuzhiyun 		       struct ib_srq_init_attr *srq_init_attr,
1621*4882a593Smuzhiyun 		       struct ib_udata *udata)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr;
1624*4882a593Smuzhiyun 	struct bnxt_qplib_nq *nq = NULL;
1625*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
1626*4882a593Smuzhiyun 	struct bnxt_re_srq *srq;
1627*4882a593Smuzhiyun 	struct bnxt_re_pd *pd;
1628*4882a593Smuzhiyun 	struct ib_pd *ib_pd;
1629*4882a593Smuzhiyun 	int rc, entries;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	ib_pd = ib_srq->pd;
1632*4882a593Smuzhiyun 	pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
1633*4882a593Smuzhiyun 	rdev = pd->rdev;
1634*4882a593Smuzhiyun 	dev_attr = &rdev->dev_attr;
1635*4882a593Smuzhiyun 	srq = container_of(ib_srq, struct bnxt_re_srq, ib_srq);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (srq_init_attr->attr.max_wr >= dev_attr->max_srq_wqes) {
1638*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Create CQ failed - max exceeded");
1639*4882a593Smuzhiyun 		rc = -EINVAL;
1640*4882a593Smuzhiyun 		goto exit;
1641*4882a593Smuzhiyun 	}
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	if (srq_init_attr->srq_type != IB_SRQT_BASIC) {
1644*4882a593Smuzhiyun 		rc = -EOPNOTSUPP;
1645*4882a593Smuzhiyun 		goto exit;
1646*4882a593Smuzhiyun 	}
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	srq->rdev = rdev;
1649*4882a593Smuzhiyun 	srq->qplib_srq.pd = &pd->qplib_pd;
1650*4882a593Smuzhiyun 	srq->qplib_srq.dpi = &rdev->dpi_privileged;
1651*4882a593Smuzhiyun 	/* Allocate 1 more than what's provided so posting max doesn't
1652*4882a593Smuzhiyun 	 * mean empty
1653*4882a593Smuzhiyun 	 */
1654*4882a593Smuzhiyun 	entries = roundup_pow_of_two(srq_init_attr->attr.max_wr + 1);
1655*4882a593Smuzhiyun 	if (entries > dev_attr->max_srq_wqes + 1)
1656*4882a593Smuzhiyun 		entries = dev_attr->max_srq_wqes + 1;
1657*4882a593Smuzhiyun 	srq->qplib_srq.max_wqe = entries;
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	srq->qplib_srq.max_sge = srq_init_attr->attr.max_sge;
1660*4882a593Smuzhiyun 	 /* 128 byte wqe size for SRQ . So use max sges */
1661*4882a593Smuzhiyun 	srq->qplib_srq.wqe_size = bnxt_re_get_rwqe_size(dev_attr->max_srq_sges);
1662*4882a593Smuzhiyun 	srq->qplib_srq.threshold = srq_init_attr->attr.srq_limit;
1663*4882a593Smuzhiyun 	srq->srq_limit = srq_init_attr->attr.srq_limit;
1664*4882a593Smuzhiyun 	srq->qplib_srq.eventq_hw_ring_id = rdev->nq[0].ring_id;
1665*4882a593Smuzhiyun 	nq = &rdev->nq[0];
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (udata) {
1668*4882a593Smuzhiyun 		rc = bnxt_re_init_user_srq(rdev, pd, srq, udata);
1669*4882a593Smuzhiyun 		if (rc)
1670*4882a593Smuzhiyun 			goto fail;
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	rc = bnxt_qplib_create_srq(&rdev->qplib_res, &srq->qplib_srq);
1674*4882a593Smuzhiyun 	if (rc) {
1675*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Create HW SRQ failed!");
1676*4882a593Smuzhiyun 		goto fail;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	if (udata) {
1680*4882a593Smuzhiyun 		struct bnxt_re_srq_resp resp;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 		resp.srqid = srq->qplib_srq.id;
1683*4882a593Smuzhiyun 		rc = ib_copy_to_udata(udata, &resp, sizeof(resp));
1684*4882a593Smuzhiyun 		if (rc) {
1685*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "SRQ copy to udata failed!");
1686*4882a593Smuzhiyun 			bnxt_qplib_destroy_srq(&rdev->qplib_res,
1687*4882a593Smuzhiyun 					       &srq->qplib_srq);
1688*4882a593Smuzhiyun 			goto fail;
1689*4882a593Smuzhiyun 		}
1690*4882a593Smuzhiyun 	}
1691*4882a593Smuzhiyun 	if (nq)
1692*4882a593Smuzhiyun 		nq->budget++;
1693*4882a593Smuzhiyun 	atomic_inc(&rdev->srq_count);
1694*4882a593Smuzhiyun 	spin_lock_init(&srq->lock);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	return 0;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun fail:
1699*4882a593Smuzhiyun 	ib_umem_release(srq->umem);
1700*4882a593Smuzhiyun exit:
1701*4882a593Smuzhiyun 	return rc;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun 
bnxt_re_modify_srq(struct ib_srq * ib_srq,struct ib_srq_attr * srq_attr,enum ib_srq_attr_mask srq_attr_mask,struct ib_udata * udata)1704*4882a593Smuzhiyun int bnxt_re_modify_srq(struct ib_srq *ib_srq, struct ib_srq_attr *srq_attr,
1705*4882a593Smuzhiyun 		       enum ib_srq_attr_mask srq_attr_mask,
1706*4882a593Smuzhiyun 		       struct ib_udata *udata)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun 	struct bnxt_re_srq *srq = container_of(ib_srq, struct bnxt_re_srq,
1709*4882a593Smuzhiyun 					       ib_srq);
1710*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = srq->rdev;
1711*4882a593Smuzhiyun 	int rc;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	switch (srq_attr_mask) {
1714*4882a593Smuzhiyun 	case IB_SRQ_MAX_WR:
1715*4882a593Smuzhiyun 		/* SRQ resize is not supported */
1716*4882a593Smuzhiyun 		break;
1717*4882a593Smuzhiyun 	case IB_SRQ_LIMIT:
1718*4882a593Smuzhiyun 		/* Change the SRQ threshold */
1719*4882a593Smuzhiyun 		if (srq_attr->srq_limit > srq->qplib_srq.max_wqe)
1720*4882a593Smuzhiyun 			return -EINVAL;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 		srq->qplib_srq.threshold = srq_attr->srq_limit;
1723*4882a593Smuzhiyun 		rc = bnxt_qplib_modify_srq(&rdev->qplib_res, &srq->qplib_srq);
1724*4882a593Smuzhiyun 		if (rc) {
1725*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Modify HW SRQ failed!");
1726*4882a593Smuzhiyun 			return rc;
1727*4882a593Smuzhiyun 		}
1728*4882a593Smuzhiyun 		/* On success, update the shadow */
1729*4882a593Smuzhiyun 		srq->srq_limit = srq_attr->srq_limit;
1730*4882a593Smuzhiyun 		/* No need to Build and send response back to udata */
1731*4882a593Smuzhiyun 		break;
1732*4882a593Smuzhiyun 	default:
1733*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
1734*4882a593Smuzhiyun 			  "Unsupported srq_attr_mask 0x%x", srq_attr_mask);
1735*4882a593Smuzhiyun 		return -EINVAL;
1736*4882a593Smuzhiyun 	}
1737*4882a593Smuzhiyun 	return 0;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
bnxt_re_query_srq(struct ib_srq * ib_srq,struct ib_srq_attr * srq_attr)1740*4882a593Smuzhiyun int bnxt_re_query_srq(struct ib_srq *ib_srq, struct ib_srq_attr *srq_attr)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	struct bnxt_re_srq *srq = container_of(ib_srq, struct bnxt_re_srq,
1743*4882a593Smuzhiyun 					       ib_srq);
1744*4882a593Smuzhiyun 	struct bnxt_re_srq tsrq;
1745*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = srq->rdev;
1746*4882a593Smuzhiyun 	int rc;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	/* Get live SRQ attr */
1749*4882a593Smuzhiyun 	tsrq.qplib_srq.id = srq->qplib_srq.id;
1750*4882a593Smuzhiyun 	rc = bnxt_qplib_query_srq(&rdev->qplib_res, &tsrq.qplib_srq);
1751*4882a593Smuzhiyun 	if (rc) {
1752*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Query HW SRQ failed!");
1753*4882a593Smuzhiyun 		return rc;
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun 	srq_attr->max_wr = srq->qplib_srq.max_wqe;
1756*4882a593Smuzhiyun 	srq_attr->max_sge = srq->qplib_srq.max_sge;
1757*4882a593Smuzhiyun 	srq_attr->srq_limit = tsrq.qplib_srq.threshold;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	return 0;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun 
bnxt_re_post_srq_recv(struct ib_srq * ib_srq,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)1762*4882a593Smuzhiyun int bnxt_re_post_srq_recv(struct ib_srq *ib_srq, const struct ib_recv_wr *wr,
1763*4882a593Smuzhiyun 			  const struct ib_recv_wr **bad_wr)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun 	struct bnxt_re_srq *srq = container_of(ib_srq, struct bnxt_re_srq,
1766*4882a593Smuzhiyun 					       ib_srq);
1767*4882a593Smuzhiyun 	struct bnxt_qplib_swqe wqe;
1768*4882a593Smuzhiyun 	unsigned long flags;
1769*4882a593Smuzhiyun 	int rc = 0;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	spin_lock_irqsave(&srq->lock, flags);
1772*4882a593Smuzhiyun 	while (wr) {
1773*4882a593Smuzhiyun 		/* Transcribe each ib_recv_wr to qplib_swqe */
1774*4882a593Smuzhiyun 		wqe.num_sge = wr->num_sge;
1775*4882a593Smuzhiyun 		bnxt_re_build_sgl(wr->sg_list, wqe.sg_list, wr->num_sge);
1776*4882a593Smuzhiyun 		wqe.wr_id = wr->wr_id;
1777*4882a593Smuzhiyun 		wqe.type = BNXT_QPLIB_SWQE_TYPE_RECV;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 		rc = bnxt_qplib_post_srq_recv(&srq->qplib_srq, &wqe);
1780*4882a593Smuzhiyun 		if (rc) {
1781*4882a593Smuzhiyun 			*bad_wr = wr;
1782*4882a593Smuzhiyun 			break;
1783*4882a593Smuzhiyun 		}
1784*4882a593Smuzhiyun 		wr = wr->next;
1785*4882a593Smuzhiyun 	}
1786*4882a593Smuzhiyun 	spin_unlock_irqrestore(&srq->lock, flags);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	return rc;
1789*4882a593Smuzhiyun }
bnxt_re_modify_shadow_qp(struct bnxt_re_dev * rdev,struct bnxt_re_qp * qp1_qp,int qp_attr_mask)1790*4882a593Smuzhiyun static int bnxt_re_modify_shadow_qp(struct bnxt_re_dev *rdev,
1791*4882a593Smuzhiyun 				    struct bnxt_re_qp *qp1_qp,
1792*4882a593Smuzhiyun 				    int qp_attr_mask)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = rdev->gsi_ctx.gsi_sqp;
1795*4882a593Smuzhiyun 	int rc = 0;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_STATE) {
1798*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_STATE;
1799*4882a593Smuzhiyun 		qp->qplib_qp.state = qp1_qp->qplib_qp.state;
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_PKEY_INDEX) {
1802*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_PKEY;
1803*4882a593Smuzhiyun 		qp->qplib_qp.pkey_index = qp1_qp->qplib_qp.pkey_index;
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_QKEY) {
1807*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_QKEY;
1808*4882a593Smuzhiyun 		/* Using a Random  QKEY */
1809*4882a593Smuzhiyun 		qp->qplib_qp.qkey = 0x81818181;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_SQ_PSN) {
1812*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_SQ_PSN;
1813*4882a593Smuzhiyun 		qp->qplib_qp.sq.psn = qp1_qp->qplib_qp.sq.psn;
1814*4882a593Smuzhiyun 	}
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	rc = bnxt_qplib_modify_qp(&rdev->qplib_res, &qp->qplib_qp);
1817*4882a593Smuzhiyun 	if (rc)
1818*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to modify Shadow QP for QP1");
1819*4882a593Smuzhiyun 	return rc;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun 
bnxt_re_modify_qp(struct ib_qp * ib_qp,struct ib_qp_attr * qp_attr,int qp_attr_mask,struct ib_udata * udata)1822*4882a593Smuzhiyun int bnxt_re_modify_qp(struct ib_qp *ib_qp, struct ib_qp_attr *qp_attr,
1823*4882a593Smuzhiyun 		      int qp_attr_mask, struct ib_udata *udata)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = container_of(ib_qp, struct bnxt_re_qp, ib_qp);
1826*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = qp->rdev;
1827*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr = &rdev->dev_attr;
1828*4882a593Smuzhiyun 	enum ib_qp_state curr_qp_state, new_qp_state;
1829*4882a593Smuzhiyun 	int rc, entries;
1830*4882a593Smuzhiyun 	unsigned int flags;
1831*4882a593Smuzhiyun 	u8 nw_type;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	qp->qplib_qp.modify_flags = 0;
1834*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_STATE) {
1835*4882a593Smuzhiyun 		curr_qp_state = __to_ib_qp_state(qp->qplib_qp.cur_qp_state);
1836*4882a593Smuzhiyun 		new_qp_state = qp_attr->qp_state;
1837*4882a593Smuzhiyun 		if (!ib_modify_qp_is_ok(curr_qp_state, new_qp_state,
1838*4882a593Smuzhiyun 					ib_qp->qp_type, qp_attr_mask)) {
1839*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
1840*4882a593Smuzhiyun 				  "Invalid attribute mask: %#x specified ",
1841*4882a593Smuzhiyun 				  qp_attr_mask);
1842*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
1843*4882a593Smuzhiyun 				  "for qpn: %#x type: %#x",
1844*4882a593Smuzhiyun 				  ib_qp->qp_num, ib_qp->qp_type);
1845*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
1846*4882a593Smuzhiyun 				  "curr_qp_state=0x%x, new_qp_state=0x%x\n",
1847*4882a593Smuzhiyun 				  curr_qp_state, new_qp_state);
1848*4882a593Smuzhiyun 			return -EINVAL;
1849*4882a593Smuzhiyun 		}
1850*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_STATE;
1851*4882a593Smuzhiyun 		qp->qplib_qp.state = __from_ib_qp_state(qp_attr->qp_state);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 		if (!qp->sumem &&
1854*4882a593Smuzhiyun 		    qp->qplib_qp.state == CMDQ_MODIFY_QP_NEW_STATE_ERR) {
1855*4882a593Smuzhiyun 			ibdev_dbg(&rdev->ibdev,
1856*4882a593Smuzhiyun 				  "Move QP = %p to flush list\n", qp);
1857*4882a593Smuzhiyun 			flags = bnxt_re_lock_cqs(qp);
1858*4882a593Smuzhiyun 			bnxt_qplib_add_flush_qp(&qp->qplib_qp);
1859*4882a593Smuzhiyun 			bnxt_re_unlock_cqs(qp, flags);
1860*4882a593Smuzhiyun 		}
1861*4882a593Smuzhiyun 		if (!qp->sumem &&
1862*4882a593Smuzhiyun 		    qp->qplib_qp.state == CMDQ_MODIFY_QP_NEW_STATE_RESET) {
1863*4882a593Smuzhiyun 			ibdev_dbg(&rdev->ibdev,
1864*4882a593Smuzhiyun 				  "Move QP = %p out of flush list\n", qp);
1865*4882a593Smuzhiyun 			flags = bnxt_re_lock_cqs(qp);
1866*4882a593Smuzhiyun 			bnxt_qplib_clean_qp(&qp->qplib_qp);
1867*4882a593Smuzhiyun 			bnxt_re_unlock_cqs(qp, flags);
1868*4882a593Smuzhiyun 		}
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) {
1871*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1872*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_EN_SQD_ASYNC_NOTIFY;
1873*4882a593Smuzhiyun 		qp->qplib_qp.en_sqd_async_notify = true;
1874*4882a593Smuzhiyun 	}
1875*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
1876*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_ACCESS;
1877*4882a593Smuzhiyun 		qp->qplib_qp.access =
1878*4882a593Smuzhiyun 			__from_ib_access_flags(qp_attr->qp_access_flags);
1879*4882a593Smuzhiyun 		/* LOCAL_WRITE access must be set to allow RC receive */
1880*4882a593Smuzhiyun 		qp->qplib_qp.access |= BNXT_QPLIB_ACCESS_LOCAL_WRITE;
1881*4882a593Smuzhiyun 		/* Temp: Set all params on QP as of now */
1882*4882a593Smuzhiyun 		qp->qplib_qp.access |= CMDQ_MODIFY_QP_ACCESS_REMOTE_WRITE;
1883*4882a593Smuzhiyun 		qp->qplib_qp.access |= CMDQ_MODIFY_QP_ACCESS_REMOTE_READ;
1884*4882a593Smuzhiyun 	}
1885*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_PKEY_INDEX) {
1886*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_PKEY;
1887*4882a593Smuzhiyun 		qp->qplib_qp.pkey_index = qp_attr->pkey_index;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_QKEY) {
1890*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_QKEY;
1891*4882a593Smuzhiyun 		qp->qplib_qp.qkey = qp_attr->qkey;
1892*4882a593Smuzhiyun 	}
1893*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_AV) {
1894*4882a593Smuzhiyun 		const struct ib_global_route *grh =
1895*4882a593Smuzhiyun 			rdma_ah_read_grh(&qp_attr->ah_attr);
1896*4882a593Smuzhiyun 		const struct ib_gid_attr *sgid_attr;
1897*4882a593Smuzhiyun 		struct bnxt_re_gid_ctx *ctx;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_DGID |
1900*4882a593Smuzhiyun 				     CMDQ_MODIFY_QP_MODIFY_MASK_FLOW_LABEL |
1901*4882a593Smuzhiyun 				     CMDQ_MODIFY_QP_MODIFY_MASK_SGID_INDEX |
1902*4882a593Smuzhiyun 				     CMDQ_MODIFY_QP_MODIFY_MASK_HOP_LIMIT |
1903*4882a593Smuzhiyun 				     CMDQ_MODIFY_QP_MODIFY_MASK_TRAFFIC_CLASS |
1904*4882a593Smuzhiyun 				     CMDQ_MODIFY_QP_MODIFY_MASK_DEST_MAC |
1905*4882a593Smuzhiyun 				     CMDQ_MODIFY_QP_MODIFY_MASK_VLAN_ID;
1906*4882a593Smuzhiyun 		memcpy(qp->qplib_qp.ah.dgid.data, grh->dgid.raw,
1907*4882a593Smuzhiyun 		       sizeof(qp->qplib_qp.ah.dgid.data));
1908*4882a593Smuzhiyun 		qp->qplib_qp.ah.flow_label = grh->flow_label;
1909*4882a593Smuzhiyun 		sgid_attr = grh->sgid_attr;
1910*4882a593Smuzhiyun 		/* Get the HW context of the GID. The reference
1911*4882a593Smuzhiyun 		 * of GID table entry is already taken by the caller.
1912*4882a593Smuzhiyun 		 */
1913*4882a593Smuzhiyun 		ctx = rdma_read_gid_hw_context(sgid_attr);
1914*4882a593Smuzhiyun 		qp->qplib_qp.ah.sgid_index = ctx->idx;
1915*4882a593Smuzhiyun 		qp->qplib_qp.ah.host_sgid_index = grh->sgid_index;
1916*4882a593Smuzhiyun 		qp->qplib_qp.ah.hop_limit = grh->hop_limit;
1917*4882a593Smuzhiyun 		qp->qplib_qp.ah.traffic_class = grh->traffic_class;
1918*4882a593Smuzhiyun 		qp->qplib_qp.ah.sl = rdma_ah_get_sl(&qp_attr->ah_attr);
1919*4882a593Smuzhiyun 		ether_addr_copy(qp->qplib_qp.ah.dmac,
1920*4882a593Smuzhiyun 				qp_attr->ah_attr.roce.dmac);
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 		rc = rdma_read_gid_l2_fields(sgid_attr, NULL,
1923*4882a593Smuzhiyun 					     &qp->qplib_qp.smac[0]);
1924*4882a593Smuzhiyun 		if (rc)
1925*4882a593Smuzhiyun 			return rc;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 		nw_type = rdma_gid_attr_network_type(sgid_attr);
1928*4882a593Smuzhiyun 		switch (nw_type) {
1929*4882a593Smuzhiyun 		case RDMA_NETWORK_IPV4:
1930*4882a593Smuzhiyun 			qp->qplib_qp.nw_type =
1931*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_NETWORK_TYPE_ROCEV2_IPV4;
1932*4882a593Smuzhiyun 			break;
1933*4882a593Smuzhiyun 		case RDMA_NETWORK_IPV6:
1934*4882a593Smuzhiyun 			qp->qplib_qp.nw_type =
1935*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_NETWORK_TYPE_ROCEV2_IPV6;
1936*4882a593Smuzhiyun 			break;
1937*4882a593Smuzhiyun 		default:
1938*4882a593Smuzhiyun 			qp->qplib_qp.nw_type =
1939*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_NETWORK_TYPE_ROCEV1;
1940*4882a593Smuzhiyun 			break;
1941*4882a593Smuzhiyun 		}
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_PATH_MTU) {
1945*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1946*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_PATH_MTU;
1947*4882a593Smuzhiyun 		qp->qplib_qp.path_mtu = __from_ib_mtu(qp_attr->path_mtu);
1948*4882a593Smuzhiyun 		qp->qplib_qp.mtu = ib_mtu_enum_to_int(qp_attr->path_mtu);
1949*4882a593Smuzhiyun 	} else if (qp_attr->qp_state == IB_QPS_RTR) {
1950*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1951*4882a593Smuzhiyun 			CMDQ_MODIFY_QP_MODIFY_MASK_PATH_MTU;
1952*4882a593Smuzhiyun 		qp->qplib_qp.path_mtu =
1953*4882a593Smuzhiyun 			__from_ib_mtu(iboe_get_mtu(rdev->netdev->mtu));
1954*4882a593Smuzhiyun 		qp->qplib_qp.mtu =
1955*4882a593Smuzhiyun 			ib_mtu_enum_to_int(iboe_get_mtu(rdev->netdev->mtu));
1956*4882a593Smuzhiyun 	}
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_TIMEOUT) {
1959*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_TIMEOUT;
1960*4882a593Smuzhiyun 		qp->qplib_qp.timeout = qp_attr->timeout;
1961*4882a593Smuzhiyun 	}
1962*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_RETRY_CNT) {
1963*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1964*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_RETRY_CNT;
1965*4882a593Smuzhiyun 		qp->qplib_qp.retry_cnt = qp_attr->retry_cnt;
1966*4882a593Smuzhiyun 	}
1967*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_RNR_RETRY) {
1968*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1969*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_RNR_RETRY;
1970*4882a593Smuzhiyun 		qp->qplib_qp.rnr_retry = qp_attr->rnr_retry;
1971*4882a593Smuzhiyun 	}
1972*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_MIN_RNR_TIMER) {
1973*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1974*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_MIN_RNR_TIMER;
1975*4882a593Smuzhiyun 		qp->qplib_qp.min_rnr_timer = qp_attr->min_rnr_timer;
1976*4882a593Smuzhiyun 	}
1977*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_RQ_PSN) {
1978*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_RQ_PSN;
1979*4882a593Smuzhiyun 		qp->qplib_qp.rq.psn = qp_attr->rq_psn;
1980*4882a593Smuzhiyun 	}
1981*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1982*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
1983*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_MAX_RD_ATOMIC;
1984*4882a593Smuzhiyun 		/* Cap the max_rd_atomic to device max */
1985*4882a593Smuzhiyun 		qp->qplib_qp.max_rd_atomic = min_t(u32, qp_attr->max_rd_atomic,
1986*4882a593Smuzhiyun 						   dev_attr->max_qp_rd_atom);
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_SQ_PSN) {
1989*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |= CMDQ_MODIFY_QP_MODIFY_MASK_SQ_PSN;
1990*4882a593Smuzhiyun 		qp->qplib_qp.sq.psn = qp_attr->sq_psn;
1991*4882a593Smuzhiyun 	}
1992*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1993*4882a593Smuzhiyun 		if (qp_attr->max_dest_rd_atomic >
1994*4882a593Smuzhiyun 		    dev_attr->max_qp_init_rd_atom) {
1995*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
1996*4882a593Smuzhiyun 				  "max_dest_rd_atomic requested%d is > dev_max%d",
1997*4882a593Smuzhiyun 				  qp_attr->max_dest_rd_atomic,
1998*4882a593Smuzhiyun 				  dev_attr->max_qp_init_rd_atom);
1999*4882a593Smuzhiyun 			return -EINVAL;
2000*4882a593Smuzhiyun 		}
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
2003*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_MAX_DEST_RD_ATOMIC;
2004*4882a593Smuzhiyun 		qp->qplib_qp.max_dest_rd_atomic = qp_attr->max_dest_rd_atomic;
2005*4882a593Smuzhiyun 	}
2006*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_CAP) {
2007*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
2008*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_SQ_SIZE |
2009*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_RQ_SIZE |
2010*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_SQ_SGE |
2011*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_RQ_SGE |
2012*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_MAX_INLINE_DATA;
2013*4882a593Smuzhiyun 		if ((qp_attr->cap.max_send_wr >= dev_attr->max_qp_wqes) ||
2014*4882a593Smuzhiyun 		    (qp_attr->cap.max_recv_wr >= dev_attr->max_qp_wqes) ||
2015*4882a593Smuzhiyun 		    (qp_attr->cap.max_send_sge >= dev_attr->max_qp_sges) ||
2016*4882a593Smuzhiyun 		    (qp_attr->cap.max_recv_sge >= dev_attr->max_qp_sges) ||
2017*4882a593Smuzhiyun 		    (qp_attr->cap.max_inline_data >=
2018*4882a593Smuzhiyun 						dev_attr->max_inline_data)) {
2019*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
2020*4882a593Smuzhiyun 				  "Create QP failed - max exceeded");
2021*4882a593Smuzhiyun 			return -EINVAL;
2022*4882a593Smuzhiyun 		}
2023*4882a593Smuzhiyun 		entries = roundup_pow_of_two(qp_attr->cap.max_send_wr);
2024*4882a593Smuzhiyun 		qp->qplib_qp.sq.max_wqe = min_t(u32, entries,
2025*4882a593Smuzhiyun 						dev_attr->max_qp_wqes + 1);
2026*4882a593Smuzhiyun 		qp->qplib_qp.sq.q_full_delta = qp->qplib_qp.sq.max_wqe -
2027*4882a593Smuzhiyun 						qp_attr->cap.max_send_wr;
2028*4882a593Smuzhiyun 		/*
2029*4882a593Smuzhiyun 		 * Reserving one slot for Phantom WQE. Some application can
2030*4882a593Smuzhiyun 		 * post one extra entry in this case. Allowing this to avoid
2031*4882a593Smuzhiyun 		 * unexpected Queue full condition
2032*4882a593Smuzhiyun 		 */
2033*4882a593Smuzhiyun 		qp->qplib_qp.sq.q_full_delta -= 1;
2034*4882a593Smuzhiyun 		qp->qplib_qp.sq.max_sge = qp_attr->cap.max_send_sge;
2035*4882a593Smuzhiyun 		if (qp->qplib_qp.rq.max_wqe) {
2036*4882a593Smuzhiyun 			entries = roundup_pow_of_two(qp_attr->cap.max_recv_wr);
2037*4882a593Smuzhiyun 			qp->qplib_qp.rq.max_wqe =
2038*4882a593Smuzhiyun 				min_t(u32, entries, dev_attr->max_qp_wqes + 1);
2039*4882a593Smuzhiyun 			qp->qplib_qp.rq.q_full_delta = qp->qplib_qp.rq.max_wqe -
2040*4882a593Smuzhiyun 						       qp_attr->cap.max_recv_wr;
2041*4882a593Smuzhiyun 			qp->qplib_qp.rq.max_sge = qp_attr->cap.max_recv_sge;
2042*4882a593Smuzhiyun 		} else {
2043*4882a593Smuzhiyun 			/* SRQ was used prior, just ignore the RQ caps */
2044*4882a593Smuzhiyun 		}
2045*4882a593Smuzhiyun 	}
2046*4882a593Smuzhiyun 	if (qp_attr_mask & IB_QP_DEST_QPN) {
2047*4882a593Smuzhiyun 		qp->qplib_qp.modify_flags |=
2048*4882a593Smuzhiyun 				CMDQ_MODIFY_QP_MODIFY_MASK_DEST_QP_ID;
2049*4882a593Smuzhiyun 		qp->qplib_qp.dest_qpn = qp_attr->dest_qp_num;
2050*4882a593Smuzhiyun 	}
2051*4882a593Smuzhiyun 	rc = bnxt_qplib_modify_qp(&rdev->qplib_res, &qp->qplib_qp);
2052*4882a593Smuzhiyun 	if (rc) {
2053*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to modify HW QP");
2054*4882a593Smuzhiyun 		return rc;
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 	if (ib_qp->qp_type == IB_QPT_GSI && rdev->gsi_ctx.gsi_sqp)
2057*4882a593Smuzhiyun 		rc = bnxt_re_modify_shadow_qp(rdev, qp, qp_attr_mask);
2058*4882a593Smuzhiyun 	return rc;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun 
bnxt_re_query_qp(struct ib_qp * ib_qp,struct ib_qp_attr * qp_attr,int qp_attr_mask,struct ib_qp_init_attr * qp_init_attr)2061*4882a593Smuzhiyun int bnxt_re_query_qp(struct ib_qp *ib_qp, struct ib_qp_attr *qp_attr,
2062*4882a593Smuzhiyun 		     int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = container_of(ib_qp, struct bnxt_re_qp, ib_qp);
2065*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = qp->rdev;
2066*4882a593Smuzhiyun 	struct bnxt_qplib_qp *qplib_qp;
2067*4882a593Smuzhiyun 	int rc;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	qplib_qp = kzalloc(sizeof(*qplib_qp), GFP_KERNEL);
2070*4882a593Smuzhiyun 	if (!qplib_qp)
2071*4882a593Smuzhiyun 		return -ENOMEM;
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	qplib_qp->id = qp->qplib_qp.id;
2074*4882a593Smuzhiyun 	qplib_qp->ah.host_sgid_index = qp->qplib_qp.ah.host_sgid_index;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	rc = bnxt_qplib_query_qp(&rdev->qplib_res, qplib_qp);
2077*4882a593Smuzhiyun 	if (rc) {
2078*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to query HW QP");
2079*4882a593Smuzhiyun 		goto out;
2080*4882a593Smuzhiyun 	}
2081*4882a593Smuzhiyun 	qp_attr->qp_state = __to_ib_qp_state(qplib_qp->state);
2082*4882a593Smuzhiyun 	qp_attr->cur_qp_state = __to_ib_qp_state(qplib_qp->cur_qp_state);
2083*4882a593Smuzhiyun 	qp_attr->en_sqd_async_notify = qplib_qp->en_sqd_async_notify ? 1 : 0;
2084*4882a593Smuzhiyun 	qp_attr->qp_access_flags = __to_ib_access_flags(qplib_qp->access);
2085*4882a593Smuzhiyun 	qp_attr->pkey_index = qplib_qp->pkey_index;
2086*4882a593Smuzhiyun 	qp_attr->qkey = qplib_qp->qkey;
2087*4882a593Smuzhiyun 	qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
2088*4882a593Smuzhiyun 	rdma_ah_set_grh(&qp_attr->ah_attr, NULL, qplib_qp->ah.flow_label,
2089*4882a593Smuzhiyun 			qplib_qp->ah.host_sgid_index,
2090*4882a593Smuzhiyun 			qplib_qp->ah.hop_limit,
2091*4882a593Smuzhiyun 			qplib_qp->ah.traffic_class);
2092*4882a593Smuzhiyun 	rdma_ah_set_dgid_raw(&qp_attr->ah_attr, qplib_qp->ah.dgid.data);
2093*4882a593Smuzhiyun 	rdma_ah_set_sl(&qp_attr->ah_attr, qplib_qp->ah.sl);
2094*4882a593Smuzhiyun 	ether_addr_copy(qp_attr->ah_attr.roce.dmac, qplib_qp->ah.dmac);
2095*4882a593Smuzhiyun 	qp_attr->path_mtu = __to_ib_mtu(qplib_qp->path_mtu);
2096*4882a593Smuzhiyun 	qp_attr->timeout = qplib_qp->timeout;
2097*4882a593Smuzhiyun 	qp_attr->retry_cnt = qplib_qp->retry_cnt;
2098*4882a593Smuzhiyun 	qp_attr->rnr_retry = qplib_qp->rnr_retry;
2099*4882a593Smuzhiyun 	qp_attr->min_rnr_timer = qplib_qp->min_rnr_timer;
2100*4882a593Smuzhiyun 	qp_attr->rq_psn = qplib_qp->rq.psn;
2101*4882a593Smuzhiyun 	qp_attr->max_rd_atomic = qplib_qp->max_rd_atomic;
2102*4882a593Smuzhiyun 	qp_attr->sq_psn = qplib_qp->sq.psn;
2103*4882a593Smuzhiyun 	qp_attr->max_dest_rd_atomic = qplib_qp->max_dest_rd_atomic;
2104*4882a593Smuzhiyun 	qp_init_attr->sq_sig_type = qplib_qp->sig_type ? IB_SIGNAL_ALL_WR :
2105*4882a593Smuzhiyun 							 IB_SIGNAL_REQ_WR;
2106*4882a593Smuzhiyun 	qp_attr->dest_qp_num = qplib_qp->dest_qpn;
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	qp_attr->cap.max_send_wr = qp->qplib_qp.sq.max_wqe;
2109*4882a593Smuzhiyun 	qp_attr->cap.max_send_sge = qp->qplib_qp.sq.max_sge;
2110*4882a593Smuzhiyun 	qp_attr->cap.max_recv_wr = qp->qplib_qp.rq.max_wqe;
2111*4882a593Smuzhiyun 	qp_attr->cap.max_recv_sge = qp->qplib_qp.rq.max_sge;
2112*4882a593Smuzhiyun 	qp_attr->cap.max_inline_data = qp->qplib_qp.max_inline_data;
2113*4882a593Smuzhiyun 	qp_init_attr->cap = qp_attr->cap;
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun out:
2116*4882a593Smuzhiyun 	kfree(qplib_qp);
2117*4882a593Smuzhiyun 	return rc;
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun /* Routine for sending QP1 packets for RoCE V1 an V2
2121*4882a593Smuzhiyun  */
bnxt_re_build_qp1_send_v2(struct bnxt_re_qp * qp,const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe,int payload_size)2122*4882a593Smuzhiyun static int bnxt_re_build_qp1_send_v2(struct bnxt_re_qp *qp,
2123*4882a593Smuzhiyun 				     const struct ib_send_wr *wr,
2124*4882a593Smuzhiyun 				     struct bnxt_qplib_swqe *wqe,
2125*4882a593Smuzhiyun 				     int payload_size)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun 	struct bnxt_re_ah *ah = container_of(ud_wr(wr)->ah, struct bnxt_re_ah,
2128*4882a593Smuzhiyun 					     ib_ah);
2129*4882a593Smuzhiyun 	struct bnxt_qplib_ah *qplib_ah = &ah->qplib_ah;
2130*4882a593Smuzhiyun 	const struct ib_gid_attr *sgid_attr = ah->ib_ah.sgid_attr;
2131*4882a593Smuzhiyun 	struct bnxt_qplib_sge sge;
2132*4882a593Smuzhiyun 	u8 nw_type;
2133*4882a593Smuzhiyun 	u16 ether_type;
2134*4882a593Smuzhiyun 	union ib_gid dgid;
2135*4882a593Smuzhiyun 	bool is_eth = false;
2136*4882a593Smuzhiyun 	bool is_vlan = false;
2137*4882a593Smuzhiyun 	bool is_grh = false;
2138*4882a593Smuzhiyun 	bool is_udp = false;
2139*4882a593Smuzhiyun 	u8 ip_version = 0;
2140*4882a593Smuzhiyun 	u16 vlan_id = 0xFFFF;
2141*4882a593Smuzhiyun 	void *buf;
2142*4882a593Smuzhiyun 	int i, rc = 0;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	memset(&qp->qp1_hdr, 0, sizeof(qp->qp1_hdr));
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	rc = rdma_read_gid_l2_fields(sgid_attr, &vlan_id, NULL);
2147*4882a593Smuzhiyun 	if (rc)
2148*4882a593Smuzhiyun 		return rc;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	/* Get network header type for this GID */
2151*4882a593Smuzhiyun 	nw_type = rdma_gid_attr_network_type(sgid_attr);
2152*4882a593Smuzhiyun 	switch (nw_type) {
2153*4882a593Smuzhiyun 	case RDMA_NETWORK_IPV4:
2154*4882a593Smuzhiyun 		nw_type = BNXT_RE_ROCEV2_IPV4_PACKET;
2155*4882a593Smuzhiyun 		break;
2156*4882a593Smuzhiyun 	case RDMA_NETWORK_IPV6:
2157*4882a593Smuzhiyun 		nw_type = BNXT_RE_ROCEV2_IPV6_PACKET;
2158*4882a593Smuzhiyun 		break;
2159*4882a593Smuzhiyun 	default:
2160*4882a593Smuzhiyun 		nw_type = BNXT_RE_ROCE_V1_PACKET;
2161*4882a593Smuzhiyun 		break;
2162*4882a593Smuzhiyun 	}
2163*4882a593Smuzhiyun 	memcpy(&dgid.raw, &qplib_ah->dgid, 16);
2164*4882a593Smuzhiyun 	is_udp = sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
2165*4882a593Smuzhiyun 	if (is_udp) {
2166*4882a593Smuzhiyun 		if (ipv6_addr_v4mapped((struct in6_addr *)&sgid_attr->gid)) {
2167*4882a593Smuzhiyun 			ip_version = 4;
2168*4882a593Smuzhiyun 			ether_type = ETH_P_IP;
2169*4882a593Smuzhiyun 		} else {
2170*4882a593Smuzhiyun 			ip_version = 6;
2171*4882a593Smuzhiyun 			ether_type = ETH_P_IPV6;
2172*4882a593Smuzhiyun 		}
2173*4882a593Smuzhiyun 		is_grh = false;
2174*4882a593Smuzhiyun 	} else {
2175*4882a593Smuzhiyun 		ether_type = ETH_P_IBOE;
2176*4882a593Smuzhiyun 		is_grh = true;
2177*4882a593Smuzhiyun 	}
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 	is_eth = true;
2180*4882a593Smuzhiyun 	is_vlan = (vlan_id && (vlan_id < 0x1000)) ? true : false;
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	ib_ud_header_init(payload_size, !is_eth, is_eth, is_vlan, is_grh,
2183*4882a593Smuzhiyun 			  ip_version, is_udp, 0, &qp->qp1_hdr);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	/* ETH */
2186*4882a593Smuzhiyun 	ether_addr_copy(qp->qp1_hdr.eth.dmac_h, ah->qplib_ah.dmac);
2187*4882a593Smuzhiyun 	ether_addr_copy(qp->qp1_hdr.eth.smac_h, qp->qplib_qp.smac);
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	/* For vlan, check the sgid for vlan existence */
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	if (!is_vlan) {
2192*4882a593Smuzhiyun 		qp->qp1_hdr.eth.type = cpu_to_be16(ether_type);
2193*4882a593Smuzhiyun 	} else {
2194*4882a593Smuzhiyun 		qp->qp1_hdr.vlan.type = cpu_to_be16(ether_type);
2195*4882a593Smuzhiyun 		qp->qp1_hdr.vlan.tag = cpu_to_be16(vlan_id);
2196*4882a593Smuzhiyun 	}
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	if (is_grh || (ip_version == 6)) {
2199*4882a593Smuzhiyun 		memcpy(qp->qp1_hdr.grh.source_gid.raw, sgid_attr->gid.raw,
2200*4882a593Smuzhiyun 		       sizeof(sgid_attr->gid));
2201*4882a593Smuzhiyun 		memcpy(qp->qp1_hdr.grh.destination_gid.raw, qplib_ah->dgid.data,
2202*4882a593Smuzhiyun 		       sizeof(sgid_attr->gid));
2203*4882a593Smuzhiyun 		qp->qp1_hdr.grh.hop_limit     = qplib_ah->hop_limit;
2204*4882a593Smuzhiyun 	}
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	if (ip_version == 4) {
2207*4882a593Smuzhiyun 		qp->qp1_hdr.ip4.tos = 0;
2208*4882a593Smuzhiyun 		qp->qp1_hdr.ip4.id = 0;
2209*4882a593Smuzhiyun 		qp->qp1_hdr.ip4.frag_off = htons(IP_DF);
2210*4882a593Smuzhiyun 		qp->qp1_hdr.ip4.ttl = qplib_ah->hop_limit;
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 		memcpy(&qp->qp1_hdr.ip4.saddr, sgid_attr->gid.raw + 12, 4);
2213*4882a593Smuzhiyun 		memcpy(&qp->qp1_hdr.ip4.daddr, qplib_ah->dgid.data + 12, 4);
2214*4882a593Smuzhiyun 		qp->qp1_hdr.ip4.check = ib_ud_ip4_csum(&qp->qp1_hdr);
2215*4882a593Smuzhiyun 	}
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	if (is_udp) {
2218*4882a593Smuzhiyun 		qp->qp1_hdr.udp.dport = htons(ROCE_V2_UDP_DPORT);
2219*4882a593Smuzhiyun 		qp->qp1_hdr.udp.sport = htons(0x8CD1);
2220*4882a593Smuzhiyun 		qp->qp1_hdr.udp.csum = 0;
2221*4882a593Smuzhiyun 	}
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	/* BTH */
2224*4882a593Smuzhiyun 	if (wr->opcode == IB_WR_SEND_WITH_IMM) {
2225*4882a593Smuzhiyun 		qp->qp1_hdr.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
2226*4882a593Smuzhiyun 		qp->qp1_hdr.immediate_present = 1;
2227*4882a593Smuzhiyun 	} else {
2228*4882a593Smuzhiyun 		qp->qp1_hdr.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2229*4882a593Smuzhiyun 	}
2230*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SOLICITED)
2231*4882a593Smuzhiyun 		qp->qp1_hdr.bth.solicited_event = 1;
2232*4882a593Smuzhiyun 	/* pad_count */
2233*4882a593Smuzhiyun 	qp->qp1_hdr.bth.pad_count = (4 - payload_size) & 3;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	/* P_key for QP1 is for all members */
2236*4882a593Smuzhiyun 	qp->qp1_hdr.bth.pkey = cpu_to_be16(0xFFFF);
2237*4882a593Smuzhiyun 	qp->qp1_hdr.bth.destination_qpn = IB_QP1;
2238*4882a593Smuzhiyun 	qp->qp1_hdr.bth.ack_req = 0;
2239*4882a593Smuzhiyun 	qp->send_psn++;
2240*4882a593Smuzhiyun 	qp->send_psn &= BTH_PSN_MASK;
2241*4882a593Smuzhiyun 	qp->qp1_hdr.bth.psn = cpu_to_be32(qp->send_psn);
2242*4882a593Smuzhiyun 	/* DETH */
2243*4882a593Smuzhiyun 	/* Use the priviledged Q_Key for QP1 */
2244*4882a593Smuzhiyun 	qp->qp1_hdr.deth.qkey = cpu_to_be32(IB_QP1_QKEY);
2245*4882a593Smuzhiyun 	qp->qp1_hdr.deth.source_qpn = IB_QP1;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	/* Pack the QP1 to the transmit buffer */
2248*4882a593Smuzhiyun 	buf = bnxt_qplib_get_qp1_sq_buf(&qp->qplib_qp, &sge);
2249*4882a593Smuzhiyun 	if (buf) {
2250*4882a593Smuzhiyun 		ib_ud_header_pack(&qp->qp1_hdr, buf);
2251*4882a593Smuzhiyun 		for (i = wqe->num_sge; i; i--) {
2252*4882a593Smuzhiyun 			wqe->sg_list[i].addr = wqe->sg_list[i - 1].addr;
2253*4882a593Smuzhiyun 			wqe->sg_list[i].lkey = wqe->sg_list[i - 1].lkey;
2254*4882a593Smuzhiyun 			wqe->sg_list[i].size = wqe->sg_list[i - 1].size;
2255*4882a593Smuzhiyun 		}
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 		/*
2258*4882a593Smuzhiyun 		 * Max Header buf size for IPV6 RoCE V2 is 86,
2259*4882a593Smuzhiyun 		 * which is same as the QP1 SQ header buffer.
2260*4882a593Smuzhiyun 		 * Header buf size for IPV4 RoCE V2 can be 66.
2261*4882a593Smuzhiyun 		 * ETH(14) + VLAN(4)+ IP(20) + UDP (8) + BTH(20).
2262*4882a593Smuzhiyun 		 * Subtract 20 bytes from QP1 SQ header buf size
2263*4882a593Smuzhiyun 		 */
2264*4882a593Smuzhiyun 		if (is_udp && ip_version == 4)
2265*4882a593Smuzhiyun 			sge.size -= 20;
2266*4882a593Smuzhiyun 		/*
2267*4882a593Smuzhiyun 		 * Max Header buf size for RoCE V1 is 78.
2268*4882a593Smuzhiyun 		 * ETH(14) + VLAN(4) + GRH(40) + BTH(20).
2269*4882a593Smuzhiyun 		 * Subtract 8 bytes from QP1 SQ header buf size
2270*4882a593Smuzhiyun 		 */
2271*4882a593Smuzhiyun 		if (!is_udp)
2272*4882a593Smuzhiyun 			sge.size -= 8;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 		/* Subtract 4 bytes for non vlan packets */
2275*4882a593Smuzhiyun 		if (!is_vlan)
2276*4882a593Smuzhiyun 			sge.size -= 4;
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 		wqe->sg_list[0].addr = sge.addr;
2279*4882a593Smuzhiyun 		wqe->sg_list[0].lkey = sge.lkey;
2280*4882a593Smuzhiyun 		wqe->sg_list[0].size = sge.size;
2281*4882a593Smuzhiyun 		wqe->num_sge++;
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	} else {
2284*4882a593Smuzhiyun 		ibdev_err(&qp->rdev->ibdev, "QP1 buffer is empty!");
2285*4882a593Smuzhiyun 		rc = -ENOMEM;
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 	return rc;
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun /* For the MAD layer, it only provides the recv SGE the size of
2291*4882a593Smuzhiyun  * ib_grh + MAD datagram.  No Ethernet headers, Ethertype, BTH, DETH,
2292*4882a593Smuzhiyun  * nor RoCE iCRC.  The Cu+ solution must provide buffer for the entire
2293*4882a593Smuzhiyun  * receive packet (334 bytes) with no VLAN and then copy the GRH
2294*4882a593Smuzhiyun  * and the MAD datagram out to the provided SGE.
2295*4882a593Smuzhiyun  */
bnxt_re_build_qp1_shadow_qp_recv(struct bnxt_re_qp * qp,const struct ib_recv_wr * wr,struct bnxt_qplib_swqe * wqe,int payload_size)2296*4882a593Smuzhiyun static int bnxt_re_build_qp1_shadow_qp_recv(struct bnxt_re_qp *qp,
2297*4882a593Smuzhiyun 					    const struct ib_recv_wr *wr,
2298*4882a593Smuzhiyun 					    struct bnxt_qplib_swqe *wqe,
2299*4882a593Smuzhiyun 					    int payload_size)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun 	struct bnxt_re_sqp_entries *sqp_entry;
2302*4882a593Smuzhiyun 	struct bnxt_qplib_sge ref, sge;
2303*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
2304*4882a593Smuzhiyun 	u32 rq_prod_index;
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun 	rdev = qp->rdev;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	rq_prod_index = bnxt_qplib_get_rq_prod_index(&qp->qplib_qp);
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	if (!bnxt_qplib_get_qp1_rq_buf(&qp->qplib_qp, &sge))
2311*4882a593Smuzhiyun 		return -ENOMEM;
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	/* Create 1 SGE to receive the entire
2314*4882a593Smuzhiyun 	 * ethernet packet
2315*4882a593Smuzhiyun 	 */
2316*4882a593Smuzhiyun 	/* Save the reference from ULP */
2317*4882a593Smuzhiyun 	ref.addr = wqe->sg_list[0].addr;
2318*4882a593Smuzhiyun 	ref.lkey = wqe->sg_list[0].lkey;
2319*4882a593Smuzhiyun 	ref.size = wqe->sg_list[0].size;
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	sqp_entry = &rdev->gsi_ctx.sqp_tbl[rq_prod_index];
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	/* SGE 1 */
2324*4882a593Smuzhiyun 	wqe->sg_list[0].addr = sge.addr;
2325*4882a593Smuzhiyun 	wqe->sg_list[0].lkey = sge.lkey;
2326*4882a593Smuzhiyun 	wqe->sg_list[0].size = BNXT_QPLIB_MAX_QP1_RQ_HDR_SIZE_V2;
2327*4882a593Smuzhiyun 	sge.size -= wqe->sg_list[0].size;
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	sqp_entry->sge.addr = ref.addr;
2330*4882a593Smuzhiyun 	sqp_entry->sge.lkey = ref.lkey;
2331*4882a593Smuzhiyun 	sqp_entry->sge.size = ref.size;
2332*4882a593Smuzhiyun 	/* Store the wrid for reporting completion */
2333*4882a593Smuzhiyun 	sqp_entry->wrid = wqe->wr_id;
2334*4882a593Smuzhiyun 	/* change the wqe->wrid to table index */
2335*4882a593Smuzhiyun 	wqe->wr_id = rq_prod_index;
2336*4882a593Smuzhiyun 	return 0;
2337*4882a593Smuzhiyun }
2338*4882a593Smuzhiyun 
is_ud_qp(struct bnxt_re_qp * qp)2339*4882a593Smuzhiyun static int is_ud_qp(struct bnxt_re_qp *qp)
2340*4882a593Smuzhiyun {
2341*4882a593Smuzhiyun 	return (qp->qplib_qp.type == CMDQ_CREATE_QP_TYPE_UD ||
2342*4882a593Smuzhiyun 		qp->qplib_qp.type == CMDQ_CREATE_QP_TYPE_GSI);
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun 
bnxt_re_build_send_wqe(struct bnxt_re_qp * qp,const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe)2345*4882a593Smuzhiyun static int bnxt_re_build_send_wqe(struct bnxt_re_qp *qp,
2346*4882a593Smuzhiyun 				  const struct ib_send_wr *wr,
2347*4882a593Smuzhiyun 				  struct bnxt_qplib_swqe *wqe)
2348*4882a593Smuzhiyun {
2349*4882a593Smuzhiyun 	struct bnxt_re_ah *ah = NULL;
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	if (is_ud_qp(qp)) {
2352*4882a593Smuzhiyun 		ah = container_of(ud_wr(wr)->ah, struct bnxt_re_ah, ib_ah);
2353*4882a593Smuzhiyun 		wqe->send.q_key = ud_wr(wr)->remote_qkey;
2354*4882a593Smuzhiyun 		wqe->send.dst_qp = ud_wr(wr)->remote_qpn;
2355*4882a593Smuzhiyun 		wqe->send.avid = ah->qplib_ah.id;
2356*4882a593Smuzhiyun 	}
2357*4882a593Smuzhiyun 	switch (wr->opcode) {
2358*4882a593Smuzhiyun 	case IB_WR_SEND:
2359*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_SEND;
2360*4882a593Smuzhiyun 		break;
2361*4882a593Smuzhiyun 	case IB_WR_SEND_WITH_IMM:
2362*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_SEND_WITH_IMM;
2363*4882a593Smuzhiyun 		wqe->send.imm_data = wr->ex.imm_data;
2364*4882a593Smuzhiyun 		break;
2365*4882a593Smuzhiyun 	case IB_WR_SEND_WITH_INV:
2366*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_SEND_WITH_INV;
2367*4882a593Smuzhiyun 		wqe->send.inv_key = wr->ex.invalidate_rkey;
2368*4882a593Smuzhiyun 		break;
2369*4882a593Smuzhiyun 	default:
2370*4882a593Smuzhiyun 		return -EINVAL;
2371*4882a593Smuzhiyun 	}
2372*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SIGNALED)
2373*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SIGNAL_COMP;
2374*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_FENCE)
2375*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_UC_FENCE;
2376*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SOLICITED)
2377*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SOLICIT_EVENT;
2378*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_INLINE)
2379*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_INLINE;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	return 0;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
bnxt_re_build_rdma_wqe(const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe)2384*4882a593Smuzhiyun static int bnxt_re_build_rdma_wqe(const struct ib_send_wr *wr,
2385*4882a593Smuzhiyun 				  struct bnxt_qplib_swqe *wqe)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun 	switch (wr->opcode) {
2388*4882a593Smuzhiyun 	case IB_WR_RDMA_WRITE:
2389*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_RDMA_WRITE;
2390*4882a593Smuzhiyun 		break;
2391*4882a593Smuzhiyun 	case IB_WR_RDMA_WRITE_WITH_IMM:
2392*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_RDMA_WRITE_WITH_IMM;
2393*4882a593Smuzhiyun 		wqe->rdma.imm_data = wr->ex.imm_data;
2394*4882a593Smuzhiyun 		break;
2395*4882a593Smuzhiyun 	case IB_WR_RDMA_READ:
2396*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_RDMA_READ;
2397*4882a593Smuzhiyun 		wqe->rdma.inv_key = wr->ex.invalidate_rkey;
2398*4882a593Smuzhiyun 		break;
2399*4882a593Smuzhiyun 	default:
2400*4882a593Smuzhiyun 		return -EINVAL;
2401*4882a593Smuzhiyun 	}
2402*4882a593Smuzhiyun 	wqe->rdma.remote_va = rdma_wr(wr)->remote_addr;
2403*4882a593Smuzhiyun 	wqe->rdma.r_key = rdma_wr(wr)->rkey;
2404*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SIGNALED)
2405*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SIGNAL_COMP;
2406*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_FENCE)
2407*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_UC_FENCE;
2408*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SOLICITED)
2409*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SOLICIT_EVENT;
2410*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_INLINE)
2411*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_INLINE;
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	return 0;
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun 
bnxt_re_build_atomic_wqe(const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe)2416*4882a593Smuzhiyun static int bnxt_re_build_atomic_wqe(const struct ib_send_wr *wr,
2417*4882a593Smuzhiyun 				    struct bnxt_qplib_swqe *wqe)
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun 	switch (wr->opcode) {
2420*4882a593Smuzhiyun 	case IB_WR_ATOMIC_CMP_AND_SWP:
2421*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_ATOMIC_CMP_AND_SWP;
2422*4882a593Smuzhiyun 		wqe->atomic.cmp_data = atomic_wr(wr)->compare_add;
2423*4882a593Smuzhiyun 		wqe->atomic.swap_data = atomic_wr(wr)->swap;
2424*4882a593Smuzhiyun 		break;
2425*4882a593Smuzhiyun 	case IB_WR_ATOMIC_FETCH_AND_ADD:
2426*4882a593Smuzhiyun 		wqe->type = BNXT_QPLIB_SWQE_TYPE_ATOMIC_FETCH_AND_ADD;
2427*4882a593Smuzhiyun 		wqe->atomic.cmp_data = atomic_wr(wr)->compare_add;
2428*4882a593Smuzhiyun 		break;
2429*4882a593Smuzhiyun 	default:
2430*4882a593Smuzhiyun 		return -EINVAL;
2431*4882a593Smuzhiyun 	}
2432*4882a593Smuzhiyun 	wqe->atomic.remote_va = atomic_wr(wr)->remote_addr;
2433*4882a593Smuzhiyun 	wqe->atomic.r_key = atomic_wr(wr)->rkey;
2434*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SIGNALED)
2435*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SIGNAL_COMP;
2436*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_FENCE)
2437*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_UC_FENCE;
2438*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SOLICITED)
2439*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SOLICIT_EVENT;
2440*4882a593Smuzhiyun 	return 0;
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun 
bnxt_re_build_inv_wqe(const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe)2443*4882a593Smuzhiyun static int bnxt_re_build_inv_wqe(const struct ib_send_wr *wr,
2444*4882a593Smuzhiyun 				 struct bnxt_qplib_swqe *wqe)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun 	wqe->type = BNXT_QPLIB_SWQE_TYPE_LOCAL_INV;
2447*4882a593Smuzhiyun 	wqe->local_inv.inv_l_key = wr->ex.invalidate_rkey;
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	/* Need unconditional fence for local invalidate
2450*4882a593Smuzhiyun 	 * opcode to work as expected.
2451*4882a593Smuzhiyun 	 */
2452*4882a593Smuzhiyun 	wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_UC_FENCE;
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SIGNALED)
2455*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SIGNAL_COMP;
2456*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_SOLICITED)
2457*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SOLICIT_EVENT;
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 	return 0;
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun 
bnxt_re_build_reg_wqe(const struct ib_reg_wr * wr,struct bnxt_qplib_swqe * wqe)2462*4882a593Smuzhiyun static int bnxt_re_build_reg_wqe(const struct ib_reg_wr *wr,
2463*4882a593Smuzhiyun 				 struct bnxt_qplib_swqe *wqe)
2464*4882a593Smuzhiyun {
2465*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = container_of(wr->mr, struct bnxt_re_mr, ib_mr);
2466*4882a593Smuzhiyun 	struct bnxt_qplib_frpl *qplib_frpl = &mr->qplib_frpl;
2467*4882a593Smuzhiyun 	int access = wr->access;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	wqe->frmr.pbl_ptr = (__le64 *)qplib_frpl->hwq.pbl_ptr[0];
2470*4882a593Smuzhiyun 	wqe->frmr.pbl_dma_ptr = qplib_frpl->hwq.pbl_dma_ptr[0];
2471*4882a593Smuzhiyun 	wqe->frmr.page_list = mr->pages;
2472*4882a593Smuzhiyun 	wqe->frmr.page_list_len = mr->npages;
2473*4882a593Smuzhiyun 	wqe->frmr.levels = qplib_frpl->hwq.level;
2474*4882a593Smuzhiyun 	wqe->type = BNXT_QPLIB_SWQE_TYPE_REG_MR;
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	/* Need unconditional fence for reg_mr
2477*4882a593Smuzhiyun 	 * opcode to function as expected.
2478*4882a593Smuzhiyun 	 */
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_UC_FENCE;
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	if (wr->wr.send_flags & IB_SEND_SIGNALED)
2483*4882a593Smuzhiyun 		wqe->flags |= BNXT_QPLIB_SWQE_FLAGS_SIGNAL_COMP;
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	if (access & IB_ACCESS_LOCAL_WRITE)
2486*4882a593Smuzhiyun 		wqe->frmr.access_cntl |= SQ_FR_PMR_ACCESS_CNTL_LOCAL_WRITE;
2487*4882a593Smuzhiyun 	if (access & IB_ACCESS_REMOTE_READ)
2488*4882a593Smuzhiyun 		wqe->frmr.access_cntl |= SQ_FR_PMR_ACCESS_CNTL_REMOTE_READ;
2489*4882a593Smuzhiyun 	if (access & IB_ACCESS_REMOTE_WRITE)
2490*4882a593Smuzhiyun 		wqe->frmr.access_cntl |= SQ_FR_PMR_ACCESS_CNTL_REMOTE_WRITE;
2491*4882a593Smuzhiyun 	if (access & IB_ACCESS_REMOTE_ATOMIC)
2492*4882a593Smuzhiyun 		wqe->frmr.access_cntl |= SQ_FR_PMR_ACCESS_CNTL_REMOTE_ATOMIC;
2493*4882a593Smuzhiyun 	if (access & IB_ACCESS_MW_BIND)
2494*4882a593Smuzhiyun 		wqe->frmr.access_cntl |= SQ_FR_PMR_ACCESS_CNTL_WINDOW_BIND;
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 	wqe->frmr.l_key = wr->key;
2497*4882a593Smuzhiyun 	wqe->frmr.length = wr->mr->length;
2498*4882a593Smuzhiyun 	wqe->frmr.pbl_pg_sz_log = (wr->mr->page_size >> PAGE_SHIFT_4K) - 1;
2499*4882a593Smuzhiyun 	wqe->frmr.va = wr->mr->iova;
2500*4882a593Smuzhiyun 	return 0;
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun 
bnxt_re_copy_inline_data(struct bnxt_re_dev * rdev,const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe)2503*4882a593Smuzhiyun static int bnxt_re_copy_inline_data(struct bnxt_re_dev *rdev,
2504*4882a593Smuzhiyun 				    const struct ib_send_wr *wr,
2505*4882a593Smuzhiyun 				    struct bnxt_qplib_swqe *wqe)
2506*4882a593Smuzhiyun {
2507*4882a593Smuzhiyun 	/*  Copy the inline data to the data  field */
2508*4882a593Smuzhiyun 	u8 *in_data;
2509*4882a593Smuzhiyun 	u32 i, sge_len;
2510*4882a593Smuzhiyun 	void *sge_addr;
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	in_data = wqe->inline_data;
2513*4882a593Smuzhiyun 	for (i = 0; i < wr->num_sge; i++) {
2514*4882a593Smuzhiyun 		sge_addr = (void *)(unsigned long)
2515*4882a593Smuzhiyun 				wr->sg_list[i].addr;
2516*4882a593Smuzhiyun 		sge_len = wr->sg_list[i].length;
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 		if ((sge_len + wqe->inline_len) >
2519*4882a593Smuzhiyun 		    BNXT_QPLIB_SWQE_MAX_INLINE_LENGTH) {
2520*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
2521*4882a593Smuzhiyun 				  "Inline data size requested > supported value");
2522*4882a593Smuzhiyun 			return -EINVAL;
2523*4882a593Smuzhiyun 		}
2524*4882a593Smuzhiyun 		sge_len = wr->sg_list[i].length;
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 		memcpy(in_data, sge_addr, sge_len);
2527*4882a593Smuzhiyun 		in_data += wr->sg_list[i].length;
2528*4882a593Smuzhiyun 		wqe->inline_len += wr->sg_list[i].length;
2529*4882a593Smuzhiyun 	}
2530*4882a593Smuzhiyun 	return wqe->inline_len;
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun 
bnxt_re_copy_wr_payload(struct bnxt_re_dev * rdev,const struct ib_send_wr * wr,struct bnxt_qplib_swqe * wqe)2533*4882a593Smuzhiyun static int bnxt_re_copy_wr_payload(struct bnxt_re_dev *rdev,
2534*4882a593Smuzhiyun 				   const struct ib_send_wr *wr,
2535*4882a593Smuzhiyun 				   struct bnxt_qplib_swqe *wqe)
2536*4882a593Smuzhiyun {
2537*4882a593Smuzhiyun 	int payload_sz = 0;
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_INLINE)
2540*4882a593Smuzhiyun 		payload_sz = bnxt_re_copy_inline_data(rdev, wr, wqe);
2541*4882a593Smuzhiyun 	else
2542*4882a593Smuzhiyun 		payload_sz = bnxt_re_build_sgl(wr->sg_list, wqe->sg_list,
2543*4882a593Smuzhiyun 					       wqe->num_sge);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	return payload_sz;
2546*4882a593Smuzhiyun }
2547*4882a593Smuzhiyun 
bnxt_ud_qp_hw_stall_workaround(struct bnxt_re_qp * qp)2548*4882a593Smuzhiyun static void bnxt_ud_qp_hw_stall_workaround(struct bnxt_re_qp *qp)
2549*4882a593Smuzhiyun {
2550*4882a593Smuzhiyun 	if ((qp->ib_qp.qp_type == IB_QPT_UD ||
2551*4882a593Smuzhiyun 	     qp->ib_qp.qp_type == IB_QPT_GSI ||
2552*4882a593Smuzhiyun 	     qp->ib_qp.qp_type == IB_QPT_RAW_ETHERTYPE) &&
2553*4882a593Smuzhiyun 	     qp->qplib_qp.wqe_cnt == BNXT_RE_UD_QP_HW_STALL) {
2554*4882a593Smuzhiyun 		int qp_attr_mask;
2555*4882a593Smuzhiyun 		struct ib_qp_attr qp_attr;
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 		qp_attr_mask = IB_QP_STATE;
2558*4882a593Smuzhiyun 		qp_attr.qp_state = IB_QPS_RTS;
2559*4882a593Smuzhiyun 		bnxt_re_modify_qp(&qp->ib_qp, &qp_attr, qp_attr_mask, NULL);
2560*4882a593Smuzhiyun 		qp->qplib_qp.wqe_cnt = 0;
2561*4882a593Smuzhiyun 	}
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun 
bnxt_re_post_send_shadow_qp(struct bnxt_re_dev * rdev,struct bnxt_re_qp * qp,const struct ib_send_wr * wr)2564*4882a593Smuzhiyun static int bnxt_re_post_send_shadow_qp(struct bnxt_re_dev *rdev,
2565*4882a593Smuzhiyun 				       struct bnxt_re_qp *qp,
2566*4882a593Smuzhiyun 				       const struct ib_send_wr *wr)
2567*4882a593Smuzhiyun {
2568*4882a593Smuzhiyun 	int rc = 0, payload_sz = 0;
2569*4882a593Smuzhiyun 	unsigned long flags;
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->sq_lock, flags);
2572*4882a593Smuzhiyun 	while (wr) {
2573*4882a593Smuzhiyun 		struct bnxt_qplib_swqe wqe = {};
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun 		/* Common */
2576*4882a593Smuzhiyun 		wqe.num_sge = wr->num_sge;
2577*4882a593Smuzhiyun 		if (wr->num_sge > qp->qplib_qp.sq.max_sge) {
2578*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
2579*4882a593Smuzhiyun 				  "Limit exceeded for Send SGEs");
2580*4882a593Smuzhiyun 			rc = -EINVAL;
2581*4882a593Smuzhiyun 			goto bad;
2582*4882a593Smuzhiyun 		}
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 		payload_sz = bnxt_re_copy_wr_payload(qp->rdev, wr, &wqe);
2585*4882a593Smuzhiyun 		if (payload_sz < 0) {
2586*4882a593Smuzhiyun 			rc = -EINVAL;
2587*4882a593Smuzhiyun 			goto bad;
2588*4882a593Smuzhiyun 		}
2589*4882a593Smuzhiyun 		wqe.wr_id = wr->wr_id;
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 		wqe.type = BNXT_QPLIB_SWQE_TYPE_SEND;
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 		rc = bnxt_re_build_send_wqe(qp, wr, &wqe);
2594*4882a593Smuzhiyun 		if (!rc)
2595*4882a593Smuzhiyun 			rc = bnxt_qplib_post_send(&qp->qplib_qp, &wqe);
2596*4882a593Smuzhiyun bad:
2597*4882a593Smuzhiyun 		if (rc) {
2598*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
2599*4882a593Smuzhiyun 				  "Post send failed opcode = %#x rc = %d",
2600*4882a593Smuzhiyun 				  wr->opcode, rc);
2601*4882a593Smuzhiyun 			break;
2602*4882a593Smuzhiyun 		}
2603*4882a593Smuzhiyun 		wr = wr->next;
2604*4882a593Smuzhiyun 	}
2605*4882a593Smuzhiyun 	bnxt_qplib_post_send_db(&qp->qplib_qp);
2606*4882a593Smuzhiyun 	bnxt_ud_qp_hw_stall_workaround(qp);
2607*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->sq_lock, flags);
2608*4882a593Smuzhiyun 	return rc;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun 
bnxt_re_post_send(struct ib_qp * ib_qp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)2611*4882a593Smuzhiyun int bnxt_re_post_send(struct ib_qp *ib_qp, const struct ib_send_wr *wr,
2612*4882a593Smuzhiyun 		      const struct ib_send_wr **bad_wr)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = container_of(ib_qp, struct bnxt_re_qp, ib_qp);
2615*4882a593Smuzhiyun 	struct bnxt_qplib_swqe wqe;
2616*4882a593Smuzhiyun 	int rc = 0, payload_sz = 0;
2617*4882a593Smuzhiyun 	unsigned long flags;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->sq_lock, flags);
2620*4882a593Smuzhiyun 	while (wr) {
2621*4882a593Smuzhiyun 		/* House keeping */
2622*4882a593Smuzhiyun 		memset(&wqe, 0, sizeof(wqe));
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 		/* Common */
2625*4882a593Smuzhiyun 		wqe.num_sge = wr->num_sge;
2626*4882a593Smuzhiyun 		if (wr->num_sge > qp->qplib_qp.sq.max_sge) {
2627*4882a593Smuzhiyun 			ibdev_err(&qp->rdev->ibdev,
2628*4882a593Smuzhiyun 				  "Limit exceeded for Send SGEs");
2629*4882a593Smuzhiyun 			rc = -EINVAL;
2630*4882a593Smuzhiyun 			goto bad;
2631*4882a593Smuzhiyun 		}
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 		payload_sz = bnxt_re_copy_wr_payload(qp->rdev, wr, &wqe);
2634*4882a593Smuzhiyun 		if (payload_sz < 0) {
2635*4882a593Smuzhiyun 			rc = -EINVAL;
2636*4882a593Smuzhiyun 			goto bad;
2637*4882a593Smuzhiyun 		}
2638*4882a593Smuzhiyun 		wqe.wr_id = wr->wr_id;
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 		switch (wr->opcode) {
2641*4882a593Smuzhiyun 		case IB_WR_SEND:
2642*4882a593Smuzhiyun 		case IB_WR_SEND_WITH_IMM:
2643*4882a593Smuzhiyun 			if (qp->qplib_qp.type == CMDQ_CREATE_QP1_TYPE_GSI) {
2644*4882a593Smuzhiyun 				rc = bnxt_re_build_qp1_send_v2(qp, wr, &wqe,
2645*4882a593Smuzhiyun 							       payload_sz);
2646*4882a593Smuzhiyun 				if (rc)
2647*4882a593Smuzhiyun 					goto bad;
2648*4882a593Smuzhiyun 				wqe.rawqp1.lflags |=
2649*4882a593Smuzhiyun 					SQ_SEND_RAWETH_QP1_LFLAGS_ROCE_CRC;
2650*4882a593Smuzhiyun 			}
2651*4882a593Smuzhiyun 			switch (wr->send_flags) {
2652*4882a593Smuzhiyun 			case IB_SEND_IP_CSUM:
2653*4882a593Smuzhiyun 				wqe.rawqp1.lflags |=
2654*4882a593Smuzhiyun 					SQ_SEND_RAWETH_QP1_LFLAGS_IP_CHKSUM;
2655*4882a593Smuzhiyun 				break;
2656*4882a593Smuzhiyun 			default:
2657*4882a593Smuzhiyun 				break;
2658*4882a593Smuzhiyun 			}
2659*4882a593Smuzhiyun 			fallthrough;
2660*4882a593Smuzhiyun 		case IB_WR_SEND_WITH_INV:
2661*4882a593Smuzhiyun 			rc = bnxt_re_build_send_wqe(qp, wr, &wqe);
2662*4882a593Smuzhiyun 			break;
2663*4882a593Smuzhiyun 		case IB_WR_RDMA_WRITE:
2664*4882a593Smuzhiyun 		case IB_WR_RDMA_WRITE_WITH_IMM:
2665*4882a593Smuzhiyun 		case IB_WR_RDMA_READ:
2666*4882a593Smuzhiyun 			rc = bnxt_re_build_rdma_wqe(wr, &wqe);
2667*4882a593Smuzhiyun 			break;
2668*4882a593Smuzhiyun 		case IB_WR_ATOMIC_CMP_AND_SWP:
2669*4882a593Smuzhiyun 		case IB_WR_ATOMIC_FETCH_AND_ADD:
2670*4882a593Smuzhiyun 			rc = bnxt_re_build_atomic_wqe(wr, &wqe);
2671*4882a593Smuzhiyun 			break;
2672*4882a593Smuzhiyun 		case IB_WR_RDMA_READ_WITH_INV:
2673*4882a593Smuzhiyun 			ibdev_err(&qp->rdev->ibdev,
2674*4882a593Smuzhiyun 				  "RDMA Read with Invalidate is not supported");
2675*4882a593Smuzhiyun 			rc = -EINVAL;
2676*4882a593Smuzhiyun 			goto bad;
2677*4882a593Smuzhiyun 		case IB_WR_LOCAL_INV:
2678*4882a593Smuzhiyun 			rc = bnxt_re_build_inv_wqe(wr, &wqe);
2679*4882a593Smuzhiyun 			break;
2680*4882a593Smuzhiyun 		case IB_WR_REG_MR:
2681*4882a593Smuzhiyun 			rc = bnxt_re_build_reg_wqe(reg_wr(wr), &wqe);
2682*4882a593Smuzhiyun 			break;
2683*4882a593Smuzhiyun 		default:
2684*4882a593Smuzhiyun 			/* Unsupported WRs */
2685*4882a593Smuzhiyun 			ibdev_err(&qp->rdev->ibdev,
2686*4882a593Smuzhiyun 				  "WR (%#x) is not supported", wr->opcode);
2687*4882a593Smuzhiyun 			rc = -EINVAL;
2688*4882a593Smuzhiyun 			goto bad;
2689*4882a593Smuzhiyun 		}
2690*4882a593Smuzhiyun 		if (!rc)
2691*4882a593Smuzhiyun 			rc = bnxt_qplib_post_send(&qp->qplib_qp, &wqe);
2692*4882a593Smuzhiyun bad:
2693*4882a593Smuzhiyun 		if (rc) {
2694*4882a593Smuzhiyun 			ibdev_err(&qp->rdev->ibdev,
2695*4882a593Smuzhiyun 				  "post_send failed op:%#x qps = %#x rc = %d\n",
2696*4882a593Smuzhiyun 				  wr->opcode, qp->qplib_qp.state, rc);
2697*4882a593Smuzhiyun 			*bad_wr = wr;
2698*4882a593Smuzhiyun 			break;
2699*4882a593Smuzhiyun 		}
2700*4882a593Smuzhiyun 		wr = wr->next;
2701*4882a593Smuzhiyun 	}
2702*4882a593Smuzhiyun 	bnxt_qplib_post_send_db(&qp->qplib_qp);
2703*4882a593Smuzhiyun 	bnxt_ud_qp_hw_stall_workaround(qp);
2704*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->sq_lock, flags);
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	return rc;
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun 
bnxt_re_post_recv_shadow_qp(struct bnxt_re_dev * rdev,struct bnxt_re_qp * qp,const struct ib_recv_wr * wr)2709*4882a593Smuzhiyun static int bnxt_re_post_recv_shadow_qp(struct bnxt_re_dev *rdev,
2710*4882a593Smuzhiyun 				       struct bnxt_re_qp *qp,
2711*4882a593Smuzhiyun 				       const struct ib_recv_wr *wr)
2712*4882a593Smuzhiyun {
2713*4882a593Smuzhiyun 	struct bnxt_qplib_swqe wqe;
2714*4882a593Smuzhiyun 	int rc = 0;
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	memset(&wqe, 0, sizeof(wqe));
2717*4882a593Smuzhiyun 	while (wr) {
2718*4882a593Smuzhiyun 		/* House keeping */
2719*4882a593Smuzhiyun 		memset(&wqe, 0, sizeof(wqe));
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 		/* Common */
2722*4882a593Smuzhiyun 		wqe.num_sge = wr->num_sge;
2723*4882a593Smuzhiyun 		if (wr->num_sge > qp->qplib_qp.rq.max_sge) {
2724*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev,
2725*4882a593Smuzhiyun 				  "Limit exceeded for Receive SGEs");
2726*4882a593Smuzhiyun 			rc = -EINVAL;
2727*4882a593Smuzhiyun 			break;
2728*4882a593Smuzhiyun 		}
2729*4882a593Smuzhiyun 		bnxt_re_build_sgl(wr->sg_list, wqe.sg_list, wr->num_sge);
2730*4882a593Smuzhiyun 		wqe.wr_id = wr->wr_id;
2731*4882a593Smuzhiyun 		wqe.type = BNXT_QPLIB_SWQE_TYPE_RECV;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 		rc = bnxt_qplib_post_recv(&qp->qplib_qp, &wqe);
2734*4882a593Smuzhiyun 		if (rc)
2735*4882a593Smuzhiyun 			break;
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 		wr = wr->next;
2738*4882a593Smuzhiyun 	}
2739*4882a593Smuzhiyun 	if (!rc)
2740*4882a593Smuzhiyun 		bnxt_qplib_post_recv_db(&qp->qplib_qp);
2741*4882a593Smuzhiyun 	return rc;
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun 
bnxt_re_post_recv(struct ib_qp * ib_qp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)2744*4882a593Smuzhiyun int bnxt_re_post_recv(struct ib_qp *ib_qp, const struct ib_recv_wr *wr,
2745*4882a593Smuzhiyun 		      const struct ib_recv_wr **bad_wr)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	struct bnxt_re_qp *qp = container_of(ib_qp, struct bnxt_re_qp, ib_qp);
2748*4882a593Smuzhiyun 	struct bnxt_qplib_swqe wqe;
2749*4882a593Smuzhiyun 	int rc = 0, payload_sz = 0;
2750*4882a593Smuzhiyun 	unsigned long flags;
2751*4882a593Smuzhiyun 	u32 count = 0;
2752*4882a593Smuzhiyun 
2753*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->rq_lock, flags);
2754*4882a593Smuzhiyun 	while (wr) {
2755*4882a593Smuzhiyun 		/* House keeping */
2756*4882a593Smuzhiyun 		memset(&wqe, 0, sizeof(wqe));
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 		/* Common */
2759*4882a593Smuzhiyun 		wqe.num_sge = wr->num_sge;
2760*4882a593Smuzhiyun 		if (wr->num_sge > qp->qplib_qp.rq.max_sge) {
2761*4882a593Smuzhiyun 			ibdev_err(&qp->rdev->ibdev,
2762*4882a593Smuzhiyun 				  "Limit exceeded for Receive SGEs");
2763*4882a593Smuzhiyun 			rc = -EINVAL;
2764*4882a593Smuzhiyun 			*bad_wr = wr;
2765*4882a593Smuzhiyun 			break;
2766*4882a593Smuzhiyun 		}
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun 		payload_sz = bnxt_re_build_sgl(wr->sg_list, wqe.sg_list,
2769*4882a593Smuzhiyun 					       wr->num_sge);
2770*4882a593Smuzhiyun 		wqe.wr_id = wr->wr_id;
2771*4882a593Smuzhiyun 		wqe.type = BNXT_QPLIB_SWQE_TYPE_RECV;
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 		if (ib_qp->qp_type == IB_QPT_GSI &&
2774*4882a593Smuzhiyun 		    qp->qplib_qp.type != CMDQ_CREATE_QP_TYPE_GSI)
2775*4882a593Smuzhiyun 			rc = bnxt_re_build_qp1_shadow_qp_recv(qp, wr, &wqe,
2776*4882a593Smuzhiyun 							      payload_sz);
2777*4882a593Smuzhiyun 		if (!rc)
2778*4882a593Smuzhiyun 			rc = bnxt_qplib_post_recv(&qp->qplib_qp, &wqe);
2779*4882a593Smuzhiyun 		if (rc) {
2780*4882a593Smuzhiyun 			*bad_wr = wr;
2781*4882a593Smuzhiyun 			break;
2782*4882a593Smuzhiyun 		}
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 		/* Ring DB if the RQEs posted reaches a threshold value */
2785*4882a593Smuzhiyun 		if (++count >= BNXT_RE_RQ_WQE_THRESHOLD) {
2786*4882a593Smuzhiyun 			bnxt_qplib_post_recv_db(&qp->qplib_qp);
2787*4882a593Smuzhiyun 			count = 0;
2788*4882a593Smuzhiyun 		}
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 		wr = wr->next;
2791*4882a593Smuzhiyun 	}
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	if (count)
2794*4882a593Smuzhiyun 		bnxt_qplib_post_recv_db(&qp->qplib_qp);
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->rq_lock, flags);
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	return rc;
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun /* Completion Queues */
bnxt_re_destroy_cq(struct ib_cq * ib_cq,struct ib_udata * udata)2802*4882a593Smuzhiyun int bnxt_re_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun 	struct bnxt_re_cq *cq;
2805*4882a593Smuzhiyun 	struct bnxt_qplib_nq *nq;
2806*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	cq = container_of(ib_cq, struct bnxt_re_cq, ib_cq);
2809*4882a593Smuzhiyun 	rdev = cq->rdev;
2810*4882a593Smuzhiyun 	nq = cq->qplib_cq.nq;
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	bnxt_qplib_destroy_cq(&rdev->qplib_res, &cq->qplib_cq);
2813*4882a593Smuzhiyun 	ib_umem_release(cq->umem);
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	atomic_dec(&rdev->cq_count);
2816*4882a593Smuzhiyun 	nq->budget--;
2817*4882a593Smuzhiyun 	kfree(cq->cql);
2818*4882a593Smuzhiyun 	return 0;
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun 
bnxt_re_create_cq(struct ib_cq * ibcq,const struct ib_cq_init_attr * attr,struct ib_udata * udata)2821*4882a593Smuzhiyun int bnxt_re_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
2822*4882a593Smuzhiyun 		      struct ib_udata *udata)
2823*4882a593Smuzhiyun {
2824*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibcq->device, ibdev);
2825*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr = &rdev->dev_attr;
2826*4882a593Smuzhiyun 	struct bnxt_re_cq *cq = container_of(ibcq, struct bnxt_re_cq, ib_cq);
2827*4882a593Smuzhiyun 	int rc, entries;
2828*4882a593Smuzhiyun 	int cqe = attr->cqe;
2829*4882a593Smuzhiyun 	struct bnxt_qplib_nq *nq = NULL;
2830*4882a593Smuzhiyun 	unsigned int nq_alloc_cnt;
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 	/* Validate CQ fields */
2833*4882a593Smuzhiyun 	if (cqe < 1 || cqe > dev_attr->max_cq_wqes) {
2834*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to create CQ -max exceeded");
2835*4882a593Smuzhiyun 		return -EINVAL;
2836*4882a593Smuzhiyun 	}
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun 	cq->rdev = rdev;
2839*4882a593Smuzhiyun 	cq->qplib_cq.cq_handle = (u64)(unsigned long)(&cq->qplib_cq);
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	entries = roundup_pow_of_two(cqe + 1);
2842*4882a593Smuzhiyun 	if (entries > dev_attr->max_cq_wqes + 1)
2843*4882a593Smuzhiyun 		entries = dev_attr->max_cq_wqes + 1;
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 	cq->qplib_cq.sg_info.pgsize = PAGE_SIZE;
2846*4882a593Smuzhiyun 	cq->qplib_cq.sg_info.pgshft = PAGE_SHIFT;
2847*4882a593Smuzhiyun 	if (udata) {
2848*4882a593Smuzhiyun 		struct bnxt_re_cq_req req;
2849*4882a593Smuzhiyun 		struct bnxt_re_ucontext *uctx = rdma_udata_to_drv_context(
2850*4882a593Smuzhiyun 			udata, struct bnxt_re_ucontext, ib_uctx);
2851*4882a593Smuzhiyun 		if (ib_copy_from_udata(&req, udata, sizeof(req))) {
2852*4882a593Smuzhiyun 			rc = -EFAULT;
2853*4882a593Smuzhiyun 			goto fail;
2854*4882a593Smuzhiyun 		}
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 		cq->umem = ib_umem_get(&rdev->ibdev, req.cq_va,
2857*4882a593Smuzhiyun 				       entries * sizeof(struct cq_base),
2858*4882a593Smuzhiyun 				       IB_ACCESS_LOCAL_WRITE);
2859*4882a593Smuzhiyun 		if (IS_ERR(cq->umem)) {
2860*4882a593Smuzhiyun 			rc = PTR_ERR(cq->umem);
2861*4882a593Smuzhiyun 			goto fail;
2862*4882a593Smuzhiyun 		}
2863*4882a593Smuzhiyun 		cq->qplib_cq.sg_info.umem = cq->umem;
2864*4882a593Smuzhiyun 		cq->qplib_cq.dpi = &uctx->dpi;
2865*4882a593Smuzhiyun 	} else {
2866*4882a593Smuzhiyun 		cq->max_cql = min_t(u32, entries, MAX_CQL_PER_POLL);
2867*4882a593Smuzhiyun 		cq->cql = kcalloc(cq->max_cql, sizeof(struct bnxt_qplib_cqe),
2868*4882a593Smuzhiyun 				  GFP_KERNEL);
2869*4882a593Smuzhiyun 		if (!cq->cql) {
2870*4882a593Smuzhiyun 			rc = -ENOMEM;
2871*4882a593Smuzhiyun 			goto fail;
2872*4882a593Smuzhiyun 		}
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun 		cq->qplib_cq.dpi = &rdev->dpi_privileged;
2875*4882a593Smuzhiyun 	}
2876*4882a593Smuzhiyun 	/*
2877*4882a593Smuzhiyun 	 * Allocating the NQ in a round robin fashion. nq_alloc_cnt is a
2878*4882a593Smuzhiyun 	 * used for getting the NQ index.
2879*4882a593Smuzhiyun 	 */
2880*4882a593Smuzhiyun 	nq_alloc_cnt = atomic_inc_return(&rdev->nq_alloc_cnt);
2881*4882a593Smuzhiyun 	nq = &rdev->nq[nq_alloc_cnt % (rdev->num_msix - 1)];
2882*4882a593Smuzhiyun 	cq->qplib_cq.max_wqe = entries;
2883*4882a593Smuzhiyun 	cq->qplib_cq.cnq_hw_ring_id = nq->ring_id;
2884*4882a593Smuzhiyun 	cq->qplib_cq.nq	= nq;
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	rc = bnxt_qplib_create_cq(&rdev->qplib_res, &cq->qplib_cq);
2887*4882a593Smuzhiyun 	if (rc) {
2888*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to create HW CQ");
2889*4882a593Smuzhiyun 		goto fail;
2890*4882a593Smuzhiyun 	}
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	cq->ib_cq.cqe = entries;
2893*4882a593Smuzhiyun 	cq->cq_period = cq->qplib_cq.period;
2894*4882a593Smuzhiyun 	nq->budget++;
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	atomic_inc(&rdev->cq_count);
2897*4882a593Smuzhiyun 	spin_lock_init(&cq->cq_lock);
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun 	if (udata) {
2900*4882a593Smuzhiyun 		struct bnxt_re_cq_resp resp;
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 		resp.cqid = cq->qplib_cq.id;
2903*4882a593Smuzhiyun 		resp.tail = cq->qplib_cq.hwq.cons;
2904*4882a593Smuzhiyun 		resp.phase = cq->qplib_cq.period;
2905*4882a593Smuzhiyun 		resp.rsvd = 0;
2906*4882a593Smuzhiyun 		rc = ib_copy_to_udata(udata, &resp, sizeof(resp));
2907*4882a593Smuzhiyun 		if (rc) {
2908*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Failed to copy CQ udata");
2909*4882a593Smuzhiyun 			bnxt_qplib_destroy_cq(&rdev->qplib_res, &cq->qplib_cq);
2910*4882a593Smuzhiyun 			goto c2fail;
2911*4882a593Smuzhiyun 		}
2912*4882a593Smuzhiyun 	}
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 	return 0;
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun c2fail:
2917*4882a593Smuzhiyun 	ib_umem_release(cq->umem);
2918*4882a593Smuzhiyun fail:
2919*4882a593Smuzhiyun 	kfree(cq->cql);
2920*4882a593Smuzhiyun 	return rc;
2921*4882a593Smuzhiyun }
2922*4882a593Smuzhiyun 
__req_to_ib_wc_status(u8 qstatus)2923*4882a593Smuzhiyun static u8 __req_to_ib_wc_status(u8 qstatus)
2924*4882a593Smuzhiyun {
2925*4882a593Smuzhiyun 	switch (qstatus) {
2926*4882a593Smuzhiyun 	case CQ_REQ_STATUS_OK:
2927*4882a593Smuzhiyun 		return IB_WC_SUCCESS;
2928*4882a593Smuzhiyun 	case CQ_REQ_STATUS_BAD_RESPONSE_ERR:
2929*4882a593Smuzhiyun 		return IB_WC_BAD_RESP_ERR;
2930*4882a593Smuzhiyun 	case CQ_REQ_STATUS_LOCAL_LENGTH_ERR:
2931*4882a593Smuzhiyun 		return IB_WC_LOC_LEN_ERR;
2932*4882a593Smuzhiyun 	case CQ_REQ_STATUS_LOCAL_QP_OPERATION_ERR:
2933*4882a593Smuzhiyun 		return IB_WC_LOC_QP_OP_ERR;
2934*4882a593Smuzhiyun 	case CQ_REQ_STATUS_LOCAL_PROTECTION_ERR:
2935*4882a593Smuzhiyun 		return IB_WC_LOC_PROT_ERR;
2936*4882a593Smuzhiyun 	case CQ_REQ_STATUS_MEMORY_MGT_OPERATION_ERR:
2937*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
2938*4882a593Smuzhiyun 	case CQ_REQ_STATUS_REMOTE_INVALID_REQUEST_ERR:
2939*4882a593Smuzhiyun 		return IB_WC_REM_INV_REQ_ERR;
2940*4882a593Smuzhiyun 	case CQ_REQ_STATUS_REMOTE_ACCESS_ERR:
2941*4882a593Smuzhiyun 		return IB_WC_REM_ACCESS_ERR;
2942*4882a593Smuzhiyun 	case CQ_REQ_STATUS_REMOTE_OPERATION_ERR:
2943*4882a593Smuzhiyun 		return IB_WC_REM_OP_ERR;
2944*4882a593Smuzhiyun 	case CQ_REQ_STATUS_RNR_NAK_RETRY_CNT_ERR:
2945*4882a593Smuzhiyun 		return IB_WC_RNR_RETRY_EXC_ERR;
2946*4882a593Smuzhiyun 	case CQ_REQ_STATUS_TRANSPORT_RETRY_CNT_ERR:
2947*4882a593Smuzhiyun 		return IB_WC_RETRY_EXC_ERR;
2948*4882a593Smuzhiyun 	case CQ_REQ_STATUS_WORK_REQUEST_FLUSHED_ERR:
2949*4882a593Smuzhiyun 		return IB_WC_WR_FLUSH_ERR;
2950*4882a593Smuzhiyun 	default:
2951*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
2952*4882a593Smuzhiyun 	}
2953*4882a593Smuzhiyun 	return 0;
2954*4882a593Smuzhiyun }
2955*4882a593Smuzhiyun 
__rawqp1_to_ib_wc_status(u8 qstatus)2956*4882a593Smuzhiyun static u8 __rawqp1_to_ib_wc_status(u8 qstatus)
2957*4882a593Smuzhiyun {
2958*4882a593Smuzhiyun 	switch (qstatus) {
2959*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_OK:
2960*4882a593Smuzhiyun 		return IB_WC_SUCCESS;
2961*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_LOCAL_ACCESS_ERROR:
2962*4882a593Smuzhiyun 		return IB_WC_LOC_ACCESS_ERR;
2963*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_HW_LOCAL_LENGTH_ERR:
2964*4882a593Smuzhiyun 		return IB_WC_LOC_LEN_ERR;
2965*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_LOCAL_PROTECTION_ERR:
2966*4882a593Smuzhiyun 		return IB_WC_LOC_PROT_ERR;
2967*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_LOCAL_QP_OPERATION_ERR:
2968*4882a593Smuzhiyun 		return IB_WC_LOC_QP_OP_ERR;
2969*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_MEMORY_MGT_OPERATION_ERR:
2970*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
2971*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_WORK_REQUEST_FLUSHED_ERR:
2972*4882a593Smuzhiyun 		return IB_WC_WR_FLUSH_ERR;
2973*4882a593Smuzhiyun 	case CQ_RES_RAWETH_QP1_STATUS_HW_FLUSH_ERR:
2974*4882a593Smuzhiyun 		return IB_WC_WR_FLUSH_ERR;
2975*4882a593Smuzhiyun 	default:
2976*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
2977*4882a593Smuzhiyun 	}
2978*4882a593Smuzhiyun }
2979*4882a593Smuzhiyun 
__rc_to_ib_wc_status(u8 qstatus)2980*4882a593Smuzhiyun static u8 __rc_to_ib_wc_status(u8 qstatus)
2981*4882a593Smuzhiyun {
2982*4882a593Smuzhiyun 	switch (qstatus) {
2983*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_OK:
2984*4882a593Smuzhiyun 		return IB_WC_SUCCESS;
2985*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_LOCAL_ACCESS_ERROR:
2986*4882a593Smuzhiyun 		return IB_WC_LOC_ACCESS_ERR;
2987*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_LOCAL_LENGTH_ERR:
2988*4882a593Smuzhiyun 		return IB_WC_LOC_LEN_ERR;
2989*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_LOCAL_PROTECTION_ERR:
2990*4882a593Smuzhiyun 		return IB_WC_LOC_PROT_ERR;
2991*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_LOCAL_QP_OPERATION_ERR:
2992*4882a593Smuzhiyun 		return IB_WC_LOC_QP_OP_ERR;
2993*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_MEMORY_MGT_OPERATION_ERR:
2994*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
2995*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_REMOTE_INVALID_REQUEST_ERR:
2996*4882a593Smuzhiyun 		return IB_WC_REM_INV_REQ_ERR;
2997*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_WORK_REQUEST_FLUSHED_ERR:
2998*4882a593Smuzhiyun 		return IB_WC_WR_FLUSH_ERR;
2999*4882a593Smuzhiyun 	case CQ_RES_RC_STATUS_HW_FLUSH_ERR:
3000*4882a593Smuzhiyun 		return IB_WC_WR_FLUSH_ERR;
3001*4882a593Smuzhiyun 	default:
3002*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
3003*4882a593Smuzhiyun 	}
3004*4882a593Smuzhiyun }
3005*4882a593Smuzhiyun 
bnxt_re_process_req_wc(struct ib_wc * wc,struct bnxt_qplib_cqe * cqe)3006*4882a593Smuzhiyun static void bnxt_re_process_req_wc(struct ib_wc *wc, struct bnxt_qplib_cqe *cqe)
3007*4882a593Smuzhiyun {
3008*4882a593Smuzhiyun 	switch (cqe->type) {
3009*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_SEND:
3010*4882a593Smuzhiyun 		wc->opcode = IB_WC_SEND;
3011*4882a593Smuzhiyun 		break;
3012*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_SEND_WITH_IMM:
3013*4882a593Smuzhiyun 		wc->opcode = IB_WC_SEND;
3014*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_IMM;
3015*4882a593Smuzhiyun 		break;
3016*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_SEND_WITH_INV:
3017*4882a593Smuzhiyun 		wc->opcode = IB_WC_SEND;
3018*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_INVALIDATE;
3019*4882a593Smuzhiyun 		break;
3020*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_RDMA_WRITE:
3021*4882a593Smuzhiyun 		wc->opcode = IB_WC_RDMA_WRITE;
3022*4882a593Smuzhiyun 		break;
3023*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_RDMA_WRITE_WITH_IMM:
3024*4882a593Smuzhiyun 		wc->opcode = IB_WC_RDMA_WRITE;
3025*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_IMM;
3026*4882a593Smuzhiyun 		break;
3027*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_RDMA_READ:
3028*4882a593Smuzhiyun 		wc->opcode = IB_WC_RDMA_READ;
3029*4882a593Smuzhiyun 		break;
3030*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_ATOMIC_CMP_AND_SWP:
3031*4882a593Smuzhiyun 		wc->opcode = IB_WC_COMP_SWAP;
3032*4882a593Smuzhiyun 		break;
3033*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_ATOMIC_FETCH_AND_ADD:
3034*4882a593Smuzhiyun 		wc->opcode = IB_WC_FETCH_ADD;
3035*4882a593Smuzhiyun 		break;
3036*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_LOCAL_INV:
3037*4882a593Smuzhiyun 		wc->opcode = IB_WC_LOCAL_INV;
3038*4882a593Smuzhiyun 		break;
3039*4882a593Smuzhiyun 	case BNXT_QPLIB_SWQE_TYPE_REG_MR:
3040*4882a593Smuzhiyun 		wc->opcode = IB_WC_REG_MR;
3041*4882a593Smuzhiyun 		break;
3042*4882a593Smuzhiyun 	default:
3043*4882a593Smuzhiyun 		wc->opcode = IB_WC_SEND;
3044*4882a593Smuzhiyun 		break;
3045*4882a593Smuzhiyun 	}
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 	wc->status = __req_to_ib_wc_status(cqe->status);
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun 
bnxt_re_check_packet_type(u16 raweth_qp1_flags,u16 raweth_qp1_flags2)3050*4882a593Smuzhiyun static int bnxt_re_check_packet_type(u16 raweth_qp1_flags,
3051*4882a593Smuzhiyun 				     u16 raweth_qp1_flags2)
3052*4882a593Smuzhiyun {
3053*4882a593Smuzhiyun 	bool is_ipv6 = false, is_ipv4 = false;
3054*4882a593Smuzhiyun 
3055*4882a593Smuzhiyun 	/* raweth_qp1_flags Bit 9-6 indicates itype */
3056*4882a593Smuzhiyun 	if ((raweth_qp1_flags & CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_ROCE)
3057*4882a593Smuzhiyun 	    != CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_ROCE)
3058*4882a593Smuzhiyun 		return -1;
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	if (raweth_qp1_flags2 &
3061*4882a593Smuzhiyun 	    CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_IP_CS_CALC &&
3062*4882a593Smuzhiyun 	    raweth_qp1_flags2 &
3063*4882a593Smuzhiyun 	    CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_L4_CS_CALC) {
3064*4882a593Smuzhiyun 		/* raweth_qp1_flags2 Bit 8 indicates ip_type. 0-v4 1 - v6 */
3065*4882a593Smuzhiyun 		(raweth_qp1_flags2 &
3066*4882a593Smuzhiyun 		 CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_IP_TYPE) ?
3067*4882a593Smuzhiyun 			(is_ipv6 = true) : (is_ipv4 = true);
3068*4882a593Smuzhiyun 		return ((is_ipv6) ?
3069*4882a593Smuzhiyun 			 BNXT_RE_ROCEV2_IPV6_PACKET :
3070*4882a593Smuzhiyun 			 BNXT_RE_ROCEV2_IPV4_PACKET);
3071*4882a593Smuzhiyun 	} else {
3072*4882a593Smuzhiyun 		return BNXT_RE_ROCE_V1_PACKET;
3073*4882a593Smuzhiyun 	}
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun 
bnxt_re_to_ib_nw_type(int nw_type)3076*4882a593Smuzhiyun static int bnxt_re_to_ib_nw_type(int nw_type)
3077*4882a593Smuzhiyun {
3078*4882a593Smuzhiyun 	u8 nw_hdr_type = 0xFF;
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 	switch (nw_type) {
3081*4882a593Smuzhiyun 	case BNXT_RE_ROCE_V1_PACKET:
3082*4882a593Smuzhiyun 		nw_hdr_type = RDMA_NETWORK_ROCE_V1;
3083*4882a593Smuzhiyun 		break;
3084*4882a593Smuzhiyun 	case BNXT_RE_ROCEV2_IPV4_PACKET:
3085*4882a593Smuzhiyun 		nw_hdr_type = RDMA_NETWORK_IPV4;
3086*4882a593Smuzhiyun 		break;
3087*4882a593Smuzhiyun 	case BNXT_RE_ROCEV2_IPV6_PACKET:
3088*4882a593Smuzhiyun 		nw_hdr_type = RDMA_NETWORK_IPV6;
3089*4882a593Smuzhiyun 		break;
3090*4882a593Smuzhiyun 	}
3091*4882a593Smuzhiyun 	return nw_hdr_type;
3092*4882a593Smuzhiyun }
3093*4882a593Smuzhiyun 
bnxt_re_is_loopback_packet(struct bnxt_re_dev * rdev,void * rq_hdr_buf)3094*4882a593Smuzhiyun static bool bnxt_re_is_loopback_packet(struct bnxt_re_dev *rdev,
3095*4882a593Smuzhiyun 				       void *rq_hdr_buf)
3096*4882a593Smuzhiyun {
3097*4882a593Smuzhiyun 	u8 *tmp_buf = NULL;
3098*4882a593Smuzhiyun 	struct ethhdr *eth_hdr;
3099*4882a593Smuzhiyun 	u16 eth_type;
3100*4882a593Smuzhiyun 	bool rc = false;
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun 	tmp_buf = (u8 *)rq_hdr_buf;
3103*4882a593Smuzhiyun 	/*
3104*4882a593Smuzhiyun 	 * If dest mac is not same as I/F mac, this could be a
3105*4882a593Smuzhiyun 	 * loopback address or multicast address, check whether
3106*4882a593Smuzhiyun 	 * it is a loopback packet
3107*4882a593Smuzhiyun 	 */
3108*4882a593Smuzhiyun 	if (!ether_addr_equal(tmp_buf, rdev->netdev->dev_addr)) {
3109*4882a593Smuzhiyun 		tmp_buf += 4;
3110*4882a593Smuzhiyun 		/* Check the  ether type */
3111*4882a593Smuzhiyun 		eth_hdr = (struct ethhdr *)tmp_buf;
3112*4882a593Smuzhiyun 		eth_type = ntohs(eth_hdr->h_proto);
3113*4882a593Smuzhiyun 		switch (eth_type) {
3114*4882a593Smuzhiyun 		case ETH_P_IBOE:
3115*4882a593Smuzhiyun 			rc = true;
3116*4882a593Smuzhiyun 			break;
3117*4882a593Smuzhiyun 		case ETH_P_IP:
3118*4882a593Smuzhiyun 		case ETH_P_IPV6: {
3119*4882a593Smuzhiyun 			u32 len;
3120*4882a593Smuzhiyun 			struct udphdr *udp_hdr;
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 			len = (eth_type == ETH_P_IP ? sizeof(struct iphdr) :
3123*4882a593Smuzhiyun 						      sizeof(struct ipv6hdr));
3124*4882a593Smuzhiyun 			tmp_buf += sizeof(struct ethhdr) + len;
3125*4882a593Smuzhiyun 			udp_hdr = (struct udphdr *)tmp_buf;
3126*4882a593Smuzhiyun 			if (ntohs(udp_hdr->dest) ==
3127*4882a593Smuzhiyun 				    ROCE_V2_UDP_DPORT)
3128*4882a593Smuzhiyun 				rc = true;
3129*4882a593Smuzhiyun 			break;
3130*4882a593Smuzhiyun 			}
3131*4882a593Smuzhiyun 		default:
3132*4882a593Smuzhiyun 			break;
3133*4882a593Smuzhiyun 		}
3134*4882a593Smuzhiyun 	}
3135*4882a593Smuzhiyun 
3136*4882a593Smuzhiyun 	return rc;
3137*4882a593Smuzhiyun }
3138*4882a593Smuzhiyun 
bnxt_re_process_raw_qp_pkt_rx(struct bnxt_re_qp * gsi_qp,struct bnxt_qplib_cqe * cqe)3139*4882a593Smuzhiyun static int bnxt_re_process_raw_qp_pkt_rx(struct bnxt_re_qp *gsi_qp,
3140*4882a593Smuzhiyun 					 struct bnxt_qplib_cqe *cqe)
3141*4882a593Smuzhiyun {
3142*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = gsi_qp->rdev;
3143*4882a593Smuzhiyun 	struct bnxt_re_sqp_entries *sqp_entry = NULL;
3144*4882a593Smuzhiyun 	struct bnxt_re_qp *gsi_sqp = rdev->gsi_ctx.gsi_sqp;
3145*4882a593Smuzhiyun 	struct bnxt_re_ah *gsi_sah;
3146*4882a593Smuzhiyun 	struct ib_send_wr *swr;
3147*4882a593Smuzhiyun 	struct ib_ud_wr udwr;
3148*4882a593Smuzhiyun 	struct ib_recv_wr rwr;
3149*4882a593Smuzhiyun 	int pkt_type = 0;
3150*4882a593Smuzhiyun 	u32 tbl_idx;
3151*4882a593Smuzhiyun 	void *rq_hdr_buf;
3152*4882a593Smuzhiyun 	dma_addr_t rq_hdr_buf_map;
3153*4882a593Smuzhiyun 	dma_addr_t shrq_hdr_buf_map;
3154*4882a593Smuzhiyun 	u32 offset = 0;
3155*4882a593Smuzhiyun 	u32 skip_bytes = 0;
3156*4882a593Smuzhiyun 	struct ib_sge s_sge[2];
3157*4882a593Smuzhiyun 	struct ib_sge r_sge[2];
3158*4882a593Smuzhiyun 	int rc;
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 	memset(&udwr, 0, sizeof(udwr));
3161*4882a593Smuzhiyun 	memset(&rwr, 0, sizeof(rwr));
3162*4882a593Smuzhiyun 	memset(&s_sge, 0, sizeof(s_sge));
3163*4882a593Smuzhiyun 	memset(&r_sge, 0, sizeof(r_sge));
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	swr = &udwr.wr;
3166*4882a593Smuzhiyun 	tbl_idx = cqe->wr_id;
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun 	rq_hdr_buf = gsi_qp->qplib_qp.rq_hdr_buf +
3169*4882a593Smuzhiyun 			(tbl_idx * gsi_qp->qplib_qp.rq_hdr_buf_size);
3170*4882a593Smuzhiyun 	rq_hdr_buf_map = bnxt_qplib_get_qp_buf_from_index(&gsi_qp->qplib_qp,
3171*4882a593Smuzhiyun 							  tbl_idx);
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	/* Shadow QP header buffer */
3174*4882a593Smuzhiyun 	shrq_hdr_buf_map = bnxt_qplib_get_qp_buf_from_index(&gsi_qp->qplib_qp,
3175*4882a593Smuzhiyun 							    tbl_idx);
3176*4882a593Smuzhiyun 	sqp_entry = &rdev->gsi_ctx.sqp_tbl[tbl_idx];
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	/* Store this cqe */
3179*4882a593Smuzhiyun 	memcpy(&sqp_entry->cqe, cqe, sizeof(struct bnxt_qplib_cqe));
3180*4882a593Smuzhiyun 	sqp_entry->qp1_qp = gsi_qp;
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	/* Find packet type from the cqe */
3183*4882a593Smuzhiyun 
3184*4882a593Smuzhiyun 	pkt_type = bnxt_re_check_packet_type(cqe->raweth_qp1_flags,
3185*4882a593Smuzhiyun 					     cqe->raweth_qp1_flags2);
3186*4882a593Smuzhiyun 	if (pkt_type < 0) {
3187*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Invalid packet\n");
3188*4882a593Smuzhiyun 		return -EINVAL;
3189*4882a593Smuzhiyun 	}
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 	/* Adjust the offset for the user buffer and post in the rq */
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun 	if (pkt_type == BNXT_RE_ROCEV2_IPV4_PACKET)
3194*4882a593Smuzhiyun 		offset = 20;
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 	/*
3197*4882a593Smuzhiyun 	 * QP1 loopback packet has 4 bytes of internal header before
3198*4882a593Smuzhiyun 	 * ether header. Skip these four bytes.
3199*4882a593Smuzhiyun 	 */
3200*4882a593Smuzhiyun 	if (bnxt_re_is_loopback_packet(rdev, rq_hdr_buf))
3201*4882a593Smuzhiyun 		skip_bytes = 4;
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 	/* First send SGE . Skip the ether header*/
3204*4882a593Smuzhiyun 	s_sge[0].addr = rq_hdr_buf_map + BNXT_QPLIB_MAX_QP1_RQ_ETH_HDR_SIZE
3205*4882a593Smuzhiyun 			+ skip_bytes;
3206*4882a593Smuzhiyun 	s_sge[0].lkey = 0xFFFFFFFF;
3207*4882a593Smuzhiyun 	s_sge[0].length = offset ? BNXT_QPLIB_MAX_GRH_HDR_SIZE_IPV4 :
3208*4882a593Smuzhiyun 				BNXT_QPLIB_MAX_GRH_HDR_SIZE_IPV6;
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	/* Second Send SGE */
3211*4882a593Smuzhiyun 	s_sge[1].addr = s_sge[0].addr + s_sge[0].length +
3212*4882a593Smuzhiyun 			BNXT_QPLIB_MAX_QP1_RQ_BDETH_HDR_SIZE;
3213*4882a593Smuzhiyun 	if (pkt_type != BNXT_RE_ROCE_V1_PACKET)
3214*4882a593Smuzhiyun 		s_sge[1].addr += 8;
3215*4882a593Smuzhiyun 	s_sge[1].lkey = 0xFFFFFFFF;
3216*4882a593Smuzhiyun 	s_sge[1].length = 256;
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 	/* First recv SGE */
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 	r_sge[0].addr = shrq_hdr_buf_map;
3221*4882a593Smuzhiyun 	r_sge[0].lkey = 0xFFFFFFFF;
3222*4882a593Smuzhiyun 	r_sge[0].length = 40;
3223*4882a593Smuzhiyun 
3224*4882a593Smuzhiyun 	r_sge[1].addr = sqp_entry->sge.addr + offset;
3225*4882a593Smuzhiyun 	r_sge[1].lkey = sqp_entry->sge.lkey;
3226*4882a593Smuzhiyun 	r_sge[1].length = BNXT_QPLIB_MAX_GRH_HDR_SIZE_IPV6 + 256 - offset;
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	/* Create receive work request */
3229*4882a593Smuzhiyun 	rwr.num_sge = 2;
3230*4882a593Smuzhiyun 	rwr.sg_list = r_sge;
3231*4882a593Smuzhiyun 	rwr.wr_id = tbl_idx;
3232*4882a593Smuzhiyun 	rwr.next = NULL;
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun 	rc = bnxt_re_post_recv_shadow_qp(rdev, gsi_sqp, &rwr);
3235*4882a593Smuzhiyun 	if (rc) {
3236*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
3237*4882a593Smuzhiyun 			  "Failed to post Rx buffers to shadow QP");
3238*4882a593Smuzhiyun 		return -ENOMEM;
3239*4882a593Smuzhiyun 	}
3240*4882a593Smuzhiyun 
3241*4882a593Smuzhiyun 	swr->num_sge = 2;
3242*4882a593Smuzhiyun 	swr->sg_list = s_sge;
3243*4882a593Smuzhiyun 	swr->wr_id = tbl_idx;
3244*4882a593Smuzhiyun 	swr->opcode = IB_WR_SEND;
3245*4882a593Smuzhiyun 	swr->next = NULL;
3246*4882a593Smuzhiyun 	gsi_sah = rdev->gsi_ctx.gsi_sah;
3247*4882a593Smuzhiyun 	udwr.ah = &gsi_sah->ib_ah;
3248*4882a593Smuzhiyun 	udwr.remote_qpn = gsi_sqp->qplib_qp.id;
3249*4882a593Smuzhiyun 	udwr.remote_qkey = gsi_sqp->qplib_qp.qkey;
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 	/* post data received  in the send queue */
3252*4882a593Smuzhiyun 	rc = bnxt_re_post_send_shadow_qp(rdev, gsi_sqp, swr);
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun 	return 0;
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun 
bnxt_re_process_res_rawqp1_wc(struct ib_wc * wc,struct bnxt_qplib_cqe * cqe)3257*4882a593Smuzhiyun static void bnxt_re_process_res_rawqp1_wc(struct ib_wc *wc,
3258*4882a593Smuzhiyun 					  struct bnxt_qplib_cqe *cqe)
3259*4882a593Smuzhiyun {
3260*4882a593Smuzhiyun 	wc->opcode = IB_WC_RECV;
3261*4882a593Smuzhiyun 	wc->status = __rawqp1_to_ib_wc_status(cqe->status);
3262*4882a593Smuzhiyun 	wc->wc_flags |= IB_WC_GRH;
3263*4882a593Smuzhiyun }
3264*4882a593Smuzhiyun 
bnxt_re_check_if_vlan_valid(struct bnxt_re_dev * rdev,u16 vlan_id)3265*4882a593Smuzhiyun static bool bnxt_re_check_if_vlan_valid(struct bnxt_re_dev *rdev,
3266*4882a593Smuzhiyun 					u16 vlan_id)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun 	/*
3269*4882a593Smuzhiyun 	 * Check if the vlan is configured in the host.  If not configured, it
3270*4882a593Smuzhiyun 	 * can be a transparent VLAN. So dont report the vlan id.
3271*4882a593Smuzhiyun 	 */
3272*4882a593Smuzhiyun 	if (!__vlan_find_dev_deep_rcu(rdev->netdev,
3273*4882a593Smuzhiyun 				      htons(ETH_P_8021Q), vlan_id))
3274*4882a593Smuzhiyun 		return false;
3275*4882a593Smuzhiyun 	return true;
3276*4882a593Smuzhiyun }
3277*4882a593Smuzhiyun 
bnxt_re_is_vlan_pkt(struct bnxt_qplib_cqe * orig_cqe,u16 * vid,u8 * sl)3278*4882a593Smuzhiyun static bool bnxt_re_is_vlan_pkt(struct bnxt_qplib_cqe *orig_cqe,
3279*4882a593Smuzhiyun 				u16 *vid, u8 *sl)
3280*4882a593Smuzhiyun {
3281*4882a593Smuzhiyun 	bool ret = false;
3282*4882a593Smuzhiyun 	u32 metadata;
3283*4882a593Smuzhiyun 	u16 tpid;
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 	metadata = orig_cqe->raweth_qp1_metadata;
3286*4882a593Smuzhiyun 	if (orig_cqe->raweth_qp1_flags2 &
3287*4882a593Smuzhiyun 		CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_VLAN) {
3288*4882a593Smuzhiyun 		tpid = ((metadata &
3289*4882a593Smuzhiyun 			 CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_TPID_MASK) >>
3290*4882a593Smuzhiyun 			 CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_TPID_SFT);
3291*4882a593Smuzhiyun 		if (tpid == ETH_P_8021Q) {
3292*4882a593Smuzhiyun 			*vid = metadata &
3293*4882a593Smuzhiyun 			       CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_VID_MASK;
3294*4882a593Smuzhiyun 			*sl = (metadata &
3295*4882a593Smuzhiyun 			       CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_PRI_MASK) >>
3296*4882a593Smuzhiyun 			       CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_PRI_SFT;
3297*4882a593Smuzhiyun 			ret = true;
3298*4882a593Smuzhiyun 		}
3299*4882a593Smuzhiyun 	}
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun 	return ret;
3302*4882a593Smuzhiyun }
3303*4882a593Smuzhiyun 
bnxt_re_process_res_rc_wc(struct ib_wc * wc,struct bnxt_qplib_cqe * cqe)3304*4882a593Smuzhiyun static void bnxt_re_process_res_rc_wc(struct ib_wc *wc,
3305*4882a593Smuzhiyun 				      struct bnxt_qplib_cqe *cqe)
3306*4882a593Smuzhiyun {
3307*4882a593Smuzhiyun 	wc->opcode = IB_WC_RECV;
3308*4882a593Smuzhiyun 	wc->status = __rc_to_ib_wc_status(cqe->status);
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	if (cqe->flags & CQ_RES_RC_FLAGS_IMM)
3311*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_IMM;
3312*4882a593Smuzhiyun 	if (cqe->flags & CQ_RES_RC_FLAGS_INV)
3313*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_INVALIDATE;
3314*4882a593Smuzhiyun 	if ((cqe->flags & (CQ_RES_RC_FLAGS_RDMA | CQ_RES_RC_FLAGS_IMM)) ==
3315*4882a593Smuzhiyun 	    (CQ_RES_RC_FLAGS_RDMA | CQ_RES_RC_FLAGS_IMM))
3316*4882a593Smuzhiyun 		wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
3317*4882a593Smuzhiyun }
3318*4882a593Smuzhiyun 
bnxt_re_process_res_shadow_qp_wc(struct bnxt_re_qp * gsi_sqp,struct ib_wc * wc,struct bnxt_qplib_cqe * cqe)3319*4882a593Smuzhiyun static void bnxt_re_process_res_shadow_qp_wc(struct bnxt_re_qp *gsi_sqp,
3320*4882a593Smuzhiyun 					     struct ib_wc *wc,
3321*4882a593Smuzhiyun 					     struct bnxt_qplib_cqe *cqe)
3322*4882a593Smuzhiyun {
3323*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = gsi_sqp->rdev;
3324*4882a593Smuzhiyun 	struct bnxt_re_qp *gsi_qp = NULL;
3325*4882a593Smuzhiyun 	struct bnxt_qplib_cqe *orig_cqe = NULL;
3326*4882a593Smuzhiyun 	struct bnxt_re_sqp_entries *sqp_entry = NULL;
3327*4882a593Smuzhiyun 	int nw_type;
3328*4882a593Smuzhiyun 	u32 tbl_idx;
3329*4882a593Smuzhiyun 	u16 vlan_id;
3330*4882a593Smuzhiyun 	u8 sl;
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun 	tbl_idx = cqe->wr_id;
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 	sqp_entry = &rdev->gsi_ctx.sqp_tbl[tbl_idx];
3335*4882a593Smuzhiyun 	gsi_qp = sqp_entry->qp1_qp;
3336*4882a593Smuzhiyun 	orig_cqe = &sqp_entry->cqe;
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	wc->wr_id = sqp_entry->wrid;
3339*4882a593Smuzhiyun 	wc->byte_len = orig_cqe->length;
3340*4882a593Smuzhiyun 	wc->qp = &gsi_qp->ib_qp;
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun 	wc->ex.imm_data = orig_cqe->immdata;
3343*4882a593Smuzhiyun 	wc->src_qp = orig_cqe->src_qp;
3344*4882a593Smuzhiyun 	memcpy(wc->smac, orig_cqe->smac, ETH_ALEN);
3345*4882a593Smuzhiyun 	if (bnxt_re_is_vlan_pkt(orig_cqe, &vlan_id, &sl)) {
3346*4882a593Smuzhiyun 		if (bnxt_re_check_if_vlan_valid(rdev, vlan_id)) {
3347*4882a593Smuzhiyun 			wc->vlan_id = vlan_id;
3348*4882a593Smuzhiyun 			wc->sl = sl;
3349*4882a593Smuzhiyun 			wc->wc_flags |= IB_WC_WITH_VLAN;
3350*4882a593Smuzhiyun 		}
3351*4882a593Smuzhiyun 	}
3352*4882a593Smuzhiyun 	wc->port_num = 1;
3353*4882a593Smuzhiyun 	wc->vendor_err = orig_cqe->status;
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	wc->opcode = IB_WC_RECV;
3356*4882a593Smuzhiyun 	wc->status = __rawqp1_to_ib_wc_status(orig_cqe->status);
3357*4882a593Smuzhiyun 	wc->wc_flags |= IB_WC_GRH;
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 	nw_type = bnxt_re_check_packet_type(orig_cqe->raweth_qp1_flags,
3360*4882a593Smuzhiyun 					    orig_cqe->raweth_qp1_flags2);
3361*4882a593Smuzhiyun 	if (nw_type >= 0) {
3362*4882a593Smuzhiyun 		wc->network_hdr_type = bnxt_re_to_ib_nw_type(nw_type);
3363*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_NETWORK_HDR_TYPE;
3364*4882a593Smuzhiyun 	}
3365*4882a593Smuzhiyun }
3366*4882a593Smuzhiyun 
bnxt_re_process_res_ud_wc(struct bnxt_re_qp * qp,struct ib_wc * wc,struct bnxt_qplib_cqe * cqe)3367*4882a593Smuzhiyun static void bnxt_re_process_res_ud_wc(struct bnxt_re_qp *qp,
3368*4882a593Smuzhiyun 				      struct ib_wc *wc,
3369*4882a593Smuzhiyun 				      struct bnxt_qplib_cqe *cqe)
3370*4882a593Smuzhiyun {
3371*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev;
3372*4882a593Smuzhiyun 	u16 vlan_id = 0;
3373*4882a593Smuzhiyun 	u8 nw_type;
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 	rdev = qp->rdev;
3376*4882a593Smuzhiyun 	wc->opcode = IB_WC_RECV;
3377*4882a593Smuzhiyun 	wc->status = __rc_to_ib_wc_status(cqe->status);
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	if (cqe->flags & CQ_RES_UD_FLAGS_IMM)
3380*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_IMM;
3381*4882a593Smuzhiyun 	/* report only on GSI QP for Thor */
3382*4882a593Smuzhiyun 	if (qp->qplib_qp.type == CMDQ_CREATE_QP_TYPE_GSI) {
3383*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_GRH;
3384*4882a593Smuzhiyun 		memcpy(wc->smac, cqe->smac, ETH_ALEN);
3385*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_SMAC;
3386*4882a593Smuzhiyun 		if (cqe->flags & CQ_RES_UD_FLAGS_META_FORMAT_VLAN) {
3387*4882a593Smuzhiyun 			vlan_id = (cqe->cfa_meta & 0xFFF);
3388*4882a593Smuzhiyun 		}
3389*4882a593Smuzhiyun 		/* Mark only if vlan_id is non zero */
3390*4882a593Smuzhiyun 		if (vlan_id && bnxt_re_check_if_vlan_valid(rdev, vlan_id)) {
3391*4882a593Smuzhiyun 			wc->vlan_id = vlan_id;
3392*4882a593Smuzhiyun 			wc->wc_flags |= IB_WC_WITH_VLAN;
3393*4882a593Smuzhiyun 		}
3394*4882a593Smuzhiyun 		nw_type = (cqe->flags & CQ_RES_UD_FLAGS_ROCE_IP_VER_MASK) >>
3395*4882a593Smuzhiyun 			   CQ_RES_UD_FLAGS_ROCE_IP_VER_SFT;
3396*4882a593Smuzhiyun 		wc->network_hdr_type = bnxt_re_to_ib_nw_type(nw_type);
3397*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_NETWORK_HDR_TYPE;
3398*4882a593Smuzhiyun 	}
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun 
send_phantom_wqe(struct bnxt_re_qp * qp)3402*4882a593Smuzhiyun static int send_phantom_wqe(struct bnxt_re_qp *qp)
3403*4882a593Smuzhiyun {
3404*4882a593Smuzhiyun 	struct bnxt_qplib_qp *lib_qp = &qp->qplib_qp;
3405*4882a593Smuzhiyun 	unsigned long flags;
3406*4882a593Smuzhiyun 	int rc = 0;
3407*4882a593Smuzhiyun 
3408*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->sq_lock, flags);
3409*4882a593Smuzhiyun 
3410*4882a593Smuzhiyun 	rc = bnxt_re_bind_fence_mw(lib_qp);
3411*4882a593Smuzhiyun 	if (!rc) {
3412*4882a593Smuzhiyun 		lib_qp->sq.phantom_wqe_cnt++;
3413*4882a593Smuzhiyun 		ibdev_dbg(&qp->rdev->ibdev,
3414*4882a593Smuzhiyun 			  "qp %#x sq->prod %#x sw_prod %#x phantom_wqe_cnt %d\n",
3415*4882a593Smuzhiyun 			  lib_qp->id, lib_qp->sq.hwq.prod,
3416*4882a593Smuzhiyun 			  HWQ_CMP(lib_qp->sq.hwq.prod, &lib_qp->sq.hwq),
3417*4882a593Smuzhiyun 			  lib_qp->sq.phantom_wqe_cnt);
3418*4882a593Smuzhiyun 	}
3419*4882a593Smuzhiyun 
3420*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->sq_lock, flags);
3421*4882a593Smuzhiyun 	return rc;
3422*4882a593Smuzhiyun }
3423*4882a593Smuzhiyun 
bnxt_re_poll_cq(struct ib_cq * ib_cq,int num_entries,struct ib_wc * wc)3424*4882a593Smuzhiyun int bnxt_re_poll_cq(struct ib_cq *ib_cq, int num_entries, struct ib_wc *wc)
3425*4882a593Smuzhiyun {
3426*4882a593Smuzhiyun 	struct bnxt_re_cq *cq = container_of(ib_cq, struct bnxt_re_cq, ib_cq);
3427*4882a593Smuzhiyun 	struct bnxt_re_qp *qp, *sh_qp;
3428*4882a593Smuzhiyun 	struct bnxt_qplib_cqe *cqe;
3429*4882a593Smuzhiyun 	int i, ncqe, budget;
3430*4882a593Smuzhiyun 	struct bnxt_qplib_q *sq;
3431*4882a593Smuzhiyun 	struct bnxt_qplib_qp *lib_qp;
3432*4882a593Smuzhiyun 	u32 tbl_idx;
3433*4882a593Smuzhiyun 	struct bnxt_re_sqp_entries *sqp_entry = NULL;
3434*4882a593Smuzhiyun 	unsigned long flags;
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 	spin_lock_irqsave(&cq->cq_lock, flags);
3437*4882a593Smuzhiyun 	budget = min_t(u32, num_entries, cq->max_cql);
3438*4882a593Smuzhiyun 	num_entries = budget;
3439*4882a593Smuzhiyun 	if (!cq->cql) {
3440*4882a593Smuzhiyun 		ibdev_err(&cq->rdev->ibdev, "POLL CQ : no CQL to use");
3441*4882a593Smuzhiyun 		goto exit;
3442*4882a593Smuzhiyun 	}
3443*4882a593Smuzhiyun 	cqe = &cq->cql[0];
3444*4882a593Smuzhiyun 	while (budget) {
3445*4882a593Smuzhiyun 		lib_qp = NULL;
3446*4882a593Smuzhiyun 		ncqe = bnxt_qplib_poll_cq(&cq->qplib_cq, cqe, budget, &lib_qp);
3447*4882a593Smuzhiyun 		if (lib_qp) {
3448*4882a593Smuzhiyun 			sq = &lib_qp->sq;
3449*4882a593Smuzhiyun 			if (sq->send_phantom) {
3450*4882a593Smuzhiyun 				qp = container_of(lib_qp,
3451*4882a593Smuzhiyun 						  struct bnxt_re_qp, qplib_qp);
3452*4882a593Smuzhiyun 				if (send_phantom_wqe(qp) == -ENOMEM)
3453*4882a593Smuzhiyun 					ibdev_err(&cq->rdev->ibdev,
3454*4882a593Smuzhiyun 						  "Phantom failed! Scheduled to send again\n");
3455*4882a593Smuzhiyun 				else
3456*4882a593Smuzhiyun 					sq->send_phantom = false;
3457*4882a593Smuzhiyun 			}
3458*4882a593Smuzhiyun 		}
3459*4882a593Smuzhiyun 		if (ncqe < budget)
3460*4882a593Smuzhiyun 			ncqe += bnxt_qplib_process_flush_list(&cq->qplib_cq,
3461*4882a593Smuzhiyun 							      cqe + ncqe,
3462*4882a593Smuzhiyun 							      budget - ncqe);
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 		if (!ncqe)
3465*4882a593Smuzhiyun 			break;
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 		for (i = 0; i < ncqe; i++, cqe++) {
3468*4882a593Smuzhiyun 			/* Transcribe each qplib_wqe back to ib_wc */
3469*4882a593Smuzhiyun 			memset(wc, 0, sizeof(*wc));
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 			wc->wr_id = cqe->wr_id;
3472*4882a593Smuzhiyun 			wc->byte_len = cqe->length;
3473*4882a593Smuzhiyun 			qp = container_of
3474*4882a593Smuzhiyun 				((struct bnxt_qplib_qp *)
3475*4882a593Smuzhiyun 				 (unsigned long)(cqe->qp_handle),
3476*4882a593Smuzhiyun 				 struct bnxt_re_qp, qplib_qp);
3477*4882a593Smuzhiyun 			if (!qp) {
3478*4882a593Smuzhiyun 				ibdev_err(&cq->rdev->ibdev, "POLL CQ : bad QP handle");
3479*4882a593Smuzhiyun 				continue;
3480*4882a593Smuzhiyun 			}
3481*4882a593Smuzhiyun 			wc->qp = &qp->ib_qp;
3482*4882a593Smuzhiyun 			wc->ex.imm_data = cqe->immdata;
3483*4882a593Smuzhiyun 			wc->src_qp = cqe->src_qp;
3484*4882a593Smuzhiyun 			memcpy(wc->smac, cqe->smac, ETH_ALEN);
3485*4882a593Smuzhiyun 			wc->port_num = 1;
3486*4882a593Smuzhiyun 			wc->vendor_err = cqe->status;
3487*4882a593Smuzhiyun 
3488*4882a593Smuzhiyun 			switch (cqe->opcode) {
3489*4882a593Smuzhiyun 			case CQ_BASE_CQE_TYPE_REQ:
3490*4882a593Smuzhiyun 				sh_qp = qp->rdev->gsi_ctx.gsi_sqp;
3491*4882a593Smuzhiyun 				if (sh_qp &&
3492*4882a593Smuzhiyun 				    qp->qplib_qp.id == sh_qp->qplib_qp.id) {
3493*4882a593Smuzhiyun 					/* Handle this completion with
3494*4882a593Smuzhiyun 					 * the stored completion
3495*4882a593Smuzhiyun 					 */
3496*4882a593Smuzhiyun 					memset(wc, 0, sizeof(*wc));
3497*4882a593Smuzhiyun 					continue;
3498*4882a593Smuzhiyun 				}
3499*4882a593Smuzhiyun 				bnxt_re_process_req_wc(wc, cqe);
3500*4882a593Smuzhiyun 				break;
3501*4882a593Smuzhiyun 			case CQ_BASE_CQE_TYPE_RES_RAWETH_QP1:
3502*4882a593Smuzhiyun 				if (!cqe->status) {
3503*4882a593Smuzhiyun 					int rc = 0;
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 					rc = bnxt_re_process_raw_qp_pkt_rx
3506*4882a593Smuzhiyun 								(qp, cqe);
3507*4882a593Smuzhiyun 					if (!rc) {
3508*4882a593Smuzhiyun 						memset(wc, 0, sizeof(*wc));
3509*4882a593Smuzhiyun 						continue;
3510*4882a593Smuzhiyun 					}
3511*4882a593Smuzhiyun 					cqe->status = -1;
3512*4882a593Smuzhiyun 				}
3513*4882a593Smuzhiyun 				/* Errors need not be looped back.
3514*4882a593Smuzhiyun 				 * But change the wr_id to the one
3515*4882a593Smuzhiyun 				 * stored in the table
3516*4882a593Smuzhiyun 				 */
3517*4882a593Smuzhiyun 				tbl_idx = cqe->wr_id;
3518*4882a593Smuzhiyun 				sqp_entry = &cq->rdev->gsi_ctx.sqp_tbl[tbl_idx];
3519*4882a593Smuzhiyun 				wc->wr_id = sqp_entry->wrid;
3520*4882a593Smuzhiyun 				bnxt_re_process_res_rawqp1_wc(wc, cqe);
3521*4882a593Smuzhiyun 				break;
3522*4882a593Smuzhiyun 			case CQ_BASE_CQE_TYPE_RES_RC:
3523*4882a593Smuzhiyun 				bnxt_re_process_res_rc_wc(wc, cqe);
3524*4882a593Smuzhiyun 				break;
3525*4882a593Smuzhiyun 			case CQ_BASE_CQE_TYPE_RES_UD:
3526*4882a593Smuzhiyun 				sh_qp = qp->rdev->gsi_ctx.gsi_sqp;
3527*4882a593Smuzhiyun 				if (sh_qp &&
3528*4882a593Smuzhiyun 				    qp->qplib_qp.id == sh_qp->qplib_qp.id) {
3529*4882a593Smuzhiyun 					/* Handle this completion with
3530*4882a593Smuzhiyun 					 * the stored completion
3531*4882a593Smuzhiyun 					 */
3532*4882a593Smuzhiyun 					if (cqe->status) {
3533*4882a593Smuzhiyun 						continue;
3534*4882a593Smuzhiyun 					} else {
3535*4882a593Smuzhiyun 						bnxt_re_process_res_shadow_qp_wc
3536*4882a593Smuzhiyun 								(qp, wc, cqe);
3537*4882a593Smuzhiyun 						break;
3538*4882a593Smuzhiyun 					}
3539*4882a593Smuzhiyun 				}
3540*4882a593Smuzhiyun 				bnxt_re_process_res_ud_wc(qp, wc, cqe);
3541*4882a593Smuzhiyun 				break;
3542*4882a593Smuzhiyun 			default:
3543*4882a593Smuzhiyun 				ibdev_err(&cq->rdev->ibdev,
3544*4882a593Smuzhiyun 					  "POLL CQ : type 0x%x not handled",
3545*4882a593Smuzhiyun 					  cqe->opcode);
3546*4882a593Smuzhiyun 				continue;
3547*4882a593Smuzhiyun 			}
3548*4882a593Smuzhiyun 			wc++;
3549*4882a593Smuzhiyun 			budget--;
3550*4882a593Smuzhiyun 		}
3551*4882a593Smuzhiyun 	}
3552*4882a593Smuzhiyun exit:
3553*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cq->cq_lock, flags);
3554*4882a593Smuzhiyun 	return num_entries - budget;
3555*4882a593Smuzhiyun }
3556*4882a593Smuzhiyun 
bnxt_re_req_notify_cq(struct ib_cq * ib_cq,enum ib_cq_notify_flags ib_cqn_flags)3557*4882a593Smuzhiyun int bnxt_re_req_notify_cq(struct ib_cq *ib_cq,
3558*4882a593Smuzhiyun 			  enum ib_cq_notify_flags ib_cqn_flags)
3559*4882a593Smuzhiyun {
3560*4882a593Smuzhiyun 	struct bnxt_re_cq *cq = container_of(ib_cq, struct bnxt_re_cq, ib_cq);
3561*4882a593Smuzhiyun 	int type = 0, rc = 0;
3562*4882a593Smuzhiyun 	unsigned long flags;
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun 	spin_lock_irqsave(&cq->cq_lock, flags);
3565*4882a593Smuzhiyun 	/* Trigger on the very next completion */
3566*4882a593Smuzhiyun 	if (ib_cqn_flags & IB_CQ_NEXT_COMP)
3567*4882a593Smuzhiyun 		type = DBC_DBC_TYPE_CQ_ARMALL;
3568*4882a593Smuzhiyun 	/* Trigger on the next solicited completion */
3569*4882a593Smuzhiyun 	else if (ib_cqn_flags & IB_CQ_SOLICITED)
3570*4882a593Smuzhiyun 		type = DBC_DBC_TYPE_CQ_ARMSE;
3571*4882a593Smuzhiyun 
3572*4882a593Smuzhiyun 	/* Poll to see if there are missed events */
3573*4882a593Smuzhiyun 	if ((ib_cqn_flags & IB_CQ_REPORT_MISSED_EVENTS) &&
3574*4882a593Smuzhiyun 	    !(bnxt_qplib_is_cq_empty(&cq->qplib_cq))) {
3575*4882a593Smuzhiyun 		rc = 1;
3576*4882a593Smuzhiyun 		goto exit;
3577*4882a593Smuzhiyun 	}
3578*4882a593Smuzhiyun 	bnxt_qplib_req_notify_cq(&cq->qplib_cq, type);
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun exit:
3581*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cq->cq_lock, flags);
3582*4882a593Smuzhiyun 	return rc;
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun /* Memory Regions */
bnxt_re_get_dma_mr(struct ib_pd * ib_pd,int mr_access_flags)3586*4882a593Smuzhiyun struct ib_mr *bnxt_re_get_dma_mr(struct ib_pd *ib_pd, int mr_access_flags)
3587*4882a593Smuzhiyun {
3588*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
3589*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
3590*4882a593Smuzhiyun 	struct bnxt_re_mr *mr;
3591*4882a593Smuzhiyun 	u64 pbl = 0;
3592*4882a593Smuzhiyun 	int rc;
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3595*4882a593Smuzhiyun 	if (!mr)
3596*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3597*4882a593Smuzhiyun 
3598*4882a593Smuzhiyun 	mr->rdev = rdev;
3599*4882a593Smuzhiyun 	mr->qplib_mr.pd = &pd->qplib_pd;
3600*4882a593Smuzhiyun 	mr->qplib_mr.flags = __from_ib_access_flags(mr_access_flags);
3601*4882a593Smuzhiyun 	mr->qplib_mr.type = CMDQ_ALLOCATE_MRW_MRW_FLAGS_PMR;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	/* Allocate and register 0 as the address */
3604*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_mrw(&rdev->qplib_res, &mr->qplib_mr);
3605*4882a593Smuzhiyun 	if (rc)
3606*4882a593Smuzhiyun 		goto fail;
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	mr->qplib_mr.hwq.level = PBL_LVL_MAX;
3609*4882a593Smuzhiyun 	mr->qplib_mr.total_size = -1; /* Infinte length */
3610*4882a593Smuzhiyun 	rc = bnxt_qplib_reg_mr(&rdev->qplib_res, &mr->qplib_mr, &pbl, 0, false,
3611*4882a593Smuzhiyun 			       PAGE_SIZE);
3612*4882a593Smuzhiyun 	if (rc)
3613*4882a593Smuzhiyun 		goto fail_mr;
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	mr->ib_mr.lkey = mr->qplib_mr.lkey;
3616*4882a593Smuzhiyun 	if (mr_access_flags & (IB_ACCESS_REMOTE_WRITE | IB_ACCESS_REMOTE_READ |
3617*4882a593Smuzhiyun 			       IB_ACCESS_REMOTE_ATOMIC))
3618*4882a593Smuzhiyun 		mr->ib_mr.rkey = mr->ib_mr.lkey;
3619*4882a593Smuzhiyun 	atomic_inc(&rdev->mr_count);
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 	return &mr->ib_mr;
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun fail_mr:
3624*4882a593Smuzhiyun 	bnxt_qplib_free_mrw(&rdev->qplib_res, &mr->qplib_mr);
3625*4882a593Smuzhiyun fail:
3626*4882a593Smuzhiyun 	kfree(mr);
3627*4882a593Smuzhiyun 	return ERR_PTR(rc);
3628*4882a593Smuzhiyun }
3629*4882a593Smuzhiyun 
bnxt_re_dereg_mr(struct ib_mr * ib_mr,struct ib_udata * udata)3630*4882a593Smuzhiyun int bnxt_re_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata)
3631*4882a593Smuzhiyun {
3632*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = container_of(ib_mr, struct bnxt_re_mr, ib_mr);
3633*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = mr->rdev;
3634*4882a593Smuzhiyun 	int rc;
3635*4882a593Smuzhiyun 
3636*4882a593Smuzhiyun 	rc = bnxt_qplib_free_mrw(&rdev->qplib_res, &mr->qplib_mr);
3637*4882a593Smuzhiyun 	if (rc) {
3638*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Dereg MR failed: %#x\n", rc);
3639*4882a593Smuzhiyun 		return rc;
3640*4882a593Smuzhiyun 	}
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun 	if (mr->pages) {
3643*4882a593Smuzhiyun 		rc = bnxt_qplib_free_fast_reg_page_list(&rdev->qplib_res,
3644*4882a593Smuzhiyun 							&mr->qplib_frpl);
3645*4882a593Smuzhiyun 		kfree(mr->pages);
3646*4882a593Smuzhiyun 		mr->npages = 0;
3647*4882a593Smuzhiyun 		mr->pages = NULL;
3648*4882a593Smuzhiyun 	}
3649*4882a593Smuzhiyun 	ib_umem_release(mr->ib_umem);
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 	kfree(mr);
3652*4882a593Smuzhiyun 	atomic_dec(&rdev->mr_count);
3653*4882a593Smuzhiyun 	return rc;
3654*4882a593Smuzhiyun }
3655*4882a593Smuzhiyun 
bnxt_re_set_page(struct ib_mr * ib_mr,u64 addr)3656*4882a593Smuzhiyun static int bnxt_re_set_page(struct ib_mr *ib_mr, u64 addr)
3657*4882a593Smuzhiyun {
3658*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = container_of(ib_mr, struct bnxt_re_mr, ib_mr);
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 	if (unlikely(mr->npages == mr->qplib_frpl.max_pg_ptrs))
3661*4882a593Smuzhiyun 		return -ENOMEM;
3662*4882a593Smuzhiyun 
3663*4882a593Smuzhiyun 	mr->pages[mr->npages++] = addr;
3664*4882a593Smuzhiyun 	return 0;
3665*4882a593Smuzhiyun }
3666*4882a593Smuzhiyun 
bnxt_re_map_mr_sg(struct ib_mr * ib_mr,struct scatterlist * sg,int sg_nents,unsigned int * sg_offset)3667*4882a593Smuzhiyun int bnxt_re_map_mr_sg(struct ib_mr *ib_mr, struct scatterlist *sg, int sg_nents,
3668*4882a593Smuzhiyun 		      unsigned int *sg_offset)
3669*4882a593Smuzhiyun {
3670*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = container_of(ib_mr, struct bnxt_re_mr, ib_mr);
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun 	mr->npages = 0;
3673*4882a593Smuzhiyun 	return ib_sg_to_pages(ib_mr, sg, sg_nents, sg_offset, bnxt_re_set_page);
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun 
bnxt_re_alloc_mr(struct ib_pd * ib_pd,enum ib_mr_type type,u32 max_num_sg)3676*4882a593Smuzhiyun struct ib_mr *bnxt_re_alloc_mr(struct ib_pd *ib_pd, enum ib_mr_type type,
3677*4882a593Smuzhiyun 			       u32 max_num_sg)
3678*4882a593Smuzhiyun {
3679*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
3680*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
3681*4882a593Smuzhiyun 	struct bnxt_re_mr *mr = NULL;
3682*4882a593Smuzhiyun 	int rc;
3683*4882a593Smuzhiyun 
3684*4882a593Smuzhiyun 	if (type != IB_MR_TYPE_MEM_REG) {
3685*4882a593Smuzhiyun 		ibdev_dbg(&rdev->ibdev, "MR type 0x%x not supported", type);
3686*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
3687*4882a593Smuzhiyun 	}
3688*4882a593Smuzhiyun 	if (max_num_sg > MAX_PBL_LVL_1_PGS)
3689*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
3690*4882a593Smuzhiyun 
3691*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3692*4882a593Smuzhiyun 	if (!mr)
3693*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3694*4882a593Smuzhiyun 
3695*4882a593Smuzhiyun 	mr->rdev = rdev;
3696*4882a593Smuzhiyun 	mr->qplib_mr.pd = &pd->qplib_pd;
3697*4882a593Smuzhiyun 	mr->qplib_mr.flags = BNXT_QPLIB_FR_PMR;
3698*4882a593Smuzhiyun 	mr->qplib_mr.type = CMDQ_ALLOCATE_MRW_MRW_FLAGS_PMR;
3699*4882a593Smuzhiyun 
3700*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_mrw(&rdev->qplib_res, &mr->qplib_mr);
3701*4882a593Smuzhiyun 	if (rc)
3702*4882a593Smuzhiyun 		goto bail;
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 	mr->ib_mr.lkey = mr->qplib_mr.lkey;
3705*4882a593Smuzhiyun 	mr->ib_mr.rkey = mr->ib_mr.lkey;
3706*4882a593Smuzhiyun 
3707*4882a593Smuzhiyun 	mr->pages = kcalloc(max_num_sg, sizeof(u64), GFP_KERNEL);
3708*4882a593Smuzhiyun 	if (!mr->pages) {
3709*4882a593Smuzhiyun 		rc = -ENOMEM;
3710*4882a593Smuzhiyun 		goto fail;
3711*4882a593Smuzhiyun 	}
3712*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_fast_reg_page_list(&rdev->qplib_res,
3713*4882a593Smuzhiyun 						 &mr->qplib_frpl, max_num_sg);
3714*4882a593Smuzhiyun 	if (rc) {
3715*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev,
3716*4882a593Smuzhiyun 			  "Failed to allocate HW FR page list");
3717*4882a593Smuzhiyun 		goto fail_mr;
3718*4882a593Smuzhiyun 	}
3719*4882a593Smuzhiyun 
3720*4882a593Smuzhiyun 	atomic_inc(&rdev->mr_count);
3721*4882a593Smuzhiyun 	return &mr->ib_mr;
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun fail_mr:
3724*4882a593Smuzhiyun 	kfree(mr->pages);
3725*4882a593Smuzhiyun fail:
3726*4882a593Smuzhiyun 	bnxt_qplib_free_mrw(&rdev->qplib_res, &mr->qplib_mr);
3727*4882a593Smuzhiyun bail:
3728*4882a593Smuzhiyun 	kfree(mr);
3729*4882a593Smuzhiyun 	return ERR_PTR(rc);
3730*4882a593Smuzhiyun }
3731*4882a593Smuzhiyun 
bnxt_re_alloc_mw(struct ib_pd * ib_pd,enum ib_mw_type type,struct ib_udata * udata)3732*4882a593Smuzhiyun struct ib_mw *bnxt_re_alloc_mw(struct ib_pd *ib_pd, enum ib_mw_type type,
3733*4882a593Smuzhiyun 			       struct ib_udata *udata)
3734*4882a593Smuzhiyun {
3735*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
3736*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
3737*4882a593Smuzhiyun 	struct bnxt_re_mw *mw;
3738*4882a593Smuzhiyun 	int rc;
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	mw = kzalloc(sizeof(*mw), GFP_KERNEL);
3741*4882a593Smuzhiyun 	if (!mw)
3742*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3743*4882a593Smuzhiyun 	mw->rdev = rdev;
3744*4882a593Smuzhiyun 	mw->qplib_mw.pd = &pd->qplib_pd;
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	mw->qplib_mw.type = (type == IB_MW_TYPE_1 ?
3747*4882a593Smuzhiyun 			       CMDQ_ALLOCATE_MRW_MRW_FLAGS_MW_TYPE1 :
3748*4882a593Smuzhiyun 			       CMDQ_ALLOCATE_MRW_MRW_FLAGS_MW_TYPE2B);
3749*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_mrw(&rdev->qplib_res, &mw->qplib_mw);
3750*4882a593Smuzhiyun 	if (rc) {
3751*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Allocate MW failed!");
3752*4882a593Smuzhiyun 		goto fail;
3753*4882a593Smuzhiyun 	}
3754*4882a593Smuzhiyun 	mw->ib_mw.rkey = mw->qplib_mw.rkey;
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	atomic_inc(&rdev->mw_count);
3757*4882a593Smuzhiyun 	return &mw->ib_mw;
3758*4882a593Smuzhiyun 
3759*4882a593Smuzhiyun fail:
3760*4882a593Smuzhiyun 	kfree(mw);
3761*4882a593Smuzhiyun 	return ERR_PTR(rc);
3762*4882a593Smuzhiyun }
3763*4882a593Smuzhiyun 
bnxt_re_dealloc_mw(struct ib_mw * ib_mw)3764*4882a593Smuzhiyun int bnxt_re_dealloc_mw(struct ib_mw *ib_mw)
3765*4882a593Smuzhiyun {
3766*4882a593Smuzhiyun 	struct bnxt_re_mw *mw = container_of(ib_mw, struct bnxt_re_mw, ib_mw);
3767*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = mw->rdev;
3768*4882a593Smuzhiyun 	int rc;
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 	rc = bnxt_qplib_free_mrw(&rdev->qplib_res, &mw->qplib_mw);
3771*4882a593Smuzhiyun 	if (rc) {
3772*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Free MW failed: %#x\n", rc);
3773*4882a593Smuzhiyun 		return rc;
3774*4882a593Smuzhiyun 	}
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 	kfree(mw);
3777*4882a593Smuzhiyun 	atomic_dec(&rdev->mw_count);
3778*4882a593Smuzhiyun 	return rc;
3779*4882a593Smuzhiyun }
3780*4882a593Smuzhiyun 
fill_umem_pbl_tbl(struct ib_umem * umem,u64 * pbl_tbl_orig,int page_shift)3781*4882a593Smuzhiyun static int fill_umem_pbl_tbl(struct ib_umem *umem, u64 *pbl_tbl_orig,
3782*4882a593Smuzhiyun 			     int page_shift)
3783*4882a593Smuzhiyun {
3784*4882a593Smuzhiyun 	u64 *pbl_tbl = pbl_tbl_orig;
3785*4882a593Smuzhiyun 	u64 page_size =  BIT_ULL(page_shift);
3786*4882a593Smuzhiyun 	struct ib_block_iter biter;
3787*4882a593Smuzhiyun 
3788*4882a593Smuzhiyun 	rdma_umem_for_each_dma_block(umem, &biter, page_size)
3789*4882a593Smuzhiyun 		*pbl_tbl++ = rdma_block_iter_dma_address(&biter);
3790*4882a593Smuzhiyun 
3791*4882a593Smuzhiyun 	return pbl_tbl - pbl_tbl_orig;
3792*4882a593Smuzhiyun }
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun /* uverbs */
bnxt_re_reg_user_mr(struct ib_pd * ib_pd,u64 start,u64 length,u64 virt_addr,int mr_access_flags,struct ib_udata * udata)3795*4882a593Smuzhiyun struct ib_mr *bnxt_re_reg_user_mr(struct ib_pd *ib_pd, u64 start, u64 length,
3796*4882a593Smuzhiyun 				  u64 virt_addr, int mr_access_flags,
3797*4882a593Smuzhiyun 				  struct ib_udata *udata)
3798*4882a593Smuzhiyun {
3799*4882a593Smuzhiyun 	struct bnxt_re_pd *pd = container_of(ib_pd, struct bnxt_re_pd, ib_pd);
3800*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = pd->rdev;
3801*4882a593Smuzhiyun 	struct bnxt_re_mr *mr;
3802*4882a593Smuzhiyun 	struct ib_umem *umem;
3803*4882a593Smuzhiyun 	u64 *pbl_tbl = NULL;
3804*4882a593Smuzhiyun 	unsigned long page_size;
3805*4882a593Smuzhiyun 	int umem_pgs, rc;
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	if (length > BNXT_RE_MAX_MR_SIZE) {
3808*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "MR Size: %lld > Max supported:%lld\n",
3809*4882a593Smuzhiyun 			  length, BNXT_RE_MAX_MR_SIZE);
3810*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3811*4882a593Smuzhiyun 	}
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3814*4882a593Smuzhiyun 	if (!mr)
3815*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	mr->rdev = rdev;
3818*4882a593Smuzhiyun 	mr->qplib_mr.pd = &pd->qplib_pd;
3819*4882a593Smuzhiyun 	mr->qplib_mr.flags = __from_ib_access_flags(mr_access_flags);
3820*4882a593Smuzhiyun 	mr->qplib_mr.type = CMDQ_ALLOCATE_MRW_MRW_FLAGS_MR;
3821*4882a593Smuzhiyun 
3822*4882a593Smuzhiyun 	rc = bnxt_qplib_alloc_mrw(&rdev->qplib_res, &mr->qplib_mr);
3823*4882a593Smuzhiyun 	if (rc) {
3824*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to allocate MR");
3825*4882a593Smuzhiyun 		goto free_mr;
3826*4882a593Smuzhiyun 	}
3827*4882a593Smuzhiyun 	/* The fixed portion of the rkey is the same as the lkey */
3828*4882a593Smuzhiyun 	mr->ib_mr.rkey = mr->qplib_mr.rkey;
3829*4882a593Smuzhiyun 
3830*4882a593Smuzhiyun 	umem = ib_umem_get(&rdev->ibdev, start, length, mr_access_flags);
3831*4882a593Smuzhiyun 	if (IS_ERR(umem)) {
3832*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to get umem");
3833*4882a593Smuzhiyun 		rc = -EFAULT;
3834*4882a593Smuzhiyun 		goto free_mrw;
3835*4882a593Smuzhiyun 	}
3836*4882a593Smuzhiyun 	mr->ib_umem = umem;
3837*4882a593Smuzhiyun 
3838*4882a593Smuzhiyun 	mr->qplib_mr.va = virt_addr;
3839*4882a593Smuzhiyun 	page_size = ib_umem_find_best_pgsz(
3840*4882a593Smuzhiyun 		umem, BNXT_RE_PAGE_SIZE_4K | BNXT_RE_PAGE_SIZE_2M, virt_addr);
3841*4882a593Smuzhiyun 	if (!page_size) {
3842*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "umem page size unsupported!");
3843*4882a593Smuzhiyun 		rc = -EFAULT;
3844*4882a593Smuzhiyun 		goto free_umem;
3845*4882a593Smuzhiyun 	}
3846*4882a593Smuzhiyun 	mr->qplib_mr.total_size = length;
3847*4882a593Smuzhiyun 
3848*4882a593Smuzhiyun 	if (page_size == BNXT_RE_PAGE_SIZE_4K &&
3849*4882a593Smuzhiyun 	    length > BNXT_RE_MAX_MR_SIZE_LOW) {
3850*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Requested MR Sz:%llu Max sup:%llu",
3851*4882a593Smuzhiyun 			  length, (u64)BNXT_RE_MAX_MR_SIZE_LOW);
3852*4882a593Smuzhiyun 		rc = -EINVAL;
3853*4882a593Smuzhiyun 		goto free_umem;
3854*4882a593Smuzhiyun 	}
3855*4882a593Smuzhiyun 
3856*4882a593Smuzhiyun 	umem_pgs = ib_umem_num_dma_blocks(umem, page_size);
3857*4882a593Smuzhiyun 	pbl_tbl = kcalloc(umem_pgs, sizeof(*pbl_tbl), GFP_KERNEL);
3858*4882a593Smuzhiyun 	if (!pbl_tbl) {
3859*4882a593Smuzhiyun 		rc = -ENOMEM;
3860*4882a593Smuzhiyun 		goto free_umem;
3861*4882a593Smuzhiyun 	}
3862*4882a593Smuzhiyun 
3863*4882a593Smuzhiyun 	/* Map umem buf ptrs to the PBL */
3864*4882a593Smuzhiyun 	umem_pgs = fill_umem_pbl_tbl(umem, pbl_tbl, order_base_2(page_size));
3865*4882a593Smuzhiyun 	rc = bnxt_qplib_reg_mr(&rdev->qplib_res, &mr->qplib_mr, pbl_tbl,
3866*4882a593Smuzhiyun 			       umem_pgs, false, page_size);
3867*4882a593Smuzhiyun 	if (rc) {
3868*4882a593Smuzhiyun 		ibdev_err(&rdev->ibdev, "Failed to register user MR");
3869*4882a593Smuzhiyun 		goto fail;
3870*4882a593Smuzhiyun 	}
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 	kfree(pbl_tbl);
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun 	mr->ib_mr.lkey = mr->qplib_mr.lkey;
3875*4882a593Smuzhiyun 	mr->ib_mr.rkey = mr->qplib_mr.lkey;
3876*4882a593Smuzhiyun 	atomic_inc(&rdev->mr_count);
3877*4882a593Smuzhiyun 
3878*4882a593Smuzhiyun 	return &mr->ib_mr;
3879*4882a593Smuzhiyun fail:
3880*4882a593Smuzhiyun 	kfree(pbl_tbl);
3881*4882a593Smuzhiyun free_umem:
3882*4882a593Smuzhiyun 	ib_umem_release(umem);
3883*4882a593Smuzhiyun free_mrw:
3884*4882a593Smuzhiyun 	bnxt_qplib_free_mrw(&rdev->qplib_res, &mr->qplib_mr);
3885*4882a593Smuzhiyun free_mr:
3886*4882a593Smuzhiyun 	kfree(mr);
3887*4882a593Smuzhiyun 	return ERR_PTR(rc);
3888*4882a593Smuzhiyun }
3889*4882a593Smuzhiyun 
bnxt_re_alloc_ucontext(struct ib_ucontext * ctx,struct ib_udata * udata)3890*4882a593Smuzhiyun int bnxt_re_alloc_ucontext(struct ib_ucontext *ctx, struct ib_udata *udata)
3891*4882a593Smuzhiyun {
3892*4882a593Smuzhiyun 	struct ib_device *ibdev = ctx->device;
3893*4882a593Smuzhiyun 	struct bnxt_re_ucontext *uctx =
3894*4882a593Smuzhiyun 		container_of(ctx, struct bnxt_re_ucontext, ib_uctx);
3895*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = to_bnxt_re_dev(ibdev, ibdev);
3896*4882a593Smuzhiyun 	struct bnxt_qplib_dev_attr *dev_attr = &rdev->dev_attr;
3897*4882a593Smuzhiyun 	struct bnxt_re_uctx_resp resp;
3898*4882a593Smuzhiyun 	u32 chip_met_rev_num = 0;
3899*4882a593Smuzhiyun 	int rc;
3900*4882a593Smuzhiyun 
3901*4882a593Smuzhiyun 	ibdev_dbg(ibdev, "ABI version requested %u", ibdev->ops.uverbs_abi_ver);
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun 	if (ibdev->ops.uverbs_abi_ver != BNXT_RE_ABI_VERSION) {
3904*4882a593Smuzhiyun 		ibdev_dbg(ibdev, " is different from the device %d ",
3905*4882a593Smuzhiyun 			  BNXT_RE_ABI_VERSION);
3906*4882a593Smuzhiyun 		return -EPERM;
3907*4882a593Smuzhiyun 	}
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun 	uctx->rdev = rdev;
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun 	uctx->shpg = (void *)__get_free_page(GFP_KERNEL);
3912*4882a593Smuzhiyun 	if (!uctx->shpg) {
3913*4882a593Smuzhiyun 		rc = -ENOMEM;
3914*4882a593Smuzhiyun 		goto fail;
3915*4882a593Smuzhiyun 	}
3916*4882a593Smuzhiyun 	spin_lock_init(&uctx->sh_lock);
3917*4882a593Smuzhiyun 
3918*4882a593Smuzhiyun 	resp.comp_mask = BNXT_RE_UCNTX_CMASK_HAVE_CCTX;
3919*4882a593Smuzhiyun 	chip_met_rev_num = rdev->chip_ctx->chip_num;
3920*4882a593Smuzhiyun 	chip_met_rev_num |= ((u32)rdev->chip_ctx->chip_rev & 0xFF) <<
3921*4882a593Smuzhiyun 			     BNXT_RE_CHIP_ID0_CHIP_REV_SFT;
3922*4882a593Smuzhiyun 	chip_met_rev_num |= ((u32)rdev->chip_ctx->chip_metal & 0xFF) <<
3923*4882a593Smuzhiyun 			     BNXT_RE_CHIP_ID0_CHIP_MET_SFT;
3924*4882a593Smuzhiyun 	resp.chip_id0 = chip_met_rev_num;
3925*4882a593Smuzhiyun 	/* Future extension of chip info */
3926*4882a593Smuzhiyun 	resp.chip_id1 = 0;
3927*4882a593Smuzhiyun 	/*Temp, Use xa_alloc instead */
3928*4882a593Smuzhiyun 	resp.dev_id = rdev->en_dev->pdev->devfn;
3929*4882a593Smuzhiyun 	resp.max_qp = rdev->qplib_ctx.qpc_count;
3930*4882a593Smuzhiyun 	resp.pg_size = PAGE_SIZE;
3931*4882a593Smuzhiyun 	resp.cqe_sz = sizeof(struct cq_base);
3932*4882a593Smuzhiyun 	resp.max_cqd = dev_attr->max_cq_wqes;
3933*4882a593Smuzhiyun 	resp.rsvd    = 0;
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun 	rc = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
3936*4882a593Smuzhiyun 	if (rc) {
3937*4882a593Smuzhiyun 		ibdev_err(ibdev, "Failed to copy user context");
3938*4882a593Smuzhiyun 		rc = -EFAULT;
3939*4882a593Smuzhiyun 		goto cfail;
3940*4882a593Smuzhiyun 	}
3941*4882a593Smuzhiyun 
3942*4882a593Smuzhiyun 	return 0;
3943*4882a593Smuzhiyun cfail:
3944*4882a593Smuzhiyun 	free_page((unsigned long)uctx->shpg);
3945*4882a593Smuzhiyun 	uctx->shpg = NULL;
3946*4882a593Smuzhiyun fail:
3947*4882a593Smuzhiyun 	return rc;
3948*4882a593Smuzhiyun }
3949*4882a593Smuzhiyun 
bnxt_re_dealloc_ucontext(struct ib_ucontext * ib_uctx)3950*4882a593Smuzhiyun void bnxt_re_dealloc_ucontext(struct ib_ucontext *ib_uctx)
3951*4882a593Smuzhiyun {
3952*4882a593Smuzhiyun 	struct bnxt_re_ucontext *uctx = container_of(ib_uctx,
3953*4882a593Smuzhiyun 						   struct bnxt_re_ucontext,
3954*4882a593Smuzhiyun 						   ib_uctx);
3955*4882a593Smuzhiyun 
3956*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = uctx->rdev;
3957*4882a593Smuzhiyun 
3958*4882a593Smuzhiyun 	if (uctx->shpg)
3959*4882a593Smuzhiyun 		free_page((unsigned long)uctx->shpg);
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun 	if (uctx->dpi.dbr) {
3962*4882a593Smuzhiyun 		/* Free DPI only if this is the first PD allocated by the
3963*4882a593Smuzhiyun 		 * application and mark the context dpi as NULL
3964*4882a593Smuzhiyun 		 */
3965*4882a593Smuzhiyun 		bnxt_qplib_dealloc_dpi(&rdev->qplib_res,
3966*4882a593Smuzhiyun 				       &rdev->qplib_res.dpi_tbl, &uctx->dpi);
3967*4882a593Smuzhiyun 		uctx->dpi.dbr = NULL;
3968*4882a593Smuzhiyun 	}
3969*4882a593Smuzhiyun }
3970*4882a593Smuzhiyun 
3971*4882a593Smuzhiyun /* Helper function to mmap the virtual memory from user app */
bnxt_re_mmap(struct ib_ucontext * ib_uctx,struct vm_area_struct * vma)3972*4882a593Smuzhiyun int bnxt_re_mmap(struct ib_ucontext *ib_uctx, struct vm_area_struct *vma)
3973*4882a593Smuzhiyun {
3974*4882a593Smuzhiyun 	struct bnxt_re_ucontext *uctx = container_of(ib_uctx,
3975*4882a593Smuzhiyun 						   struct bnxt_re_ucontext,
3976*4882a593Smuzhiyun 						   ib_uctx);
3977*4882a593Smuzhiyun 	struct bnxt_re_dev *rdev = uctx->rdev;
3978*4882a593Smuzhiyun 	u64 pfn;
3979*4882a593Smuzhiyun 
3980*4882a593Smuzhiyun 	if (vma->vm_end - vma->vm_start != PAGE_SIZE)
3981*4882a593Smuzhiyun 		return -EINVAL;
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun 	if (vma->vm_pgoff) {
3984*4882a593Smuzhiyun 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
3985*4882a593Smuzhiyun 		if (io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
3986*4882a593Smuzhiyun 				       PAGE_SIZE, vma->vm_page_prot)) {
3987*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Failed to map DPI");
3988*4882a593Smuzhiyun 			return -EAGAIN;
3989*4882a593Smuzhiyun 		}
3990*4882a593Smuzhiyun 	} else {
3991*4882a593Smuzhiyun 		pfn = virt_to_phys(uctx->shpg) >> PAGE_SHIFT;
3992*4882a593Smuzhiyun 		if (remap_pfn_range(vma, vma->vm_start,
3993*4882a593Smuzhiyun 				    pfn, PAGE_SIZE, vma->vm_page_prot)) {
3994*4882a593Smuzhiyun 			ibdev_err(&rdev->ibdev, "Failed to map shared page");
3995*4882a593Smuzhiyun 			return -EAGAIN;
3996*4882a593Smuzhiyun 		}
3997*4882a593Smuzhiyun 	}
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun 	return 0;
4000*4882a593Smuzhiyun }
4001