xref: /OK3568_Linux_fs/kernel/drivers/iio/imu/inv_icm42600/inv_icm42600.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2020 Invensense, Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef INV_ICM42600_H_
7*4882a593Smuzhiyun #define INV_ICM42600_H_
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bits.h>
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/iio/iio.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "inv_icm42600_buffer.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun enum inv_icm42600_chip {
20*4882a593Smuzhiyun 	INV_CHIP_INVALID,
21*4882a593Smuzhiyun 	INV_CHIP_ICM42600,
22*4882a593Smuzhiyun 	INV_CHIP_ICM42602,
23*4882a593Smuzhiyun 	INV_CHIP_ICM42605,
24*4882a593Smuzhiyun 	INV_CHIP_ICM42622,
25*4882a593Smuzhiyun 	INV_CHIP_NB,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* serial bus slew rates */
29*4882a593Smuzhiyun enum inv_icm42600_slew_rate {
30*4882a593Smuzhiyun 	INV_ICM42600_SLEW_RATE_20_60NS,
31*4882a593Smuzhiyun 	INV_ICM42600_SLEW_RATE_12_36NS,
32*4882a593Smuzhiyun 	INV_ICM42600_SLEW_RATE_6_18NS,
33*4882a593Smuzhiyun 	INV_ICM42600_SLEW_RATE_4_12NS,
34*4882a593Smuzhiyun 	INV_ICM42600_SLEW_RATE_2_6NS,
35*4882a593Smuzhiyun 	INV_ICM42600_SLEW_RATE_INF_2NS,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum inv_icm42600_sensor_mode {
39*4882a593Smuzhiyun 	INV_ICM42600_SENSOR_MODE_OFF,
40*4882a593Smuzhiyun 	INV_ICM42600_SENSOR_MODE_STANDBY,
41*4882a593Smuzhiyun 	INV_ICM42600_SENSOR_MODE_LOW_POWER,
42*4882a593Smuzhiyun 	INV_ICM42600_SENSOR_MODE_LOW_NOISE,
43*4882a593Smuzhiyun 	INV_ICM42600_SENSOR_MODE_NB,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* gyroscope fullscale values */
47*4882a593Smuzhiyun enum inv_icm42600_gyro_fs {
48*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_2000DPS,
49*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_1000DPS,
50*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_500DPS,
51*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_250DPS,
52*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_125DPS,
53*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_62_5DPS,
54*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_31_25DPS,
55*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_15_625DPS,
56*4882a593Smuzhiyun 	INV_ICM42600_GYRO_FS_NB,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* accelerometer fullscale values */
60*4882a593Smuzhiyun enum inv_icm42600_accel_fs {
61*4882a593Smuzhiyun 	INV_ICM42600_ACCEL_FS_16G,
62*4882a593Smuzhiyun 	INV_ICM42600_ACCEL_FS_8G,
63*4882a593Smuzhiyun 	INV_ICM42600_ACCEL_FS_4G,
64*4882a593Smuzhiyun 	INV_ICM42600_ACCEL_FS_2G,
65*4882a593Smuzhiyun 	INV_ICM42600_ACCEL_FS_NB,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* ODR suffixed by LN or LP are Low-Noise or Low-Power mode only */
69*4882a593Smuzhiyun enum inv_icm42600_odr {
70*4882a593Smuzhiyun 	INV_ICM42600_ODR_8KHZ_LN = 3,
71*4882a593Smuzhiyun 	INV_ICM42600_ODR_4KHZ_LN,
72*4882a593Smuzhiyun 	INV_ICM42600_ODR_2KHZ_LN,
73*4882a593Smuzhiyun 	INV_ICM42600_ODR_1KHZ_LN,
74*4882a593Smuzhiyun 	INV_ICM42600_ODR_200HZ,
75*4882a593Smuzhiyun 	INV_ICM42600_ODR_100HZ,
76*4882a593Smuzhiyun 	INV_ICM42600_ODR_50HZ,
77*4882a593Smuzhiyun 	INV_ICM42600_ODR_25HZ,
78*4882a593Smuzhiyun 	INV_ICM42600_ODR_12_5HZ,
79*4882a593Smuzhiyun 	INV_ICM42600_ODR_6_25HZ_LP,
80*4882a593Smuzhiyun 	INV_ICM42600_ODR_3_125HZ_LP,
81*4882a593Smuzhiyun 	INV_ICM42600_ODR_1_5625HZ_LP,
82*4882a593Smuzhiyun 	INV_ICM42600_ODR_500HZ,
83*4882a593Smuzhiyun 	INV_ICM42600_ODR_NB,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun enum inv_icm42600_filter {
87*4882a593Smuzhiyun 	/* Low-Noise mode sensor data filter (3rd order filter by default) */
88*4882a593Smuzhiyun 	INV_ICM42600_FILTER_BW_ODR_DIV_2,
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Low-Power mode sensor data filter (averaging) */
91*4882a593Smuzhiyun 	INV_ICM42600_FILTER_AVG_1X = 1,
92*4882a593Smuzhiyun 	INV_ICM42600_FILTER_AVG_16X = 6,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct inv_icm42600_sensor_conf {
96*4882a593Smuzhiyun 	int mode;
97*4882a593Smuzhiyun 	int fs;
98*4882a593Smuzhiyun 	int odr;
99*4882a593Smuzhiyun 	int filter;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONF_INIT		{-1, -1, -1, -1}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct inv_icm42600_conf {
104*4882a593Smuzhiyun 	struct inv_icm42600_sensor_conf gyro;
105*4882a593Smuzhiyun 	struct inv_icm42600_sensor_conf accel;
106*4882a593Smuzhiyun 	bool temp_en;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct inv_icm42600_suspended {
110*4882a593Smuzhiyun 	enum inv_icm42600_sensor_mode gyro;
111*4882a593Smuzhiyun 	enum inv_icm42600_sensor_mode accel;
112*4882a593Smuzhiyun 	bool temp;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /**
116*4882a593Smuzhiyun  *  struct inv_icm42600_state - driver state variables
117*4882a593Smuzhiyun  *  @lock:		lock for serializing multiple registers access.
118*4882a593Smuzhiyun  *  @chip:		chip identifier.
119*4882a593Smuzhiyun  *  @name:		chip name.
120*4882a593Smuzhiyun  *  @map:		regmap pointer.
121*4882a593Smuzhiyun  *  @vdd_supply:	VDD voltage regulator for the chip.
122*4882a593Smuzhiyun  *  @vddio_supply:	I/O voltage regulator for the chip.
123*4882a593Smuzhiyun  *  @orientation:	sensor chip orientation relative to main hardware.
124*4882a593Smuzhiyun  *  @conf:		chip sensors configurations.
125*4882a593Smuzhiyun  *  @suspended:		suspended sensors configuration.
126*4882a593Smuzhiyun  *  @indio_gyro:	gyroscope IIO device.
127*4882a593Smuzhiyun  *  @indio_accel:	accelerometer IIO device.
128*4882a593Smuzhiyun  *  @buffer:		data transfer buffer aligned for DMA.
129*4882a593Smuzhiyun  *  @fifo:		FIFO management structure.
130*4882a593Smuzhiyun  *  @timestamp:		interrupt timestamps.
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun struct inv_icm42600_state {
133*4882a593Smuzhiyun 	struct mutex lock;
134*4882a593Smuzhiyun 	enum inv_icm42600_chip chip;
135*4882a593Smuzhiyun 	const char *name;
136*4882a593Smuzhiyun 	struct regmap *map;
137*4882a593Smuzhiyun 	struct regulator *vdd_supply;
138*4882a593Smuzhiyun 	struct regulator *vddio_supply;
139*4882a593Smuzhiyun 	struct iio_mount_matrix orientation;
140*4882a593Smuzhiyun 	struct inv_icm42600_conf conf;
141*4882a593Smuzhiyun 	struct inv_icm42600_suspended suspended;
142*4882a593Smuzhiyun 	struct iio_dev *indio_gyro;
143*4882a593Smuzhiyun 	struct iio_dev *indio_accel;
144*4882a593Smuzhiyun 	uint8_t buffer[2] ____cacheline_aligned;
145*4882a593Smuzhiyun 	struct inv_icm42600_fifo fifo;
146*4882a593Smuzhiyun 	struct {
147*4882a593Smuzhiyun 		int64_t gyro;
148*4882a593Smuzhiyun 		int64_t accel;
149*4882a593Smuzhiyun 	} timestamp;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Virtual register addresses: @bank on MSB (4 upper bits), @address on LSB */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Bank selection register, available in all banks */
155*4882a593Smuzhiyun #define INV_ICM42600_REG_BANK_SEL			0x76
156*4882a593Smuzhiyun #define INV_ICM42600_BANK_SEL_MASK			GENMASK(2, 0)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* User bank 0 (MSB 0x00) */
159*4882a593Smuzhiyun #define INV_ICM42600_REG_DEVICE_CONFIG			0x0011
160*4882a593Smuzhiyun #define INV_ICM42600_DEVICE_CONFIG_SOFT_RESET		BIT(0)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define INV_ICM42600_REG_DRIVE_CONFIG			0x0013
163*4882a593Smuzhiyun #define INV_ICM42600_DRIVE_CONFIG_I2C_MASK		GENMASK(5, 3)
164*4882a593Smuzhiyun #define INV_ICM42600_DRIVE_CONFIG_I2C(_rate)		\
165*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_DRIVE_CONFIG_I2C_MASK, (_rate))
166*4882a593Smuzhiyun #define INV_ICM42600_DRIVE_CONFIG_SPI_MASK		GENMASK(2, 0)
167*4882a593Smuzhiyun #define INV_ICM42600_DRIVE_CONFIG_SPI(_rate)		\
168*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_DRIVE_CONFIG_SPI_MASK, (_rate))
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define INV_ICM42600_REG_INT_CONFIG			0x0014
171*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT2_LATCHED		BIT(5)
172*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT2_PUSH_PULL		BIT(4)
173*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT2_ACTIVE_HIGH	BIT(3)
174*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT2_ACTIVE_LOW		0x00
175*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT1_LATCHED		BIT(2)
176*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT1_PUSH_PULL		BIT(1)
177*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT1_ACTIVE_HIGH	BIT(0)
178*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG_INT1_ACTIVE_LOW		0x00
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define INV_ICM42600_REG_FIFO_CONFIG			0x0016
181*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG_MASK			GENMASK(7, 6)
182*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG_BYPASS			\
183*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_FIFO_CONFIG_MASK, 0)
184*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG_STREAM			\
185*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_FIFO_CONFIG_MASK, 1)
186*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG_STOP_ON_FULL		\
187*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_FIFO_CONFIG_MASK, 2)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* all sensor data are 16 bits (2 registers wide) in big-endian */
190*4882a593Smuzhiyun #define INV_ICM42600_REG_TEMP_DATA			0x001D
191*4882a593Smuzhiyun #define INV_ICM42600_REG_ACCEL_DATA_X			0x001F
192*4882a593Smuzhiyun #define INV_ICM42600_REG_ACCEL_DATA_Y			0x0021
193*4882a593Smuzhiyun #define INV_ICM42600_REG_ACCEL_DATA_Z			0x0023
194*4882a593Smuzhiyun #define INV_ICM42600_REG_GYRO_DATA_X			0x0025
195*4882a593Smuzhiyun #define INV_ICM42600_REG_GYRO_DATA_Y			0x0027
196*4882a593Smuzhiyun #define INV_ICM42600_REG_GYRO_DATA_Z			0x0029
197*4882a593Smuzhiyun #define INV_ICM42600_DATA_INVALID			-32768
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define INV_ICM42600_REG_INT_STATUS			0x002D
200*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_UI_FSYNC		BIT(6)
201*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_PLL_RDY			BIT(5)
202*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_RESET_DONE		BIT(4)
203*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_DATA_RDY		BIT(3)
204*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_FIFO_THS		BIT(2)
205*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_FIFO_FULL		BIT(1)
206*4882a593Smuzhiyun #define INV_ICM42600_INT_STATUS_AGC_RDY			BIT(0)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * FIFO access registers
210*4882a593Smuzhiyun  * FIFO count is 16 bits (2 registers) big-endian
211*4882a593Smuzhiyun  * FIFO data is a continuous read register to read FIFO content
212*4882a593Smuzhiyun  */
213*4882a593Smuzhiyun #define INV_ICM42600_REG_FIFO_COUNT			0x002E
214*4882a593Smuzhiyun #define INV_ICM42600_REG_FIFO_DATA			0x0030
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define INV_ICM42600_REG_SIGNAL_PATH_RESET		0x004B
217*4882a593Smuzhiyun #define INV_ICM42600_SIGNAL_PATH_RESET_DMP_INIT_EN	BIT(6)
218*4882a593Smuzhiyun #define INV_ICM42600_SIGNAL_PATH_RESET_DMP_MEM_RESET	BIT(5)
219*4882a593Smuzhiyun #define INV_ICM42600_SIGNAL_PATH_RESET_RESET		BIT(3)
220*4882a593Smuzhiyun #define INV_ICM42600_SIGNAL_PATH_RESET_TMST_STROBE	BIT(2)
221*4882a593Smuzhiyun #define INV_ICM42600_SIGNAL_PATH_RESET_FIFO_FLUSH	BIT(1)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* default configuration: all data big-endian and fifo count in bytes */
224*4882a593Smuzhiyun #define INV_ICM42600_REG_INTF_CONFIG0			0x004C
225*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_FIFO_HOLD_LAST_DATA	BIT(7)
226*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_FIFO_COUNT_REC	BIT(6)
227*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_FIFO_COUNT_ENDIAN	BIT(5)
228*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_SENSOR_DATA_ENDIAN	BIT(4)
229*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_UI_SIFS_CFG_MASK	GENMASK(1, 0)
230*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_UI_SIFS_CFG_SPI_DIS	\
231*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_INTF_CONFIG0_UI_SIFS_CFG_MASK, 2)
232*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG0_UI_SIFS_CFG_I2C_DIS	\
233*4882a593Smuzhiyun 		FIELD_PREP(INV_ICM42600_INTF_CONFIG0_UI_SIFS_CFG_MASK, 3)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define INV_ICM42600_REG_INTF_CONFIG1			0x004D
236*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG1_ACCEL_LP_CLK_RC	BIT(3)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define INV_ICM42600_REG_PWR_MGMT0			0x004E
239*4882a593Smuzhiyun #define INV_ICM42600_PWR_MGMT0_TEMP_DIS			BIT(5)
240*4882a593Smuzhiyun #define INV_ICM42600_PWR_MGMT0_IDLE			BIT(4)
241*4882a593Smuzhiyun #define INV_ICM42600_PWR_MGMT0_GYRO(_mode)		\
242*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(3, 2), (_mode))
243*4882a593Smuzhiyun #define INV_ICM42600_PWR_MGMT0_ACCEL(_mode)		\
244*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(1, 0), (_mode))
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define INV_ICM42600_REG_GYRO_CONFIG0			0x004F
247*4882a593Smuzhiyun #define INV_ICM42600_GYRO_CONFIG0_FS(_fs)		\
248*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(7, 5), (_fs))
249*4882a593Smuzhiyun #define INV_ICM42600_GYRO_CONFIG0_ODR(_odr)		\
250*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(3, 0), (_odr))
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define INV_ICM42600_REG_ACCEL_CONFIG0			0x0050
253*4882a593Smuzhiyun #define INV_ICM42600_ACCEL_CONFIG0_FS(_fs)		\
254*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(7, 5), (_fs))
255*4882a593Smuzhiyun #define INV_ICM42600_ACCEL_CONFIG0_ODR(_odr)		\
256*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(3, 0), (_odr))
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define INV_ICM42600_REG_GYRO_ACCEL_CONFIG0		0x0052
259*4882a593Smuzhiyun #define INV_ICM42600_GYRO_ACCEL_CONFIG0_ACCEL_FILT(_f)	\
260*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(7, 4), (_f))
261*4882a593Smuzhiyun #define INV_ICM42600_GYRO_ACCEL_CONFIG0_GYRO_FILT(_f)	\
262*4882a593Smuzhiyun 		FIELD_PREP(GENMASK(3, 0), (_f))
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define INV_ICM42600_REG_TMST_CONFIG			0x0054
265*4882a593Smuzhiyun #define INV_ICM42600_TMST_CONFIG_MASK			GENMASK(4, 0)
266*4882a593Smuzhiyun #define INV_ICM42600_TMST_CONFIG_TMST_TO_REGS_EN	BIT(4)
267*4882a593Smuzhiyun #define INV_ICM42600_TMST_CONFIG_TMST_RES_16US		BIT(3)
268*4882a593Smuzhiyun #define INV_ICM42600_TMST_CONFIG_TMST_DELTA_EN		BIT(2)
269*4882a593Smuzhiyun #define INV_ICM42600_TMST_CONFIG_TMST_FSYNC_EN		BIT(1)
270*4882a593Smuzhiyun #define INV_ICM42600_TMST_CONFIG_TMST_EN		BIT(0)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define INV_ICM42600_REG_FIFO_CONFIG1			0x005F
273*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG1_RESUME_PARTIAL_RD	BIT(6)
274*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG1_WM_GT_TH		BIT(5)
275*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG1_TMST_FSYNC_EN		BIT(3)
276*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG1_TEMP_EN		BIT(2)
277*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG1_GYRO_EN		BIT(1)
278*4882a593Smuzhiyun #define INV_ICM42600_FIFO_CONFIG1_ACCEL_EN		BIT(0)
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* FIFO watermark is 16 bits (2 registers wide) in little-endian */
281*4882a593Smuzhiyun #define INV_ICM42600_REG_FIFO_WATERMARK			0x0060
282*4882a593Smuzhiyun #define INV_ICM42600_FIFO_WATERMARK_VAL(_wm)		\
283*4882a593Smuzhiyun 		cpu_to_le16((_wm) & GENMASK(11, 0))
284*4882a593Smuzhiyun /* FIFO is 2048 bytes, let 12 samples for reading latency */
285*4882a593Smuzhiyun #define INV_ICM42600_FIFO_WATERMARK_MAX			(2048 - 12 * 16)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define INV_ICM42600_REG_INT_CONFIG1			0x0064
288*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG1_TPULSE_DURATION	BIT(6)
289*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG1_TDEASSERT_DISABLE	BIT(5)
290*4882a593Smuzhiyun #define INV_ICM42600_INT_CONFIG1_ASYNC_RESET		BIT(4)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define INV_ICM42600_REG_INT_SOURCE0			0x0065
293*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_UI_FSYNC_INT1_EN	BIT(6)
294*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_PLL_RDY_INT1_EN	BIT(5)
295*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_RESET_DONE_INT1_EN	BIT(4)
296*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_UI_DRDY_INT1_EN	BIT(3)
297*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_FIFO_THS_INT1_EN	BIT(2)
298*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_FIFO_FULL_INT1_EN	BIT(1)
299*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE0_UI_AGC_RDY_INT1_EN	BIT(0)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define INV_ICM42600_REG_WHOAMI				0x0075
302*4882a593Smuzhiyun #define INV_ICM42600_WHOAMI_ICM42600			0x40
303*4882a593Smuzhiyun #define INV_ICM42600_WHOAMI_ICM42602			0x41
304*4882a593Smuzhiyun #define INV_ICM42600_WHOAMI_ICM42605			0x42
305*4882a593Smuzhiyun #define INV_ICM42600_WHOAMI_ICM42622			0x46
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* User bank 1 (MSB 0x10) */
308*4882a593Smuzhiyun #define INV_ICM42600_REG_SENSOR_CONFIG0			0x1003
309*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONFIG0_ZG_DISABLE		BIT(5)
310*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONFIG0_YG_DISABLE		BIT(4)
311*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONFIG0_XG_DISABLE		BIT(3)
312*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONFIG0_ZA_DISABLE		BIT(2)
313*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONFIG0_YA_DISABLE		BIT(1)
314*4882a593Smuzhiyun #define INV_ICM42600_SENSOR_CONFIG0_XA_DISABLE		BIT(0)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* Timestamp value is 20 bits (3 registers) in little-endian */
317*4882a593Smuzhiyun #define INV_ICM42600_REG_TMSTVAL			0x1062
318*4882a593Smuzhiyun #define INV_ICM42600_TMSTVAL_MASK			GENMASK(19, 0)
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define INV_ICM42600_REG_INTF_CONFIG4			0x107A
321*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG4_I3C_BUS_ONLY		BIT(6)
322*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG4_SPI_AP_4WIRE		BIT(1)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define INV_ICM42600_REG_INTF_CONFIG6			0x107C
325*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG6_MASK			GENMASK(4, 0)
326*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG6_I3C_EN		BIT(4)
327*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG6_I3C_IBI_BYTE_EN	BIT(3)
328*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG6_I3C_IBI_EN		BIT(2)
329*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG6_I3C_DDR_EN		BIT(1)
330*4882a593Smuzhiyun #define INV_ICM42600_INTF_CONFIG6_I3C_SDR_EN		BIT(0)
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* User bank 4 (MSB 0x40) */
333*4882a593Smuzhiyun #define INV_ICM42600_REG_INT_SOURCE8			0x404F
334*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE8_FSYNC_IBI_EN		BIT(5)
335*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE8_PLL_RDY_IBI_EN		BIT(4)
336*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE8_UI_DRDY_IBI_EN		BIT(3)
337*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE8_FIFO_THS_IBI_EN	BIT(2)
338*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE8_FIFO_FULL_IBI_EN	BIT(1)
339*4882a593Smuzhiyun #define INV_ICM42600_INT_SOURCE8_AGC_RDY_IBI_EN		BIT(0)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER0			0x4077
342*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER1			0x4078
343*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER2			0x4079
344*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER3			0x407A
345*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER4			0x407B
346*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER5			0x407C
347*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER6			0x407D
348*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER7			0x407E
349*4882a593Smuzhiyun #define INV_ICM42600_REG_OFFSET_USER8			0x407F
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* Sleep times required by the driver */
352*4882a593Smuzhiyun #define INV_ICM42600_POWER_UP_TIME_MS		100
353*4882a593Smuzhiyun #define INV_ICM42600_RESET_TIME_MS		1
354*4882a593Smuzhiyun #define INV_ICM42600_ACCEL_STARTUP_TIME_MS	20
355*4882a593Smuzhiyun #define INV_ICM42600_GYRO_STARTUP_TIME_MS	60
356*4882a593Smuzhiyun #define INV_ICM42600_GYRO_STOP_TIME_MS		150
357*4882a593Smuzhiyun #define INV_ICM42600_TEMP_STARTUP_TIME_MS	14
358*4882a593Smuzhiyun #define INV_ICM42600_SUSPEND_DELAY_MS		2000
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun typedef int (*inv_icm42600_bus_setup)(struct inv_icm42600_state *);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun extern const struct regmap_config inv_icm42600_regmap_config;
363*4882a593Smuzhiyun extern const struct dev_pm_ops inv_icm42600_pm_ops;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun const struct iio_mount_matrix *
366*4882a593Smuzhiyun inv_icm42600_get_mount_matrix(const struct iio_dev *indio_dev,
367*4882a593Smuzhiyun 			      const struct iio_chan_spec *chan);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun uint32_t inv_icm42600_odr_to_period(enum inv_icm42600_odr odr);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun int inv_icm42600_set_accel_conf(struct inv_icm42600_state *st,
372*4882a593Smuzhiyun 				struct inv_icm42600_sensor_conf *conf,
373*4882a593Smuzhiyun 				unsigned int *sleep_ms);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun int inv_icm42600_set_gyro_conf(struct inv_icm42600_state *st,
376*4882a593Smuzhiyun 			       struct inv_icm42600_sensor_conf *conf,
377*4882a593Smuzhiyun 			       unsigned int *sleep_ms);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun int inv_icm42600_set_temp_conf(struct inv_icm42600_state *st, bool enable,
380*4882a593Smuzhiyun 			       unsigned int *sleep_ms);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun int inv_icm42600_debugfs_reg(struct iio_dev *indio_dev, unsigned int reg,
383*4882a593Smuzhiyun 			     unsigned int writeval, unsigned int *readval);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun int inv_icm42600_core_probe(struct regmap *regmap, int chip, int irq,
386*4882a593Smuzhiyun 			    inv_icm42600_bus_setup bus_setup);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun struct iio_dev *inv_icm42600_gyro_init(struct inv_icm42600_state *st);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun int inv_icm42600_gyro_parse_fifo(struct iio_dev *indio_dev);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun struct iio_dev *inv_icm42600_accel_init(struct inv_icm42600_state *st);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun int inv_icm42600_accel_parse_fifo(struct iio_dev *indio_dev);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #endif
397