xref: /OK3568_Linux_fs/kernel/drivers/iio/imu/adis16480.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ADIS16480 and similar IMUs driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2012 Analog Devices Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/spi/spi.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/sysfs.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/iio/iio.h>
22*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
23*4882a593Smuzhiyun #include <linux/iio/buffer.h>
24*4882a593Smuzhiyun #include <linux/iio/imu/adis.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <linux/debugfs.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define ADIS16480_PAGE_SIZE 0x80
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define ADIS16480_REG(page, reg) ((page) * ADIS16480_PAGE_SIZE + (reg))
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define ADIS16480_REG_PAGE_ID 0x00 /* Same address on each page */
33*4882a593Smuzhiyun #define ADIS16480_REG_SEQ_CNT			ADIS16480_REG(0x00, 0x06)
34*4882a593Smuzhiyun #define ADIS16480_REG_SYS_E_FLA			ADIS16480_REG(0x00, 0x08)
35*4882a593Smuzhiyun #define ADIS16480_REG_DIAG_STS			ADIS16480_REG(0x00, 0x0A)
36*4882a593Smuzhiyun #define ADIS16480_REG_ALM_STS			ADIS16480_REG(0x00, 0x0C)
37*4882a593Smuzhiyun #define ADIS16480_REG_TEMP_OUT			ADIS16480_REG(0x00, 0x0E)
38*4882a593Smuzhiyun #define ADIS16480_REG_X_GYRO_OUT		ADIS16480_REG(0x00, 0x10)
39*4882a593Smuzhiyun #define ADIS16480_REG_Y_GYRO_OUT		ADIS16480_REG(0x00, 0x14)
40*4882a593Smuzhiyun #define ADIS16480_REG_Z_GYRO_OUT		ADIS16480_REG(0x00, 0x18)
41*4882a593Smuzhiyun #define ADIS16480_REG_X_ACCEL_OUT		ADIS16480_REG(0x00, 0x1C)
42*4882a593Smuzhiyun #define ADIS16480_REG_Y_ACCEL_OUT		ADIS16480_REG(0x00, 0x20)
43*4882a593Smuzhiyun #define ADIS16480_REG_Z_ACCEL_OUT		ADIS16480_REG(0x00, 0x24)
44*4882a593Smuzhiyun #define ADIS16480_REG_X_MAGN_OUT		ADIS16480_REG(0x00, 0x28)
45*4882a593Smuzhiyun #define ADIS16480_REG_Y_MAGN_OUT		ADIS16480_REG(0x00, 0x2A)
46*4882a593Smuzhiyun #define ADIS16480_REG_Z_MAGN_OUT		ADIS16480_REG(0x00, 0x2C)
47*4882a593Smuzhiyun #define ADIS16480_REG_BAROM_OUT			ADIS16480_REG(0x00, 0x2E)
48*4882a593Smuzhiyun #define ADIS16480_REG_X_DELTAANG_OUT		ADIS16480_REG(0x00, 0x40)
49*4882a593Smuzhiyun #define ADIS16480_REG_Y_DELTAANG_OUT		ADIS16480_REG(0x00, 0x44)
50*4882a593Smuzhiyun #define ADIS16480_REG_Z_DELTAANG_OUT		ADIS16480_REG(0x00, 0x48)
51*4882a593Smuzhiyun #define ADIS16480_REG_X_DELTAVEL_OUT		ADIS16480_REG(0x00, 0x4C)
52*4882a593Smuzhiyun #define ADIS16480_REG_Y_DELTAVEL_OUT		ADIS16480_REG(0x00, 0x50)
53*4882a593Smuzhiyun #define ADIS16480_REG_Z_DELTAVEL_OUT		ADIS16480_REG(0x00, 0x54)
54*4882a593Smuzhiyun #define ADIS16480_REG_PROD_ID			ADIS16480_REG(0x00, 0x7E)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ADIS16480_REG_X_GYRO_SCALE		ADIS16480_REG(0x02, 0x04)
57*4882a593Smuzhiyun #define ADIS16480_REG_Y_GYRO_SCALE		ADIS16480_REG(0x02, 0x06)
58*4882a593Smuzhiyun #define ADIS16480_REG_Z_GYRO_SCALE		ADIS16480_REG(0x02, 0x08)
59*4882a593Smuzhiyun #define ADIS16480_REG_X_ACCEL_SCALE		ADIS16480_REG(0x02, 0x0A)
60*4882a593Smuzhiyun #define ADIS16480_REG_Y_ACCEL_SCALE		ADIS16480_REG(0x02, 0x0C)
61*4882a593Smuzhiyun #define ADIS16480_REG_Z_ACCEL_SCALE		ADIS16480_REG(0x02, 0x0E)
62*4882a593Smuzhiyun #define ADIS16480_REG_X_GYRO_BIAS		ADIS16480_REG(0x02, 0x10)
63*4882a593Smuzhiyun #define ADIS16480_REG_Y_GYRO_BIAS		ADIS16480_REG(0x02, 0x14)
64*4882a593Smuzhiyun #define ADIS16480_REG_Z_GYRO_BIAS		ADIS16480_REG(0x02, 0x18)
65*4882a593Smuzhiyun #define ADIS16480_REG_X_ACCEL_BIAS		ADIS16480_REG(0x02, 0x1C)
66*4882a593Smuzhiyun #define ADIS16480_REG_Y_ACCEL_BIAS		ADIS16480_REG(0x02, 0x20)
67*4882a593Smuzhiyun #define ADIS16480_REG_Z_ACCEL_BIAS		ADIS16480_REG(0x02, 0x24)
68*4882a593Smuzhiyun #define ADIS16480_REG_X_HARD_IRON		ADIS16480_REG(0x02, 0x28)
69*4882a593Smuzhiyun #define ADIS16480_REG_Y_HARD_IRON		ADIS16480_REG(0x02, 0x2A)
70*4882a593Smuzhiyun #define ADIS16480_REG_Z_HARD_IRON		ADIS16480_REG(0x02, 0x2C)
71*4882a593Smuzhiyun #define ADIS16480_REG_BAROM_BIAS		ADIS16480_REG(0x02, 0x40)
72*4882a593Smuzhiyun #define ADIS16480_REG_FLASH_CNT			ADIS16480_REG(0x02, 0x7C)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define ADIS16480_REG_GLOB_CMD			ADIS16480_REG(0x03, 0x02)
75*4882a593Smuzhiyun #define ADIS16480_REG_FNCTIO_CTRL		ADIS16480_REG(0x03, 0x06)
76*4882a593Smuzhiyun #define ADIS16480_REG_GPIO_CTRL			ADIS16480_REG(0x03, 0x08)
77*4882a593Smuzhiyun #define ADIS16480_REG_CONFIG			ADIS16480_REG(0x03, 0x0A)
78*4882a593Smuzhiyun #define ADIS16480_REG_DEC_RATE			ADIS16480_REG(0x03, 0x0C)
79*4882a593Smuzhiyun #define ADIS16480_REG_SLP_CNT			ADIS16480_REG(0x03, 0x10)
80*4882a593Smuzhiyun #define ADIS16480_REG_FILTER_BNK0		ADIS16480_REG(0x03, 0x16)
81*4882a593Smuzhiyun #define ADIS16480_REG_FILTER_BNK1		ADIS16480_REG(0x03, 0x18)
82*4882a593Smuzhiyun #define ADIS16480_REG_ALM_CNFG0			ADIS16480_REG(0x03, 0x20)
83*4882a593Smuzhiyun #define ADIS16480_REG_ALM_CNFG1			ADIS16480_REG(0x03, 0x22)
84*4882a593Smuzhiyun #define ADIS16480_REG_ALM_CNFG2			ADIS16480_REG(0x03, 0x24)
85*4882a593Smuzhiyun #define ADIS16480_REG_XG_ALM_MAGN		ADIS16480_REG(0x03, 0x28)
86*4882a593Smuzhiyun #define ADIS16480_REG_YG_ALM_MAGN		ADIS16480_REG(0x03, 0x2A)
87*4882a593Smuzhiyun #define ADIS16480_REG_ZG_ALM_MAGN		ADIS16480_REG(0x03, 0x2C)
88*4882a593Smuzhiyun #define ADIS16480_REG_XA_ALM_MAGN		ADIS16480_REG(0x03, 0x2E)
89*4882a593Smuzhiyun #define ADIS16480_REG_YA_ALM_MAGN		ADIS16480_REG(0x03, 0x30)
90*4882a593Smuzhiyun #define ADIS16480_REG_ZA_ALM_MAGN		ADIS16480_REG(0x03, 0x32)
91*4882a593Smuzhiyun #define ADIS16480_REG_XM_ALM_MAGN		ADIS16480_REG(0x03, 0x34)
92*4882a593Smuzhiyun #define ADIS16480_REG_YM_ALM_MAGN		ADIS16480_REG(0x03, 0x36)
93*4882a593Smuzhiyun #define ADIS16480_REG_ZM_ALM_MAGN		ADIS16480_REG(0x03, 0x38)
94*4882a593Smuzhiyun #define ADIS16480_REG_BR_ALM_MAGN		ADIS16480_REG(0x03, 0x3A)
95*4882a593Smuzhiyun #define ADIS16480_REG_FIRM_REV			ADIS16480_REG(0x03, 0x78)
96*4882a593Smuzhiyun #define ADIS16480_REG_FIRM_DM			ADIS16480_REG(0x03, 0x7A)
97*4882a593Smuzhiyun #define ADIS16480_REG_FIRM_Y			ADIS16480_REG(0x03, 0x7C)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * External clock scaling in PPS mode.
101*4882a593Smuzhiyun  * Available only for ADIS1649x devices
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun #define ADIS16495_REG_SYNC_SCALE		ADIS16480_REG(0x03, 0x10)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define ADIS16480_REG_SERIAL_NUM		ADIS16480_REG(0x04, 0x20)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* Each filter coefficent bank spans two pages */
108*4882a593Smuzhiyun #define ADIS16480_FIR_COEF(page) (x < 60 ? ADIS16480_REG(page, (x) + 8) : \
109*4882a593Smuzhiyun 		ADIS16480_REG((page) + 1, (x) - 60 + 8))
110*4882a593Smuzhiyun #define ADIS16480_FIR_COEF_A(x)			ADIS16480_FIR_COEF(0x05, (x))
111*4882a593Smuzhiyun #define ADIS16480_FIR_COEF_B(x)			ADIS16480_FIR_COEF(0x07, (x))
112*4882a593Smuzhiyun #define ADIS16480_FIR_COEF_C(x)			ADIS16480_FIR_COEF(0x09, (x))
113*4882a593Smuzhiyun #define ADIS16480_FIR_COEF_D(x)			ADIS16480_FIR_COEF(0x0B, (x))
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* ADIS16480_REG_FNCTIO_CTRL */
116*4882a593Smuzhiyun #define ADIS16480_DRDY_SEL_MSK		GENMASK(1, 0)
117*4882a593Smuzhiyun #define ADIS16480_DRDY_SEL(x)		FIELD_PREP(ADIS16480_DRDY_SEL_MSK, x)
118*4882a593Smuzhiyun #define ADIS16480_DRDY_POL_MSK		BIT(2)
119*4882a593Smuzhiyun #define ADIS16480_DRDY_POL(x)		FIELD_PREP(ADIS16480_DRDY_POL_MSK, x)
120*4882a593Smuzhiyun #define ADIS16480_DRDY_EN_MSK		BIT(3)
121*4882a593Smuzhiyun #define ADIS16480_DRDY_EN(x)		FIELD_PREP(ADIS16480_DRDY_EN_MSK, x)
122*4882a593Smuzhiyun #define ADIS16480_SYNC_SEL_MSK		GENMASK(5, 4)
123*4882a593Smuzhiyun #define ADIS16480_SYNC_SEL(x)		FIELD_PREP(ADIS16480_SYNC_SEL_MSK, x)
124*4882a593Smuzhiyun #define ADIS16480_SYNC_EN_MSK		BIT(7)
125*4882a593Smuzhiyun #define ADIS16480_SYNC_EN(x)		FIELD_PREP(ADIS16480_SYNC_EN_MSK, x)
126*4882a593Smuzhiyun #define ADIS16480_SYNC_MODE_MSK		BIT(8)
127*4882a593Smuzhiyun #define ADIS16480_SYNC_MODE(x)		FIELD_PREP(ADIS16480_SYNC_MODE_MSK, x)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun struct adis16480_chip_info {
130*4882a593Smuzhiyun 	unsigned int num_channels;
131*4882a593Smuzhiyun 	const struct iio_chan_spec *channels;
132*4882a593Smuzhiyun 	unsigned int gyro_max_val;
133*4882a593Smuzhiyun 	unsigned int gyro_max_scale;
134*4882a593Smuzhiyun 	unsigned int accel_max_val;
135*4882a593Smuzhiyun 	unsigned int accel_max_scale;
136*4882a593Smuzhiyun 	unsigned int temp_scale;
137*4882a593Smuzhiyun 	unsigned int int_clk;
138*4882a593Smuzhiyun 	unsigned int max_dec_rate;
139*4882a593Smuzhiyun 	const unsigned int *filter_freqs;
140*4882a593Smuzhiyun 	bool has_pps_clk_mode;
141*4882a593Smuzhiyun 	const struct adis_data adis_data;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun enum adis16480_int_pin {
145*4882a593Smuzhiyun 	ADIS16480_PIN_DIO1,
146*4882a593Smuzhiyun 	ADIS16480_PIN_DIO2,
147*4882a593Smuzhiyun 	ADIS16480_PIN_DIO3,
148*4882a593Smuzhiyun 	ADIS16480_PIN_DIO4
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun enum adis16480_clock_mode {
152*4882a593Smuzhiyun 	ADIS16480_CLK_SYNC,
153*4882a593Smuzhiyun 	ADIS16480_CLK_PPS,
154*4882a593Smuzhiyun 	ADIS16480_CLK_INT
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun struct adis16480 {
158*4882a593Smuzhiyun 	const struct adis16480_chip_info *chip_info;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	struct adis adis;
161*4882a593Smuzhiyun 	struct clk *ext_clk;
162*4882a593Smuzhiyun 	enum adis16480_clock_mode clk_mode;
163*4882a593Smuzhiyun 	unsigned int clk_freq;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const char * const adis16480_int_pin_names[4] = {
167*4882a593Smuzhiyun 	[ADIS16480_PIN_DIO1] = "DIO1",
168*4882a593Smuzhiyun 	[ADIS16480_PIN_DIO2] = "DIO2",
169*4882a593Smuzhiyun 	[ADIS16480_PIN_DIO3] = "DIO3",
170*4882a593Smuzhiyun 	[ADIS16480_PIN_DIO4] = "DIO4",
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
174*4882a593Smuzhiyun 
adis16480_show_firmware_revision(struct file * file,char __user * userbuf,size_t count,loff_t * ppos)175*4882a593Smuzhiyun static ssize_t adis16480_show_firmware_revision(struct file *file,
176*4882a593Smuzhiyun 		char __user *userbuf, size_t count, loff_t *ppos)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct adis16480 *adis16480 = file->private_data;
179*4882a593Smuzhiyun 	char buf[7];
180*4882a593Smuzhiyun 	size_t len;
181*4882a593Smuzhiyun 	u16 rev;
182*4882a593Smuzhiyun 	int ret;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	ret = adis_read_reg_16(&adis16480->adis, ADIS16480_REG_FIRM_REV, &rev);
185*4882a593Smuzhiyun 	if (ret)
186*4882a593Smuzhiyun 		return ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	len = scnprintf(buf, sizeof(buf), "%x.%x\n", rev >> 8, rev & 0xff);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return simple_read_from_buffer(userbuf, count, ppos, buf, len);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct file_operations adis16480_firmware_revision_fops = {
194*4882a593Smuzhiyun 	.open = simple_open,
195*4882a593Smuzhiyun 	.read = adis16480_show_firmware_revision,
196*4882a593Smuzhiyun 	.llseek = default_llseek,
197*4882a593Smuzhiyun 	.owner = THIS_MODULE,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
adis16480_show_firmware_date(struct file * file,char __user * userbuf,size_t count,loff_t * ppos)200*4882a593Smuzhiyun static ssize_t adis16480_show_firmware_date(struct file *file,
201*4882a593Smuzhiyun 		char __user *userbuf, size_t count, loff_t *ppos)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct adis16480 *adis16480 = file->private_data;
204*4882a593Smuzhiyun 	u16 md, year;
205*4882a593Smuzhiyun 	char buf[12];
206*4882a593Smuzhiyun 	size_t len;
207*4882a593Smuzhiyun 	int ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	ret = adis_read_reg_16(&adis16480->adis, ADIS16480_REG_FIRM_Y, &year);
210*4882a593Smuzhiyun 	if (ret)
211*4882a593Smuzhiyun 		return ret;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ret = adis_read_reg_16(&adis16480->adis, ADIS16480_REG_FIRM_DM, &md);
214*4882a593Smuzhiyun 	if (ret)
215*4882a593Smuzhiyun 		return ret;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	len = snprintf(buf, sizeof(buf), "%.2x-%.2x-%.4x\n",
218*4882a593Smuzhiyun 			md >> 8, md & 0xff, year);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return simple_read_from_buffer(userbuf, count, ppos, buf, len);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static const struct file_operations adis16480_firmware_date_fops = {
224*4882a593Smuzhiyun 	.open = simple_open,
225*4882a593Smuzhiyun 	.read = adis16480_show_firmware_date,
226*4882a593Smuzhiyun 	.llseek = default_llseek,
227*4882a593Smuzhiyun 	.owner = THIS_MODULE,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
adis16480_show_serial_number(void * arg,u64 * val)230*4882a593Smuzhiyun static int adis16480_show_serial_number(void *arg, u64 *val)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct adis16480 *adis16480 = arg;
233*4882a593Smuzhiyun 	u16 serial;
234*4882a593Smuzhiyun 	int ret;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	ret = adis_read_reg_16(&adis16480->adis, ADIS16480_REG_SERIAL_NUM,
237*4882a593Smuzhiyun 		&serial);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	*val = serial;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun DEFINE_DEBUGFS_ATTRIBUTE(adis16480_serial_number_fops,
246*4882a593Smuzhiyun 	adis16480_show_serial_number, NULL, "0x%.4llx\n");
247*4882a593Smuzhiyun 
adis16480_show_product_id(void * arg,u64 * val)248*4882a593Smuzhiyun static int adis16480_show_product_id(void *arg, u64 *val)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct adis16480 *adis16480 = arg;
251*4882a593Smuzhiyun 	u16 prod_id;
252*4882a593Smuzhiyun 	int ret;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	ret = adis_read_reg_16(&adis16480->adis, ADIS16480_REG_PROD_ID,
255*4882a593Smuzhiyun 		&prod_id);
256*4882a593Smuzhiyun 	if (ret)
257*4882a593Smuzhiyun 		return ret;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	*val = prod_id;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun DEFINE_DEBUGFS_ATTRIBUTE(adis16480_product_id_fops,
264*4882a593Smuzhiyun 	adis16480_show_product_id, NULL, "%llu\n");
265*4882a593Smuzhiyun 
adis16480_show_flash_count(void * arg,u64 * val)266*4882a593Smuzhiyun static int adis16480_show_flash_count(void *arg, u64 *val)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct adis16480 *adis16480 = arg;
269*4882a593Smuzhiyun 	u32 flash_count;
270*4882a593Smuzhiyun 	int ret;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	ret = adis_read_reg_32(&adis16480->adis, ADIS16480_REG_FLASH_CNT,
273*4882a593Smuzhiyun 		&flash_count);
274*4882a593Smuzhiyun 	if (ret)
275*4882a593Smuzhiyun 		return ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	*val = flash_count;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun DEFINE_DEBUGFS_ATTRIBUTE(adis16480_flash_count_fops,
282*4882a593Smuzhiyun 	adis16480_show_flash_count, NULL, "%lld\n");
283*4882a593Smuzhiyun 
adis16480_debugfs_init(struct iio_dev * indio_dev)284*4882a593Smuzhiyun static int adis16480_debugfs_init(struct iio_dev *indio_dev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct adis16480 *adis16480 = iio_priv(indio_dev);
287*4882a593Smuzhiyun 	struct dentry *d = iio_get_debugfs_dentry(indio_dev);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	debugfs_create_file_unsafe("firmware_revision", 0400,
290*4882a593Smuzhiyun 		d, adis16480, &adis16480_firmware_revision_fops);
291*4882a593Smuzhiyun 	debugfs_create_file_unsafe("firmware_date", 0400,
292*4882a593Smuzhiyun 		d, adis16480, &adis16480_firmware_date_fops);
293*4882a593Smuzhiyun 	debugfs_create_file_unsafe("serial_number", 0400,
294*4882a593Smuzhiyun 		d, adis16480, &adis16480_serial_number_fops);
295*4882a593Smuzhiyun 	debugfs_create_file_unsafe("product_id", 0400,
296*4882a593Smuzhiyun 		d, adis16480, &adis16480_product_id_fops);
297*4882a593Smuzhiyun 	debugfs_create_file_unsafe("flash_count", 0400,
298*4882a593Smuzhiyun 		d, adis16480, &adis16480_flash_count_fops);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #else
304*4882a593Smuzhiyun 
adis16480_debugfs_init(struct iio_dev * indio_dev)305*4882a593Smuzhiyun static int adis16480_debugfs_init(struct iio_dev *indio_dev)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun 
adis16480_set_freq(struct iio_dev * indio_dev,int val,int val2)312*4882a593Smuzhiyun static int adis16480_set_freq(struct iio_dev *indio_dev, int val, int val2)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
315*4882a593Smuzhiyun 	unsigned int t, reg;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (val < 0 || val2 < 0)
318*4882a593Smuzhiyun 		return -EINVAL;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	t =  val * 1000 + val2 / 1000;
321*4882a593Smuzhiyun 	if (t == 0)
322*4882a593Smuzhiyun 		return -EINVAL;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/*
325*4882a593Smuzhiyun 	 * When using PPS mode, the rate of data collection is equal to the
326*4882a593Smuzhiyun 	 * product of the external clock frequency and the scale factor in the
327*4882a593Smuzhiyun 	 * SYNC_SCALE register.
328*4882a593Smuzhiyun 	 * When using sync mode, or internal clock, the output data rate is
329*4882a593Smuzhiyun 	 * equal with  the clock frequency divided by DEC_RATE + 1.
330*4882a593Smuzhiyun 	 */
331*4882a593Smuzhiyun 	if (st->clk_mode == ADIS16480_CLK_PPS) {
332*4882a593Smuzhiyun 		t = t / st->clk_freq;
333*4882a593Smuzhiyun 		reg = ADIS16495_REG_SYNC_SCALE;
334*4882a593Smuzhiyun 	} else {
335*4882a593Smuzhiyun 		t = st->clk_freq / t;
336*4882a593Smuzhiyun 		reg = ADIS16480_REG_DEC_RATE;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (t > st->chip_info->max_dec_rate)
340*4882a593Smuzhiyun 		t = st->chip_info->max_dec_rate;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if ((t != 0) && (st->clk_mode != ADIS16480_CLK_PPS))
343*4882a593Smuzhiyun 		t--;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return adis_write_reg_16(&st->adis, reg, t);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
adis16480_get_freq(struct iio_dev * indio_dev,int * val,int * val2)348*4882a593Smuzhiyun static int adis16480_get_freq(struct iio_dev *indio_dev, int *val, int *val2)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
351*4882a593Smuzhiyun 	uint16_t t;
352*4882a593Smuzhiyun 	int ret;
353*4882a593Smuzhiyun 	unsigned int freq;
354*4882a593Smuzhiyun 	unsigned int reg;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (st->clk_mode == ADIS16480_CLK_PPS)
357*4882a593Smuzhiyun 		reg = ADIS16495_REG_SYNC_SCALE;
358*4882a593Smuzhiyun 	else
359*4882a593Smuzhiyun 		reg = ADIS16480_REG_DEC_RATE;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ret = adis_read_reg_16(&st->adis, reg, &t);
362*4882a593Smuzhiyun 	if (ret)
363*4882a593Smuzhiyun 		return ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/*
366*4882a593Smuzhiyun 	 * When using PPS mode, the rate of data collection is equal to the
367*4882a593Smuzhiyun 	 * product of the external clock frequency and the scale factor in the
368*4882a593Smuzhiyun 	 * SYNC_SCALE register.
369*4882a593Smuzhiyun 	 * When using sync mode, or internal clock, the output data rate is
370*4882a593Smuzhiyun 	 * equal with  the clock frequency divided by DEC_RATE + 1.
371*4882a593Smuzhiyun 	 */
372*4882a593Smuzhiyun 	if (st->clk_mode == ADIS16480_CLK_PPS)
373*4882a593Smuzhiyun 		freq = st->clk_freq * t;
374*4882a593Smuzhiyun 	else
375*4882a593Smuzhiyun 		freq = st->clk_freq / (t + 1);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	*val = freq / 1000;
378*4882a593Smuzhiyun 	*val2 = (freq % 1000) * 1000;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return IIO_VAL_INT_PLUS_MICRO;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun enum {
384*4882a593Smuzhiyun 	ADIS16480_SCAN_GYRO_X,
385*4882a593Smuzhiyun 	ADIS16480_SCAN_GYRO_Y,
386*4882a593Smuzhiyun 	ADIS16480_SCAN_GYRO_Z,
387*4882a593Smuzhiyun 	ADIS16480_SCAN_ACCEL_X,
388*4882a593Smuzhiyun 	ADIS16480_SCAN_ACCEL_Y,
389*4882a593Smuzhiyun 	ADIS16480_SCAN_ACCEL_Z,
390*4882a593Smuzhiyun 	ADIS16480_SCAN_MAGN_X,
391*4882a593Smuzhiyun 	ADIS16480_SCAN_MAGN_Y,
392*4882a593Smuzhiyun 	ADIS16480_SCAN_MAGN_Z,
393*4882a593Smuzhiyun 	ADIS16480_SCAN_BARO,
394*4882a593Smuzhiyun 	ADIS16480_SCAN_TEMP,
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const unsigned int adis16480_calibbias_regs[] = {
398*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_X] = ADIS16480_REG_X_GYRO_BIAS,
399*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_Y] = ADIS16480_REG_Y_GYRO_BIAS,
400*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_Z] = ADIS16480_REG_Z_GYRO_BIAS,
401*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_X] = ADIS16480_REG_X_ACCEL_BIAS,
402*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_Y] = ADIS16480_REG_Y_ACCEL_BIAS,
403*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_Z] = ADIS16480_REG_Z_ACCEL_BIAS,
404*4882a593Smuzhiyun 	[ADIS16480_SCAN_MAGN_X] = ADIS16480_REG_X_HARD_IRON,
405*4882a593Smuzhiyun 	[ADIS16480_SCAN_MAGN_Y] = ADIS16480_REG_Y_HARD_IRON,
406*4882a593Smuzhiyun 	[ADIS16480_SCAN_MAGN_Z] = ADIS16480_REG_Z_HARD_IRON,
407*4882a593Smuzhiyun 	[ADIS16480_SCAN_BARO] = ADIS16480_REG_BAROM_BIAS,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static const unsigned int adis16480_calibscale_regs[] = {
411*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_X] = ADIS16480_REG_X_GYRO_SCALE,
412*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_Y] = ADIS16480_REG_Y_GYRO_SCALE,
413*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_Z] = ADIS16480_REG_Z_GYRO_SCALE,
414*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_X] = ADIS16480_REG_X_ACCEL_SCALE,
415*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_Y] = ADIS16480_REG_Y_ACCEL_SCALE,
416*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_Z] = ADIS16480_REG_Z_ACCEL_SCALE,
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
adis16480_set_calibbias(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int bias)419*4882a593Smuzhiyun static int adis16480_set_calibbias(struct iio_dev *indio_dev,
420*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int bias)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	unsigned int reg = adis16480_calibbias_regs[chan->scan_index];
423*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	switch (chan->type) {
426*4882a593Smuzhiyun 	case IIO_MAGN:
427*4882a593Smuzhiyun 	case IIO_PRESSURE:
428*4882a593Smuzhiyun 		if (bias < -0x8000 || bias >= 0x8000)
429*4882a593Smuzhiyun 			return -EINVAL;
430*4882a593Smuzhiyun 		return adis_write_reg_16(&st->adis, reg, bias);
431*4882a593Smuzhiyun 	case IIO_ANGL_VEL:
432*4882a593Smuzhiyun 	case IIO_ACCEL:
433*4882a593Smuzhiyun 		return adis_write_reg_32(&st->adis, reg, bias);
434*4882a593Smuzhiyun 	default:
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return -EINVAL;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
adis16480_get_calibbias(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * bias)441*4882a593Smuzhiyun static int adis16480_get_calibbias(struct iio_dev *indio_dev,
442*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int *bias)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	unsigned int reg = adis16480_calibbias_regs[chan->scan_index];
445*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
446*4882a593Smuzhiyun 	uint16_t val16;
447*4882a593Smuzhiyun 	uint32_t val32;
448*4882a593Smuzhiyun 	int ret;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	switch (chan->type) {
451*4882a593Smuzhiyun 	case IIO_MAGN:
452*4882a593Smuzhiyun 	case IIO_PRESSURE:
453*4882a593Smuzhiyun 		ret = adis_read_reg_16(&st->adis, reg, &val16);
454*4882a593Smuzhiyun 		if (ret == 0)
455*4882a593Smuzhiyun 			*bias = sign_extend32(val16, 15);
456*4882a593Smuzhiyun 		break;
457*4882a593Smuzhiyun 	case IIO_ANGL_VEL:
458*4882a593Smuzhiyun 	case IIO_ACCEL:
459*4882a593Smuzhiyun 		ret = adis_read_reg_32(&st->adis, reg, &val32);
460*4882a593Smuzhiyun 		if (ret == 0)
461*4882a593Smuzhiyun 			*bias = sign_extend32(val32, 31);
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	default:
464*4882a593Smuzhiyun 		ret = -EINVAL;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (ret)
468*4882a593Smuzhiyun 		return ret;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return IIO_VAL_INT;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
adis16480_set_calibscale(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int scale)473*4882a593Smuzhiyun static int adis16480_set_calibscale(struct iio_dev *indio_dev,
474*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int scale)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	unsigned int reg = adis16480_calibscale_regs[chan->scan_index];
477*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (scale < -0x8000 || scale >= 0x8000)
480*4882a593Smuzhiyun 		return -EINVAL;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return adis_write_reg_16(&st->adis, reg, scale);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
adis16480_get_calibscale(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * scale)485*4882a593Smuzhiyun static int adis16480_get_calibscale(struct iio_dev *indio_dev,
486*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int *scale)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	unsigned int reg = adis16480_calibscale_regs[chan->scan_index];
489*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
490*4882a593Smuzhiyun 	uint16_t val16;
491*4882a593Smuzhiyun 	int ret;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	ret = adis_read_reg_16(&st->adis, reg, &val16);
494*4882a593Smuzhiyun 	if (ret)
495*4882a593Smuzhiyun 		return ret;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	*scale = sign_extend32(val16, 15);
498*4882a593Smuzhiyun 	return IIO_VAL_INT;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static const unsigned int adis16480_def_filter_freqs[] = {
502*4882a593Smuzhiyun 	310,
503*4882a593Smuzhiyun 	55,
504*4882a593Smuzhiyun 	275,
505*4882a593Smuzhiyun 	63,
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const unsigned int adis16495_def_filter_freqs[] = {
509*4882a593Smuzhiyun 	300,
510*4882a593Smuzhiyun 	100,
511*4882a593Smuzhiyun 	300,
512*4882a593Smuzhiyun 	100,
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun static const unsigned int ad16480_filter_data[][2] = {
516*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_X]		= { ADIS16480_REG_FILTER_BNK0, 0 },
517*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_Y]		= { ADIS16480_REG_FILTER_BNK0, 3 },
518*4882a593Smuzhiyun 	[ADIS16480_SCAN_GYRO_Z]		= { ADIS16480_REG_FILTER_BNK0, 6 },
519*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_X]	= { ADIS16480_REG_FILTER_BNK0, 9 },
520*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_Y]	= { ADIS16480_REG_FILTER_BNK0, 12 },
521*4882a593Smuzhiyun 	[ADIS16480_SCAN_ACCEL_Z]	= { ADIS16480_REG_FILTER_BNK1, 0 },
522*4882a593Smuzhiyun 	[ADIS16480_SCAN_MAGN_X]		= { ADIS16480_REG_FILTER_BNK1, 3 },
523*4882a593Smuzhiyun 	[ADIS16480_SCAN_MAGN_Y]		= { ADIS16480_REG_FILTER_BNK1, 6 },
524*4882a593Smuzhiyun 	[ADIS16480_SCAN_MAGN_Z]		= { ADIS16480_REG_FILTER_BNK1, 9 },
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
adis16480_get_filter_freq(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * freq)527*4882a593Smuzhiyun static int adis16480_get_filter_freq(struct iio_dev *indio_dev,
528*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int *freq)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
531*4882a593Smuzhiyun 	unsigned int enable_mask, offset, reg;
532*4882a593Smuzhiyun 	uint16_t val;
533*4882a593Smuzhiyun 	int ret;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	reg = ad16480_filter_data[chan->scan_index][0];
536*4882a593Smuzhiyun 	offset = ad16480_filter_data[chan->scan_index][1];
537*4882a593Smuzhiyun 	enable_mask = BIT(offset + 2);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	ret = adis_read_reg_16(&st->adis, reg, &val);
540*4882a593Smuzhiyun 	if (ret)
541*4882a593Smuzhiyun 		return ret;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (!(val & enable_mask))
544*4882a593Smuzhiyun 		*freq = 0;
545*4882a593Smuzhiyun 	else
546*4882a593Smuzhiyun 		*freq = st->chip_info->filter_freqs[(val >> offset) & 0x3];
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	return IIO_VAL_INT;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
adis16480_set_filter_freq(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,unsigned int freq)551*4882a593Smuzhiyun static int adis16480_set_filter_freq(struct iio_dev *indio_dev,
552*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, unsigned int freq)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
555*4882a593Smuzhiyun 	struct mutex *slock = &st->adis.state_lock;
556*4882a593Smuzhiyun 	unsigned int enable_mask, offset, reg;
557*4882a593Smuzhiyun 	unsigned int diff, best_diff;
558*4882a593Smuzhiyun 	unsigned int i, best_freq;
559*4882a593Smuzhiyun 	uint16_t val;
560*4882a593Smuzhiyun 	int ret;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	reg = ad16480_filter_data[chan->scan_index][0];
563*4882a593Smuzhiyun 	offset = ad16480_filter_data[chan->scan_index][1];
564*4882a593Smuzhiyun 	enable_mask = BIT(offset + 2);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	mutex_lock(slock);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	ret = __adis_read_reg_16(&st->adis, reg, &val);
569*4882a593Smuzhiyun 	if (ret)
570*4882a593Smuzhiyun 		goto out_unlock;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (freq == 0) {
573*4882a593Smuzhiyun 		val &= ~enable_mask;
574*4882a593Smuzhiyun 	} else {
575*4882a593Smuzhiyun 		best_freq = 0;
576*4882a593Smuzhiyun 		best_diff = st->chip_info->filter_freqs[0];
577*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(adis16480_def_filter_freqs); i++) {
578*4882a593Smuzhiyun 			if (st->chip_info->filter_freqs[i] >= freq) {
579*4882a593Smuzhiyun 				diff = st->chip_info->filter_freqs[i] - freq;
580*4882a593Smuzhiyun 				if (diff < best_diff) {
581*4882a593Smuzhiyun 					best_diff = diff;
582*4882a593Smuzhiyun 					best_freq = i;
583*4882a593Smuzhiyun 				}
584*4882a593Smuzhiyun 			}
585*4882a593Smuzhiyun 		}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 		val &= ~(0x3 << offset);
588*4882a593Smuzhiyun 		val |= best_freq << offset;
589*4882a593Smuzhiyun 		val |= enable_mask;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	ret = __adis_write_reg_16(&st->adis, reg, val);
593*4882a593Smuzhiyun out_unlock:
594*4882a593Smuzhiyun 	mutex_unlock(slock);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return ret;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
adis16480_read_raw(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * val,int * val2,long info)599*4882a593Smuzhiyun static int adis16480_read_raw(struct iio_dev *indio_dev,
600*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int *val, int *val2, long info)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
603*4882a593Smuzhiyun 	unsigned int temp;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	switch (info) {
606*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
607*4882a593Smuzhiyun 		return adis_single_conversion(indio_dev, chan, 0, val);
608*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
609*4882a593Smuzhiyun 		switch (chan->type) {
610*4882a593Smuzhiyun 		case IIO_ANGL_VEL:
611*4882a593Smuzhiyun 			*val = st->chip_info->gyro_max_scale;
612*4882a593Smuzhiyun 			*val2 = st->chip_info->gyro_max_val;
613*4882a593Smuzhiyun 			return IIO_VAL_FRACTIONAL;
614*4882a593Smuzhiyun 		case IIO_ACCEL:
615*4882a593Smuzhiyun 			*val = st->chip_info->accel_max_scale;
616*4882a593Smuzhiyun 			*val2 = st->chip_info->accel_max_val;
617*4882a593Smuzhiyun 			return IIO_VAL_FRACTIONAL;
618*4882a593Smuzhiyun 		case IIO_MAGN:
619*4882a593Smuzhiyun 			*val = 0;
620*4882a593Smuzhiyun 			*val2 = 100; /* 0.0001 gauss */
621*4882a593Smuzhiyun 			return IIO_VAL_INT_PLUS_MICRO;
622*4882a593Smuzhiyun 		case IIO_TEMP:
623*4882a593Smuzhiyun 			/*
624*4882a593Smuzhiyun 			 * +85 degrees Celsius = temp_max_scale
625*4882a593Smuzhiyun 			 * +25 degrees Celsius = 0
626*4882a593Smuzhiyun 			 * LSB, 25 degrees Celsius  = 60 / temp_max_scale
627*4882a593Smuzhiyun 			 */
628*4882a593Smuzhiyun 			*val = st->chip_info->temp_scale / 1000;
629*4882a593Smuzhiyun 			*val2 = (st->chip_info->temp_scale % 1000) * 1000;
630*4882a593Smuzhiyun 			return IIO_VAL_INT_PLUS_MICRO;
631*4882a593Smuzhiyun 		case IIO_PRESSURE:
632*4882a593Smuzhiyun 			/*
633*4882a593Smuzhiyun 			 * max scale is 1310 mbar
634*4882a593Smuzhiyun 			 * max raw value is 32767 shifted for 32bits
635*4882a593Smuzhiyun 			 */
636*4882a593Smuzhiyun 			*val = 131; /* 1310mbar = 131 kPa */
637*4882a593Smuzhiyun 			*val2 = 32767 << 16;
638*4882a593Smuzhiyun 			return IIO_VAL_FRACTIONAL;
639*4882a593Smuzhiyun 		default:
640*4882a593Smuzhiyun 			return -EINVAL;
641*4882a593Smuzhiyun 		}
642*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OFFSET:
643*4882a593Smuzhiyun 		/* Only the temperature channel has a offset */
644*4882a593Smuzhiyun 		temp = 25 * 1000000LL; /* 25 degree Celsius = 0x0000 */
645*4882a593Smuzhiyun 		*val = DIV_ROUND_CLOSEST_ULL(temp, st->chip_info->temp_scale);
646*4882a593Smuzhiyun 		return IIO_VAL_INT;
647*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBBIAS:
648*4882a593Smuzhiyun 		return adis16480_get_calibbias(indio_dev, chan, val);
649*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBSCALE:
650*4882a593Smuzhiyun 		return adis16480_get_calibscale(indio_dev, chan, val);
651*4882a593Smuzhiyun 	case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
652*4882a593Smuzhiyun 		return adis16480_get_filter_freq(indio_dev, chan, val);
653*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
654*4882a593Smuzhiyun 		return adis16480_get_freq(indio_dev, val, val2);
655*4882a593Smuzhiyun 	default:
656*4882a593Smuzhiyun 		return -EINVAL;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
adis16480_write_raw(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int val,int val2,long info)660*4882a593Smuzhiyun static int adis16480_write_raw(struct iio_dev *indio_dev,
661*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int val, int val2, long info)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	switch (info) {
664*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBBIAS:
665*4882a593Smuzhiyun 		return adis16480_set_calibbias(indio_dev, chan, val);
666*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBSCALE:
667*4882a593Smuzhiyun 		return adis16480_set_calibscale(indio_dev, chan, val);
668*4882a593Smuzhiyun 	case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
669*4882a593Smuzhiyun 		return adis16480_set_filter_freq(indio_dev, chan, val);
670*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
671*4882a593Smuzhiyun 		return adis16480_set_freq(indio_dev, val, val2);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	default:
674*4882a593Smuzhiyun 		return -EINVAL;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun #define ADIS16480_MOD_CHANNEL(_type, _mod, _address, _si, _info_sep, _bits) \
679*4882a593Smuzhiyun 	{ \
680*4882a593Smuzhiyun 		.type = (_type), \
681*4882a593Smuzhiyun 		.modified = 1, \
682*4882a593Smuzhiyun 		.channel2 = (_mod), \
683*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
684*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_CALIBBIAS) | \
685*4882a593Smuzhiyun 			_info_sep, \
686*4882a593Smuzhiyun 		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
687*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
688*4882a593Smuzhiyun 		.address = (_address), \
689*4882a593Smuzhiyun 		.scan_index = (_si), \
690*4882a593Smuzhiyun 		.scan_type = { \
691*4882a593Smuzhiyun 			.sign = 's', \
692*4882a593Smuzhiyun 			.realbits = (_bits), \
693*4882a593Smuzhiyun 			.storagebits = (_bits), \
694*4882a593Smuzhiyun 			.endianness = IIO_BE, \
695*4882a593Smuzhiyun 		}, \
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun #define ADIS16480_GYRO_CHANNEL(_mod) \
699*4882a593Smuzhiyun 	ADIS16480_MOD_CHANNEL(IIO_ANGL_VEL, IIO_MOD_ ## _mod, \
700*4882a593Smuzhiyun 	ADIS16480_REG_ ## _mod ## _GYRO_OUT, ADIS16480_SCAN_GYRO_ ## _mod, \
701*4882a593Smuzhiyun 	BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY) | \
702*4882a593Smuzhiyun 	BIT(IIO_CHAN_INFO_CALIBSCALE), \
703*4882a593Smuzhiyun 	32)
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define ADIS16480_ACCEL_CHANNEL(_mod) \
706*4882a593Smuzhiyun 	ADIS16480_MOD_CHANNEL(IIO_ACCEL, IIO_MOD_ ## _mod, \
707*4882a593Smuzhiyun 	ADIS16480_REG_ ## _mod ## _ACCEL_OUT, ADIS16480_SCAN_ACCEL_ ## _mod, \
708*4882a593Smuzhiyun 	BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY) | \
709*4882a593Smuzhiyun 	BIT(IIO_CHAN_INFO_CALIBSCALE), \
710*4882a593Smuzhiyun 	32)
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun #define ADIS16480_MAGN_CHANNEL(_mod) \
713*4882a593Smuzhiyun 	ADIS16480_MOD_CHANNEL(IIO_MAGN, IIO_MOD_ ## _mod, \
714*4882a593Smuzhiyun 	ADIS16480_REG_ ## _mod ## _MAGN_OUT, ADIS16480_SCAN_MAGN_ ## _mod, \
715*4882a593Smuzhiyun 	BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY), \
716*4882a593Smuzhiyun 	16)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun #define ADIS16480_PRESSURE_CHANNEL() \
719*4882a593Smuzhiyun 	{ \
720*4882a593Smuzhiyun 		.type = IIO_PRESSURE, \
721*4882a593Smuzhiyun 		.indexed = 1, \
722*4882a593Smuzhiyun 		.channel = 0, \
723*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
724*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_CALIBBIAS) | \
725*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_SCALE), \
726*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
727*4882a593Smuzhiyun 		.address = ADIS16480_REG_BAROM_OUT, \
728*4882a593Smuzhiyun 		.scan_index = ADIS16480_SCAN_BARO, \
729*4882a593Smuzhiyun 		.scan_type = { \
730*4882a593Smuzhiyun 			.sign = 's', \
731*4882a593Smuzhiyun 			.realbits = 32, \
732*4882a593Smuzhiyun 			.storagebits = 32, \
733*4882a593Smuzhiyun 			.endianness = IIO_BE, \
734*4882a593Smuzhiyun 		}, \
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun #define ADIS16480_TEMP_CHANNEL() { \
738*4882a593Smuzhiyun 		.type = IIO_TEMP, \
739*4882a593Smuzhiyun 		.indexed = 1, \
740*4882a593Smuzhiyun 		.channel = 0, \
741*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
742*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_SCALE) | \
743*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_OFFSET), \
744*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
745*4882a593Smuzhiyun 		.address = ADIS16480_REG_TEMP_OUT, \
746*4882a593Smuzhiyun 		.scan_index = ADIS16480_SCAN_TEMP, \
747*4882a593Smuzhiyun 		.scan_type = { \
748*4882a593Smuzhiyun 			.sign = 's', \
749*4882a593Smuzhiyun 			.realbits = 16, \
750*4882a593Smuzhiyun 			.storagebits = 16, \
751*4882a593Smuzhiyun 			.endianness = IIO_BE, \
752*4882a593Smuzhiyun 		}, \
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun static const struct iio_chan_spec adis16480_channels[] = {
756*4882a593Smuzhiyun 	ADIS16480_GYRO_CHANNEL(X),
757*4882a593Smuzhiyun 	ADIS16480_GYRO_CHANNEL(Y),
758*4882a593Smuzhiyun 	ADIS16480_GYRO_CHANNEL(Z),
759*4882a593Smuzhiyun 	ADIS16480_ACCEL_CHANNEL(X),
760*4882a593Smuzhiyun 	ADIS16480_ACCEL_CHANNEL(Y),
761*4882a593Smuzhiyun 	ADIS16480_ACCEL_CHANNEL(Z),
762*4882a593Smuzhiyun 	ADIS16480_MAGN_CHANNEL(X),
763*4882a593Smuzhiyun 	ADIS16480_MAGN_CHANNEL(Y),
764*4882a593Smuzhiyun 	ADIS16480_MAGN_CHANNEL(Z),
765*4882a593Smuzhiyun 	ADIS16480_PRESSURE_CHANNEL(),
766*4882a593Smuzhiyun 	ADIS16480_TEMP_CHANNEL(),
767*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(11)
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun static const struct iio_chan_spec adis16485_channels[] = {
771*4882a593Smuzhiyun 	ADIS16480_GYRO_CHANNEL(X),
772*4882a593Smuzhiyun 	ADIS16480_GYRO_CHANNEL(Y),
773*4882a593Smuzhiyun 	ADIS16480_GYRO_CHANNEL(Z),
774*4882a593Smuzhiyun 	ADIS16480_ACCEL_CHANNEL(X),
775*4882a593Smuzhiyun 	ADIS16480_ACCEL_CHANNEL(Y),
776*4882a593Smuzhiyun 	ADIS16480_ACCEL_CHANNEL(Z),
777*4882a593Smuzhiyun 	ADIS16480_TEMP_CHANNEL(),
778*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(7)
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun enum adis16480_variant {
782*4882a593Smuzhiyun 	ADIS16375,
783*4882a593Smuzhiyun 	ADIS16480,
784*4882a593Smuzhiyun 	ADIS16485,
785*4882a593Smuzhiyun 	ADIS16488,
786*4882a593Smuzhiyun 	ADIS16490,
787*4882a593Smuzhiyun 	ADIS16495_1,
788*4882a593Smuzhiyun 	ADIS16495_2,
789*4882a593Smuzhiyun 	ADIS16495_3,
790*4882a593Smuzhiyun 	ADIS16497_1,
791*4882a593Smuzhiyun 	ADIS16497_2,
792*4882a593Smuzhiyun 	ADIS16497_3,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_XGYRO_FAIL 0
796*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_YGYRO_FAIL 1
797*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_ZGYRO_FAIL 2
798*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_XACCL_FAIL 3
799*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_YACCL_FAIL 4
800*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_ZACCL_FAIL 5
801*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_XMAGN_FAIL 8
802*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_YMAGN_FAIL 9
803*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_ZMAGN_FAIL 10
804*4882a593Smuzhiyun #define ADIS16480_DIAG_STAT_BARO_FAIL 11
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun static const char * const adis16480_status_error_msgs[] = {
807*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_XGYRO_FAIL] = "X-axis gyroscope self-test failure",
808*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_YGYRO_FAIL] = "Y-axis gyroscope self-test failure",
809*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_ZGYRO_FAIL] = "Z-axis gyroscope self-test failure",
810*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_XACCL_FAIL] = "X-axis accelerometer self-test failure",
811*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_YACCL_FAIL] = "Y-axis accelerometer self-test failure",
812*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_ZACCL_FAIL] = "Z-axis accelerometer self-test failure",
813*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_XMAGN_FAIL] = "X-axis magnetometer self-test failure",
814*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_YMAGN_FAIL] = "Y-axis magnetometer self-test failure",
815*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_ZMAGN_FAIL] = "Z-axis magnetometer self-test failure",
816*4882a593Smuzhiyun 	[ADIS16480_DIAG_STAT_BARO_FAIL] = "Barometer self-test failure",
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static int adis16480_enable_irq(struct adis *adis, bool enable);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #define ADIS16480_DATA(_prod_id, _timeouts)				\
822*4882a593Smuzhiyun {									\
823*4882a593Smuzhiyun 	.diag_stat_reg = ADIS16480_REG_DIAG_STS,			\
824*4882a593Smuzhiyun 	.glob_cmd_reg = ADIS16480_REG_GLOB_CMD,				\
825*4882a593Smuzhiyun 	.prod_id_reg = ADIS16480_REG_PROD_ID,				\
826*4882a593Smuzhiyun 	.prod_id = (_prod_id),						\
827*4882a593Smuzhiyun 	.has_paging = true,						\
828*4882a593Smuzhiyun 	.read_delay = 5,						\
829*4882a593Smuzhiyun 	.write_delay = 5,						\
830*4882a593Smuzhiyun 	.self_test_mask = BIT(1),					\
831*4882a593Smuzhiyun 	.self_test_reg = ADIS16480_REG_GLOB_CMD,			\
832*4882a593Smuzhiyun 	.status_error_msgs = adis16480_status_error_msgs,		\
833*4882a593Smuzhiyun 	.status_error_mask = BIT(ADIS16480_DIAG_STAT_XGYRO_FAIL) |	\
834*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_YGYRO_FAIL) |			\
835*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_ZGYRO_FAIL) |			\
836*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_XACCL_FAIL) |			\
837*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_YACCL_FAIL) |			\
838*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_ZACCL_FAIL) |			\
839*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_XMAGN_FAIL) |			\
840*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_YMAGN_FAIL) |			\
841*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_ZMAGN_FAIL) |			\
842*4882a593Smuzhiyun 		BIT(ADIS16480_DIAG_STAT_BARO_FAIL),			\
843*4882a593Smuzhiyun 	.enable_irq = adis16480_enable_irq,				\
844*4882a593Smuzhiyun 	.timeouts = (_timeouts),					\
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static const struct adis_timeout adis16485_timeouts = {
848*4882a593Smuzhiyun 	.reset_ms = 560,
849*4882a593Smuzhiyun 	.sw_reset_ms = 120,
850*4882a593Smuzhiyun 	.self_test_ms = 12,
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun static const struct adis_timeout adis16480_timeouts = {
854*4882a593Smuzhiyun 	.reset_ms = 560,
855*4882a593Smuzhiyun 	.sw_reset_ms = 560,
856*4882a593Smuzhiyun 	.self_test_ms = 12,
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static const struct adis_timeout adis16495_timeouts = {
860*4882a593Smuzhiyun 	.reset_ms = 170,
861*4882a593Smuzhiyun 	.sw_reset_ms = 130,
862*4882a593Smuzhiyun 	.self_test_ms = 40,
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun static const struct adis_timeout adis16495_1_timeouts = {
866*4882a593Smuzhiyun 	.reset_ms = 250,
867*4882a593Smuzhiyun 	.sw_reset_ms = 210,
868*4882a593Smuzhiyun 	.self_test_ms = 20,
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static const struct adis16480_chip_info adis16480_chip_info[] = {
872*4882a593Smuzhiyun 	[ADIS16375] = {
873*4882a593Smuzhiyun 		.channels = adis16485_channels,
874*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
875*4882a593Smuzhiyun 		/*
876*4882a593Smuzhiyun 		 * Typically we do IIO_RAD_TO_DEGREE in the denominator, which
877*4882a593Smuzhiyun 		 * is exactly the same as IIO_DEGREE_TO_RAD in numerator, since
878*4882a593Smuzhiyun 		 * it gives better approximation. However, in this case we
879*4882a593Smuzhiyun 		 * cannot do it since it would not fit in a 32bit variable.
880*4882a593Smuzhiyun 		 */
881*4882a593Smuzhiyun 		.gyro_max_val = 22887 << 16,
882*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(300),
883*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(21973 << 16),
884*4882a593Smuzhiyun 		.accel_max_scale = 18,
885*4882a593Smuzhiyun 		.temp_scale = 5650, /* 5.65 milli degree Celsius */
886*4882a593Smuzhiyun 		.int_clk = 2460000,
887*4882a593Smuzhiyun 		.max_dec_rate = 2048,
888*4882a593Smuzhiyun 		.filter_freqs = adis16480_def_filter_freqs,
889*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16375, &adis16485_timeouts),
890*4882a593Smuzhiyun 	},
891*4882a593Smuzhiyun 	[ADIS16480] = {
892*4882a593Smuzhiyun 		.channels = adis16480_channels,
893*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16480_channels),
894*4882a593Smuzhiyun 		.gyro_max_val = 22500 << 16,
895*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(450),
896*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(12500 << 16),
897*4882a593Smuzhiyun 		.accel_max_scale = 10,
898*4882a593Smuzhiyun 		.temp_scale = 5650, /* 5.65 milli degree Celsius */
899*4882a593Smuzhiyun 		.int_clk = 2460000,
900*4882a593Smuzhiyun 		.max_dec_rate = 2048,
901*4882a593Smuzhiyun 		.filter_freqs = adis16480_def_filter_freqs,
902*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16480, &adis16480_timeouts),
903*4882a593Smuzhiyun 	},
904*4882a593Smuzhiyun 	[ADIS16485] = {
905*4882a593Smuzhiyun 		.channels = adis16485_channels,
906*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
907*4882a593Smuzhiyun 		.gyro_max_val = 22500 << 16,
908*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(450),
909*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(20000 << 16),
910*4882a593Smuzhiyun 		.accel_max_scale = 5,
911*4882a593Smuzhiyun 		.temp_scale = 5650, /* 5.65 milli degree Celsius */
912*4882a593Smuzhiyun 		.int_clk = 2460000,
913*4882a593Smuzhiyun 		.max_dec_rate = 2048,
914*4882a593Smuzhiyun 		.filter_freqs = adis16480_def_filter_freqs,
915*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16485, &adis16485_timeouts),
916*4882a593Smuzhiyun 	},
917*4882a593Smuzhiyun 	[ADIS16488] = {
918*4882a593Smuzhiyun 		.channels = adis16480_channels,
919*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16480_channels),
920*4882a593Smuzhiyun 		.gyro_max_val = 22500 << 16,
921*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(450),
922*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(22500 << 16),
923*4882a593Smuzhiyun 		.accel_max_scale = 18,
924*4882a593Smuzhiyun 		.temp_scale = 5650, /* 5.65 milli degree Celsius */
925*4882a593Smuzhiyun 		.int_clk = 2460000,
926*4882a593Smuzhiyun 		.max_dec_rate = 2048,
927*4882a593Smuzhiyun 		.filter_freqs = adis16480_def_filter_freqs,
928*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16488, &adis16485_timeouts),
929*4882a593Smuzhiyun 	},
930*4882a593Smuzhiyun 	[ADIS16490] = {
931*4882a593Smuzhiyun 		.channels = adis16485_channels,
932*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
933*4882a593Smuzhiyun 		.gyro_max_val = 20000 << 16,
934*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(100),
935*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(16000 << 16),
936*4882a593Smuzhiyun 		.accel_max_scale = 8,
937*4882a593Smuzhiyun 		.temp_scale = 14285, /* 14.285 milli degree Celsius */
938*4882a593Smuzhiyun 		.int_clk = 4250000,
939*4882a593Smuzhiyun 		.max_dec_rate = 4250,
940*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
941*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
942*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16490, &adis16495_timeouts),
943*4882a593Smuzhiyun 	},
944*4882a593Smuzhiyun 	[ADIS16495_1] = {
945*4882a593Smuzhiyun 		.channels = adis16485_channels,
946*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
947*4882a593Smuzhiyun 		.gyro_max_val = 20000 << 16,
948*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(125),
949*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(32000 << 16),
950*4882a593Smuzhiyun 		.accel_max_scale = 8,
951*4882a593Smuzhiyun 		.temp_scale = 12500, /* 12.5 milli degree Celsius */
952*4882a593Smuzhiyun 		.int_clk = 4250000,
953*4882a593Smuzhiyun 		.max_dec_rate = 4250,
954*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
955*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
956*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16495, &adis16495_1_timeouts),
957*4882a593Smuzhiyun 	},
958*4882a593Smuzhiyun 	[ADIS16495_2] = {
959*4882a593Smuzhiyun 		.channels = adis16485_channels,
960*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
961*4882a593Smuzhiyun 		.gyro_max_val = 18000 << 16,
962*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(450),
963*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(32000 << 16),
964*4882a593Smuzhiyun 		.accel_max_scale = 8,
965*4882a593Smuzhiyun 		.temp_scale = 12500, /* 12.5 milli degree Celsius */
966*4882a593Smuzhiyun 		.int_clk = 4250000,
967*4882a593Smuzhiyun 		.max_dec_rate = 4250,
968*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
969*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
970*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16495, &adis16495_1_timeouts),
971*4882a593Smuzhiyun 	},
972*4882a593Smuzhiyun 	[ADIS16495_3] = {
973*4882a593Smuzhiyun 		.channels = adis16485_channels,
974*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
975*4882a593Smuzhiyun 		.gyro_max_val = 20000 << 16,
976*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(2000),
977*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(32000 << 16),
978*4882a593Smuzhiyun 		.accel_max_scale = 8,
979*4882a593Smuzhiyun 		.temp_scale = 12500, /* 12.5 milli degree Celsius */
980*4882a593Smuzhiyun 		.int_clk = 4250000,
981*4882a593Smuzhiyun 		.max_dec_rate = 4250,
982*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
983*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
984*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16495, &adis16495_1_timeouts),
985*4882a593Smuzhiyun 	},
986*4882a593Smuzhiyun 	[ADIS16497_1] = {
987*4882a593Smuzhiyun 		.channels = adis16485_channels,
988*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
989*4882a593Smuzhiyun 		.gyro_max_val = 20000 << 16,
990*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(125),
991*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(32000 << 16),
992*4882a593Smuzhiyun 		.accel_max_scale = 40,
993*4882a593Smuzhiyun 		.temp_scale = 12500, /* 12.5 milli degree Celsius */
994*4882a593Smuzhiyun 		.int_clk = 4250000,
995*4882a593Smuzhiyun 		.max_dec_rate = 4250,
996*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
997*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
998*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16497, &adis16495_1_timeouts),
999*4882a593Smuzhiyun 	},
1000*4882a593Smuzhiyun 	[ADIS16497_2] = {
1001*4882a593Smuzhiyun 		.channels = adis16485_channels,
1002*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
1003*4882a593Smuzhiyun 		.gyro_max_val = 18000 << 16,
1004*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(450),
1005*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(32000 << 16),
1006*4882a593Smuzhiyun 		.accel_max_scale = 40,
1007*4882a593Smuzhiyun 		.temp_scale = 12500, /* 12.5 milli degree Celsius */
1008*4882a593Smuzhiyun 		.int_clk = 4250000,
1009*4882a593Smuzhiyun 		.max_dec_rate = 4250,
1010*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
1011*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
1012*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16497, &adis16495_1_timeouts),
1013*4882a593Smuzhiyun 	},
1014*4882a593Smuzhiyun 	[ADIS16497_3] = {
1015*4882a593Smuzhiyun 		.channels = adis16485_channels,
1016*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(adis16485_channels),
1017*4882a593Smuzhiyun 		.gyro_max_val = 20000 << 16,
1018*4882a593Smuzhiyun 		.gyro_max_scale = IIO_DEGREE_TO_RAD(2000),
1019*4882a593Smuzhiyun 		.accel_max_val = IIO_M_S_2_TO_G(32000 << 16),
1020*4882a593Smuzhiyun 		.accel_max_scale = 40,
1021*4882a593Smuzhiyun 		.temp_scale = 12500, /* 12.5 milli degree Celsius */
1022*4882a593Smuzhiyun 		.int_clk = 4250000,
1023*4882a593Smuzhiyun 		.max_dec_rate = 4250,
1024*4882a593Smuzhiyun 		.filter_freqs = adis16495_def_filter_freqs,
1025*4882a593Smuzhiyun 		.has_pps_clk_mode = true,
1026*4882a593Smuzhiyun 		.adis_data = ADIS16480_DATA(16497, &adis16495_1_timeouts),
1027*4882a593Smuzhiyun 	},
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun static const struct iio_info adis16480_info = {
1031*4882a593Smuzhiyun 	.read_raw = &adis16480_read_raw,
1032*4882a593Smuzhiyun 	.write_raw = &adis16480_write_raw,
1033*4882a593Smuzhiyun 	.update_scan_mode = adis_update_scan_mode,
1034*4882a593Smuzhiyun 	.debugfs_reg_access = adis_debugfs_reg_access,
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun 
adis16480_stop_device(struct iio_dev * indio_dev)1037*4882a593Smuzhiyun static int adis16480_stop_device(struct iio_dev *indio_dev)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct adis16480 *st = iio_priv(indio_dev);
1040*4882a593Smuzhiyun 	int ret;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	ret = adis_write_reg_16(&st->adis, ADIS16480_REG_SLP_CNT, BIT(9));
1043*4882a593Smuzhiyun 	if (ret)
1044*4882a593Smuzhiyun 		dev_err(&indio_dev->dev,
1045*4882a593Smuzhiyun 			"Could not power down device: %d\n", ret);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	return ret;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
adis16480_enable_irq(struct adis * adis,bool enable)1050*4882a593Smuzhiyun static int adis16480_enable_irq(struct adis *adis, bool enable)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	uint16_t val;
1053*4882a593Smuzhiyun 	int ret;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	ret = __adis_read_reg_16(adis, ADIS16480_REG_FNCTIO_CTRL, &val);
1056*4882a593Smuzhiyun 	if (ret)
1057*4882a593Smuzhiyun 		return ret;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	val &= ~ADIS16480_DRDY_EN_MSK;
1060*4882a593Smuzhiyun 	val |= ADIS16480_DRDY_EN(enable);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	return __adis_write_reg_16(adis, ADIS16480_REG_FNCTIO_CTRL, val);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun 
adis16480_config_irq_pin(struct device_node * of_node,struct adis16480 * st)1065*4882a593Smuzhiyun static int adis16480_config_irq_pin(struct device_node *of_node,
1066*4882a593Smuzhiyun 				    struct adis16480 *st)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun 	struct irq_data *desc;
1069*4882a593Smuzhiyun 	enum adis16480_int_pin pin;
1070*4882a593Smuzhiyun 	unsigned int irq_type;
1071*4882a593Smuzhiyun 	uint16_t val;
1072*4882a593Smuzhiyun 	int i, irq = 0;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	desc = irq_get_irq_data(st->adis.spi->irq);
1075*4882a593Smuzhiyun 	if (!desc) {
1076*4882a593Smuzhiyun 		dev_err(&st->adis.spi->dev, "Could not find IRQ %d\n", irq);
1077*4882a593Smuzhiyun 		return -EINVAL;
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	/* Disable data ready since the default after reset is on */
1081*4882a593Smuzhiyun 	val = ADIS16480_DRDY_EN(0);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/*
1084*4882a593Smuzhiyun 	 * Get the interrupt from the devicetre by reading the interrupt-names
1085*4882a593Smuzhiyun 	 * property. If it is not specified, use DIO1 pin as default.
1086*4882a593Smuzhiyun 	 * According to the datasheet, the factory default assigns DIO2 as data
1087*4882a593Smuzhiyun 	 * ready signal. However, in the previous versions of the driver, DIO1
1088*4882a593Smuzhiyun 	 * pin was used. So, we should leave it as is since some devices might
1089*4882a593Smuzhiyun 	 * be expecting the interrupt on the wrong physical pin.
1090*4882a593Smuzhiyun 	 */
1091*4882a593Smuzhiyun 	pin = ADIS16480_PIN_DIO1;
1092*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(adis16480_int_pin_names); i++) {
1093*4882a593Smuzhiyun 		irq = of_irq_get_byname(of_node, adis16480_int_pin_names[i]);
1094*4882a593Smuzhiyun 		if (irq > 0) {
1095*4882a593Smuzhiyun 			pin = i;
1096*4882a593Smuzhiyun 			break;
1097*4882a593Smuzhiyun 		}
1098*4882a593Smuzhiyun 	}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	val |= ADIS16480_DRDY_SEL(pin);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	/*
1103*4882a593Smuzhiyun 	 * Get the interrupt line behaviour. The data ready polarity can be
1104*4882a593Smuzhiyun 	 * configured as positive or negative, corresponding to
1105*4882a593Smuzhiyun 	 * IRQ_TYPE_EDGE_RISING or IRQ_TYPE_EDGE_FALLING respectively.
1106*4882a593Smuzhiyun 	 */
1107*4882a593Smuzhiyun 	irq_type = irqd_get_trigger_type(desc);
1108*4882a593Smuzhiyun 	if (irq_type == IRQ_TYPE_EDGE_RISING) { /* Default */
1109*4882a593Smuzhiyun 		val |= ADIS16480_DRDY_POL(1);
1110*4882a593Smuzhiyun 	} else if (irq_type == IRQ_TYPE_EDGE_FALLING) {
1111*4882a593Smuzhiyun 		val |= ADIS16480_DRDY_POL(0);
1112*4882a593Smuzhiyun 	} else {
1113*4882a593Smuzhiyun 		dev_err(&st->adis.spi->dev,
1114*4882a593Smuzhiyun 			"Invalid interrupt type 0x%x specified\n", irq_type);
1115*4882a593Smuzhiyun 		return -EINVAL;
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun 	/* Write the data ready configuration to the FNCTIO_CTRL register */
1118*4882a593Smuzhiyun 	return adis_write_reg_16(&st->adis, ADIS16480_REG_FNCTIO_CTRL, val);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
adis16480_of_get_ext_clk_pin(struct adis16480 * st,struct device_node * of_node)1121*4882a593Smuzhiyun static int adis16480_of_get_ext_clk_pin(struct adis16480 *st,
1122*4882a593Smuzhiyun 					struct device_node *of_node)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	const char *ext_clk_pin;
1125*4882a593Smuzhiyun 	enum adis16480_int_pin pin;
1126*4882a593Smuzhiyun 	int i;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	pin = ADIS16480_PIN_DIO2;
1129*4882a593Smuzhiyun 	if (of_property_read_string(of_node, "adi,ext-clk-pin", &ext_clk_pin))
1130*4882a593Smuzhiyun 		goto clk_input_not_found;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(adis16480_int_pin_names); i++) {
1133*4882a593Smuzhiyun 		if (strcasecmp(ext_clk_pin, adis16480_int_pin_names[i]) == 0)
1134*4882a593Smuzhiyun 			return i;
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun clk_input_not_found:
1138*4882a593Smuzhiyun 	dev_info(&st->adis.spi->dev,
1139*4882a593Smuzhiyun 		"clk input line not specified, using DIO2\n");
1140*4882a593Smuzhiyun 	return pin;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
adis16480_ext_clk_config(struct adis16480 * st,struct device_node * of_node,bool enable)1143*4882a593Smuzhiyun static int adis16480_ext_clk_config(struct adis16480 *st,
1144*4882a593Smuzhiyun 				    struct device_node *of_node,
1145*4882a593Smuzhiyun 				    bool enable)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	unsigned int mode, mask;
1148*4882a593Smuzhiyun 	enum adis16480_int_pin pin;
1149*4882a593Smuzhiyun 	uint16_t val;
1150*4882a593Smuzhiyun 	int ret;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	ret = adis_read_reg_16(&st->adis, ADIS16480_REG_FNCTIO_CTRL, &val);
1153*4882a593Smuzhiyun 	if (ret)
1154*4882a593Smuzhiyun 		return ret;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	pin = adis16480_of_get_ext_clk_pin(st, of_node);
1157*4882a593Smuzhiyun 	/*
1158*4882a593Smuzhiyun 	 * Each DIOx pin supports only one function at a time. When a single pin
1159*4882a593Smuzhiyun 	 * has two assignments, the enable bit for a lower priority function
1160*4882a593Smuzhiyun 	 * automatically resets to zero (disabling the lower priority function).
1161*4882a593Smuzhiyun 	 */
1162*4882a593Smuzhiyun 	if (pin == ADIS16480_DRDY_SEL(val))
1163*4882a593Smuzhiyun 		dev_warn(&st->adis.spi->dev,
1164*4882a593Smuzhiyun 			"DIO%x pin supports only one function at a time\n",
1165*4882a593Smuzhiyun 			pin + 1);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	mode = ADIS16480_SYNC_EN(enable) | ADIS16480_SYNC_SEL(pin);
1168*4882a593Smuzhiyun 	mask = ADIS16480_SYNC_EN_MSK | ADIS16480_SYNC_SEL_MSK;
1169*4882a593Smuzhiyun 	/* Only ADIS1649x devices support pps ext clock mode */
1170*4882a593Smuzhiyun 	if (st->chip_info->has_pps_clk_mode) {
1171*4882a593Smuzhiyun 		mode |= ADIS16480_SYNC_MODE(st->clk_mode);
1172*4882a593Smuzhiyun 		mask |= ADIS16480_SYNC_MODE_MSK;
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	val &= ~mask;
1176*4882a593Smuzhiyun 	val |= mode;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	ret = adis_write_reg_16(&st->adis, ADIS16480_REG_FNCTIO_CTRL, val);
1179*4882a593Smuzhiyun 	if (ret)
1180*4882a593Smuzhiyun 		return ret;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	return clk_prepare_enable(st->ext_clk);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun 
adis16480_get_ext_clocks(struct adis16480 * st)1185*4882a593Smuzhiyun static int adis16480_get_ext_clocks(struct adis16480 *st)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	st->clk_mode = ADIS16480_CLK_INT;
1188*4882a593Smuzhiyun 	st->ext_clk = devm_clk_get(&st->adis.spi->dev, "sync");
1189*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(st->ext_clk)) {
1190*4882a593Smuzhiyun 		st->clk_mode = ADIS16480_CLK_SYNC;
1191*4882a593Smuzhiyun 		return 0;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (PTR_ERR(st->ext_clk) != -ENOENT) {
1195*4882a593Smuzhiyun 		dev_err(&st->adis.spi->dev, "failed to get ext clk\n");
1196*4882a593Smuzhiyun 		return PTR_ERR(st->ext_clk);
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (st->chip_info->has_pps_clk_mode) {
1200*4882a593Smuzhiyun 		st->ext_clk = devm_clk_get(&st->adis.spi->dev, "pps");
1201*4882a593Smuzhiyun 		if (!IS_ERR_OR_NULL(st->ext_clk)) {
1202*4882a593Smuzhiyun 			st->clk_mode = ADIS16480_CLK_PPS;
1203*4882a593Smuzhiyun 			return 0;
1204*4882a593Smuzhiyun 		}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		if (PTR_ERR(st->ext_clk) != -ENOENT) {
1207*4882a593Smuzhiyun 			dev_err(&st->adis.spi->dev, "failed to get ext clk\n");
1208*4882a593Smuzhiyun 			return PTR_ERR(st->ext_clk);
1209*4882a593Smuzhiyun 		}
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
adis16480_stop(void * data)1215*4882a593Smuzhiyun static void adis16480_stop(void *data)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	adis16480_stop_device(data);
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
adis16480_clk_disable(void * data)1220*4882a593Smuzhiyun static void adis16480_clk_disable(void *data)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun 	clk_disable_unprepare(data);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
adis16480_probe(struct spi_device * spi)1225*4882a593Smuzhiyun static int adis16480_probe(struct spi_device *spi)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	const struct spi_device_id *id = spi_get_device_id(spi);
1228*4882a593Smuzhiyun 	const struct adis_data *adis16480_data;
1229*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
1230*4882a593Smuzhiyun 	struct adis16480 *st;
1231*4882a593Smuzhiyun 	int ret;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
1234*4882a593Smuzhiyun 	if (indio_dev == NULL)
1235*4882a593Smuzhiyun 		return -ENOMEM;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	spi_set_drvdata(spi, indio_dev);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	st = iio_priv(indio_dev);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	st->chip_info = &adis16480_chip_info[id->driver_data];
1242*4882a593Smuzhiyun 	indio_dev->name = spi_get_device_id(spi)->name;
1243*4882a593Smuzhiyun 	indio_dev->channels = st->chip_info->channels;
1244*4882a593Smuzhiyun 	indio_dev->num_channels = st->chip_info->num_channels;
1245*4882a593Smuzhiyun 	indio_dev->info = &adis16480_info;
1246*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	adis16480_data = &st->chip_info->adis_data;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	ret = adis_init(&st->adis, indio_dev, spi, adis16480_data);
1251*4882a593Smuzhiyun 	if (ret)
1252*4882a593Smuzhiyun 		return ret;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	ret = __adis_initial_startup(&st->adis);
1255*4882a593Smuzhiyun 	if (ret)
1256*4882a593Smuzhiyun 		return ret;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(&spi->dev, adis16480_stop, indio_dev);
1259*4882a593Smuzhiyun 	if (ret)
1260*4882a593Smuzhiyun 		return ret;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	ret = adis16480_config_irq_pin(spi->dev.of_node, st);
1263*4882a593Smuzhiyun 	if (ret)
1264*4882a593Smuzhiyun 		return ret;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	ret = adis16480_get_ext_clocks(st);
1267*4882a593Smuzhiyun 	if (ret)
1268*4882a593Smuzhiyun 		return ret;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(st->ext_clk)) {
1271*4882a593Smuzhiyun 		ret = adis16480_ext_clk_config(st, spi->dev.of_node, true);
1272*4882a593Smuzhiyun 		if (ret)
1273*4882a593Smuzhiyun 			return ret;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 		ret = devm_add_action_or_reset(&spi->dev, adis16480_clk_disable, st->ext_clk);
1276*4882a593Smuzhiyun 		if (ret)
1277*4882a593Smuzhiyun 			return ret;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 		st->clk_freq = clk_get_rate(st->ext_clk);
1280*4882a593Smuzhiyun 		st->clk_freq *= 1000; /* micro */
1281*4882a593Smuzhiyun 	} else {
1282*4882a593Smuzhiyun 		st->clk_freq = st->chip_info->int_clk;
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	ret = devm_adis_setup_buffer_and_trigger(&st->adis, indio_dev, NULL);
1286*4882a593Smuzhiyun 	if (ret)
1287*4882a593Smuzhiyun 		return ret;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	ret = devm_iio_device_register(&spi->dev, indio_dev);
1290*4882a593Smuzhiyun 	if (ret)
1291*4882a593Smuzhiyun 		return ret;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	adis16480_debugfs_init(indio_dev);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	return 0;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun static const struct spi_device_id adis16480_ids[] = {
1299*4882a593Smuzhiyun 	{ "adis16375", ADIS16375 },
1300*4882a593Smuzhiyun 	{ "adis16480", ADIS16480 },
1301*4882a593Smuzhiyun 	{ "adis16485", ADIS16485 },
1302*4882a593Smuzhiyun 	{ "adis16488", ADIS16488 },
1303*4882a593Smuzhiyun 	{ "adis16490", ADIS16490 },
1304*4882a593Smuzhiyun 	{ "adis16495-1", ADIS16495_1 },
1305*4882a593Smuzhiyun 	{ "adis16495-2", ADIS16495_2 },
1306*4882a593Smuzhiyun 	{ "adis16495-3", ADIS16495_3 },
1307*4882a593Smuzhiyun 	{ "adis16497-1", ADIS16497_1 },
1308*4882a593Smuzhiyun 	{ "adis16497-2", ADIS16497_2 },
1309*4882a593Smuzhiyun 	{ "adis16497-3", ADIS16497_3 },
1310*4882a593Smuzhiyun 	{ }
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, adis16480_ids);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun static const struct of_device_id adis16480_of_match[] = {
1315*4882a593Smuzhiyun 	{ .compatible = "adi,adis16375" },
1316*4882a593Smuzhiyun 	{ .compatible = "adi,adis16480" },
1317*4882a593Smuzhiyun 	{ .compatible = "adi,adis16485" },
1318*4882a593Smuzhiyun 	{ .compatible = "adi,adis16488" },
1319*4882a593Smuzhiyun 	{ .compatible = "adi,adis16490" },
1320*4882a593Smuzhiyun 	{ .compatible = "adi,adis16495-1" },
1321*4882a593Smuzhiyun 	{ .compatible = "adi,adis16495-2" },
1322*4882a593Smuzhiyun 	{ .compatible = "adi,adis16495-3" },
1323*4882a593Smuzhiyun 	{ .compatible = "adi,adis16497-1" },
1324*4882a593Smuzhiyun 	{ .compatible = "adi,adis16497-2" },
1325*4882a593Smuzhiyun 	{ .compatible = "adi,adis16497-3" },
1326*4882a593Smuzhiyun 	{ },
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adis16480_of_match);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun static struct spi_driver adis16480_driver = {
1331*4882a593Smuzhiyun 	.driver = {
1332*4882a593Smuzhiyun 		.name = "adis16480",
1333*4882a593Smuzhiyun 		.of_match_table = adis16480_of_match,
1334*4882a593Smuzhiyun 	},
1335*4882a593Smuzhiyun 	.id_table = adis16480_ids,
1336*4882a593Smuzhiyun 	.probe = adis16480_probe,
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun module_spi_driver(adis16480_driver);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
1341*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADIS16480 IMU driver");
1342*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1343