1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ADF4350/ADF4351 SPI Wideband Synthesizer driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2012-2013 Analog Devices Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/sysfs.h>
12*4882a593Smuzhiyun #include <linux/spi/spi.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/gcd.h>
17*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
18*4882a593Smuzhiyun #include <asm/div64.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/iio/iio.h>
23*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
24*4882a593Smuzhiyun #include <linux/iio/frequency/adf4350.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun ADF4350_FREQ,
28*4882a593Smuzhiyun ADF4350_FREQ_REFIN,
29*4882a593Smuzhiyun ADF4350_FREQ_RESOLUTION,
30*4882a593Smuzhiyun ADF4350_PWRDOWN,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct adf4350_state {
34*4882a593Smuzhiyun struct spi_device *spi;
35*4882a593Smuzhiyun struct regulator *reg;
36*4882a593Smuzhiyun struct gpio_desc *lock_detect_gpiod;
37*4882a593Smuzhiyun struct adf4350_platform_data *pdata;
38*4882a593Smuzhiyun struct clk *clk;
39*4882a593Smuzhiyun unsigned long clkin;
40*4882a593Smuzhiyun unsigned long chspc; /* Channel Spacing */
41*4882a593Smuzhiyun unsigned long fpfd; /* Phase Frequency Detector */
42*4882a593Smuzhiyun unsigned long min_out_freq;
43*4882a593Smuzhiyun unsigned r0_fract;
44*4882a593Smuzhiyun unsigned r0_int;
45*4882a593Smuzhiyun unsigned r1_mod;
46*4882a593Smuzhiyun unsigned r4_rf_div_sel;
47*4882a593Smuzhiyun unsigned long regs[6];
48*4882a593Smuzhiyun unsigned long regs_hw[6];
49*4882a593Smuzhiyun unsigned long long freq_req;
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * Lock to protect the state of the device from potential concurrent
52*4882a593Smuzhiyun * writes. The device is configured via a sequence of SPI writes,
53*4882a593Smuzhiyun * and this lock is meant to prevent the start of another sequence
54*4882a593Smuzhiyun * before another one has finished.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun struct mutex lock;
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * DMA (thus cache coherency maintenance) requires the
59*4882a593Smuzhiyun * transfer buffers to live in their own cache lines.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun __be32 val ____cacheline_aligned;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct adf4350_platform_data default_pdata = {
65*4882a593Smuzhiyun .channel_spacing = 10000,
66*4882a593Smuzhiyun .r2_user_settings = ADF4350_REG2_PD_POLARITY_POS |
67*4882a593Smuzhiyun ADF4350_REG2_CHARGE_PUMP_CURR_uA(2500),
68*4882a593Smuzhiyun .r3_user_settings = ADF4350_REG3_12BIT_CLKDIV_MODE(0),
69*4882a593Smuzhiyun .r4_user_settings = ADF4350_REG4_OUTPUT_PWR(3) |
70*4882a593Smuzhiyun ADF4350_REG4_MUTE_TILL_LOCK_EN,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
adf4350_sync_config(struct adf4350_state * st)73*4882a593Smuzhiyun static int adf4350_sync_config(struct adf4350_state *st)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int ret, i, doublebuf = 0;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun for (i = ADF4350_REG5; i >= ADF4350_REG0; i--) {
78*4882a593Smuzhiyun if ((st->regs_hw[i] != st->regs[i]) ||
79*4882a593Smuzhiyun ((i == ADF4350_REG0) && doublebuf)) {
80*4882a593Smuzhiyun switch (i) {
81*4882a593Smuzhiyun case ADF4350_REG1:
82*4882a593Smuzhiyun case ADF4350_REG4:
83*4882a593Smuzhiyun doublebuf = 1;
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun st->val = cpu_to_be32(st->regs[i] | i);
88*4882a593Smuzhiyun ret = spi_write(st->spi, &st->val, 4);
89*4882a593Smuzhiyun if (ret < 0)
90*4882a593Smuzhiyun return ret;
91*4882a593Smuzhiyun st->regs_hw[i] = st->regs[i];
92*4882a593Smuzhiyun dev_dbg(&st->spi->dev, "[%d] 0x%X\n",
93*4882a593Smuzhiyun i, (u32)st->regs[i] | i);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
adf4350_reg_access(struct iio_dev * indio_dev,unsigned reg,unsigned writeval,unsigned * readval)99*4882a593Smuzhiyun static int adf4350_reg_access(struct iio_dev *indio_dev,
100*4882a593Smuzhiyun unsigned reg, unsigned writeval,
101*4882a593Smuzhiyun unsigned *readval)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct adf4350_state *st = iio_priv(indio_dev);
104*4882a593Smuzhiyun int ret;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (reg > ADF4350_REG5)
107*4882a593Smuzhiyun return -EINVAL;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun mutex_lock(&st->lock);
110*4882a593Smuzhiyun if (readval == NULL) {
111*4882a593Smuzhiyun st->regs[reg] = writeval & ~(BIT(0) | BIT(1) | BIT(2));
112*4882a593Smuzhiyun ret = adf4350_sync_config(st);
113*4882a593Smuzhiyun } else {
114*4882a593Smuzhiyun *readval = st->regs_hw[reg];
115*4882a593Smuzhiyun ret = 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun mutex_unlock(&st->lock);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
adf4350_tune_r_cnt(struct adf4350_state * st,unsigned short r_cnt)122*4882a593Smuzhiyun static int adf4350_tune_r_cnt(struct adf4350_state *st, unsigned short r_cnt)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct adf4350_platform_data *pdata = st->pdata;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun do {
127*4882a593Smuzhiyun r_cnt++;
128*4882a593Smuzhiyun st->fpfd = (st->clkin * (pdata->ref_doubler_en ? 2 : 1)) /
129*4882a593Smuzhiyun (r_cnt * (pdata->ref_div2_en ? 2 : 1));
130*4882a593Smuzhiyun } while (st->fpfd > ADF4350_MAX_FREQ_PFD);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return r_cnt;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
adf4350_set_freq(struct adf4350_state * st,unsigned long long freq)135*4882a593Smuzhiyun static int adf4350_set_freq(struct adf4350_state *st, unsigned long long freq)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct adf4350_platform_data *pdata = st->pdata;
138*4882a593Smuzhiyun u64 tmp;
139*4882a593Smuzhiyun u32 div_gcd, prescaler, chspc;
140*4882a593Smuzhiyun u16 mdiv, r_cnt = 0;
141*4882a593Smuzhiyun u8 band_sel_div;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (freq > ADF4350_MAX_OUT_FREQ || freq < st->min_out_freq)
144*4882a593Smuzhiyun return -EINVAL;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (freq > ADF4350_MAX_FREQ_45_PRESC) {
147*4882a593Smuzhiyun prescaler = ADF4350_REG1_PRESCALER;
148*4882a593Smuzhiyun mdiv = 75;
149*4882a593Smuzhiyun } else {
150*4882a593Smuzhiyun prescaler = 0;
151*4882a593Smuzhiyun mdiv = 23;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun st->r4_rf_div_sel = 0;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun while (freq < ADF4350_MIN_VCO_FREQ) {
157*4882a593Smuzhiyun freq <<= 1;
158*4882a593Smuzhiyun st->r4_rf_div_sel++;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Allow a predefined reference division factor
163*4882a593Smuzhiyun * if not set, compute our own
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun if (pdata->ref_div_factor)
166*4882a593Smuzhiyun r_cnt = pdata->ref_div_factor - 1;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun chspc = st->chspc;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun do {
171*4882a593Smuzhiyun do {
172*4882a593Smuzhiyun do {
173*4882a593Smuzhiyun r_cnt = adf4350_tune_r_cnt(st, r_cnt);
174*4882a593Smuzhiyun st->r1_mod = st->fpfd / chspc;
175*4882a593Smuzhiyun if (r_cnt > ADF4350_MAX_R_CNT) {
176*4882a593Smuzhiyun /* try higher spacing values */
177*4882a593Smuzhiyun chspc++;
178*4882a593Smuzhiyun r_cnt = 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun } while ((st->r1_mod > ADF4350_MAX_MODULUS) && r_cnt);
181*4882a593Smuzhiyun } while (r_cnt == 0);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun tmp = freq * (u64)st->r1_mod + (st->fpfd >> 1);
184*4882a593Smuzhiyun do_div(tmp, st->fpfd); /* Div round closest (n + d/2)/d */
185*4882a593Smuzhiyun st->r0_fract = do_div(tmp, st->r1_mod);
186*4882a593Smuzhiyun st->r0_int = tmp;
187*4882a593Smuzhiyun } while (mdiv > st->r0_int);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun band_sel_div = DIV_ROUND_UP(st->fpfd, ADF4350_MAX_BANDSEL_CLK);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (st->r0_fract && st->r1_mod) {
192*4882a593Smuzhiyun div_gcd = gcd(st->r1_mod, st->r0_fract);
193*4882a593Smuzhiyun st->r1_mod /= div_gcd;
194*4882a593Smuzhiyun st->r0_fract /= div_gcd;
195*4882a593Smuzhiyun } else {
196*4882a593Smuzhiyun st->r0_fract = 0;
197*4882a593Smuzhiyun st->r1_mod = 1;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun dev_dbg(&st->spi->dev, "VCO: %llu Hz, PFD %lu Hz\n"
201*4882a593Smuzhiyun "REF_DIV %d, R0_INT %d, R0_FRACT %d\n"
202*4882a593Smuzhiyun "R1_MOD %d, RF_DIV %d\nPRESCALER %s, BAND_SEL_DIV %d\n",
203*4882a593Smuzhiyun freq, st->fpfd, r_cnt, st->r0_int, st->r0_fract, st->r1_mod,
204*4882a593Smuzhiyun 1 << st->r4_rf_div_sel, prescaler ? "8/9" : "4/5",
205*4882a593Smuzhiyun band_sel_div);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun st->regs[ADF4350_REG0] = ADF4350_REG0_INT(st->r0_int) |
208*4882a593Smuzhiyun ADF4350_REG0_FRACT(st->r0_fract);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun st->regs[ADF4350_REG1] = ADF4350_REG1_PHASE(1) |
211*4882a593Smuzhiyun ADF4350_REG1_MOD(st->r1_mod) |
212*4882a593Smuzhiyun prescaler;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun st->regs[ADF4350_REG2] =
215*4882a593Smuzhiyun ADF4350_REG2_10BIT_R_CNT(r_cnt) |
216*4882a593Smuzhiyun ADF4350_REG2_DOUBLE_BUFF_EN |
217*4882a593Smuzhiyun (pdata->ref_doubler_en ? ADF4350_REG2_RMULT2_EN : 0) |
218*4882a593Smuzhiyun (pdata->ref_div2_en ? ADF4350_REG2_RDIV2_EN : 0) |
219*4882a593Smuzhiyun (pdata->r2_user_settings & (ADF4350_REG2_PD_POLARITY_POS |
220*4882a593Smuzhiyun ADF4350_REG2_LDP_6ns | ADF4350_REG2_LDF_INT_N |
221*4882a593Smuzhiyun ADF4350_REG2_CHARGE_PUMP_CURR_uA(5000) |
222*4882a593Smuzhiyun ADF4350_REG2_MUXOUT(0x7) | ADF4350_REG2_NOISE_MODE(0x3)));
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun st->regs[ADF4350_REG3] = pdata->r3_user_settings &
225*4882a593Smuzhiyun (ADF4350_REG3_12BIT_CLKDIV(0xFFF) |
226*4882a593Smuzhiyun ADF4350_REG3_12BIT_CLKDIV_MODE(0x3) |
227*4882a593Smuzhiyun ADF4350_REG3_12BIT_CSR_EN |
228*4882a593Smuzhiyun ADF4351_REG3_CHARGE_CANCELLATION_EN |
229*4882a593Smuzhiyun ADF4351_REG3_ANTI_BACKLASH_3ns_EN |
230*4882a593Smuzhiyun ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun st->regs[ADF4350_REG4] =
233*4882a593Smuzhiyun ADF4350_REG4_FEEDBACK_FUND |
234*4882a593Smuzhiyun ADF4350_REG4_RF_DIV_SEL(st->r4_rf_div_sel) |
235*4882a593Smuzhiyun ADF4350_REG4_8BIT_BAND_SEL_CLKDIV(band_sel_div) |
236*4882a593Smuzhiyun ADF4350_REG4_RF_OUT_EN |
237*4882a593Smuzhiyun (pdata->r4_user_settings &
238*4882a593Smuzhiyun (ADF4350_REG4_OUTPUT_PWR(0x3) |
239*4882a593Smuzhiyun ADF4350_REG4_AUX_OUTPUT_PWR(0x3) |
240*4882a593Smuzhiyun ADF4350_REG4_AUX_OUTPUT_EN |
241*4882a593Smuzhiyun ADF4350_REG4_AUX_OUTPUT_FUND |
242*4882a593Smuzhiyun ADF4350_REG4_MUTE_TILL_LOCK_EN));
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun st->regs[ADF4350_REG5] = ADF4350_REG5_LD_PIN_MODE_DIGITAL;
245*4882a593Smuzhiyun st->freq_req = freq;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return adf4350_sync_config(st);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
adf4350_write(struct iio_dev * indio_dev,uintptr_t private,const struct iio_chan_spec * chan,const char * buf,size_t len)250*4882a593Smuzhiyun static ssize_t adf4350_write(struct iio_dev *indio_dev,
251*4882a593Smuzhiyun uintptr_t private,
252*4882a593Smuzhiyun const struct iio_chan_spec *chan,
253*4882a593Smuzhiyun const char *buf, size_t len)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct adf4350_state *st = iio_priv(indio_dev);
256*4882a593Smuzhiyun unsigned long long readin;
257*4882a593Smuzhiyun unsigned long tmp;
258*4882a593Smuzhiyun int ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ret = kstrtoull(buf, 10, &readin);
261*4882a593Smuzhiyun if (ret)
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mutex_lock(&st->lock);
265*4882a593Smuzhiyun switch ((u32)private) {
266*4882a593Smuzhiyun case ADF4350_FREQ:
267*4882a593Smuzhiyun ret = adf4350_set_freq(st, readin);
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun case ADF4350_FREQ_REFIN:
270*4882a593Smuzhiyun if (readin > ADF4350_MAX_FREQ_REFIN) {
271*4882a593Smuzhiyun ret = -EINVAL;
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (st->clk) {
276*4882a593Smuzhiyun tmp = clk_round_rate(st->clk, readin);
277*4882a593Smuzhiyun if (tmp != readin) {
278*4882a593Smuzhiyun ret = -EINVAL;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun ret = clk_set_rate(st->clk, tmp);
282*4882a593Smuzhiyun if (ret < 0)
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun st->clkin = readin;
286*4882a593Smuzhiyun ret = adf4350_set_freq(st, st->freq_req);
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case ADF4350_FREQ_RESOLUTION:
289*4882a593Smuzhiyun if (readin == 0)
290*4882a593Smuzhiyun ret = -EINVAL;
291*4882a593Smuzhiyun else
292*4882a593Smuzhiyun st->chspc = readin;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun case ADF4350_PWRDOWN:
295*4882a593Smuzhiyun if (readin)
296*4882a593Smuzhiyun st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
297*4882a593Smuzhiyun else
298*4882a593Smuzhiyun st->regs[ADF4350_REG2] &= ~ADF4350_REG2_POWER_DOWN_EN;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun adf4350_sync_config(st);
301*4882a593Smuzhiyun break;
302*4882a593Smuzhiyun default:
303*4882a593Smuzhiyun ret = -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun mutex_unlock(&st->lock);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return ret ? ret : len;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
adf4350_read(struct iio_dev * indio_dev,uintptr_t private,const struct iio_chan_spec * chan,char * buf)310*4882a593Smuzhiyun static ssize_t adf4350_read(struct iio_dev *indio_dev,
311*4882a593Smuzhiyun uintptr_t private,
312*4882a593Smuzhiyun const struct iio_chan_spec *chan,
313*4882a593Smuzhiyun char *buf)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct adf4350_state *st = iio_priv(indio_dev);
316*4882a593Smuzhiyun unsigned long long val;
317*4882a593Smuzhiyun int ret = 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun mutex_lock(&st->lock);
320*4882a593Smuzhiyun switch ((u32)private) {
321*4882a593Smuzhiyun case ADF4350_FREQ:
322*4882a593Smuzhiyun val = (u64)((st->r0_int * st->r1_mod) + st->r0_fract) *
323*4882a593Smuzhiyun (u64)st->fpfd;
324*4882a593Smuzhiyun do_div(val, st->r1_mod * (1 << st->r4_rf_div_sel));
325*4882a593Smuzhiyun /* PLL unlocked? return error */
326*4882a593Smuzhiyun if (st->lock_detect_gpiod)
327*4882a593Smuzhiyun if (!gpiod_get_value(st->lock_detect_gpiod)) {
328*4882a593Smuzhiyun dev_dbg(&st->spi->dev, "PLL un-locked\n");
329*4882a593Smuzhiyun ret = -EBUSY;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case ADF4350_FREQ_REFIN:
333*4882a593Smuzhiyun if (st->clk)
334*4882a593Smuzhiyun st->clkin = clk_get_rate(st->clk);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun val = st->clkin;
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun case ADF4350_FREQ_RESOLUTION:
339*4882a593Smuzhiyun val = st->chspc;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case ADF4350_PWRDOWN:
342*4882a593Smuzhiyun val = !!(st->regs[ADF4350_REG2] & ADF4350_REG2_POWER_DOWN_EN);
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun default:
345*4882a593Smuzhiyun ret = -EINVAL;
346*4882a593Smuzhiyun val = 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun mutex_unlock(&st->lock);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return ret < 0 ? ret : sprintf(buf, "%llu\n", val);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun #define _ADF4350_EXT_INFO(_name, _ident) { \
354*4882a593Smuzhiyun .name = _name, \
355*4882a593Smuzhiyun .read = adf4350_read, \
356*4882a593Smuzhiyun .write = adf4350_write, \
357*4882a593Smuzhiyun .private = _ident, \
358*4882a593Smuzhiyun .shared = IIO_SEPARATE, \
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info adf4350_ext_info[] = {
362*4882a593Smuzhiyun /* Ideally we use IIO_CHAN_INFO_FREQUENCY, but there are
363*4882a593Smuzhiyun * values > 2^32 in order to support the entire frequency range
364*4882a593Smuzhiyun * in Hz. Using scale is a bit ugly.
365*4882a593Smuzhiyun */
366*4882a593Smuzhiyun _ADF4350_EXT_INFO("frequency", ADF4350_FREQ),
367*4882a593Smuzhiyun _ADF4350_EXT_INFO("frequency_resolution", ADF4350_FREQ_RESOLUTION),
368*4882a593Smuzhiyun _ADF4350_EXT_INFO("refin_frequency", ADF4350_FREQ_REFIN),
369*4882a593Smuzhiyun _ADF4350_EXT_INFO("powerdown", ADF4350_PWRDOWN),
370*4882a593Smuzhiyun { },
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static const struct iio_chan_spec adf4350_chan = {
374*4882a593Smuzhiyun .type = IIO_ALTVOLTAGE,
375*4882a593Smuzhiyun .indexed = 1,
376*4882a593Smuzhiyun .output = 1,
377*4882a593Smuzhiyun .ext_info = adf4350_ext_info,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static const struct iio_info adf4350_info = {
381*4882a593Smuzhiyun .debugfs_reg_access = &adf4350_reg_access,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #ifdef CONFIG_OF
adf4350_parse_dt(struct device * dev)385*4882a593Smuzhiyun static struct adf4350_platform_data *adf4350_parse_dt(struct device *dev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct device_node *np = dev->of_node;
388*4882a593Smuzhiyun struct adf4350_platform_data *pdata;
389*4882a593Smuzhiyun unsigned int tmp;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
392*4882a593Smuzhiyun if (!pdata)
393*4882a593Smuzhiyun return NULL;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun snprintf(&pdata->name[0], SPI_NAME_SIZE - 1, "%pOFn", np);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun tmp = 10000;
398*4882a593Smuzhiyun of_property_read_u32(np, "adi,channel-spacing", &tmp);
399*4882a593Smuzhiyun pdata->channel_spacing = tmp;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun tmp = 0;
402*4882a593Smuzhiyun of_property_read_u32(np, "adi,power-up-frequency", &tmp);
403*4882a593Smuzhiyun pdata->power_up_frequency = tmp;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun tmp = 0;
406*4882a593Smuzhiyun of_property_read_u32(np, "adi,reference-div-factor", &tmp);
407*4882a593Smuzhiyun pdata->ref_div_factor = tmp;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun pdata->ref_doubler_en = of_property_read_bool(np,
410*4882a593Smuzhiyun "adi,reference-doubler-enable");
411*4882a593Smuzhiyun pdata->ref_div2_en = of_property_read_bool(np,
412*4882a593Smuzhiyun "adi,reference-div2-enable");
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* r2_user_settings */
415*4882a593Smuzhiyun pdata->r2_user_settings = of_property_read_bool(np,
416*4882a593Smuzhiyun "adi,phase-detector-polarity-positive-enable") ?
417*4882a593Smuzhiyun ADF4350_REG2_PD_POLARITY_POS : 0;
418*4882a593Smuzhiyun pdata->r2_user_settings |= of_property_read_bool(np,
419*4882a593Smuzhiyun "adi,lock-detect-precision-6ns-enable") ?
420*4882a593Smuzhiyun ADF4350_REG2_LDP_6ns : 0;
421*4882a593Smuzhiyun pdata->r2_user_settings |= of_property_read_bool(np,
422*4882a593Smuzhiyun "adi,lock-detect-function-integer-n-enable") ?
423*4882a593Smuzhiyun ADF4350_REG2_LDF_INT_N : 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun tmp = 2500;
426*4882a593Smuzhiyun of_property_read_u32(np, "adi,charge-pump-current", &tmp);
427*4882a593Smuzhiyun pdata->r2_user_settings |= ADF4350_REG2_CHARGE_PUMP_CURR_uA(tmp);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun tmp = 0;
430*4882a593Smuzhiyun of_property_read_u32(np, "adi,muxout-select", &tmp);
431*4882a593Smuzhiyun pdata->r2_user_settings |= ADF4350_REG2_MUXOUT(tmp);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun pdata->r2_user_settings |= of_property_read_bool(np,
434*4882a593Smuzhiyun "adi,low-spur-mode-enable") ?
435*4882a593Smuzhiyun ADF4350_REG2_NOISE_MODE(0x3) : 0;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* r3_user_settings */
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun pdata->r3_user_settings = of_property_read_bool(np,
440*4882a593Smuzhiyun "adi,cycle-slip-reduction-enable") ?
441*4882a593Smuzhiyun ADF4350_REG3_12BIT_CSR_EN : 0;
442*4882a593Smuzhiyun pdata->r3_user_settings |= of_property_read_bool(np,
443*4882a593Smuzhiyun "adi,charge-cancellation-enable") ?
444*4882a593Smuzhiyun ADF4351_REG3_CHARGE_CANCELLATION_EN : 0;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun pdata->r3_user_settings |= of_property_read_bool(np,
447*4882a593Smuzhiyun "adi,anti-backlash-3ns-enable") ?
448*4882a593Smuzhiyun ADF4351_REG3_ANTI_BACKLASH_3ns_EN : 0;
449*4882a593Smuzhiyun pdata->r3_user_settings |= of_property_read_bool(np,
450*4882a593Smuzhiyun "adi,band-select-clock-mode-high-enable") ?
451*4882a593Smuzhiyun ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH : 0;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun tmp = 0;
454*4882a593Smuzhiyun of_property_read_u32(np, "adi,12bit-clk-divider", &tmp);
455*4882a593Smuzhiyun pdata->r3_user_settings |= ADF4350_REG3_12BIT_CLKDIV(tmp);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun tmp = 0;
458*4882a593Smuzhiyun of_property_read_u32(np, "adi,clk-divider-mode", &tmp);
459*4882a593Smuzhiyun pdata->r3_user_settings |= ADF4350_REG3_12BIT_CLKDIV_MODE(tmp);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* r4_user_settings */
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun pdata->r4_user_settings = of_property_read_bool(np,
464*4882a593Smuzhiyun "adi,aux-output-enable") ?
465*4882a593Smuzhiyun ADF4350_REG4_AUX_OUTPUT_EN : 0;
466*4882a593Smuzhiyun pdata->r4_user_settings |= of_property_read_bool(np,
467*4882a593Smuzhiyun "adi,aux-output-fundamental-enable") ?
468*4882a593Smuzhiyun ADF4350_REG4_AUX_OUTPUT_FUND : 0;
469*4882a593Smuzhiyun pdata->r4_user_settings |= of_property_read_bool(np,
470*4882a593Smuzhiyun "adi,mute-till-lock-enable") ?
471*4882a593Smuzhiyun ADF4350_REG4_MUTE_TILL_LOCK_EN : 0;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun tmp = 0;
474*4882a593Smuzhiyun of_property_read_u32(np, "adi,output-power", &tmp);
475*4882a593Smuzhiyun pdata->r4_user_settings |= ADF4350_REG4_OUTPUT_PWR(tmp);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun tmp = 0;
478*4882a593Smuzhiyun of_property_read_u32(np, "adi,aux-output-power", &tmp);
479*4882a593Smuzhiyun pdata->r4_user_settings |= ADF4350_REG4_AUX_OUTPUT_PWR(tmp);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return pdata;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun #else
484*4882a593Smuzhiyun static
adf4350_parse_dt(struct device * dev)485*4882a593Smuzhiyun struct adf4350_platform_data *adf4350_parse_dt(struct device *dev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun return NULL;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun
adf4350_probe(struct spi_device * spi)491*4882a593Smuzhiyun static int adf4350_probe(struct spi_device *spi)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct adf4350_platform_data *pdata;
494*4882a593Smuzhiyun struct iio_dev *indio_dev;
495*4882a593Smuzhiyun struct adf4350_state *st;
496*4882a593Smuzhiyun struct clk *clk = NULL;
497*4882a593Smuzhiyun int ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (spi->dev.of_node) {
500*4882a593Smuzhiyun pdata = adf4350_parse_dt(&spi->dev);
501*4882a593Smuzhiyun if (pdata == NULL)
502*4882a593Smuzhiyun return -EINVAL;
503*4882a593Smuzhiyun } else {
504*4882a593Smuzhiyun pdata = spi->dev.platform_data;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (!pdata) {
508*4882a593Smuzhiyun dev_warn(&spi->dev, "no platform data? using default\n");
509*4882a593Smuzhiyun pdata = &default_pdata;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (!pdata->clkin) {
513*4882a593Smuzhiyun clk = devm_clk_get(&spi->dev, "clkin");
514*4882a593Smuzhiyun if (IS_ERR(clk))
515*4882a593Smuzhiyun return -EPROBE_DEFER;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
518*4882a593Smuzhiyun if (ret < 0)
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
523*4882a593Smuzhiyun if (indio_dev == NULL) {
524*4882a593Smuzhiyun ret = -ENOMEM;
525*4882a593Smuzhiyun goto error_disable_clk;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun st = iio_priv(indio_dev);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun st->reg = devm_regulator_get(&spi->dev, "vcc");
531*4882a593Smuzhiyun if (!IS_ERR(st->reg)) {
532*4882a593Smuzhiyun ret = regulator_enable(st->reg);
533*4882a593Smuzhiyun if (ret)
534*4882a593Smuzhiyun goto error_disable_clk;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun spi_set_drvdata(spi, indio_dev);
538*4882a593Smuzhiyun st->spi = spi;
539*4882a593Smuzhiyun st->pdata = pdata;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
542*4882a593Smuzhiyun spi_get_device_id(spi)->name;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun indio_dev->info = &adf4350_info;
545*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
546*4882a593Smuzhiyun indio_dev->channels = &adf4350_chan;
547*4882a593Smuzhiyun indio_dev->num_channels = 1;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun mutex_init(&st->lock);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun st->chspc = pdata->channel_spacing;
552*4882a593Smuzhiyun if (clk) {
553*4882a593Smuzhiyun st->clk = clk;
554*4882a593Smuzhiyun st->clkin = clk_get_rate(clk);
555*4882a593Smuzhiyun } else {
556*4882a593Smuzhiyun st->clkin = pdata->clkin;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun st->min_out_freq = spi_get_device_id(spi)->driver_data == 4351 ?
560*4882a593Smuzhiyun ADF4351_MIN_OUT_FREQ : ADF4350_MIN_OUT_FREQ;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun memset(st->regs_hw, 0xFF, sizeof(st->regs_hw));
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun st->lock_detect_gpiod = devm_gpiod_get_optional(&spi->dev, NULL,
565*4882a593Smuzhiyun GPIOD_IN);
566*4882a593Smuzhiyun if (IS_ERR(st->lock_detect_gpiod)) {
567*4882a593Smuzhiyun ret = PTR_ERR(st->lock_detect_gpiod);
568*4882a593Smuzhiyun goto error_disable_reg;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (pdata->power_up_frequency) {
572*4882a593Smuzhiyun ret = adf4350_set_freq(st, pdata->power_up_frequency);
573*4882a593Smuzhiyun if (ret)
574*4882a593Smuzhiyun goto error_disable_reg;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
578*4882a593Smuzhiyun if (ret)
579*4882a593Smuzhiyun goto error_disable_reg;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return 0;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun error_disable_reg:
584*4882a593Smuzhiyun if (!IS_ERR(st->reg))
585*4882a593Smuzhiyun regulator_disable(st->reg);
586*4882a593Smuzhiyun error_disable_clk:
587*4882a593Smuzhiyun if (clk)
588*4882a593Smuzhiyun clk_disable_unprepare(clk);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
adf4350_remove(struct spi_device * spi)593*4882a593Smuzhiyun static int adf4350_remove(struct spi_device *spi)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct iio_dev *indio_dev = spi_get_drvdata(spi);
596*4882a593Smuzhiyun struct adf4350_state *st = iio_priv(indio_dev);
597*4882a593Smuzhiyun struct regulator *reg = st->reg;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
600*4882a593Smuzhiyun adf4350_sync_config(st);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun iio_device_unregister(indio_dev);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (st->clk)
605*4882a593Smuzhiyun clk_disable_unprepare(st->clk);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (!IS_ERR(reg))
608*4882a593Smuzhiyun regulator_disable(reg);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const struct of_device_id adf4350_of_match[] = {
614*4882a593Smuzhiyun { .compatible = "adi,adf4350", },
615*4882a593Smuzhiyun { .compatible = "adi,adf4351", },
616*4882a593Smuzhiyun { /* sentinel */ },
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adf4350_of_match);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static const struct spi_device_id adf4350_id[] = {
621*4882a593Smuzhiyun {"adf4350", 4350},
622*4882a593Smuzhiyun {"adf4351", 4351},
623*4882a593Smuzhiyun {}
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, adf4350_id);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun static struct spi_driver adf4350_driver = {
628*4882a593Smuzhiyun .driver = {
629*4882a593Smuzhiyun .name = "adf4350",
630*4882a593Smuzhiyun .of_match_table = of_match_ptr(adf4350_of_match),
631*4882a593Smuzhiyun },
632*4882a593Smuzhiyun .probe = adf4350_probe,
633*4882a593Smuzhiyun .remove = adf4350_remove,
634*4882a593Smuzhiyun .id_table = adf4350_id,
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun module_spi_driver(adf4350_driver);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
639*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADF4350/ADF4351 PLL");
640*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
641