xref: /OK3568_Linux_fs/kernel/drivers/iio/dac/ad5755.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * AD5755, AD5755-1, AD5757, AD5735, AD5737 Digital to analog converters driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2012 Analog Devices Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/spi/spi.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/sysfs.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/iio/iio.h>
18*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
19*4882a593Smuzhiyun #include <linux/platform_data/ad5755.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define AD5755_NUM_CHANNELS 4
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define AD5755_ADDR(x)			((x) << 16)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define AD5755_WRITE_REG_DATA(chan)	(chan)
26*4882a593Smuzhiyun #define AD5755_WRITE_REG_GAIN(chan)	(0x08 | (chan))
27*4882a593Smuzhiyun #define AD5755_WRITE_REG_OFFSET(chan)	(0x10 | (chan))
28*4882a593Smuzhiyun #define AD5755_WRITE_REG_CTRL(chan)	(0x1c | (chan))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define AD5755_READ_REG_DATA(chan)	(chan)
31*4882a593Smuzhiyun #define AD5755_READ_REG_CTRL(chan)	(0x4 | (chan))
32*4882a593Smuzhiyun #define AD5755_READ_REG_GAIN(chan)	(0x8 | (chan))
33*4882a593Smuzhiyun #define AD5755_READ_REG_OFFSET(chan)	(0xc | (chan))
34*4882a593Smuzhiyun #define AD5755_READ_REG_CLEAR(chan)	(0x10 | (chan))
35*4882a593Smuzhiyun #define AD5755_READ_REG_SLEW(chan)	(0x14 | (chan))
36*4882a593Smuzhiyun #define AD5755_READ_REG_STATUS		0x18
37*4882a593Smuzhiyun #define AD5755_READ_REG_MAIN		0x19
38*4882a593Smuzhiyun #define AD5755_READ_REG_DC_DC		0x1a
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define AD5755_CTRL_REG_SLEW	0x0
41*4882a593Smuzhiyun #define AD5755_CTRL_REG_MAIN	0x1
42*4882a593Smuzhiyun #define AD5755_CTRL_REG_DAC	0x2
43*4882a593Smuzhiyun #define AD5755_CTRL_REG_DC_DC	0x3
44*4882a593Smuzhiyun #define AD5755_CTRL_REG_SW	0x4
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define AD5755_READ_FLAG 0x800000
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define AD5755_NOOP 0x1CE000
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define AD5755_DAC_INT_EN			BIT(8)
51*4882a593Smuzhiyun #define AD5755_DAC_CLR_EN			BIT(7)
52*4882a593Smuzhiyun #define AD5755_DAC_OUT_EN			BIT(6)
53*4882a593Smuzhiyun #define AD5755_DAC_INT_CURRENT_SENSE_RESISTOR	BIT(5)
54*4882a593Smuzhiyun #define AD5755_DAC_DC_DC_EN			BIT(4)
55*4882a593Smuzhiyun #define AD5755_DAC_VOLTAGE_OVERRANGE_EN		BIT(3)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define AD5755_DC_DC_MAXV			0
58*4882a593Smuzhiyun #define AD5755_DC_DC_FREQ_SHIFT			2
59*4882a593Smuzhiyun #define AD5755_DC_DC_PHASE_SHIFT		4
60*4882a593Smuzhiyun #define AD5755_EXT_DC_DC_COMP_RES		BIT(6)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define AD5755_SLEW_STEP_SIZE_SHIFT		0
63*4882a593Smuzhiyun #define AD5755_SLEW_RATE_SHIFT			3
64*4882a593Smuzhiyun #define AD5755_SLEW_ENABLE			BIT(12)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /**
67*4882a593Smuzhiyun  * struct ad5755_chip_info - chip specific information
68*4882a593Smuzhiyun  * @channel_template:	channel specification
69*4882a593Smuzhiyun  * @calib_shift:	shift for the calibration data registers
70*4882a593Smuzhiyun  * @has_voltage_out:	whether the chip has voltage outputs
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun struct ad5755_chip_info {
73*4882a593Smuzhiyun 	const struct iio_chan_spec channel_template;
74*4882a593Smuzhiyun 	unsigned int calib_shift;
75*4882a593Smuzhiyun 	bool has_voltage_out;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /**
79*4882a593Smuzhiyun  * struct ad5755_state - driver instance specific data
80*4882a593Smuzhiyun  * @spi:	spi device the driver is attached to
81*4882a593Smuzhiyun  * @chip_info:	chip model specific constants, available modes etc
82*4882a593Smuzhiyun  * @pwr_down:	bitmask which contains  hether a channel is powered down or not
83*4882a593Smuzhiyun  * @ctrl:	software shadow of the channel ctrl registers
84*4882a593Smuzhiyun  * @channels:	iio channel spec for the device
85*4882a593Smuzhiyun  * @lock:	lock to protect the data buffer during SPI ops
86*4882a593Smuzhiyun  * @data:	spi transfer buffers
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun struct ad5755_state {
89*4882a593Smuzhiyun 	struct spi_device		*spi;
90*4882a593Smuzhiyun 	const struct ad5755_chip_info	*chip_info;
91*4882a593Smuzhiyun 	unsigned int			pwr_down;
92*4882a593Smuzhiyun 	unsigned int			ctrl[AD5755_NUM_CHANNELS];
93*4882a593Smuzhiyun 	struct iio_chan_spec		channels[AD5755_NUM_CHANNELS];
94*4882a593Smuzhiyun 	struct mutex			lock;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/*
97*4882a593Smuzhiyun 	 * DMA (thus cache coherency maintenance) requires the
98*4882a593Smuzhiyun 	 * transfer buffers to live in their own cache lines.
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	union {
102*4882a593Smuzhiyun 		__be32 d32;
103*4882a593Smuzhiyun 		u8 d8[4];
104*4882a593Smuzhiyun 	} data[2] ____cacheline_aligned;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun enum ad5755_type {
108*4882a593Smuzhiyun 	ID_AD5755,
109*4882a593Smuzhiyun 	ID_AD5757,
110*4882a593Smuzhiyun 	ID_AD5735,
111*4882a593Smuzhiyun 	ID_AD5737,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifdef CONFIG_OF
115*4882a593Smuzhiyun static const int ad5755_dcdc_freq_table[][2] = {
116*4882a593Smuzhiyun 	{ 250000, AD5755_DC_DC_FREQ_250kHZ },
117*4882a593Smuzhiyun 	{ 410000, AD5755_DC_DC_FREQ_410kHZ },
118*4882a593Smuzhiyun 	{ 650000, AD5755_DC_DC_FREQ_650kHZ }
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const int ad5755_dcdc_maxv_table[][2] = {
122*4882a593Smuzhiyun 	{ 23000000, AD5755_DC_DC_MAXV_23V },
123*4882a593Smuzhiyun 	{ 24500000, AD5755_DC_DC_MAXV_24V5 },
124*4882a593Smuzhiyun 	{ 27000000, AD5755_DC_DC_MAXV_27V },
125*4882a593Smuzhiyun 	{ 29500000, AD5755_DC_DC_MAXV_29V5 },
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const int ad5755_slew_rate_table[][2] = {
129*4882a593Smuzhiyun 	{ 64000, AD5755_SLEW_RATE_64k },
130*4882a593Smuzhiyun 	{ 32000, AD5755_SLEW_RATE_32k },
131*4882a593Smuzhiyun 	{ 16000, AD5755_SLEW_RATE_16k },
132*4882a593Smuzhiyun 	{ 8000, AD5755_SLEW_RATE_8k },
133*4882a593Smuzhiyun 	{ 4000, AD5755_SLEW_RATE_4k },
134*4882a593Smuzhiyun 	{ 2000, AD5755_SLEW_RATE_2k },
135*4882a593Smuzhiyun 	{ 1000, AD5755_SLEW_RATE_1k },
136*4882a593Smuzhiyun 	{ 500, AD5755_SLEW_RATE_500 },
137*4882a593Smuzhiyun 	{ 250, AD5755_SLEW_RATE_250 },
138*4882a593Smuzhiyun 	{ 125, AD5755_SLEW_RATE_125 },
139*4882a593Smuzhiyun 	{ 64, AD5755_SLEW_RATE_64 },
140*4882a593Smuzhiyun 	{ 32, AD5755_SLEW_RATE_32 },
141*4882a593Smuzhiyun 	{ 16, AD5755_SLEW_RATE_16 },
142*4882a593Smuzhiyun 	{ 8, AD5755_SLEW_RATE_8 },
143*4882a593Smuzhiyun 	{ 4, AD5755_SLEW_RATE_4 },
144*4882a593Smuzhiyun 	{ 0, AD5755_SLEW_RATE_0_5 },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const int ad5755_slew_step_table[][2] = {
148*4882a593Smuzhiyun 	{ 256, AD5755_SLEW_STEP_SIZE_256 },
149*4882a593Smuzhiyun 	{ 128, AD5755_SLEW_STEP_SIZE_128 },
150*4882a593Smuzhiyun 	{ 64, AD5755_SLEW_STEP_SIZE_64 },
151*4882a593Smuzhiyun 	{ 32, AD5755_SLEW_STEP_SIZE_32 },
152*4882a593Smuzhiyun 	{ 16, AD5755_SLEW_STEP_SIZE_16 },
153*4882a593Smuzhiyun 	{ 4, AD5755_SLEW_STEP_SIZE_4 },
154*4882a593Smuzhiyun 	{ 2, AD5755_SLEW_STEP_SIZE_2 },
155*4882a593Smuzhiyun 	{ 1, AD5755_SLEW_STEP_SIZE_1 },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
ad5755_write_unlocked(struct iio_dev * indio_dev,unsigned int reg,unsigned int val)159*4882a593Smuzhiyun static int ad5755_write_unlocked(struct iio_dev *indio_dev,
160*4882a593Smuzhiyun 	unsigned int reg, unsigned int val)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	st->data[0].d32 = cpu_to_be32((reg << 16) | val);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return spi_write(st->spi, &st->data[0].d8[1], 3);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
ad5755_write_ctrl_unlocked(struct iio_dev * indio_dev,unsigned int channel,unsigned int reg,unsigned int val)169*4882a593Smuzhiyun static int ad5755_write_ctrl_unlocked(struct iio_dev *indio_dev,
170*4882a593Smuzhiyun 	unsigned int channel, unsigned int reg, unsigned int val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	return ad5755_write_unlocked(indio_dev,
173*4882a593Smuzhiyun 		AD5755_WRITE_REG_CTRL(channel), (reg << 13) | val);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
ad5755_write(struct iio_dev * indio_dev,unsigned int reg,unsigned int val)176*4882a593Smuzhiyun static int ad5755_write(struct iio_dev *indio_dev, unsigned int reg,
177*4882a593Smuzhiyun 	unsigned int val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
180*4882a593Smuzhiyun 	int ret;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	mutex_lock(&st->lock);
183*4882a593Smuzhiyun 	ret = ad5755_write_unlocked(indio_dev, reg, val);
184*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
ad5755_write_ctrl(struct iio_dev * indio_dev,unsigned int channel,unsigned int reg,unsigned int val)189*4882a593Smuzhiyun static int ad5755_write_ctrl(struct iio_dev *indio_dev, unsigned int channel,
190*4882a593Smuzhiyun 	unsigned int reg, unsigned int val)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
193*4882a593Smuzhiyun 	int ret;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	mutex_lock(&st->lock);
196*4882a593Smuzhiyun 	ret = ad5755_write_ctrl_unlocked(indio_dev, channel, reg, val);
197*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
ad5755_read(struct iio_dev * indio_dev,unsigned int addr)202*4882a593Smuzhiyun static int ad5755_read(struct iio_dev *indio_dev, unsigned int addr)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
205*4882a593Smuzhiyun 	int ret;
206*4882a593Smuzhiyun 	struct spi_transfer t[] = {
207*4882a593Smuzhiyun 		{
208*4882a593Smuzhiyun 			.tx_buf = &st->data[0].d8[1],
209*4882a593Smuzhiyun 			.len = 3,
210*4882a593Smuzhiyun 			.cs_change = 1,
211*4882a593Smuzhiyun 		}, {
212*4882a593Smuzhiyun 			.tx_buf = &st->data[1].d8[1],
213*4882a593Smuzhiyun 			.rx_buf = &st->data[1].d8[1],
214*4882a593Smuzhiyun 			.len = 3,
215*4882a593Smuzhiyun 		},
216*4882a593Smuzhiyun 	};
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	mutex_lock(&st->lock);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	st->data[0].d32 = cpu_to_be32(AD5755_READ_FLAG | (addr << 16));
221*4882a593Smuzhiyun 	st->data[1].d32 = cpu_to_be32(AD5755_NOOP);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
224*4882a593Smuzhiyun 	if (ret >= 0)
225*4882a593Smuzhiyun 		ret = be32_to_cpu(st->data[1].d32) & 0xffff;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return ret;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
ad5755_update_dac_ctrl(struct iio_dev * indio_dev,unsigned int channel,unsigned int set,unsigned int clr)232*4882a593Smuzhiyun static int ad5755_update_dac_ctrl(struct iio_dev *indio_dev,
233*4882a593Smuzhiyun 	unsigned int channel, unsigned int set, unsigned int clr)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
236*4882a593Smuzhiyun 	int ret;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	st->ctrl[channel] |= set;
239*4882a593Smuzhiyun 	st->ctrl[channel] &= ~clr;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	ret = ad5755_write_ctrl_unlocked(indio_dev, channel,
242*4882a593Smuzhiyun 		AD5755_CTRL_REG_DAC, st->ctrl[channel]);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
ad5755_set_channel_pwr_down(struct iio_dev * indio_dev,unsigned int channel,bool pwr_down)247*4882a593Smuzhiyun static int ad5755_set_channel_pwr_down(struct iio_dev *indio_dev,
248*4882a593Smuzhiyun 	unsigned int channel, bool pwr_down)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
251*4882a593Smuzhiyun 	unsigned int mask = BIT(channel);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	mutex_lock(&st->lock);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if ((bool)(st->pwr_down & mask) == pwr_down)
256*4882a593Smuzhiyun 		goto out_unlock;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (!pwr_down) {
259*4882a593Smuzhiyun 		st->pwr_down &= ~mask;
260*4882a593Smuzhiyun 		ad5755_update_dac_ctrl(indio_dev, channel,
261*4882a593Smuzhiyun 			AD5755_DAC_INT_EN | AD5755_DAC_DC_DC_EN, 0);
262*4882a593Smuzhiyun 		udelay(200);
263*4882a593Smuzhiyun 		ad5755_update_dac_ctrl(indio_dev, channel,
264*4882a593Smuzhiyun 			AD5755_DAC_OUT_EN, 0);
265*4882a593Smuzhiyun 	} else {
266*4882a593Smuzhiyun 		st->pwr_down |= mask;
267*4882a593Smuzhiyun 		ad5755_update_dac_ctrl(indio_dev, channel,
268*4882a593Smuzhiyun 			0, AD5755_DAC_INT_EN | AD5755_DAC_OUT_EN |
269*4882a593Smuzhiyun 				AD5755_DAC_DC_DC_EN);
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun out_unlock:
273*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const int ad5755_min_max_table[][2] = {
279*4882a593Smuzhiyun 	[AD5755_MODE_VOLTAGE_0V_5V] = { 0, 5000 },
280*4882a593Smuzhiyun 	[AD5755_MODE_VOLTAGE_0V_10V] = { 0, 10000 },
281*4882a593Smuzhiyun 	[AD5755_MODE_VOLTAGE_PLUSMINUS_5V] = { -5000, 5000 },
282*4882a593Smuzhiyun 	[AD5755_MODE_VOLTAGE_PLUSMINUS_10V] = { -10000, 10000 },
283*4882a593Smuzhiyun 	[AD5755_MODE_CURRENT_4mA_20mA] = { 4, 20 },
284*4882a593Smuzhiyun 	[AD5755_MODE_CURRENT_0mA_20mA] = { 0, 20 },
285*4882a593Smuzhiyun 	[AD5755_MODE_CURRENT_0mA_24mA] = { 0, 24 },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
ad5755_get_min_max(struct ad5755_state * st,struct iio_chan_spec const * chan,int * min,int * max)288*4882a593Smuzhiyun static void ad5755_get_min_max(struct ad5755_state *st,
289*4882a593Smuzhiyun 	struct iio_chan_spec const *chan, int *min, int *max)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	enum ad5755_mode mode = st->ctrl[chan->channel] & 7;
292*4882a593Smuzhiyun 	*min = ad5755_min_max_table[mode][0];
293*4882a593Smuzhiyun 	*max = ad5755_min_max_table[mode][1];
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
ad5755_get_offset(struct ad5755_state * st,struct iio_chan_spec const * chan)296*4882a593Smuzhiyun static inline int ad5755_get_offset(struct ad5755_state *st,
297*4882a593Smuzhiyun 	struct iio_chan_spec const *chan)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	int min, max;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	ad5755_get_min_max(st, chan, &min, &max);
302*4882a593Smuzhiyun 	return (min * (1 << chan->scan_type.realbits)) / (max - min);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
ad5755_chan_reg_info(struct ad5755_state * st,struct iio_chan_spec const * chan,long info,bool write,unsigned int * reg,unsigned int * shift,unsigned int * offset)305*4882a593Smuzhiyun static int ad5755_chan_reg_info(struct ad5755_state *st,
306*4882a593Smuzhiyun 	struct iio_chan_spec const *chan, long info, bool write,
307*4882a593Smuzhiyun 	unsigned int *reg, unsigned int *shift, unsigned int *offset)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	switch (info) {
310*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
311*4882a593Smuzhiyun 		if (write)
312*4882a593Smuzhiyun 			*reg = AD5755_WRITE_REG_DATA(chan->address);
313*4882a593Smuzhiyun 		else
314*4882a593Smuzhiyun 			*reg = AD5755_READ_REG_DATA(chan->address);
315*4882a593Smuzhiyun 		*shift = chan->scan_type.shift;
316*4882a593Smuzhiyun 		*offset = 0;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBBIAS:
319*4882a593Smuzhiyun 		if (write)
320*4882a593Smuzhiyun 			*reg = AD5755_WRITE_REG_OFFSET(chan->address);
321*4882a593Smuzhiyun 		else
322*4882a593Smuzhiyun 			*reg = AD5755_READ_REG_OFFSET(chan->address);
323*4882a593Smuzhiyun 		*shift = st->chip_info->calib_shift;
324*4882a593Smuzhiyun 		*offset = 32768;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBSCALE:
327*4882a593Smuzhiyun 		if (write)
328*4882a593Smuzhiyun 			*reg =  AD5755_WRITE_REG_GAIN(chan->address);
329*4882a593Smuzhiyun 		else
330*4882a593Smuzhiyun 			*reg =  AD5755_READ_REG_GAIN(chan->address);
331*4882a593Smuzhiyun 		*shift = st->chip_info->calib_shift;
332*4882a593Smuzhiyun 		*offset = 0;
333*4882a593Smuzhiyun 		break;
334*4882a593Smuzhiyun 	default:
335*4882a593Smuzhiyun 		return -EINVAL;
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
ad5755_read_raw(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * val,int * val2,long info)341*4882a593Smuzhiyun static int ad5755_read_raw(struct iio_dev *indio_dev,
342*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int *val, int *val2, long info)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
345*4882a593Smuzhiyun 	unsigned int reg, shift, offset;
346*4882a593Smuzhiyun 	int min, max;
347*4882a593Smuzhiyun 	int ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	switch (info) {
350*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
351*4882a593Smuzhiyun 		ad5755_get_min_max(st, chan, &min, &max);
352*4882a593Smuzhiyun 		*val = max - min;
353*4882a593Smuzhiyun 		*val2 = chan->scan_type.realbits;
354*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
355*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OFFSET:
356*4882a593Smuzhiyun 		*val = ad5755_get_offset(st, chan);
357*4882a593Smuzhiyun 		return IIO_VAL_INT;
358*4882a593Smuzhiyun 	default:
359*4882a593Smuzhiyun 		ret = ad5755_chan_reg_info(st, chan, info, false,
360*4882a593Smuzhiyun 						&reg, &shift, &offset);
361*4882a593Smuzhiyun 		if (ret)
362*4882a593Smuzhiyun 			return ret;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		ret = ad5755_read(indio_dev, reg);
365*4882a593Smuzhiyun 		if (ret < 0)
366*4882a593Smuzhiyun 			return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		*val = (ret - offset) >> shift;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		return IIO_VAL_INT;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return -EINVAL;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
ad5755_write_raw(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int val,int val2,long info)376*4882a593Smuzhiyun static int ad5755_write_raw(struct iio_dev *indio_dev,
377*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int val, int val2, long info)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
380*4882a593Smuzhiyun 	unsigned int shift, reg, offset;
381*4882a593Smuzhiyun 	int ret;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	ret = ad5755_chan_reg_info(st, chan, info, true,
384*4882a593Smuzhiyun 					&reg, &shift, &offset);
385*4882a593Smuzhiyun 	if (ret)
386*4882a593Smuzhiyun 		return ret;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	val <<= shift;
389*4882a593Smuzhiyun 	val += offset;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (val < 0 || val > 0xffff)
392*4882a593Smuzhiyun 		return -EINVAL;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return ad5755_write(indio_dev, reg, val);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
ad5755_read_powerdown(struct iio_dev * indio_dev,uintptr_t priv,const struct iio_chan_spec * chan,char * buf)397*4882a593Smuzhiyun static ssize_t ad5755_read_powerdown(struct iio_dev *indio_dev, uintptr_t priv,
398*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, char *buf)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return sprintf(buf, "%d\n",
403*4882a593Smuzhiyun 		       (bool)(st->pwr_down & (1 << chan->channel)));
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
ad5755_write_powerdown(struct iio_dev * indio_dev,uintptr_t priv,struct iio_chan_spec const * chan,const char * buf,size_t len)406*4882a593Smuzhiyun static ssize_t ad5755_write_powerdown(struct iio_dev *indio_dev, uintptr_t priv,
407*4882a593Smuzhiyun 	struct iio_chan_spec const *chan, const char *buf, size_t len)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	bool pwr_down;
410*4882a593Smuzhiyun 	int ret;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	ret = strtobool(buf, &pwr_down);
413*4882a593Smuzhiyun 	if (ret)
414*4882a593Smuzhiyun 		return ret;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	ret = ad5755_set_channel_pwr_down(indio_dev, chan->channel, pwr_down);
417*4882a593Smuzhiyun 	return ret ? ret : len;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct iio_info ad5755_info = {
421*4882a593Smuzhiyun 	.read_raw = ad5755_read_raw,
422*4882a593Smuzhiyun 	.write_raw = ad5755_write_raw,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info ad5755_ext_info[] = {
426*4882a593Smuzhiyun 	{
427*4882a593Smuzhiyun 		.name = "powerdown",
428*4882a593Smuzhiyun 		.read = ad5755_read_powerdown,
429*4882a593Smuzhiyun 		.write = ad5755_write_powerdown,
430*4882a593Smuzhiyun 		.shared = IIO_SEPARATE,
431*4882a593Smuzhiyun 	},
432*4882a593Smuzhiyun 	{ },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define AD5755_CHANNEL(_bits) {					\
436*4882a593Smuzhiyun 	.indexed = 1,						\
437*4882a593Smuzhiyun 	.output = 1,						\
438*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
439*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_SCALE) |			\
440*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_OFFSET) |			\
441*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_CALIBSCALE) |			\
442*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_CALIBBIAS),			\
443*4882a593Smuzhiyun 	.scan_type = {						\
444*4882a593Smuzhiyun 		.sign = 'u',					\
445*4882a593Smuzhiyun 		.realbits = (_bits),				\
446*4882a593Smuzhiyun 		.storagebits = 16,				\
447*4882a593Smuzhiyun 		.shift = 16 - (_bits),				\
448*4882a593Smuzhiyun 	},							\
449*4882a593Smuzhiyun 	.ext_info = ad5755_ext_info,				\
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun static const struct ad5755_chip_info ad5755_chip_info_tbl[] = {
453*4882a593Smuzhiyun 	[ID_AD5735] = {
454*4882a593Smuzhiyun 		.channel_template = AD5755_CHANNEL(14),
455*4882a593Smuzhiyun 		.has_voltage_out = true,
456*4882a593Smuzhiyun 		.calib_shift = 4,
457*4882a593Smuzhiyun 	},
458*4882a593Smuzhiyun 	[ID_AD5737] = {
459*4882a593Smuzhiyun 		.channel_template = AD5755_CHANNEL(14),
460*4882a593Smuzhiyun 		.has_voltage_out = false,
461*4882a593Smuzhiyun 		.calib_shift = 4,
462*4882a593Smuzhiyun 	},
463*4882a593Smuzhiyun 	[ID_AD5755] = {
464*4882a593Smuzhiyun 		.channel_template = AD5755_CHANNEL(16),
465*4882a593Smuzhiyun 		.has_voltage_out = true,
466*4882a593Smuzhiyun 		.calib_shift = 0,
467*4882a593Smuzhiyun 	},
468*4882a593Smuzhiyun 	[ID_AD5757] = {
469*4882a593Smuzhiyun 		.channel_template = AD5755_CHANNEL(16),
470*4882a593Smuzhiyun 		.has_voltage_out = false,
471*4882a593Smuzhiyun 		.calib_shift = 0,
472*4882a593Smuzhiyun 	},
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
ad5755_is_valid_mode(struct ad5755_state * st,enum ad5755_mode mode)475*4882a593Smuzhiyun static bool ad5755_is_valid_mode(struct ad5755_state *st, enum ad5755_mode mode)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	switch (mode) {
478*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_0V_5V:
479*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_0V_10V:
480*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_PLUSMINUS_5V:
481*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_PLUSMINUS_10V:
482*4882a593Smuzhiyun 		return st->chip_info->has_voltage_out;
483*4882a593Smuzhiyun 	case AD5755_MODE_CURRENT_4mA_20mA:
484*4882a593Smuzhiyun 	case AD5755_MODE_CURRENT_0mA_20mA:
485*4882a593Smuzhiyun 	case AD5755_MODE_CURRENT_0mA_24mA:
486*4882a593Smuzhiyun 		return true;
487*4882a593Smuzhiyun 	default:
488*4882a593Smuzhiyun 		return false;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
ad5755_setup_pdata(struct iio_dev * indio_dev,const struct ad5755_platform_data * pdata)492*4882a593Smuzhiyun static int ad5755_setup_pdata(struct iio_dev *indio_dev,
493*4882a593Smuzhiyun 			      const struct ad5755_platform_data *pdata)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
496*4882a593Smuzhiyun 	unsigned int val;
497*4882a593Smuzhiyun 	unsigned int i;
498*4882a593Smuzhiyun 	int ret;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (pdata->dc_dc_phase > AD5755_DC_DC_PHASE_90_DEGREE ||
501*4882a593Smuzhiyun 		pdata->dc_dc_freq > AD5755_DC_DC_FREQ_650kHZ ||
502*4882a593Smuzhiyun 		pdata->dc_dc_maxv > AD5755_DC_DC_MAXV_29V5)
503*4882a593Smuzhiyun 		return -EINVAL;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	val = pdata->dc_dc_maxv << AD5755_DC_DC_MAXV;
506*4882a593Smuzhiyun 	val |= pdata->dc_dc_freq << AD5755_DC_DC_FREQ_SHIFT;
507*4882a593Smuzhiyun 	val |= pdata->dc_dc_phase << AD5755_DC_DC_PHASE_SHIFT;
508*4882a593Smuzhiyun 	if (pdata->ext_dc_dc_compenstation_resistor)
509*4882a593Smuzhiyun 		val |= AD5755_EXT_DC_DC_COMP_RES;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	ret = ad5755_write_ctrl(indio_dev, 0, AD5755_CTRL_REG_DC_DC, val);
512*4882a593Smuzhiyun 	if (ret < 0)
513*4882a593Smuzhiyun 		return ret;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pdata->dac); ++i) {
516*4882a593Smuzhiyun 		val = pdata->dac[i].slew.step_size <<
517*4882a593Smuzhiyun 			AD5755_SLEW_STEP_SIZE_SHIFT;
518*4882a593Smuzhiyun 		val |= pdata->dac[i].slew.rate <<
519*4882a593Smuzhiyun 			AD5755_SLEW_RATE_SHIFT;
520*4882a593Smuzhiyun 		if (pdata->dac[i].slew.enable)
521*4882a593Smuzhiyun 			val |= AD5755_SLEW_ENABLE;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		ret = ad5755_write_ctrl(indio_dev, i,
524*4882a593Smuzhiyun 					AD5755_CTRL_REG_SLEW, val);
525*4882a593Smuzhiyun 		if (ret < 0)
526*4882a593Smuzhiyun 			return ret;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pdata->dac); ++i) {
530*4882a593Smuzhiyun 		if (!ad5755_is_valid_mode(st, pdata->dac[i].mode))
531*4882a593Smuzhiyun 			return -EINVAL;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		val = 0;
534*4882a593Smuzhiyun 		if (!pdata->dac[i].ext_current_sense_resistor)
535*4882a593Smuzhiyun 			val |= AD5755_DAC_INT_CURRENT_SENSE_RESISTOR;
536*4882a593Smuzhiyun 		if (pdata->dac[i].enable_voltage_overrange)
537*4882a593Smuzhiyun 			val |= AD5755_DAC_VOLTAGE_OVERRANGE_EN;
538*4882a593Smuzhiyun 		val |= pdata->dac[i].mode;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		ret = ad5755_update_dac_ctrl(indio_dev, i, val, 0);
541*4882a593Smuzhiyun 		if (ret < 0)
542*4882a593Smuzhiyun 			return ret;
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
ad5755_is_voltage_mode(enum ad5755_mode mode)548*4882a593Smuzhiyun static bool ad5755_is_voltage_mode(enum ad5755_mode mode)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	switch (mode) {
551*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_0V_5V:
552*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_0V_10V:
553*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_PLUSMINUS_5V:
554*4882a593Smuzhiyun 	case AD5755_MODE_VOLTAGE_PLUSMINUS_10V:
555*4882a593Smuzhiyun 		return true;
556*4882a593Smuzhiyun 	default:
557*4882a593Smuzhiyun 		return false;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
ad5755_init_channels(struct iio_dev * indio_dev,const struct ad5755_platform_data * pdata)561*4882a593Smuzhiyun static int ad5755_init_channels(struct iio_dev *indio_dev,
562*4882a593Smuzhiyun 				const struct ad5755_platform_data *pdata)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct ad5755_state *st = iio_priv(indio_dev);
565*4882a593Smuzhiyun 	struct iio_chan_spec *channels = st->channels;
566*4882a593Smuzhiyun 	unsigned int i;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	for (i = 0; i < AD5755_NUM_CHANNELS; ++i) {
569*4882a593Smuzhiyun 		channels[i] = st->chip_info->channel_template;
570*4882a593Smuzhiyun 		channels[i].channel = i;
571*4882a593Smuzhiyun 		channels[i].address = i;
572*4882a593Smuzhiyun 		if (pdata && ad5755_is_voltage_mode(pdata->dac[i].mode))
573*4882a593Smuzhiyun 			channels[i].type = IIO_VOLTAGE;
574*4882a593Smuzhiyun 		else
575*4882a593Smuzhiyun 			channels[i].type = IIO_CURRENT;
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	indio_dev->channels = channels;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun #define AD5755_DEFAULT_DAC_PDATA { \
584*4882a593Smuzhiyun 		.mode = AD5755_MODE_CURRENT_4mA_20mA, \
585*4882a593Smuzhiyun 		.ext_current_sense_resistor = true, \
586*4882a593Smuzhiyun 		.enable_voltage_overrange = false, \
587*4882a593Smuzhiyun 		.slew = { \
588*4882a593Smuzhiyun 			.enable = false, \
589*4882a593Smuzhiyun 			.rate = AD5755_SLEW_RATE_64k, \
590*4882a593Smuzhiyun 			.step_size = AD5755_SLEW_STEP_SIZE_1, \
591*4882a593Smuzhiyun 		}, \
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static const struct ad5755_platform_data ad5755_default_pdata = {
595*4882a593Smuzhiyun 	.ext_dc_dc_compenstation_resistor = false,
596*4882a593Smuzhiyun 	.dc_dc_phase = AD5755_DC_DC_PHASE_ALL_SAME_EDGE,
597*4882a593Smuzhiyun 	.dc_dc_freq = AD5755_DC_DC_FREQ_410kHZ,
598*4882a593Smuzhiyun 	.dc_dc_maxv = AD5755_DC_DC_MAXV_23V,
599*4882a593Smuzhiyun 	.dac = {
600*4882a593Smuzhiyun 		[0] = AD5755_DEFAULT_DAC_PDATA,
601*4882a593Smuzhiyun 		[1] = AD5755_DEFAULT_DAC_PDATA,
602*4882a593Smuzhiyun 		[2] = AD5755_DEFAULT_DAC_PDATA,
603*4882a593Smuzhiyun 		[3] = AD5755_DEFAULT_DAC_PDATA,
604*4882a593Smuzhiyun 	},
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #ifdef CONFIG_OF
ad5755_parse_dt(struct device * dev)608*4882a593Smuzhiyun static struct ad5755_platform_data *ad5755_parse_dt(struct device *dev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
611*4882a593Smuzhiyun 	struct device_node *pp;
612*4882a593Smuzhiyun 	struct ad5755_platform_data *pdata;
613*4882a593Smuzhiyun 	unsigned int tmp;
614*4882a593Smuzhiyun 	unsigned int tmparray[3];
615*4882a593Smuzhiyun 	int devnr, i;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
618*4882a593Smuzhiyun 	if (!pdata)
619*4882a593Smuzhiyun 		return NULL;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	pdata->ext_dc_dc_compenstation_resistor =
622*4882a593Smuzhiyun 	    of_property_read_bool(np, "adi,ext-dc-dc-compenstation-resistor");
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "adi,dc-dc-phase", &tmp))
625*4882a593Smuzhiyun 		pdata->dc_dc_phase = tmp;
626*4882a593Smuzhiyun 	else
627*4882a593Smuzhiyun 		pdata->dc_dc_phase = AD5755_DC_DC_PHASE_ALL_SAME_EDGE;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	pdata->dc_dc_freq = AD5755_DC_DC_FREQ_410kHZ;
630*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "adi,dc-dc-freq-hz", &tmp)) {
631*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ad5755_dcdc_freq_table); i++) {
632*4882a593Smuzhiyun 			if (tmp == ad5755_dcdc_freq_table[i][0]) {
633*4882a593Smuzhiyun 				pdata->dc_dc_freq = ad5755_dcdc_freq_table[i][1];
634*4882a593Smuzhiyun 				break;
635*4882a593Smuzhiyun 			}
636*4882a593Smuzhiyun 		}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		if (i == ARRAY_SIZE(ad5755_dcdc_freq_table))
639*4882a593Smuzhiyun 			dev_err(dev,
640*4882a593Smuzhiyun 				"adi,dc-dc-freq out of range selecting 410kHz\n");
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	pdata->dc_dc_maxv = AD5755_DC_DC_MAXV_23V;
644*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "adi,dc-dc-max-microvolt", &tmp)) {
645*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ad5755_dcdc_maxv_table); i++) {
646*4882a593Smuzhiyun 			if (tmp == ad5755_dcdc_maxv_table[i][0]) {
647*4882a593Smuzhiyun 				pdata->dc_dc_maxv = ad5755_dcdc_maxv_table[i][1];
648*4882a593Smuzhiyun 				break;
649*4882a593Smuzhiyun 			}
650*4882a593Smuzhiyun 		}
651*4882a593Smuzhiyun 		if (i == ARRAY_SIZE(ad5755_dcdc_maxv_table))
652*4882a593Smuzhiyun 				dev_err(dev,
653*4882a593Smuzhiyun 					"adi,dc-dc-maxv out of range selecting 23V\n");
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	devnr = 0;
657*4882a593Smuzhiyun 	for_each_child_of_node(np, pp) {
658*4882a593Smuzhiyun 		if (devnr >= AD5755_NUM_CHANNELS) {
659*4882a593Smuzhiyun 			dev_err(dev,
660*4882a593Smuzhiyun 				"There are too many channels defined in DT\n");
661*4882a593Smuzhiyun 			goto error_out;
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		if (!of_property_read_u32(pp, "adi,mode", &tmp))
665*4882a593Smuzhiyun 			pdata->dac[devnr].mode = tmp;
666*4882a593Smuzhiyun 		else
667*4882a593Smuzhiyun 			pdata->dac[devnr].mode = AD5755_MODE_CURRENT_4mA_20mA;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		pdata->dac[devnr].ext_current_sense_resistor =
670*4882a593Smuzhiyun 		    of_property_read_bool(pp, "adi,ext-current-sense-resistor");
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		pdata->dac[devnr].enable_voltage_overrange =
673*4882a593Smuzhiyun 		    of_property_read_bool(pp, "adi,enable-voltage-overrange");
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		if (!of_property_read_u32_array(pp, "adi,slew", tmparray, 3)) {
676*4882a593Smuzhiyun 			pdata->dac[devnr].slew.enable = tmparray[0];
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 			pdata->dac[devnr].slew.rate = AD5755_SLEW_RATE_64k;
679*4882a593Smuzhiyun 			for (i = 0; i < ARRAY_SIZE(ad5755_slew_rate_table); i++) {
680*4882a593Smuzhiyun 				if (tmparray[1] == ad5755_slew_rate_table[i][0]) {
681*4882a593Smuzhiyun 					pdata->dac[devnr].slew.rate =
682*4882a593Smuzhiyun 						ad5755_slew_rate_table[i][1];
683*4882a593Smuzhiyun 					break;
684*4882a593Smuzhiyun 				}
685*4882a593Smuzhiyun 			}
686*4882a593Smuzhiyun 			if (i == ARRAY_SIZE(ad5755_slew_rate_table))
687*4882a593Smuzhiyun 				dev_err(dev,
688*4882a593Smuzhiyun 					"channel %d slew rate out of range selecting 64kHz\n",
689*4882a593Smuzhiyun 					devnr);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 			pdata->dac[devnr].slew.step_size = AD5755_SLEW_STEP_SIZE_1;
692*4882a593Smuzhiyun 			for (i = 0; i < ARRAY_SIZE(ad5755_slew_step_table); i++) {
693*4882a593Smuzhiyun 				if (tmparray[2] == ad5755_slew_step_table[i][0]) {
694*4882a593Smuzhiyun 					pdata->dac[devnr].slew.step_size =
695*4882a593Smuzhiyun 						ad5755_slew_step_table[i][1];
696*4882a593Smuzhiyun 					break;
697*4882a593Smuzhiyun 				}
698*4882a593Smuzhiyun 			}
699*4882a593Smuzhiyun 			if (i == ARRAY_SIZE(ad5755_slew_step_table))
700*4882a593Smuzhiyun 				dev_err(dev,
701*4882a593Smuzhiyun 					"channel %d slew step size out of range selecting 1 LSB\n",
702*4882a593Smuzhiyun 					devnr);
703*4882a593Smuzhiyun 		} else {
704*4882a593Smuzhiyun 			pdata->dac[devnr].slew.enable = false;
705*4882a593Smuzhiyun 			pdata->dac[devnr].slew.rate = AD5755_SLEW_RATE_64k;
706*4882a593Smuzhiyun 			pdata->dac[devnr].slew.step_size =
707*4882a593Smuzhiyun 			    AD5755_SLEW_STEP_SIZE_1;
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 		devnr++;
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return pdata;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun  error_out:
715*4882a593Smuzhiyun 	devm_kfree(dev, pdata);
716*4882a593Smuzhiyun 	return NULL;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun #else
719*4882a593Smuzhiyun static
ad5755_parse_dt(struct device * dev)720*4882a593Smuzhiyun struct ad5755_platform_data *ad5755_parse_dt(struct device *dev)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	return NULL;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun #endif
725*4882a593Smuzhiyun 
ad5755_probe(struct spi_device * spi)726*4882a593Smuzhiyun static int ad5755_probe(struct spi_device *spi)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	enum ad5755_type type = spi_get_device_id(spi)->driver_data;
729*4882a593Smuzhiyun 	const struct ad5755_platform_data *pdata = dev_get_platdata(&spi->dev);
730*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
731*4882a593Smuzhiyun 	struct ad5755_state *st;
732*4882a593Smuzhiyun 	int ret;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
735*4882a593Smuzhiyun 	if (indio_dev == NULL) {
736*4882a593Smuzhiyun 		dev_err(&spi->dev, "Failed to allocate iio device\n");
737*4882a593Smuzhiyun 		return  -ENOMEM;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	st = iio_priv(indio_dev);
741*4882a593Smuzhiyun 	spi_set_drvdata(spi, indio_dev);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	st->chip_info = &ad5755_chip_info_tbl[type];
744*4882a593Smuzhiyun 	st->spi = spi;
745*4882a593Smuzhiyun 	st->pwr_down = 0xf;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	indio_dev->name = spi_get_device_id(spi)->name;
748*4882a593Smuzhiyun 	indio_dev->info = &ad5755_info;
749*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
750*4882a593Smuzhiyun 	indio_dev->num_channels = AD5755_NUM_CHANNELS;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	mutex_init(&st->lock);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	if (spi->dev.of_node)
755*4882a593Smuzhiyun 		pdata = ad5755_parse_dt(&spi->dev);
756*4882a593Smuzhiyun 	else
757*4882a593Smuzhiyun 		pdata = spi->dev.platform_data;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (!pdata) {
760*4882a593Smuzhiyun 		dev_warn(&spi->dev, "no platform data? using default\n");
761*4882a593Smuzhiyun 		pdata = &ad5755_default_pdata;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	ret = ad5755_init_channels(indio_dev, pdata);
765*4882a593Smuzhiyun 	if (ret)
766*4882a593Smuzhiyun 		return ret;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	ret = ad5755_setup_pdata(indio_dev, pdata);
769*4882a593Smuzhiyun 	if (ret)
770*4882a593Smuzhiyun 		return ret;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return devm_iio_device_register(&spi->dev, indio_dev);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static const struct spi_device_id ad5755_id[] = {
776*4882a593Smuzhiyun 	{ "ad5755", ID_AD5755 },
777*4882a593Smuzhiyun 	{ "ad5755-1", ID_AD5755 },
778*4882a593Smuzhiyun 	{ "ad5757", ID_AD5757 },
779*4882a593Smuzhiyun 	{ "ad5735", ID_AD5735 },
780*4882a593Smuzhiyun 	{ "ad5737", ID_AD5737 },
781*4882a593Smuzhiyun 	{}
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, ad5755_id);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static const struct of_device_id ad5755_of_match[] = {
786*4882a593Smuzhiyun 	{ .compatible = "adi,ad5755" },
787*4882a593Smuzhiyun 	{ .compatible = "adi,ad5755-1" },
788*4882a593Smuzhiyun 	{ .compatible = "adi,ad5757" },
789*4882a593Smuzhiyun 	{ .compatible = "adi,ad5735" },
790*4882a593Smuzhiyun 	{ .compatible = "adi,ad5737" },
791*4882a593Smuzhiyun 	{ }
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ad5755_of_match);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun static struct spi_driver ad5755_driver = {
796*4882a593Smuzhiyun 	.driver = {
797*4882a593Smuzhiyun 		.name = "ad5755",
798*4882a593Smuzhiyun 	},
799*4882a593Smuzhiyun 	.probe = ad5755_probe,
800*4882a593Smuzhiyun 	.id_table = ad5755_id,
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun module_spi_driver(ad5755_driver);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
805*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices AD5755/55-1/57/35/37 DAC");
806*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
807