1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AD5592R Digital <-> Analog converters driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2014-2016 Analog Devices Inc.
6*4882a593Smuzhiyun * Author: Paul Cercueil <paul.cercueil@analog.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/iio/iio.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/gpio/driver.h>
18*4882a593Smuzhiyun #include <linux/property.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <dt-bindings/iio/adi,ad5592r.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "ad5592r-base.h"
23*4882a593Smuzhiyun
ad5592r_gpio_get(struct gpio_chip * chip,unsigned offset)24*4882a593Smuzhiyun static int ad5592r_gpio_get(struct gpio_chip *chip, unsigned offset)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct ad5592r_state *st = gpiochip_get_data(chip);
27*4882a593Smuzhiyun int ret = 0;
28*4882a593Smuzhiyun u8 val;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun mutex_lock(&st->gpio_lock);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun if (st->gpio_out & BIT(offset))
33*4882a593Smuzhiyun val = st->gpio_val;
34*4882a593Smuzhiyun else
35*4882a593Smuzhiyun ret = st->ops->gpio_read(st, &val);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun mutex_unlock(&st->gpio_lock);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (ret < 0)
40*4882a593Smuzhiyun return ret;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun return !!(val & BIT(offset));
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
ad5592r_gpio_set(struct gpio_chip * chip,unsigned offset,int value)45*4882a593Smuzhiyun static void ad5592r_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct ad5592r_state *st = gpiochip_get_data(chip);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun mutex_lock(&st->gpio_lock);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (value)
52*4882a593Smuzhiyun st->gpio_val |= BIT(offset);
53*4882a593Smuzhiyun else
54*4882a593Smuzhiyun st->gpio_val &= ~BIT(offset);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun st->ops->reg_write(st, AD5592R_REG_GPIO_SET, st->gpio_val);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun mutex_unlock(&st->gpio_lock);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
ad5592r_gpio_direction_input(struct gpio_chip * chip,unsigned offset)61*4882a593Smuzhiyun static int ad5592r_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct ad5592r_state *st = gpiochip_get_data(chip);
64*4882a593Smuzhiyun int ret;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun mutex_lock(&st->gpio_lock);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun st->gpio_out &= ~BIT(offset);
69*4882a593Smuzhiyun st->gpio_in |= BIT(offset);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun ret = st->ops->reg_write(st, AD5592R_REG_GPIO_OUT_EN, st->gpio_out);
72*4882a593Smuzhiyun if (ret < 0)
73*4882a593Smuzhiyun goto err_unlock;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun ret = st->ops->reg_write(st, AD5592R_REG_GPIO_IN_EN, st->gpio_in);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun err_unlock:
78*4882a593Smuzhiyun mutex_unlock(&st->gpio_lock);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return ret;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
ad5592r_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)83*4882a593Smuzhiyun static int ad5592r_gpio_direction_output(struct gpio_chip *chip,
84*4882a593Smuzhiyun unsigned offset, int value)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct ad5592r_state *st = gpiochip_get_data(chip);
87*4882a593Smuzhiyun int ret;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun mutex_lock(&st->gpio_lock);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (value)
92*4882a593Smuzhiyun st->gpio_val |= BIT(offset);
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun st->gpio_val &= ~BIT(offset);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun st->gpio_in &= ~BIT(offset);
97*4882a593Smuzhiyun st->gpio_out |= BIT(offset);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ret = st->ops->reg_write(st, AD5592R_REG_GPIO_SET, st->gpio_val);
100*4882a593Smuzhiyun if (ret < 0)
101*4882a593Smuzhiyun goto err_unlock;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ret = st->ops->reg_write(st, AD5592R_REG_GPIO_OUT_EN, st->gpio_out);
104*4882a593Smuzhiyun if (ret < 0)
105*4882a593Smuzhiyun goto err_unlock;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun ret = st->ops->reg_write(st, AD5592R_REG_GPIO_IN_EN, st->gpio_in);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun err_unlock:
110*4882a593Smuzhiyun mutex_unlock(&st->gpio_lock);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return ret;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
ad5592r_gpio_request(struct gpio_chip * chip,unsigned offset)115*4882a593Smuzhiyun static int ad5592r_gpio_request(struct gpio_chip *chip, unsigned offset)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct ad5592r_state *st = gpiochip_get_data(chip);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (!(st->gpio_map & BIT(offset))) {
120*4882a593Smuzhiyun dev_err(st->dev, "GPIO %d is reserved by alternate function\n",
121*4882a593Smuzhiyun offset);
122*4882a593Smuzhiyun return -ENODEV;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
ad5592r_gpio_init(struct ad5592r_state * st)128*4882a593Smuzhiyun static int ad5592r_gpio_init(struct ad5592r_state *st)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun if (!st->gpio_map)
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun st->gpiochip.label = dev_name(st->dev);
134*4882a593Smuzhiyun st->gpiochip.base = -1;
135*4882a593Smuzhiyun st->gpiochip.ngpio = 8;
136*4882a593Smuzhiyun st->gpiochip.parent = st->dev;
137*4882a593Smuzhiyun st->gpiochip.can_sleep = true;
138*4882a593Smuzhiyun st->gpiochip.direction_input = ad5592r_gpio_direction_input;
139*4882a593Smuzhiyun st->gpiochip.direction_output = ad5592r_gpio_direction_output;
140*4882a593Smuzhiyun st->gpiochip.get = ad5592r_gpio_get;
141*4882a593Smuzhiyun st->gpiochip.set = ad5592r_gpio_set;
142*4882a593Smuzhiyun st->gpiochip.request = ad5592r_gpio_request;
143*4882a593Smuzhiyun st->gpiochip.owner = THIS_MODULE;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun mutex_init(&st->gpio_lock);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return gpiochip_add_data(&st->gpiochip, st);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
ad5592r_gpio_cleanup(struct ad5592r_state * st)150*4882a593Smuzhiyun static void ad5592r_gpio_cleanup(struct ad5592r_state *st)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun if (st->gpio_map)
153*4882a593Smuzhiyun gpiochip_remove(&st->gpiochip);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
ad5592r_reset(struct ad5592r_state * st)156*4882a593Smuzhiyun static int ad5592r_reset(struct ad5592r_state *st)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct gpio_desc *gpio;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun gpio = devm_gpiod_get_optional(st->dev, "reset", GPIOD_OUT_LOW);
161*4882a593Smuzhiyun if (IS_ERR(gpio))
162*4882a593Smuzhiyun return PTR_ERR(gpio);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (gpio) {
165*4882a593Smuzhiyun udelay(1);
166*4882a593Smuzhiyun gpiod_set_value(gpio, 1);
167*4882a593Smuzhiyun } else {
168*4882a593Smuzhiyun mutex_lock(&st->lock);
169*4882a593Smuzhiyun /* Writing this magic value resets the device */
170*4882a593Smuzhiyun st->ops->reg_write(st, AD5592R_REG_RESET, 0xdac);
171*4882a593Smuzhiyun mutex_unlock(&st->lock);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun udelay(250);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
ad5592r_get_vref(struct ad5592r_state * st)179*4882a593Smuzhiyun static int ad5592r_get_vref(struct ad5592r_state *st)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun int ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (st->reg) {
184*4882a593Smuzhiyun ret = regulator_get_voltage(st->reg);
185*4882a593Smuzhiyun if (ret < 0)
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return ret / 1000;
189*4882a593Smuzhiyun } else {
190*4882a593Smuzhiyun return 2500;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
ad5592r_set_channel_modes(struct ad5592r_state * st)194*4882a593Smuzhiyun static int ad5592r_set_channel_modes(struct ad5592r_state *st)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun const struct ad5592r_rw_ops *ops = st->ops;
197*4882a593Smuzhiyun int ret;
198*4882a593Smuzhiyun unsigned i;
199*4882a593Smuzhiyun u8 pulldown = 0, tristate = 0, dac = 0, adc = 0;
200*4882a593Smuzhiyun u16 read_back;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < st->num_channels; i++) {
203*4882a593Smuzhiyun switch (st->channel_modes[i]) {
204*4882a593Smuzhiyun case CH_MODE_DAC:
205*4882a593Smuzhiyun dac |= BIT(i);
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun case CH_MODE_ADC:
209*4882a593Smuzhiyun adc |= BIT(i);
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun case CH_MODE_DAC_AND_ADC:
213*4882a593Smuzhiyun dac |= BIT(i);
214*4882a593Smuzhiyun adc |= BIT(i);
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun case CH_MODE_GPIO:
218*4882a593Smuzhiyun st->gpio_map |= BIT(i);
219*4882a593Smuzhiyun st->gpio_in |= BIT(i); /* Default to input */
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun case CH_MODE_UNUSED:
223*4882a593Smuzhiyun default:
224*4882a593Smuzhiyun switch (st->channel_offstate[i]) {
225*4882a593Smuzhiyun case CH_OFFSTATE_OUT_TRISTATE:
226*4882a593Smuzhiyun tristate |= BIT(i);
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun case CH_OFFSTATE_OUT_LOW:
230*4882a593Smuzhiyun st->gpio_out |= BIT(i);
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun case CH_OFFSTATE_OUT_HIGH:
234*4882a593Smuzhiyun st->gpio_out |= BIT(i);
235*4882a593Smuzhiyun st->gpio_val |= BIT(i);
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun case CH_OFFSTATE_PULLDOWN:
239*4882a593Smuzhiyun default:
240*4882a593Smuzhiyun pulldown |= BIT(i);
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun mutex_lock(&st->lock);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Pull down unused pins to GND */
249*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_PULLDOWN, pulldown);
250*4882a593Smuzhiyun if (ret)
251*4882a593Smuzhiyun goto err_unlock;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_TRISTATE, tristate);
254*4882a593Smuzhiyun if (ret)
255*4882a593Smuzhiyun goto err_unlock;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Configure pins that we use */
258*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_DAC_EN, dac);
259*4882a593Smuzhiyun if (ret)
260*4882a593Smuzhiyun goto err_unlock;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_ADC_EN, adc);
263*4882a593Smuzhiyun if (ret)
264*4882a593Smuzhiyun goto err_unlock;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_GPIO_SET, st->gpio_val);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun goto err_unlock;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_GPIO_OUT_EN, st->gpio_out);
271*4882a593Smuzhiyun if (ret)
272*4882a593Smuzhiyun goto err_unlock;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_GPIO_IN_EN, st->gpio_in);
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun goto err_unlock;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Verify that we can read back at least one register */
279*4882a593Smuzhiyun ret = ops->reg_read(st, AD5592R_REG_ADC_EN, &read_back);
280*4882a593Smuzhiyun if (!ret && (read_back & 0xff) != adc)
281*4882a593Smuzhiyun ret = -EIO;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun err_unlock:
284*4882a593Smuzhiyun mutex_unlock(&st->lock);
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
ad5592r_reset_channel_modes(struct ad5592r_state * st)288*4882a593Smuzhiyun static int ad5592r_reset_channel_modes(struct ad5592r_state *st)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun int i;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(st->channel_modes); i++)
293*4882a593Smuzhiyun st->channel_modes[i] = CH_MODE_UNUSED;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return ad5592r_set_channel_modes(st);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
ad5592r_write_raw(struct iio_dev * iio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)298*4882a593Smuzhiyun static int ad5592r_write_raw(struct iio_dev *iio_dev,
299*4882a593Smuzhiyun struct iio_chan_spec const *chan, int val, int val2, long mask)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct ad5592r_state *st = iio_priv(iio_dev);
302*4882a593Smuzhiyun int ret;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun switch (mask) {
305*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (val >= (1 << chan->scan_type.realbits) || val < 0)
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (!chan->output)
311*4882a593Smuzhiyun return -EINVAL;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun mutex_lock(&st->lock);
314*4882a593Smuzhiyun ret = st->ops->write_dac(st, chan->channel, val);
315*4882a593Smuzhiyun if (!ret)
316*4882a593Smuzhiyun st->cached_dac[chan->channel] = val;
317*4882a593Smuzhiyun mutex_unlock(&st->lock);
318*4882a593Smuzhiyun return ret;
319*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
320*4882a593Smuzhiyun if (chan->type == IIO_VOLTAGE) {
321*4882a593Smuzhiyun bool gain;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (val == st->scale_avail[0][0] &&
324*4882a593Smuzhiyun val2 == st->scale_avail[0][1])
325*4882a593Smuzhiyun gain = false;
326*4882a593Smuzhiyun else if (val == st->scale_avail[1][0] &&
327*4882a593Smuzhiyun val2 == st->scale_avail[1][1])
328*4882a593Smuzhiyun gain = true;
329*4882a593Smuzhiyun else
330*4882a593Smuzhiyun return -EINVAL;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun mutex_lock(&st->lock);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = st->ops->reg_read(st, AD5592R_REG_CTRL,
335*4882a593Smuzhiyun &st->cached_gp_ctrl);
336*4882a593Smuzhiyun if (ret < 0) {
337*4882a593Smuzhiyun mutex_unlock(&st->lock);
338*4882a593Smuzhiyun return ret;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (chan->output) {
342*4882a593Smuzhiyun if (gain)
343*4882a593Smuzhiyun st->cached_gp_ctrl |=
344*4882a593Smuzhiyun AD5592R_REG_CTRL_DAC_RANGE;
345*4882a593Smuzhiyun else
346*4882a593Smuzhiyun st->cached_gp_ctrl &=
347*4882a593Smuzhiyun ~AD5592R_REG_CTRL_DAC_RANGE;
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun if (gain)
350*4882a593Smuzhiyun st->cached_gp_ctrl |=
351*4882a593Smuzhiyun AD5592R_REG_CTRL_ADC_RANGE;
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun st->cached_gp_ctrl &=
354*4882a593Smuzhiyun ~AD5592R_REG_CTRL_ADC_RANGE;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun ret = st->ops->reg_write(st, AD5592R_REG_CTRL,
358*4882a593Smuzhiyun st->cached_gp_ctrl);
359*4882a593Smuzhiyun mutex_unlock(&st->lock);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun default:
365*4882a593Smuzhiyun return -EINVAL;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
ad5592r_read_raw(struct iio_dev * iio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)371*4882a593Smuzhiyun static int ad5592r_read_raw(struct iio_dev *iio_dev,
372*4882a593Smuzhiyun struct iio_chan_spec const *chan,
373*4882a593Smuzhiyun int *val, int *val2, long m)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct ad5592r_state *st = iio_priv(iio_dev);
376*4882a593Smuzhiyun u16 read_val;
377*4882a593Smuzhiyun int ret, mult;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun switch (m) {
380*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
381*4882a593Smuzhiyun if (!chan->output) {
382*4882a593Smuzhiyun mutex_lock(&st->lock);
383*4882a593Smuzhiyun ret = st->ops->read_adc(st, chan->channel, &read_val);
384*4882a593Smuzhiyun mutex_unlock(&st->lock);
385*4882a593Smuzhiyun if (ret)
386*4882a593Smuzhiyun return ret;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if ((read_val >> 12 & 0x7) != (chan->channel & 0x7)) {
389*4882a593Smuzhiyun dev_err(st->dev, "Error while reading channel %u\n",
390*4882a593Smuzhiyun chan->channel);
391*4882a593Smuzhiyun return -EIO;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun read_val &= GENMASK(11, 0);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun } else {
397*4882a593Smuzhiyun mutex_lock(&st->lock);
398*4882a593Smuzhiyun read_val = st->cached_dac[chan->channel];
399*4882a593Smuzhiyun mutex_unlock(&st->lock);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun dev_dbg(st->dev, "Channel %u read: 0x%04hX\n",
403*4882a593Smuzhiyun chan->channel, read_val);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun *val = (int) read_val;
406*4882a593Smuzhiyun return IIO_VAL_INT;
407*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
408*4882a593Smuzhiyun *val = ad5592r_get_vref(st);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (chan->type == IIO_TEMP) {
411*4882a593Smuzhiyun s64 tmp = *val * (3767897513LL / 25LL);
412*4882a593Smuzhiyun *val = div_s64_rem(tmp, 1000000000LL, val2);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun mutex_lock(&st->lock);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (chan->output)
420*4882a593Smuzhiyun mult = !!(st->cached_gp_ctrl &
421*4882a593Smuzhiyun AD5592R_REG_CTRL_DAC_RANGE);
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun mult = !!(st->cached_gp_ctrl &
424*4882a593Smuzhiyun AD5592R_REG_CTRL_ADC_RANGE);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun mutex_unlock(&st->lock);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun *val *= ++mult;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun *val2 = chan->scan_type.realbits;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
433*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
434*4882a593Smuzhiyun ret = ad5592r_get_vref(st);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun mutex_lock(&st->lock);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (st->cached_gp_ctrl & AD5592R_REG_CTRL_ADC_RANGE)
439*4882a593Smuzhiyun *val = (-34365 * 25) / ret;
440*4882a593Smuzhiyun else
441*4882a593Smuzhiyun *val = (-75365 * 25) / ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun mutex_unlock(&st->lock);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return IIO_VAL_INT;
446*4882a593Smuzhiyun default:
447*4882a593Smuzhiyun return -EINVAL;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
ad5592r_write_raw_get_fmt(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,long mask)451*4882a593Smuzhiyun static int ad5592r_write_raw_get_fmt(struct iio_dev *indio_dev,
452*4882a593Smuzhiyun struct iio_chan_spec const *chan, long mask)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun switch (mask) {
455*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
456*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_NANO;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun default:
459*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const struct iio_info ad5592r_info = {
466*4882a593Smuzhiyun .read_raw = ad5592r_read_raw,
467*4882a593Smuzhiyun .write_raw = ad5592r_write_raw,
468*4882a593Smuzhiyun .write_raw_get_fmt = ad5592r_write_raw_get_fmt,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
ad5592r_show_scale_available(struct iio_dev * iio_dev,uintptr_t private,const struct iio_chan_spec * chan,char * buf)471*4882a593Smuzhiyun static ssize_t ad5592r_show_scale_available(struct iio_dev *iio_dev,
472*4882a593Smuzhiyun uintptr_t private,
473*4882a593Smuzhiyun const struct iio_chan_spec *chan,
474*4882a593Smuzhiyun char *buf)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct ad5592r_state *st = iio_priv(iio_dev);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return sprintf(buf, "%d.%09u %d.%09u\n",
479*4882a593Smuzhiyun st->scale_avail[0][0], st->scale_avail[0][1],
480*4882a593Smuzhiyun st->scale_avail[1][0], st->scale_avail[1][1]);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info ad5592r_ext_info[] = {
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun .name = "scale_available",
486*4882a593Smuzhiyun .read = ad5592r_show_scale_available,
487*4882a593Smuzhiyun .shared = IIO_SHARED_BY_TYPE,
488*4882a593Smuzhiyun },
489*4882a593Smuzhiyun {},
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
ad5592r_setup_channel(struct iio_dev * iio_dev,struct iio_chan_spec * chan,bool output,unsigned id)492*4882a593Smuzhiyun static void ad5592r_setup_channel(struct iio_dev *iio_dev,
493*4882a593Smuzhiyun struct iio_chan_spec *chan, bool output, unsigned id)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun chan->type = IIO_VOLTAGE;
496*4882a593Smuzhiyun chan->indexed = 1;
497*4882a593Smuzhiyun chan->output = output;
498*4882a593Smuzhiyun chan->channel = id;
499*4882a593Smuzhiyun chan->info_mask_separate = BIT(IIO_CHAN_INFO_RAW);
500*4882a593Smuzhiyun chan->info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE);
501*4882a593Smuzhiyun chan->scan_type.sign = 'u';
502*4882a593Smuzhiyun chan->scan_type.realbits = 12;
503*4882a593Smuzhiyun chan->scan_type.storagebits = 16;
504*4882a593Smuzhiyun chan->ext_info = ad5592r_ext_info;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
ad5592r_alloc_channels(struct iio_dev * iio_dev)507*4882a593Smuzhiyun static int ad5592r_alloc_channels(struct iio_dev *iio_dev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct ad5592r_state *st = iio_priv(iio_dev);
510*4882a593Smuzhiyun unsigned i, curr_channel = 0,
511*4882a593Smuzhiyun num_channels = st->num_channels;
512*4882a593Smuzhiyun struct iio_chan_spec *channels;
513*4882a593Smuzhiyun struct fwnode_handle *child;
514*4882a593Smuzhiyun u32 reg, tmp;
515*4882a593Smuzhiyun int ret;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun device_for_each_child_node(st->dev, child) {
518*4882a593Smuzhiyun ret = fwnode_property_read_u32(child, "reg", ®);
519*4882a593Smuzhiyun if (ret || reg >= ARRAY_SIZE(st->channel_modes))
520*4882a593Smuzhiyun continue;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun ret = fwnode_property_read_u32(child, "adi,mode", &tmp);
523*4882a593Smuzhiyun if (!ret)
524*4882a593Smuzhiyun st->channel_modes[reg] = tmp;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun ret = fwnode_property_read_u32(child, "adi,off-state", &tmp);
527*4882a593Smuzhiyun if (!ret)
528*4882a593Smuzhiyun st->channel_offstate[reg] = tmp;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun channels = devm_kcalloc(st->dev,
532*4882a593Smuzhiyun 1 + 2 * num_channels, sizeof(*channels),
533*4882a593Smuzhiyun GFP_KERNEL);
534*4882a593Smuzhiyun if (!channels)
535*4882a593Smuzhiyun return -ENOMEM;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun for (i = 0; i < num_channels; i++) {
538*4882a593Smuzhiyun switch (st->channel_modes[i]) {
539*4882a593Smuzhiyun case CH_MODE_DAC:
540*4882a593Smuzhiyun ad5592r_setup_channel(iio_dev, &channels[curr_channel],
541*4882a593Smuzhiyun true, i);
542*4882a593Smuzhiyun curr_channel++;
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun case CH_MODE_ADC:
546*4882a593Smuzhiyun ad5592r_setup_channel(iio_dev, &channels[curr_channel],
547*4882a593Smuzhiyun false, i);
548*4882a593Smuzhiyun curr_channel++;
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun case CH_MODE_DAC_AND_ADC:
552*4882a593Smuzhiyun ad5592r_setup_channel(iio_dev, &channels[curr_channel],
553*4882a593Smuzhiyun true, i);
554*4882a593Smuzhiyun curr_channel++;
555*4882a593Smuzhiyun ad5592r_setup_channel(iio_dev, &channels[curr_channel],
556*4882a593Smuzhiyun false, i);
557*4882a593Smuzhiyun curr_channel++;
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun default:
561*4882a593Smuzhiyun continue;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun channels[curr_channel].type = IIO_TEMP;
566*4882a593Smuzhiyun channels[curr_channel].channel = 8;
567*4882a593Smuzhiyun channels[curr_channel].info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
568*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE) |
569*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_OFFSET);
570*4882a593Smuzhiyun curr_channel++;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun iio_dev->num_channels = curr_channel;
573*4882a593Smuzhiyun iio_dev->channels = channels;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
ad5592r_init_scales(struct ad5592r_state * st,int vref_mV)578*4882a593Smuzhiyun static void ad5592r_init_scales(struct ad5592r_state *st, int vref_mV)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun s64 tmp = (s64)vref_mV * 1000000000LL >> 12;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun st->scale_avail[0][0] =
583*4882a593Smuzhiyun div_s64_rem(tmp, 1000000000LL, &st->scale_avail[0][1]);
584*4882a593Smuzhiyun st->scale_avail[1][0] =
585*4882a593Smuzhiyun div_s64_rem(tmp * 2, 1000000000LL, &st->scale_avail[1][1]);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
ad5592r_probe(struct device * dev,const char * name,const struct ad5592r_rw_ops * ops)588*4882a593Smuzhiyun int ad5592r_probe(struct device *dev, const char *name,
589*4882a593Smuzhiyun const struct ad5592r_rw_ops *ops)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct iio_dev *iio_dev;
592*4882a593Smuzhiyun struct ad5592r_state *st;
593*4882a593Smuzhiyun int ret;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun iio_dev = devm_iio_device_alloc(dev, sizeof(*st));
596*4882a593Smuzhiyun if (!iio_dev)
597*4882a593Smuzhiyun return -ENOMEM;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun st = iio_priv(iio_dev);
600*4882a593Smuzhiyun st->dev = dev;
601*4882a593Smuzhiyun st->ops = ops;
602*4882a593Smuzhiyun st->num_channels = 8;
603*4882a593Smuzhiyun dev_set_drvdata(dev, iio_dev);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun st->reg = devm_regulator_get_optional(dev, "vref");
606*4882a593Smuzhiyun if (IS_ERR(st->reg)) {
607*4882a593Smuzhiyun if ((PTR_ERR(st->reg) != -ENODEV) && dev->of_node)
608*4882a593Smuzhiyun return PTR_ERR(st->reg);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun st->reg = NULL;
611*4882a593Smuzhiyun } else {
612*4882a593Smuzhiyun ret = regulator_enable(st->reg);
613*4882a593Smuzhiyun if (ret)
614*4882a593Smuzhiyun return ret;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun iio_dev->name = name;
618*4882a593Smuzhiyun iio_dev->info = &ad5592r_info;
619*4882a593Smuzhiyun iio_dev->modes = INDIO_DIRECT_MODE;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun mutex_init(&st->lock);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ad5592r_init_scales(st, ad5592r_get_vref(st));
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun ret = ad5592r_reset(st);
626*4882a593Smuzhiyun if (ret)
627*4882a593Smuzhiyun goto error_disable_reg;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ret = ops->reg_write(st, AD5592R_REG_PD,
630*4882a593Smuzhiyun (st->reg == NULL) ? AD5592R_REG_PD_EN_REF : 0);
631*4882a593Smuzhiyun if (ret)
632*4882a593Smuzhiyun goto error_disable_reg;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ret = ad5592r_alloc_channels(iio_dev);
635*4882a593Smuzhiyun if (ret)
636*4882a593Smuzhiyun goto error_disable_reg;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = ad5592r_set_channel_modes(st);
639*4882a593Smuzhiyun if (ret)
640*4882a593Smuzhiyun goto error_reset_ch_modes;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun ret = iio_device_register(iio_dev);
643*4882a593Smuzhiyun if (ret)
644*4882a593Smuzhiyun goto error_reset_ch_modes;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = ad5592r_gpio_init(st);
647*4882a593Smuzhiyun if (ret)
648*4882a593Smuzhiyun goto error_dev_unregister;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun error_dev_unregister:
653*4882a593Smuzhiyun iio_device_unregister(iio_dev);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun error_reset_ch_modes:
656*4882a593Smuzhiyun ad5592r_reset_channel_modes(st);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun error_disable_reg:
659*4882a593Smuzhiyun if (st->reg)
660*4882a593Smuzhiyun regulator_disable(st->reg);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun return ret;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ad5592r_probe);
665*4882a593Smuzhiyun
ad5592r_remove(struct device * dev)666*4882a593Smuzhiyun int ad5592r_remove(struct device *dev)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct iio_dev *iio_dev = dev_get_drvdata(dev);
669*4882a593Smuzhiyun struct ad5592r_state *st = iio_priv(iio_dev);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun iio_device_unregister(iio_dev);
672*4882a593Smuzhiyun ad5592r_reset_channel_modes(st);
673*4882a593Smuzhiyun ad5592r_gpio_cleanup(st);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (st->reg)
676*4882a593Smuzhiyun regulator_disable(st->reg);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ad5592r_remove);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun MODULE_AUTHOR("Paul Cercueil <paul.cercueil@analog.com>");
683*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices AD5592R multi-channel converters");
684*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
685