1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AD5024, AD5025, AD5044, AD5045, AD5064, AD5064-1, AD5065, AD5625, AD5625R,
4*4882a593Smuzhiyun * AD5627, AD5627R, AD5628, AD5629R, AD5645R, AD5647R, AD5648, AD5665, AD5665R,
5*4882a593Smuzhiyun * AD5666, AD5667, AD5667R, AD5668, AD5669R, LTC2606, LTC2607, LTC2609, LTC2616,
6*4882a593Smuzhiyun * LTC2617, LTC2619, LTC2626, LTC2627, LTC2629, LTC2631, LTC2633, LTC2635
7*4882a593Smuzhiyun * Digital to analog converters driver
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright 2011 Analog Devices Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/spi/spi.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/sysfs.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <asm/unaligned.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/iio/iio.h>
24*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define AD5064_MAX_DAC_CHANNELS 8
27*4882a593Smuzhiyun #define AD5064_MAX_VREFS 4
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define AD5064_ADDR(x) ((x) << 20)
30*4882a593Smuzhiyun #define AD5064_CMD(x) ((x) << 24)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define AD5064_ADDR_ALL_DAC 0xF
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define AD5064_CMD_WRITE_INPUT_N 0x0
35*4882a593Smuzhiyun #define AD5064_CMD_UPDATE_DAC_N 0x1
36*4882a593Smuzhiyun #define AD5064_CMD_WRITE_INPUT_N_UPDATE_ALL 0x2
37*4882a593Smuzhiyun #define AD5064_CMD_WRITE_INPUT_N_UPDATE_N 0x3
38*4882a593Smuzhiyun #define AD5064_CMD_POWERDOWN_DAC 0x4
39*4882a593Smuzhiyun #define AD5064_CMD_CLEAR 0x5
40*4882a593Smuzhiyun #define AD5064_CMD_LDAC_MASK 0x6
41*4882a593Smuzhiyun #define AD5064_CMD_RESET 0x7
42*4882a593Smuzhiyun #define AD5064_CMD_CONFIG 0x8
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define AD5064_CMD_RESET_V2 0x5
45*4882a593Smuzhiyun #define AD5064_CMD_CONFIG_V2 0x7
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define AD5064_CONFIG_DAISY_CHAIN_ENABLE BIT(1)
48*4882a593Smuzhiyun #define AD5064_CONFIG_INT_VREF_ENABLE BIT(0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define AD5064_LDAC_PWRDN_NONE 0x0
51*4882a593Smuzhiyun #define AD5064_LDAC_PWRDN_1K 0x1
52*4882a593Smuzhiyun #define AD5064_LDAC_PWRDN_100K 0x2
53*4882a593Smuzhiyun #define AD5064_LDAC_PWRDN_3STATE 0x3
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /**
56*4882a593Smuzhiyun * enum ad5064_regmap_type - Register layout variant
57*4882a593Smuzhiyun * @AD5064_REGMAP_ADI: Old Analog Devices register map layout
58*4882a593Smuzhiyun * @AD5064_REGMAP_ADI2: New Analog Devices register map layout
59*4882a593Smuzhiyun * @AD5064_REGMAP_LTC: LTC register map layout
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun enum ad5064_regmap_type {
62*4882a593Smuzhiyun AD5064_REGMAP_ADI,
63*4882a593Smuzhiyun AD5064_REGMAP_ADI2,
64*4882a593Smuzhiyun AD5064_REGMAP_LTC,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /**
68*4882a593Smuzhiyun * struct ad5064_chip_info - chip specific information
69*4882a593Smuzhiyun * @shared_vref: whether the vref supply is shared between channels
70*4882a593Smuzhiyun * @internal_vref: internal reference voltage. 0 if the chip has no
71*4882a593Smuzhiyun * internal vref.
72*4882a593Smuzhiyun * @channels: channel specification
73*4882a593Smuzhiyun * @num_channels: number of channels
74*4882a593Smuzhiyun * @regmap_type: register map layout variant
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct ad5064_chip_info {
78*4882a593Smuzhiyun bool shared_vref;
79*4882a593Smuzhiyun unsigned long internal_vref;
80*4882a593Smuzhiyun const struct iio_chan_spec *channels;
81*4882a593Smuzhiyun unsigned int num_channels;
82*4882a593Smuzhiyun enum ad5064_regmap_type regmap_type;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct ad5064_state;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun typedef int (*ad5064_write_func)(struct ad5064_state *st, unsigned int cmd,
88*4882a593Smuzhiyun unsigned int addr, unsigned int val);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /**
91*4882a593Smuzhiyun * struct ad5064_state - driver instance specific data
92*4882a593Smuzhiyun * @dev: the device for this driver instance
93*4882a593Smuzhiyun * @chip_info: chip model specific constants, available modes etc
94*4882a593Smuzhiyun * @vref_reg: vref supply regulators
95*4882a593Smuzhiyun * @pwr_down: whether channel is powered down
96*4882a593Smuzhiyun * @pwr_down_mode: channel's current power down mode
97*4882a593Smuzhiyun * @dac_cache: current DAC raw value (chip does not support readback)
98*4882a593Smuzhiyun * @use_internal_vref: set to true if the internal reference voltage should be
99*4882a593Smuzhiyun * used.
100*4882a593Smuzhiyun * @write: register write callback
101*4882a593Smuzhiyun * @lock: maintain consistency between cached and dev state
102*4882a593Smuzhiyun * @data: i2c/spi transfer buffers
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct ad5064_state {
106*4882a593Smuzhiyun struct device *dev;
107*4882a593Smuzhiyun const struct ad5064_chip_info *chip_info;
108*4882a593Smuzhiyun struct regulator_bulk_data vref_reg[AD5064_MAX_VREFS];
109*4882a593Smuzhiyun bool pwr_down[AD5064_MAX_DAC_CHANNELS];
110*4882a593Smuzhiyun u8 pwr_down_mode[AD5064_MAX_DAC_CHANNELS];
111*4882a593Smuzhiyun unsigned int dac_cache[AD5064_MAX_DAC_CHANNELS];
112*4882a593Smuzhiyun bool use_internal_vref;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ad5064_write_func write;
115*4882a593Smuzhiyun struct mutex lock;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * DMA (thus cache coherency maintenance) requires the
119*4882a593Smuzhiyun * transfer buffers to live in their own cache lines.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun union {
122*4882a593Smuzhiyun u8 i2c[3];
123*4882a593Smuzhiyun __be32 spi;
124*4882a593Smuzhiyun } data ____cacheline_aligned;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun enum ad5064_type {
128*4882a593Smuzhiyun ID_AD5024,
129*4882a593Smuzhiyun ID_AD5025,
130*4882a593Smuzhiyun ID_AD5044,
131*4882a593Smuzhiyun ID_AD5045,
132*4882a593Smuzhiyun ID_AD5064,
133*4882a593Smuzhiyun ID_AD5064_1,
134*4882a593Smuzhiyun ID_AD5065,
135*4882a593Smuzhiyun ID_AD5625,
136*4882a593Smuzhiyun ID_AD5625R_1V25,
137*4882a593Smuzhiyun ID_AD5625R_2V5,
138*4882a593Smuzhiyun ID_AD5627,
139*4882a593Smuzhiyun ID_AD5627R_1V25,
140*4882a593Smuzhiyun ID_AD5627R_2V5,
141*4882a593Smuzhiyun ID_AD5628_1,
142*4882a593Smuzhiyun ID_AD5628_2,
143*4882a593Smuzhiyun ID_AD5629_1,
144*4882a593Smuzhiyun ID_AD5629_2,
145*4882a593Smuzhiyun ID_AD5645R_1V25,
146*4882a593Smuzhiyun ID_AD5645R_2V5,
147*4882a593Smuzhiyun ID_AD5647R_1V25,
148*4882a593Smuzhiyun ID_AD5647R_2V5,
149*4882a593Smuzhiyun ID_AD5648_1,
150*4882a593Smuzhiyun ID_AD5648_2,
151*4882a593Smuzhiyun ID_AD5665,
152*4882a593Smuzhiyun ID_AD5665R_1V25,
153*4882a593Smuzhiyun ID_AD5665R_2V5,
154*4882a593Smuzhiyun ID_AD5666_1,
155*4882a593Smuzhiyun ID_AD5666_2,
156*4882a593Smuzhiyun ID_AD5667,
157*4882a593Smuzhiyun ID_AD5667R_1V25,
158*4882a593Smuzhiyun ID_AD5667R_2V5,
159*4882a593Smuzhiyun ID_AD5668_1,
160*4882a593Smuzhiyun ID_AD5668_2,
161*4882a593Smuzhiyun ID_AD5669_1,
162*4882a593Smuzhiyun ID_AD5669_2,
163*4882a593Smuzhiyun ID_LTC2606,
164*4882a593Smuzhiyun ID_LTC2607,
165*4882a593Smuzhiyun ID_LTC2609,
166*4882a593Smuzhiyun ID_LTC2616,
167*4882a593Smuzhiyun ID_LTC2617,
168*4882a593Smuzhiyun ID_LTC2619,
169*4882a593Smuzhiyun ID_LTC2626,
170*4882a593Smuzhiyun ID_LTC2627,
171*4882a593Smuzhiyun ID_LTC2629,
172*4882a593Smuzhiyun ID_LTC2631_L12,
173*4882a593Smuzhiyun ID_LTC2631_H12,
174*4882a593Smuzhiyun ID_LTC2631_L10,
175*4882a593Smuzhiyun ID_LTC2631_H10,
176*4882a593Smuzhiyun ID_LTC2631_L8,
177*4882a593Smuzhiyun ID_LTC2631_H8,
178*4882a593Smuzhiyun ID_LTC2633_L12,
179*4882a593Smuzhiyun ID_LTC2633_H12,
180*4882a593Smuzhiyun ID_LTC2633_L10,
181*4882a593Smuzhiyun ID_LTC2633_H10,
182*4882a593Smuzhiyun ID_LTC2633_L8,
183*4882a593Smuzhiyun ID_LTC2633_H8,
184*4882a593Smuzhiyun ID_LTC2635_L12,
185*4882a593Smuzhiyun ID_LTC2635_H12,
186*4882a593Smuzhiyun ID_LTC2635_L10,
187*4882a593Smuzhiyun ID_LTC2635_H10,
188*4882a593Smuzhiyun ID_LTC2635_L8,
189*4882a593Smuzhiyun ID_LTC2635_H8,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
ad5064_write(struct ad5064_state * st,unsigned int cmd,unsigned int addr,unsigned int val,unsigned int shift)192*4882a593Smuzhiyun static int ad5064_write(struct ad5064_state *st, unsigned int cmd,
193*4882a593Smuzhiyun unsigned int addr, unsigned int val, unsigned int shift)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun val <<= shift;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return st->write(st, cmd, addr, val);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
ad5064_sync_powerdown_mode(struct ad5064_state * st,const struct iio_chan_spec * chan)200*4882a593Smuzhiyun static int ad5064_sync_powerdown_mode(struct ad5064_state *st,
201*4882a593Smuzhiyun const struct iio_chan_spec *chan)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun unsigned int val, address;
204*4882a593Smuzhiyun unsigned int shift;
205*4882a593Smuzhiyun int ret;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (st->chip_info->regmap_type == AD5064_REGMAP_LTC) {
208*4882a593Smuzhiyun val = 0;
209*4882a593Smuzhiyun address = chan->address;
210*4882a593Smuzhiyun } else {
211*4882a593Smuzhiyun if (st->chip_info->regmap_type == AD5064_REGMAP_ADI2)
212*4882a593Smuzhiyun shift = 4;
213*4882a593Smuzhiyun else
214*4882a593Smuzhiyun shift = 8;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun val = (0x1 << chan->address);
217*4882a593Smuzhiyun address = 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (st->pwr_down[chan->channel])
220*4882a593Smuzhiyun val |= st->pwr_down_mode[chan->channel] << shift;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = ad5064_write(st, AD5064_CMD_POWERDOWN_DAC, address, val, 0);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const char * const ad5064_powerdown_modes[] = {
229*4882a593Smuzhiyun "1kohm_to_gnd",
230*4882a593Smuzhiyun "100kohm_to_gnd",
231*4882a593Smuzhiyun "three_state",
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const char * const ltc2617_powerdown_modes[] = {
235*4882a593Smuzhiyun "90kohm_to_gnd",
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
ad5064_get_powerdown_mode(struct iio_dev * indio_dev,const struct iio_chan_spec * chan)238*4882a593Smuzhiyun static int ad5064_get_powerdown_mode(struct iio_dev *indio_dev,
239*4882a593Smuzhiyun const struct iio_chan_spec *chan)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return st->pwr_down_mode[chan->channel] - 1;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
ad5064_set_powerdown_mode(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,unsigned int mode)246*4882a593Smuzhiyun static int ad5064_set_powerdown_mode(struct iio_dev *indio_dev,
247*4882a593Smuzhiyun const struct iio_chan_spec *chan, unsigned int mode)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
250*4882a593Smuzhiyun int ret;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun mutex_lock(&st->lock);
253*4882a593Smuzhiyun st->pwr_down_mode[chan->channel] = mode + 1;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = ad5064_sync_powerdown_mode(st, chan);
256*4882a593Smuzhiyun mutex_unlock(&st->lock);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct iio_enum ad5064_powerdown_mode_enum = {
262*4882a593Smuzhiyun .items = ad5064_powerdown_modes,
263*4882a593Smuzhiyun .num_items = ARRAY_SIZE(ad5064_powerdown_modes),
264*4882a593Smuzhiyun .get = ad5064_get_powerdown_mode,
265*4882a593Smuzhiyun .set = ad5064_set_powerdown_mode,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct iio_enum ltc2617_powerdown_mode_enum = {
269*4882a593Smuzhiyun .items = ltc2617_powerdown_modes,
270*4882a593Smuzhiyun .num_items = ARRAY_SIZE(ltc2617_powerdown_modes),
271*4882a593Smuzhiyun .get = ad5064_get_powerdown_mode,
272*4882a593Smuzhiyun .set = ad5064_set_powerdown_mode,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
ad5064_read_dac_powerdown(struct iio_dev * indio_dev,uintptr_t private,const struct iio_chan_spec * chan,char * buf)275*4882a593Smuzhiyun static ssize_t ad5064_read_dac_powerdown(struct iio_dev *indio_dev,
276*4882a593Smuzhiyun uintptr_t private, const struct iio_chan_spec *chan, char *buf)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return sprintf(buf, "%d\n", st->pwr_down[chan->channel]);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
ad5064_write_dac_powerdown(struct iio_dev * indio_dev,uintptr_t private,const struct iio_chan_spec * chan,const char * buf,size_t len)283*4882a593Smuzhiyun static ssize_t ad5064_write_dac_powerdown(struct iio_dev *indio_dev,
284*4882a593Smuzhiyun uintptr_t private, const struct iio_chan_spec *chan, const char *buf,
285*4882a593Smuzhiyun size_t len)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
288*4882a593Smuzhiyun bool pwr_down;
289*4882a593Smuzhiyun int ret;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = strtobool(buf, &pwr_down);
292*4882a593Smuzhiyun if (ret)
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun mutex_lock(&st->lock);
296*4882a593Smuzhiyun st->pwr_down[chan->channel] = pwr_down;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = ad5064_sync_powerdown_mode(st, chan);
299*4882a593Smuzhiyun mutex_unlock(&st->lock);
300*4882a593Smuzhiyun return ret ? ret : len;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
ad5064_get_vref(struct ad5064_state * st,struct iio_chan_spec const * chan)303*4882a593Smuzhiyun static int ad5064_get_vref(struct ad5064_state *st,
304*4882a593Smuzhiyun struct iio_chan_spec const *chan)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun unsigned int i;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (st->use_internal_vref)
309*4882a593Smuzhiyun return st->chip_info->internal_vref;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun i = st->chip_info->shared_vref ? 0 : chan->channel;
312*4882a593Smuzhiyun return regulator_get_voltage(st->vref_reg[i].consumer);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
ad5064_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)315*4882a593Smuzhiyun static int ad5064_read_raw(struct iio_dev *indio_dev,
316*4882a593Smuzhiyun struct iio_chan_spec const *chan,
317*4882a593Smuzhiyun int *val,
318*4882a593Smuzhiyun int *val2,
319*4882a593Smuzhiyun long m)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
322*4882a593Smuzhiyun int scale_uv;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun switch (m) {
325*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
326*4882a593Smuzhiyun *val = st->dac_cache[chan->channel];
327*4882a593Smuzhiyun return IIO_VAL_INT;
328*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
329*4882a593Smuzhiyun scale_uv = ad5064_get_vref(st, chan);
330*4882a593Smuzhiyun if (scale_uv < 0)
331*4882a593Smuzhiyun return scale_uv;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun *val = scale_uv / 1000;
334*4882a593Smuzhiyun *val2 = chan->scan_type.realbits;
335*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
336*4882a593Smuzhiyun default:
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun return -EINVAL;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
ad5064_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)342*4882a593Smuzhiyun static int ad5064_write_raw(struct iio_dev *indio_dev,
343*4882a593Smuzhiyun struct iio_chan_spec const *chan, int val, int val2, long mask)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
346*4882a593Smuzhiyun int ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun switch (mask) {
349*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
350*4882a593Smuzhiyun if (val >= (1 << chan->scan_type.realbits) || val < 0)
351*4882a593Smuzhiyun return -EINVAL;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mutex_lock(&st->lock);
354*4882a593Smuzhiyun ret = ad5064_write(st, AD5064_CMD_WRITE_INPUT_N_UPDATE_N,
355*4882a593Smuzhiyun chan->address, val, chan->scan_type.shift);
356*4882a593Smuzhiyun if (ret == 0)
357*4882a593Smuzhiyun st->dac_cache[chan->channel] = val;
358*4882a593Smuzhiyun mutex_unlock(&st->lock);
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun default:
361*4882a593Smuzhiyun ret = -EINVAL;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return ret;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const struct iio_info ad5064_info = {
368*4882a593Smuzhiyun .read_raw = ad5064_read_raw,
369*4882a593Smuzhiyun .write_raw = ad5064_write_raw,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info ad5064_ext_info[] = {
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun .name = "powerdown",
375*4882a593Smuzhiyun .read = ad5064_read_dac_powerdown,
376*4882a593Smuzhiyun .write = ad5064_write_dac_powerdown,
377*4882a593Smuzhiyun .shared = IIO_SEPARATE,
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ad5064_powerdown_mode_enum),
380*4882a593Smuzhiyun IIO_ENUM_AVAILABLE("powerdown_mode", &ad5064_powerdown_mode_enum),
381*4882a593Smuzhiyun { },
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info ltc2617_ext_info[] = {
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun .name = "powerdown",
387*4882a593Smuzhiyun .read = ad5064_read_dac_powerdown,
388*4882a593Smuzhiyun .write = ad5064_write_dac_powerdown,
389*4882a593Smuzhiyun .shared = IIO_SEPARATE,
390*4882a593Smuzhiyun },
391*4882a593Smuzhiyun IIO_ENUM("powerdown_mode", IIO_SEPARATE, <c2617_powerdown_mode_enum),
392*4882a593Smuzhiyun IIO_ENUM_AVAILABLE("powerdown_mode", <c2617_powerdown_mode_enum),
393*4882a593Smuzhiyun { },
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun #define AD5064_CHANNEL(chan, addr, bits, _shift, _ext_info) { \
397*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
398*4882a593Smuzhiyun .indexed = 1, \
399*4882a593Smuzhiyun .output = 1, \
400*4882a593Smuzhiyun .channel = (chan), \
401*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
402*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE), \
403*4882a593Smuzhiyun .address = addr, \
404*4882a593Smuzhiyun .scan_type = { \
405*4882a593Smuzhiyun .sign = 'u', \
406*4882a593Smuzhiyun .realbits = (bits), \
407*4882a593Smuzhiyun .storagebits = 16, \
408*4882a593Smuzhiyun .shift = (_shift), \
409*4882a593Smuzhiyun }, \
410*4882a593Smuzhiyun .ext_info = (_ext_info), \
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #define DECLARE_AD5064_CHANNELS(name, bits, shift, ext_info) \
414*4882a593Smuzhiyun const struct iio_chan_spec name[] = { \
415*4882a593Smuzhiyun AD5064_CHANNEL(0, 0, bits, shift, ext_info), \
416*4882a593Smuzhiyun AD5064_CHANNEL(1, 1, bits, shift, ext_info), \
417*4882a593Smuzhiyun AD5064_CHANNEL(2, 2, bits, shift, ext_info), \
418*4882a593Smuzhiyun AD5064_CHANNEL(3, 3, bits, shift, ext_info), \
419*4882a593Smuzhiyun AD5064_CHANNEL(4, 4, bits, shift, ext_info), \
420*4882a593Smuzhiyun AD5064_CHANNEL(5, 5, bits, shift, ext_info), \
421*4882a593Smuzhiyun AD5064_CHANNEL(6, 6, bits, shift, ext_info), \
422*4882a593Smuzhiyun AD5064_CHANNEL(7, 7, bits, shift, ext_info), \
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #define DECLARE_AD5065_CHANNELS(name, bits, shift, ext_info) \
426*4882a593Smuzhiyun const struct iio_chan_spec name[] = { \
427*4882a593Smuzhiyun AD5064_CHANNEL(0, 0, bits, shift, ext_info), \
428*4882a593Smuzhiyun AD5064_CHANNEL(1, 3, bits, shift, ext_info), \
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ad5024_channels, 12, 8, ad5064_ext_info);
432*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ad5044_channels, 14, 6, ad5064_ext_info);
433*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ad5064_channels, 16, 4, ad5064_ext_info);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static DECLARE_AD5065_CHANNELS(ad5025_channels, 12, 8, ad5064_ext_info);
436*4882a593Smuzhiyun static DECLARE_AD5065_CHANNELS(ad5045_channels, 14, 6, ad5064_ext_info);
437*4882a593Smuzhiyun static DECLARE_AD5065_CHANNELS(ad5065_channels, 16, 4, ad5064_ext_info);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ad5629_channels, 12, 4, ad5064_ext_info);
440*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ad5645_channels, 14, 2, ad5064_ext_info);
441*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ad5669_channels, 16, 0, ad5064_ext_info);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ltc2607_channels, 16, 0, ltc2617_ext_info);
444*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ltc2617_channels, 14, 2, ltc2617_ext_info);
445*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ltc2627_channels, 12, 4, ltc2617_ext_info);
446*4882a593Smuzhiyun #define ltc2631_12_channels ltc2627_channels
447*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ltc2631_10_channels, 10, 6, ltc2617_ext_info);
448*4882a593Smuzhiyun static DECLARE_AD5064_CHANNELS(ltc2631_8_channels, 8, 8, ltc2617_ext_info);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #define LTC2631_INFO(vref, pchannels, nchannels) \
451*4882a593Smuzhiyun { \
452*4882a593Smuzhiyun .shared_vref = true, \
453*4882a593Smuzhiyun .internal_vref = vref, \
454*4882a593Smuzhiyun .channels = pchannels, \
455*4882a593Smuzhiyun .num_channels = nchannels, \
456*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC, \
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const struct ad5064_chip_info ad5064_chip_info_tbl[] = {
461*4882a593Smuzhiyun [ID_AD5024] = {
462*4882a593Smuzhiyun .shared_vref = false,
463*4882a593Smuzhiyun .channels = ad5024_channels,
464*4882a593Smuzhiyun .num_channels = 4,
465*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
466*4882a593Smuzhiyun },
467*4882a593Smuzhiyun [ID_AD5025] = {
468*4882a593Smuzhiyun .shared_vref = false,
469*4882a593Smuzhiyun .channels = ad5025_channels,
470*4882a593Smuzhiyun .num_channels = 2,
471*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
472*4882a593Smuzhiyun },
473*4882a593Smuzhiyun [ID_AD5044] = {
474*4882a593Smuzhiyun .shared_vref = false,
475*4882a593Smuzhiyun .channels = ad5044_channels,
476*4882a593Smuzhiyun .num_channels = 4,
477*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
478*4882a593Smuzhiyun },
479*4882a593Smuzhiyun [ID_AD5045] = {
480*4882a593Smuzhiyun .shared_vref = false,
481*4882a593Smuzhiyun .channels = ad5045_channels,
482*4882a593Smuzhiyun .num_channels = 2,
483*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
484*4882a593Smuzhiyun },
485*4882a593Smuzhiyun [ID_AD5064] = {
486*4882a593Smuzhiyun .shared_vref = false,
487*4882a593Smuzhiyun .channels = ad5064_channels,
488*4882a593Smuzhiyun .num_channels = 4,
489*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
490*4882a593Smuzhiyun },
491*4882a593Smuzhiyun [ID_AD5064_1] = {
492*4882a593Smuzhiyun .shared_vref = true,
493*4882a593Smuzhiyun .channels = ad5064_channels,
494*4882a593Smuzhiyun .num_channels = 4,
495*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
496*4882a593Smuzhiyun },
497*4882a593Smuzhiyun [ID_AD5065] = {
498*4882a593Smuzhiyun .shared_vref = false,
499*4882a593Smuzhiyun .channels = ad5065_channels,
500*4882a593Smuzhiyun .num_channels = 2,
501*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
502*4882a593Smuzhiyun },
503*4882a593Smuzhiyun [ID_AD5625] = {
504*4882a593Smuzhiyun .shared_vref = true,
505*4882a593Smuzhiyun .channels = ad5629_channels,
506*4882a593Smuzhiyun .num_channels = 4,
507*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
508*4882a593Smuzhiyun },
509*4882a593Smuzhiyun [ID_AD5625R_1V25] = {
510*4882a593Smuzhiyun .shared_vref = true,
511*4882a593Smuzhiyun .internal_vref = 1250000,
512*4882a593Smuzhiyun .channels = ad5629_channels,
513*4882a593Smuzhiyun .num_channels = 4,
514*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun [ID_AD5625R_2V5] = {
517*4882a593Smuzhiyun .shared_vref = true,
518*4882a593Smuzhiyun .internal_vref = 2500000,
519*4882a593Smuzhiyun .channels = ad5629_channels,
520*4882a593Smuzhiyun .num_channels = 4,
521*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
522*4882a593Smuzhiyun },
523*4882a593Smuzhiyun [ID_AD5627] = {
524*4882a593Smuzhiyun .shared_vref = true,
525*4882a593Smuzhiyun .channels = ad5629_channels,
526*4882a593Smuzhiyun .num_channels = 2,
527*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
528*4882a593Smuzhiyun },
529*4882a593Smuzhiyun [ID_AD5627R_1V25] = {
530*4882a593Smuzhiyun .shared_vref = true,
531*4882a593Smuzhiyun .internal_vref = 1250000,
532*4882a593Smuzhiyun .channels = ad5629_channels,
533*4882a593Smuzhiyun .num_channels = 2,
534*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
535*4882a593Smuzhiyun },
536*4882a593Smuzhiyun [ID_AD5627R_2V5] = {
537*4882a593Smuzhiyun .shared_vref = true,
538*4882a593Smuzhiyun .internal_vref = 2500000,
539*4882a593Smuzhiyun .channels = ad5629_channels,
540*4882a593Smuzhiyun .num_channels = 2,
541*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
542*4882a593Smuzhiyun },
543*4882a593Smuzhiyun [ID_AD5628_1] = {
544*4882a593Smuzhiyun .shared_vref = true,
545*4882a593Smuzhiyun .internal_vref = 2500000,
546*4882a593Smuzhiyun .channels = ad5024_channels,
547*4882a593Smuzhiyun .num_channels = 8,
548*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun [ID_AD5628_2] = {
551*4882a593Smuzhiyun .shared_vref = true,
552*4882a593Smuzhiyun .internal_vref = 5000000,
553*4882a593Smuzhiyun .channels = ad5024_channels,
554*4882a593Smuzhiyun .num_channels = 8,
555*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
556*4882a593Smuzhiyun },
557*4882a593Smuzhiyun [ID_AD5629_1] = {
558*4882a593Smuzhiyun .shared_vref = true,
559*4882a593Smuzhiyun .internal_vref = 2500000,
560*4882a593Smuzhiyun .channels = ad5629_channels,
561*4882a593Smuzhiyun .num_channels = 8,
562*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
563*4882a593Smuzhiyun },
564*4882a593Smuzhiyun [ID_AD5629_2] = {
565*4882a593Smuzhiyun .shared_vref = true,
566*4882a593Smuzhiyun .internal_vref = 5000000,
567*4882a593Smuzhiyun .channels = ad5629_channels,
568*4882a593Smuzhiyun .num_channels = 8,
569*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
570*4882a593Smuzhiyun },
571*4882a593Smuzhiyun [ID_AD5645R_1V25] = {
572*4882a593Smuzhiyun .shared_vref = true,
573*4882a593Smuzhiyun .internal_vref = 1250000,
574*4882a593Smuzhiyun .channels = ad5645_channels,
575*4882a593Smuzhiyun .num_channels = 4,
576*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
577*4882a593Smuzhiyun },
578*4882a593Smuzhiyun [ID_AD5645R_2V5] = {
579*4882a593Smuzhiyun .shared_vref = true,
580*4882a593Smuzhiyun .internal_vref = 2500000,
581*4882a593Smuzhiyun .channels = ad5645_channels,
582*4882a593Smuzhiyun .num_channels = 4,
583*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun [ID_AD5647R_1V25] = {
586*4882a593Smuzhiyun .shared_vref = true,
587*4882a593Smuzhiyun .internal_vref = 1250000,
588*4882a593Smuzhiyun .channels = ad5645_channels,
589*4882a593Smuzhiyun .num_channels = 2,
590*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
591*4882a593Smuzhiyun },
592*4882a593Smuzhiyun [ID_AD5647R_2V5] = {
593*4882a593Smuzhiyun .shared_vref = true,
594*4882a593Smuzhiyun .internal_vref = 2500000,
595*4882a593Smuzhiyun .channels = ad5645_channels,
596*4882a593Smuzhiyun .num_channels = 2,
597*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
598*4882a593Smuzhiyun },
599*4882a593Smuzhiyun [ID_AD5648_1] = {
600*4882a593Smuzhiyun .shared_vref = true,
601*4882a593Smuzhiyun .internal_vref = 2500000,
602*4882a593Smuzhiyun .channels = ad5044_channels,
603*4882a593Smuzhiyun .num_channels = 8,
604*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
605*4882a593Smuzhiyun },
606*4882a593Smuzhiyun [ID_AD5648_2] = {
607*4882a593Smuzhiyun .shared_vref = true,
608*4882a593Smuzhiyun .internal_vref = 5000000,
609*4882a593Smuzhiyun .channels = ad5044_channels,
610*4882a593Smuzhiyun .num_channels = 8,
611*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun [ID_AD5665] = {
614*4882a593Smuzhiyun .shared_vref = true,
615*4882a593Smuzhiyun .channels = ad5669_channels,
616*4882a593Smuzhiyun .num_channels = 4,
617*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
618*4882a593Smuzhiyun },
619*4882a593Smuzhiyun [ID_AD5665R_1V25] = {
620*4882a593Smuzhiyun .shared_vref = true,
621*4882a593Smuzhiyun .internal_vref = 1250000,
622*4882a593Smuzhiyun .channels = ad5669_channels,
623*4882a593Smuzhiyun .num_channels = 4,
624*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
625*4882a593Smuzhiyun },
626*4882a593Smuzhiyun [ID_AD5665R_2V5] = {
627*4882a593Smuzhiyun .shared_vref = true,
628*4882a593Smuzhiyun .internal_vref = 2500000,
629*4882a593Smuzhiyun .channels = ad5669_channels,
630*4882a593Smuzhiyun .num_channels = 4,
631*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
632*4882a593Smuzhiyun },
633*4882a593Smuzhiyun [ID_AD5666_1] = {
634*4882a593Smuzhiyun .shared_vref = true,
635*4882a593Smuzhiyun .internal_vref = 2500000,
636*4882a593Smuzhiyun .channels = ad5064_channels,
637*4882a593Smuzhiyun .num_channels = 4,
638*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
639*4882a593Smuzhiyun },
640*4882a593Smuzhiyun [ID_AD5666_2] = {
641*4882a593Smuzhiyun .shared_vref = true,
642*4882a593Smuzhiyun .internal_vref = 5000000,
643*4882a593Smuzhiyun .channels = ad5064_channels,
644*4882a593Smuzhiyun .num_channels = 4,
645*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
646*4882a593Smuzhiyun },
647*4882a593Smuzhiyun [ID_AD5667] = {
648*4882a593Smuzhiyun .shared_vref = true,
649*4882a593Smuzhiyun .channels = ad5669_channels,
650*4882a593Smuzhiyun .num_channels = 2,
651*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
652*4882a593Smuzhiyun },
653*4882a593Smuzhiyun [ID_AD5667R_1V25] = {
654*4882a593Smuzhiyun .shared_vref = true,
655*4882a593Smuzhiyun .internal_vref = 1250000,
656*4882a593Smuzhiyun .channels = ad5669_channels,
657*4882a593Smuzhiyun .num_channels = 2,
658*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
659*4882a593Smuzhiyun },
660*4882a593Smuzhiyun [ID_AD5667R_2V5] = {
661*4882a593Smuzhiyun .shared_vref = true,
662*4882a593Smuzhiyun .internal_vref = 2500000,
663*4882a593Smuzhiyun .channels = ad5669_channels,
664*4882a593Smuzhiyun .num_channels = 2,
665*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI2
666*4882a593Smuzhiyun },
667*4882a593Smuzhiyun [ID_AD5668_1] = {
668*4882a593Smuzhiyun .shared_vref = true,
669*4882a593Smuzhiyun .internal_vref = 2500000,
670*4882a593Smuzhiyun .channels = ad5064_channels,
671*4882a593Smuzhiyun .num_channels = 8,
672*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
673*4882a593Smuzhiyun },
674*4882a593Smuzhiyun [ID_AD5668_2] = {
675*4882a593Smuzhiyun .shared_vref = true,
676*4882a593Smuzhiyun .internal_vref = 5000000,
677*4882a593Smuzhiyun .channels = ad5064_channels,
678*4882a593Smuzhiyun .num_channels = 8,
679*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
680*4882a593Smuzhiyun },
681*4882a593Smuzhiyun [ID_AD5669_1] = {
682*4882a593Smuzhiyun .shared_vref = true,
683*4882a593Smuzhiyun .internal_vref = 2500000,
684*4882a593Smuzhiyun .channels = ad5669_channels,
685*4882a593Smuzhiyun .num_channels = 8,
686*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
687*4882a593Smuzhiyun },
688*4882a593Smuzhiyun [ID_AD5669_2] = {
689*4882a593Smuzhiyun .shared_vref = true,
690*4882a593Smuzhiyun .internal_vref = 5000000,
691*4882a593Smuzhiyun .channels = ad5669_channels,
692*4882a593Smuzhiyun .num_channels = 8,
693*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_ADI,
694*4882a593Smuzhiyun },
695*4882a593Smuzhiyun [ID_LTC2606] = {
696*4882a593Smuzhiyun .shared_vref = true,
697*4882a593Smuzhiyun .internal_vref = 0,
698*4882a593Smuzhiyun .channels = ltc2607_channels,
699*4882a593Smuzhiyun .num_channels = 1,
700*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
701*4882a593Smuzhiyun },
702*4882a593Smuzhiyun [ID_LTC2607] = {
703*4882a593Smuzhiyun .shared_vref = true,
704*4882a593Smuzhiyun .internal_vref = 0,
705*4882a593Smuzhiyun .channels = ltc2607_channels,
706*4882a593Smuzhiyun .num_channels = 2,
707*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
708*4882a593Smuzhiyun },
709*4882a593Smuzhiyun [ID_LTC2609] = {
710*4882a593Smuzhiyun .shared_vref = false,
711*4882a593Smuzhiyun .internal_vref = 0,
712*4882a593Smuzhiyun .channels = ltc2607_channels,
713*4882a593Smuzhiyun .num_channels = 4,
714*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
715*4882a593Smuzhiyun },
716*4882a593Smuzhiyun [ID_LTC2616] = {
717*4882a593Smuzhiyun .shared_vref = true,
718*4882a593Smuzhiyun .internal_vref = 0,
719*4882a593Smuzhiyun .channels = ltc2617_channels,
720*4882a593Smuzhiyun .num_channels = 1,
721*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
722*4882a593Smuzhiyun },
723*4882a593Smuzhiyun [ID_LTC2617] = {
724*4882a593Smuzhiyun .shared_vref = true,
725*4882a593Smuzhiyun .internal_vref = 0,
726*4882a593Smuzhiyun .channels = ltc2617_channels,
727*4882a593Smuzhiyun .num_channels = 2,
728*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
729*4882a593Smuzhiyun },
730*4882a593Smuzhiyun [ID_LTC2619] = {
731*4882a593Smuzhiyun .shared_vref = false,
732*4882a593Smuzhiyun .internal_vref = 0,
733*4882a593Smuzhiyun .channels = ltc2617_channels,
734*4882a593Smuzhiyun .num_channels = 4,
735*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
736*4882a593Smuzhiyun },
737*4882a593Smuzhiyun [ID_LTC2626] = {
738*4882a593Smuzhiyun .shared_vref = true,
739*4882a593Smuzhiyun .internal_vref = 0,
740*4882a593Smuzhiyun .channels = ltc2627_channels,
741*4882a593Smuzhiyun .num_channels = 1,
742*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
743*4882a593Smuzhiyun },
744*4882a593Smuzhiyun [ID_LTC2627] = {
745*4882a593Smuzhiyun .shared_vref = true,
746*4882a593Smuzhiyun .internal_vref = 0,
747*4882a593Smuzhiyun .channels = ltc2627_channels,
748*4882a593Smuzhiyun .num_channels = 2,
749*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
750*4882a593Smuzhiyun },
751*4882a593Smuzhiyun [ID_LTC2629] = {
752*4882a593Smuzhiyun .shared_vref = false,
753*4882a593Smuzhiyun .internal_vref = 0,
754*4882a593Smuzhiyun .channels = ltc2627_channels,
755*4882a593Smuzhiyun .num_channels = 4,
756*4882a593Smuzhiyun .regmap_type = AD5064_REGMAP_LTC,
757*4882a593Smuzhiyun },
758*4882a593Smuzhiyun [ID_LTC2631_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 1),
759*4882a593Smuzhiyun [ID_LTC2631_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 1),
760*4882a593Smuzhiyun [ID_LTC2631_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 1),
761*4882a593Smuzhiyun [ID_LTC2631_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 1),
762*4882a593Smuzhiyun [ID_LTC2631_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 1),
763*4882a593Smuzhiyun [ID_LTC2631_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 1),
764*4882a593Smuzhiyun [ID_LTC2633_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 2),
765*4882a593Smuzhiyun [ID_LTC2633_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 2),
766*4882a593Smuzhiyun [ID_LTC2633_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 2),
767*4882a593Smuzhiyun [ID_LTC2633_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 2),
768*4882a593Smuzhiyun [ID_LTC2633_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 2),
769*4882a593Smuzhiyun [ID_LTC2633_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 2),
770*4882a593Smuzhiyun [ID_LTC2635_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 4),
771*4882a593Smuzhiyun [ID_LTC2635_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 4),
772*4882a593Smuzhiyun [ID_LTC2635_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 4),
773*4882a593Smuzhiyun [ID_LTC2635_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 4),
774*4882a593Smuzhiyun [ID_LTC2635_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 4),
775*4882a593Smuzhiyun [ID_LTC2635_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 4),
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
ad5064_num_vref(struct ad5064_state * st)778*4882a593Smuzhiyun static inline unsigned int ad5064_num_vref(struct ad5064_state *st)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun return st->chip_info->shared_vref ? 1 : st->chip_info->num_channels;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static const char * const ad5064_vref_names[] = {
784*4882a593Smuzhiyun "vrefA",
785*4882a593Smuzhiyun "vrefB",
786*4882a593Smuzhiyun "vrefC",
787*4882a593Smuzhiyun "vrefD",
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun
ad5064_vref_name(struct ad5064_state * st,unsigned int vref)790*4882a593Smuzhiyun static const char *ad5064_vref_name(struct ad5064_state *st,
791*4882a593Smuzhiyun unsigned int vref)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun return st->chip_info->shared_vref ? "vref" : ad5064_vref_names[vref];
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
ad5064_set_config(struct ad5064_state * st,unsigned int val)796*4882a593Smuzhiyun static int ad5064_set_config(struct ad5064_state *st, unsigned int val)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun unsigned int cmd;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun switch (st->chip_info->regmap_type) {
801*4882a593Smuzhiyun case AD5064_REGMAP_ADI2:
802*4882a593Smuzhiyun cmd = AD5064_CMD_CONFIG_V2;
803*4882a593Smuzhiyun break;
804*4882a593Smuzhiyun default:
805*4882a593Smuzhiyun cmd = AD5064_CMD_CONFIG;
806*4882a593Smuzhiyun break;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return ad5064_write(st, cmd, 0, val, 0);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
ad5064_request_vref(struct ad5064_state * st,struct device * dev)812*4882a593Smuzhiyun static int ad5064_request_vref(struct ad5064_state *st, struct device *dev)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun unsigned int i;
815*4882a593Smuzhiyun int ret;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun for (i = 0; i < ad5064_num_vref(st); ++i)
818*4882a593Smuzhiyun st->vref_reg[i].supply = ad5064_vref_name(st, i);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun if (!st->chip_info->internal_vref)
821*4882a593Smuzhiyun return devm_regulator_bulk_get(dev, ad5064_num_vref(st),
822*4882a593Smuzhiyun st->vref_reg);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /*
825*4882a593Smuzhiyun * This assumes that when the regulator has an internal VREF
826*4882a593Smuzhiyun * there is only one external VREF connection, which is
827*4882a593Smuzhiyun * currently the case for all supported devices.
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun st->vref_reg[0].consumer = devm_regulator_get_optional(dev, "vref");
830*4882a593Smuzhiyun if (!IS_ERR(st->vref_reg[0].consumer))
831*4882a593Smuzhiyun return 0;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ret = PTR_ERR(st->vref_reg[0].consumer);
834*4882a593Smuzhiyun if (ret != -ENODEV)
835*4882a593Smuzhiyun return ret;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* If no external regulator was supplied use the internal VREF */
838*4882a593Smuzhiyun st->use_internal_vref = true;
839*4882a593Smuzhiyun ret = ad5064_set_config(st, AD5064_CONFIG_INT_VREF_ENABLE);
840*4882a593Smuzhiyun if (ret)
841*4882a593Smuzhiyun dev_err(dev, "Failed to enable internal vref: %d\n", ret);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return ret;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
ad5064_probe(struct device * dev,enum ad5064_type type,const char * name,ad5064_write_func write)846*4882a593Smuzhiyun static int ad5064_probe(struct device *dev, enum ad5064_type type,
847*4882a593Smuzhiyun const char *name, ad5064_write_func write)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct iio_dev *indio_dev;
850*4882a593Smuzhiyun struct ad5064_state *st;
851*4882a593Smuzhiyun unsigned int midscale;
852*4882a593Smuzhiyun unsigned int i;
853*4882a593Smuzhiyun int ret;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(dev, sizeof(*st));
856*4882a593Smuzhiyun if (indio_dev == NULL)
857*4882a593Smuzhiyun return -ENOMEM;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun st = iio_priv(indio_dev);
860*4882a593Smuzhiyun mutex_init(&st->lock);
861*4882a593Smuzhiyun dev_set_drvdata(dev, indio_dev);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun st->chip_info = &ad5064_chip_info_tbl[type];
864*4882a593Smuzhiyun st->dev = dev;
865*4882a593Smuzhiyun st->write = write;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = ad5064_request_vref(st, dev);
868*4882a593Smuzhiyun if (ret)
869*4882a593Smuzhiyun return ret;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (!st->use_internal_vref) {
872*4882a593Smuzhiyun ret = regulator_bulk_enable(ad5064_num_vref(st), st->vref_reg);
873*4882a593Smuzhiyun if (ret)
874*4882a593Smuzhiyun return ret;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun indio_dev->name = name;
878*4882a593Smuzhiyun indio_dev->info = &ad5064_info;
879*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
880*4882a593Smuzhiyun indio_dev->channels = st->chip_info->channels;
881*4882a593Smuzhiyun indio_dev->num_channels = st->chip_info->num_channels;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun midscale = (1 << indio_dev->channels[0].scan_type.realbits) / 2;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun for (i = 0; i < st->chip_info->num_channels; ++i) {
886*4882a593Smuzhiyun st->pwr_down_mode[i] = AD5064_LDAC_PWRDN_1K;
887*4882a593Smuzhiyun st->dac_cache[i] = midscale;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
891*4882a593Smuzhiyun if (ret)
892*4882a593Smuzhiyun goto error_disable_reg;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return 0;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun error_disable_reg:
897*4882a593Smuzhiyun if (!st->use_internal_vref)
898*4882a593Smuzhiyun regulator_bulk_disable(ad5064_num_vref(st), st->vref_reg);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun return ret;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
ad5064_remove(struct device * dev)903*4882a593Smuzhiyun static int ad5064_remove(struct device *dev)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
906*4882a593Smuzhiyun struct ad5064_state *st = iio_priv(indio_dev);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun iio_device_unregister(indio_dev);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (!st->use_internal_vref)
911*4882a593Smuzhiyun regulator_bulk_disable(ad5064_num_vref(st), st->vref_reg);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun return 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_MASTER)
917*4882a593Smuzhiyun
ad5064_spi_write(struct ad5064_state * st,unsigned int cmd,unsigned int addr,unsigned int val)918*4882a593Smuzhiyun static int ad5064_spi_write(struct ad5064_state *st, unsigned int cmd,
919*4882a593Smuzhiyun unsigned int addr, unsigned int val)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(st->dev);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun st->data.spi = cpu_to_be32(AD5064_CMD(cmd) | AD5064_ADDR(addr) | val);
924*4882a593Smuzhiyun return spi_write(spi, &st->data.spi, sizeof(st->data.spi));
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
ad5064_spi_probe(struct spi_device * spi)927*4882a593Smuzhiyun static int ad5064_spi_probe(struct spi_device *spi)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun const struct spi_device_id *id = spi_get_device_id(spi);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return ad5064_probe(&spi->dev, id->driver_data, id->name,
932*4882a593Smuzhiyun ad5064_spi_write);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
ad5064_spi_remove(struct spi_device * spi)935*4882a593Smuzhiyun static int ad5064_spi_remove(struct spi_device *spi)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun return ad5064_remove(&spi->dev);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun static const struct spi_device_id ad5064_spi_ids[] = {
941*4882a593Smuzhiyun {"ad5024", ID_AD5024},
942*4882a593Smuzhiyun {"ad5025", ID_AD5025},
943*4882a593Smuzhiyun {"ad5044", ID_AD5044},
944*4882a593Smuzhiyun {"ad5045", ID_AD5045},
945*4882a593Smuzhiyun {"ad5064", ID_AD5064},
946*4882a593Smuzhiyun {"ad5064-1", ID_AD5064_1},
947*4882a593Smuzhiyun {"ad5065", ID_AD5065},
948*4882a593Smuzhiyun {"ad5628-1", ID_AD5628_1},
949*4882a593Smuzhiyun {"ad5628-2", ID_AD5628_2},
950*4882a593Smuzhiyun {"ad5648-1", ID_AD5648_1},
951*4882a593Smuzhiyun {"ad5648-2", ID_AD5648_2},
952*4882a593Smuzhiyun {"ad5666-1", ID_AD5666_1},
953*4882a593Smuzhiyun {"ad5666-2", ID_AD5666_2},
954*4882a593Smuzhiyun {"ad5668-1", ID_AD5668_1},
955*4882a593Smuzhiyun {"ad5668-2", ID_AD5668_2},
956*4882a593Smuzhiyun {"ad5668-3", ID_AD5668_2}, /* similar enough to ad5668-2 */
957*4882a593Smuzhiyun {}
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, ad5064_spi_ids);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun static struct spi_driver ad5064_spi_driver = {
962*4882a593Smuzhiyun .driver = {
963*4882a593Smuzhiyun .name = "ad5064",
964*4882a593Smuzhiyun },
965*4882a593Smuzhiyun .probe = ad5064_spi_probe,
966*4882a593Smuzhiyun .remove = ad5064_spi_remove,
967*4882a593Smuzhiyun .id_table = ad5064_spi_ids,
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun
ad5064_spi_register_driver(void)970*4882a593Smuzhiyun static int __init ad5064_spi_register_driver(void)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun return spi_register_driver(&ad5064_spi_driver);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
ad5064_spi_unregister_driver(void)975*4882a593Smuzhiyun static void ad5064_spi_unregister_driver(void)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun spi_unregister_driver(&ad5064_spi_driver);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun #else
981*4882a593Smuzhiyun
ad5064_spi_register_driver(void)982*4882a593Smuzhiyun static inline int ad5064_spi_register_driver(void) { return 0; }
ad5064_spi_unregister_driver(void)983*4882a593Smuzhiyun static inline void ad5064_spi_unregister_driver(void) { }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun #endif
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
988*4882a593Smuzhiyun
ad5064_i2c_write(struct ad5064_state * st,unsigned int cmd,unsigned int addr,unsigned int val)989*4882a593Smuzhiyun static int ad5064_i2c_write(struct ad5064_state *st, unsigned int cmd,
990*4882a593Smuzhiyun unsigned int addr, unsigned int val)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun struct i2c_client *i2c = to_i2c_client(st->dev);
993*4882a593Smuzhiyun unsigned int cmd_shift;
994*4882a593Smuzhiyun int ret;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun switch (st->chip_info->regmap_type) {
997*4882a593Smuzhiyun case AD5064_REGMAP_ADI2:
998*4882a593Smuzhiyun cmd_shift = 3;
999*4882a593Smuzhiyun break;
1000*4882a593Smuzhiyun default:
1001*4882a593Smuzhiyun cmd_shift = 4;
1002*4882a593Smuzhiyun break;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun st->data.i2c[0] = (cmd << cmd_shift) | addr;
1006*4882a593Smuzhiyun put_unaligned_be16(val, &st->data.i2c[1]);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun ret = i2c_master_send(i2c, st->data.i2c, 3);
1009*4882a593Smuzhiyun if (ret < 0)
1010*4882a593Smuzhiyun return ret;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return 0;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
ad5064_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1015*4882a593Smuzhiyun static int ad5064_i2c_probe(struct i2c_client *i2c,
1016*4882a593Smuzhiyun const struct i2c_device_id *id)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun return ad5064_probe(&i2c->dev, id->driver_data, id->name,
1019*4882a593Smuzhiyun ad5064_i2c_write);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
ad5064_i2c_remove(struct i2c_client * i2c)1022*4882a593Smuzhiyun static int ad5064_i2c_remove(struct i2c_client *i2c)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun return ad5064_remove(&i2c->dev);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun static const struct i2c_device_id ad5064_i2c_ids[] = {
1028*4882a593Smuzhiyun {"ad5625", ID_AD5625 },
1029*4882a593Smuzhiyun {"ad5625r-1v25", ID_AD5625R_1V25 },
1030*4882a593Smuzhiyun {"ad5625r-2v5", ID_AD5625R_2V5 },
1031*4882a593Smuzhiyun {"ad5627", ID_AD5627 },
1032*4882a593Smuzhiyun {"ad5627r-1v25", ID_AD5627R_1V25 },
1033*4882a593Smuzhiyun {"ad5627r-2v5", ID_AD5627R_2V5 },
1034*4882a593Smuzhiyun {"ad5629-1", ID_AD5629_1},
1035*4882a593Smuzhiyun {"ad5629-2", ID_AD5629_2},
1036*4882a593Smuzhiyun {"ad5629-3", ID_AD5629_2}, /* similar enough to ad5629-2 */
1037*4882a593Smuzhiyun {"ad5645r-1v25", ID_AD5645R_1V25 },
1038*4882a593Smuzhiyun {"ad5645r-2v5", ID_AD5645R_2V5 },
1039*4882a593Smuzhiyun {"ad5665", ID_AD5665 },
1040*4882a593Smuzhiyun {"ad5665r-1v25", ID_AD5665R_1V25 },
1041*4882a593Smuzhiyun {"ad5665r-2v5", ID_AD5665R_2V5 },
1042*4882a593Smuzhiyun {"ad5667", ID_AD5667 },
1043*4882a593Smuzhiyun {"ad5667r-1v25", ID_AD5667R_1V25 },
1044*4882a593Smuzhiyun {"ad5667r-2v5", ID_AD5667R_2V5 },
1045*4882a593Smuzhiyun {"ad5669-1", ID_AD5669_1},
1046*4882a593Smuzhiyun {"ad5669-2", ID_AD5669_2},
1047*4882a593Smuzhiyun {"ad5669-3", ID_AD5669_2}, /* similar enough to ad5669-2 */
1048*4882a593Smuzhiyun {"ltc2606", ID_LTC2606},
1049*4882a593Smuzhiyun {"ltc2607", ID_LTC2607},
1050*4882a593Smuzhiyun {"ltc2609", ID_LTC2609},
1051*4882a593Smuzhiyun {"ltc2616", ID_LTC2616},
1052*4882a593Smuzhiyun {"ltc2617", ID_LTC2617},
1053*4882a593Smuzhiyun {"ltc2619", ID_LTC2619},
1054*4882a593Smuzhiyun {"ltc2626", ID_LTC2626},
1055*4882a593Smuzhiyun {"ltc2627", ID_LTC2627},
1056*4882a593Smuzhiyun {"ltc2629", ID_LTC2629},
1057*4882a593Smuzhiyun {"ltc2631-l12", ID_LTC2631_L12},
1058*4882a593Smuzhiyun {"ltc2631-h12", ID_LTC2631_H12},
1059*4882a593Smuzhiyun {"ltc2631-l10", ID_LTC2631_L10},
1060*4882a593Smuzhiyun {"ltc2631-h10", ID_LTC2631_H10},
1061*4882a593Smuzhiyun {"ltc2631-l8", ID_LTC2631_L8},
1062*4882a593Smuzhiyun {"ltc2631-h8", ID_LTC2631_H8},
1063*4882a593Smuzhiyun {"ltc2633-l12", ID_LTC2633_L12},
1064*4882a593Smuzhiyun {"ltc2633-h12", ID_LTC2633_H12},
1065*4882a593Smuzhiyun {"ltc2633-l10", ID_LTC2633_L10},
1066*4882a593Smuzhiyun {"ltc2633-h10", ID_LTC2633_H10},
1067*4882a593Smuzhiyun {"ltc2633-l8", ID_LTC2633_L8},
1068*4882a593Smuzhiyun {"ltc2633-h8", ID_LTC2633_H8},
1069*4882a593Smuzhiyun {"ltc2635-l12", ID_LTC2635_L12},
1070*4882a593Smuzhiyun {"ltc2635-h12", ID_LTC2635_H12},
1071*4882a593Smuzhiyun {"ltc2635-l10", ID_LTC2635_L10},
1072*4882a593Smuzhiyun {"ltc2635-h10", ID_LTC2635_H10},
1073*4882a593Smuzhiyun {"ltc2635-l8", ID_LTC2635_L8},
1074*4882a593Smuzhiyun {"ltc2635-h8", ID_LTC2635_H8},
1075*4882a593Smuzhiyun {}
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ad5064_i2c_ids);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun static struct i2c_driver ad5064_i2c_driver = {
1080*4882a593Smuzhiyun .driver = {
1081*4882a593Smuzhiyun .name = "ad5064",
1082*4882a593Smuzhiyun },
1083*4882a593Smuzhiyun .probe = ad5064_i2c_probe,
1084*4882a593Smuzhiyun .remove = ad5064_i2c_remove,
1085*4882a593Smuzhiyun .id_table = ad5064_i2c_ids,
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun
ad5064_i2c_register_driver(void)1088*4882a593Smuzhiyun static int __init ad5064_i2c_register_driver(void)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun return i2c_add_driver(&ad5064_i2c_driver);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
ad5064_i2c_unregister_driver(void)1093*4882a593Smuzhiyun static void __exit ad5064_i2c_unregister_driver(void)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun i2c_del_driver(&ad5064_i2c_driver);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun #else
1099*4882a593Smuzhiyun
ad5064_i2c_register_driver(void)1100*4882a593Smuzhiyun static inline int ad5064_i2c_register_driver(void) { return 0; }
ad5064_i2c_unregister_driver(void)1101*4882a593Smuzhiyun static inline void ad5064_i2c_unregister_driver(void) { }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun #endif
1104*4882a593Smuzhiyun
ad5064_init(void)1105*4882a593Smuzhiyun static int __init ad5064_init(void)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun int ret;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun ret = ad5064_spi_register_driver();
1110*4882a593Smuzhiyun if (ret)
1111*4882a593Smuzhiyun return ret;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun ret = ad5064_i2c_register_driver();
1114*4882a593Smuzhiyun if (ret) {
1115*4882a593Smuzhiyun ad5064_spi_unregister_driver();
1116*4882a593Smuzhiyun return ret;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun return 0;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun module_init(ad5064_init);
1122*4882a593Smuzhiyun
ad5064_exit(void)1123*4882a593Smuzhiyun static void __exit ad5064_exit(void)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun ad5064_i2c_unregister_driver();
1126*4882a593Smuzhiyun ad5064_spi_unregister_driver();
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun module_exit(ad5064_exit);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
1131*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices AD5024 and similar multi-channel DACs");
1132*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1133