xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/xilinx-xadc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Xilinx XADC driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2013 Analog Devices Inc.
6*4882a593Smuzhiyun  *  Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __IIO_XILINX_XADC__
10*4882a593Smuzhiyun #define __IIO_XILINX_XADC__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun struct iio_dev;
17*4882a593Smuzhiyun struct clk;
18*4882a593Smuzhiyun struct xadc_ops;
19*4882a593Smuzhiyun struct platform_device;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun void xadc_handle_events(struct iio_dev *indio_dev, unsigned long events);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun int xadc_read_event_config(struct iio_dev *indio_dev,
24*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
25*4882a593Smuzhiyun 	enum iio_event_direction dir);
26*4882a593Smuzhiyun int xadc_write_event_config(struct iio_dev *indio_dev,
27*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
28*4882a593Smuzhiyun 	enum iio_event_direction dir, int state);
29*4882a593Smuzhiyun int xadc_read_event_value(struct iio_dev *indio_dev,
30*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
31*4882a593Smuzhiyun 	enum iio_event_direction dir, enum iio_event_info info,
32*4882a593Smuzhiyun 	int *val, int *val2);
33*4882a593Smuzhiyun int xadc_write_event_value(struct iio_dev *indio_dev,
34*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
35*4882a593Smuzhiyun 	enum iio_event_direction dir, enum iio_event_info info,
36*4882a593Smuzhiyun 	int val, int val2);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum xadc_external_mux_mode {
39*4882a593Smuzhiyun 	XADC_EXTERNAL_MUX_NONE,
40*4882a593Smuzhiyun 	XADC_EXTERNAL_MUX_SINGLE,
41*4882a593Smuzhiyun 	XADC_EXTERNAL_MUX_DUAL,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct xadc {
45*4882a593Smuzhiyun 	void __iomem *base;
46*4882a593Smuzhiyun 	struct clk *clk;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	const struct xadc_ops *ops;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	uint16_t threshold[16];
51*4882a593Smuzhiyun 	uint16_t temp_hysteresis;
52*4882a593Smuzhiyun 	unsigned int alarm_mask;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	uint16_t *data;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	struct iio_trigger *trigger;
57*4882a593Smuzhiyun 	struct iio_trigger *convst_trigger;
58*4882a593Smuzhiyun 	struct iio_trigger *samplerate_trigger;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	enum xadc_external_mux_mode external_mux_mode;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	unsigned int zynq_masked_alarm;
63*4882a593Smuzhiyun 	unsigned int zynq_intmask;
64*4882a593Smuzhiyun 	struct delayed_work zynq_unmask_work;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	struct mutex mutex;
67*4882a593Smuzhiyun 	spinlock_t lock;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	struct completion completion;
70*4882a593Smuzhiyun 	int irq;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct xadc_ops {
74*4882a593Smuzhiyun 	int (*read)(struct xadc *xadc, unsigned int reg, uint16_t *val);
75*4882a593Smuzhiyun 	int (*write)(struct xadc *xadc, unsigned int reg, uint16_t val);
76*4882a593Smuzhiyun 	int (*setup)(struct platform_device *pdev, struct iio_dev *indio_dev,
77*4882a593Smuzhiyun 			int irq);
78*4882a593Smuzhiyun 	void (*update_alarm)(struct xadc *xadc, unsigned int alarm);
79*4882a593Smuzhiyun 	unsigned long (*get_dclk_rate)(struct xadc *xadc);
80*4882a593Smuzhiyun 	irqreturn_t (*interrupt_handler)(int irq, void *devid);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	unsigned int flags;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
_xadc_read_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t * val)85*4882a593Smuzhiyun static inline int _xadc_read_adc_reg(struct xadc *xadc, unsigned int reg,
86*4882a593Smuzhiyun 	uint16_t *val)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	lockdep_assert_held(&xadc->mutex);
89*4882a593Smuzhiyun 	return xadc->ops->read(xadc, reg, val);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
_xadc_write_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t val)92*4882a593Smuzhiyun static inline int _xadc_write_adc_reg(struct xadc *xadc, unsigned int reg,
93*4882a593Smuzhiyun 	uint16_t val)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	lockdep_assert_held(&xadc->mutex);
96*4882a593Smuzhiyun 	return xadc->ops->write(xadc, reg, val);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
xadc_read_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t * val)99*4882a593Smuzhiyun static inline int xadc_read_adc_reg(struct xadc *xadc, unsigned int reg,
100*4882a593Smuzhiyun 	uint16_t *val)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	int ret;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	mutex_lock(&xadc->mutex);
105*4882a593Smuzhiyun 	ret = _xadc_read_adc_reg(xadc, reg, val);
106*4882a593Smuzhiyun 	mutex_unlock(&xadc->mutex);
107*4882a593Smuzhiyun 	return ret;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
xadc_write_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t val)110*4882a593Smuzhiyun static inline int xadc_write_adc_reg(struct xadc *xadc, unsigned int reg,
111*4882a593Smuzhiyun 	uint16_t val)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	int ret;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	mutex_lock(&xadc->mutex);
116*4882a593Smuzhiyun 	ret = _xadc_write_adc_reg(xadc, reg, val);
117*4882a593Smuzhiyun 	mutex_unlock(&xadc->mutex);
118*4882a593Smuzhiyun 	return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* XADC hardmacro register definitions */
122*4882a593Smuzhiyun #define XADC_REG_TEMP		0x00
123*4882a593Smuzhiyun #define XADC_REG_VCCINT		0x01
124*4882a593Smuzhiyun #define XADC_REG_VCCAUX		0x02
125*4882a593Smuzhiyun #define XADC_REG_VPVN		0x03
126*4882a593Smuzhiyun #define XADC_REG_VREFP		0x04
127*4882a593Smuzhiyun #define XADC_REG_VREFN		0x05
128*4882a593Smuzhiyun #define XADC_REG_VCCBRAM	0x06
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define XADC_REG_VCCPINT	0x0d
131*4882a593Smuzhiyun #define XADC_REG_VCCPAUX	0x0e
132*4882a593Smuzhiyun #define XADC_REG_VCCO_DDR	0x0f
133*4882a593Smuzhiyun #define XADC_REG_VAUX(x)	(0x10 + (x))
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define XADC_REG_MAX_TEMP	0x20
136*4882a593Smuzhiyun #define XADC_REG_MAX_VCCINT	0x21
137*4882a593Smuzhiyun #define XADC_REG_MAX_VCCAUX	0x22
138*4882a593Smuzhiyun #define XADC_REG_MAX_VCCBRAM	0x23
139*4882a593Smuzhiyun #define XADC_REG_MIN_TEMP	0x24
140*4882a593Smuzhiyun #define XADC_REG_MIN_VCCINT	0x25
141*4882a593Smuzhiyun #define XADC_REG_MIN_VCCAUX	0x26
142*4882a593Smuzhiyun #define XADC_REG_MIN_VCCBRAM	0x27
143*4882a593Smuzhiyun #define XADC_REG_MAX_VCCPINT	0x28
144*4882a593Smuzhiyun #define XADC_REG_MAX_VCCPAUX	0x29
145*4882a593Smuzhiyun #define XADC_REG_MAX_VCCO_DDR	0x2a
146*4882a593Smuzhiyun #define XADC_REG_MIN_VCCPINT	0x2c
147*4882a593Smuzhiyun #define XADC_REG_MIN_VCCPAUX	0x2d
148*4882a593Smuzhiyun #define XADC_REG_MIN_VCCO_DDR	0x2e
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define XADC_REG_CONF0		0x40
151*4882a593Smuzhiyun #define XADC_REG_CONF1		0x41
152*4882a593Smuzhiyun #define XADC_REG_CONF2		0x42
153*4882a593Smuzhiyun #define XADC_REG_SEQ(x)		(0x48 + (x))
154*4882a593Smuzhiyun #define XADC_REG_INPUT_MODE(x)	(0x4c + (x))
155*4882a593Smuzhiyun #define XADC_REG_THRESHOLD(x)	(0x50 + (x))
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define XADC_REG_FLAG		0x3f
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define XADC_CONF0_EC			BIT(9)
160*4882a593Smuzhiyun #define XADC_CONF0_ACQ			BIT(8)
161*4882a593Smuzhiyun #define XADC_CONF0_MUX			BIT(11)
162*4882a593Smuzhiyun #define XADC_CONF0_CHAN(x)		(x)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define XADC_CONF1_SEQ_MASK		(0xf << 12)
165*4882a593Smuzhiyun #define XADC_CONF1_SEQ_DEFAULT		(0 << 12)
166*4882a593Smuzhiyun #define XADC_CONF1_SEQ_SINGLE_PASS	(1 << 12)
167*4882a593Smuzhiyun #define XADC_CONF1_SEQ_CONTINUOUS	(2 << 12)
168*4882a593Smuzhiyun #define XADC_CONF1_SEQ_SINGLE_CHANNEL	(3 << 12)
169*4882a593Smuzhiyun #define XADC_CONF1_SEQ_SIMULTANEOUS	(4 << 12)
170*4882a593Smuzhiyun #define XADC_CONF1_SEQ_INDEPENDENT	(8 << 12)
171*4882a593Smuzhiyun #define XADC_CONF1_ALARM_MASK		0x0f0f
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define XADC_CONF2_DIV_MASK	0xff00
174*4882a593Smuzhiyun #define XADC_CONF2_DIV_OFFSET	8
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define XADC_CONF2_PD_MASK	(0x3 << 4)
177*4882a593Smuzhiyun #define XADC_CONF2_PD_NONE	(0x0 << 4)
178*4882a593Smuzhiyun #define XADC_CONF2_PD_ADC_B	(0x2 << 4)
179*4882a593Smuzhiyun #define XADC_CONF2_PD_BOTH	(0x3 << 4)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define XADC_ALARM_TEMP_MASK		BIT(0)
182*4882a593Smuzhiyun #define XADC_ALARM_VCCINT_MASK		BIT(1)
183*4882a593Smuzhiyun #define XADC_ALARM_VCCAUX_MASK		BIT(2)
184*4882a593Smuzhiyun #define XADC_ALARM_OT_MASK		BIT(3)
185*4882a593Smuzhiyun #define XADC_ALARM_VCCBRAM_MASK		BIT(4)
186*4882a593Smuzhiyun #define XADC_ALARM_VCCPINT_MASK		BIT(5)
187*4882a593Smuzhiyun #define XADC_ALARM_VCCPAUX_MASK		BIT(6)
188*4882a593Smuzhiyun #define XADC_ALARM_VCCODDR_MASK		BIT(7)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define XADC_THRESHOLD_TEMP_MAX		0x0
191*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCINT_MAX	0x1
192*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCAUX_MAX	0x2
193*4882a593Smuzhiyun #define XADC_THRESHOLD_OT_MAX		0x3
194*4882a593Smuzhiyun #define XADC_THRESHOLD_TEMP_MIN		0x4
195*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCINT_MIN	0x5
196*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCAUX_MIN	0x6
197*4882a593Smuzhiyun #define XADC_THRESHOLD_OT_MIN		0x7
198*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCBRAM_MAX	0x8
199*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCPINT_MAX	0x9
200*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCPAUX_MAX	0xa
201*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCODDR_MAX	0xb
202*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCBRAM_MIN	0xc
203*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCPINT_MIN	0xd
204*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCPAUX_MIN	0xe
205*4882a593Smuzhiyun #define XADC_THRESHOLD_VCCODDR_MIN	0xf
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #endif
208