1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Xilinx XADC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2013 Analog Devices Inc.
6*4882a593Smuzhiyun * Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/iio/events.h>
10*4882a593Smuzhiyun #include <linux/iio/iio.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "xilinx-xadc.h"
14*4882a593Smuzhiyun
xadc_event_to_channel(struct iio_dev * indio_dev,unsigned int event)15*4882a593Smuzhiyun static const struct iio_chan_spec *xadc_event_to_channel(
16*4882a593Smuzhiyun struct iio_dev *indio_dev, unsigned int event)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun switch (event) {
19*4882a593Smuzhiyun case XADC_THRESHOLD_OT_MAX:
20*4882a593Smuzhiyun case XADC_THRESHOLD_TEMP_MAX:
21*4882a593Smuzhiyun return &indio_dev->channels[0];
22*4882a593Smuzhiyun case XADC_THRESHOLD_VCCINT_MAX:
23*4882a593Smuzhiyun case XADC_THRESHOLD_VCCAUX_MAX:
24*4882a593Smuzhiyun return &indio_dev->channels[event];
25*4882a593Smuzhiyun default:
26*4882a593Smuzhiyun return &indio_dev->channels[event-1];
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
xadc_handle_event(struct iio_dev * indio_dev,unsigned int event)30*4882a593Smuzhiyun static void xadc_handle_event(struct iio_dev *indio_dev, unsigned int event)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun const struct iio_chan_spec *chan;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Temperature threshold error, we don't handle this yet */
35*4882a593Smuzhiyun if (event == 0)
36*4882a593Smuzhiyun return;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun chan = xadc_event_to_channel(indio_dev, event);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (chan->type == IIO_TEMP) {
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun * The temperature channel only supports over-temperature
43*4882a593Smuzhiyun * events.
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun iio_push_event(indio_dev,
46*4882a593Smuzhiyun IIO_UNMOD_EVENT_CODE(chan->type, chan->channel,
47*4882a593Smuzhiyun IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
48*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
49*4882a593Smuzhiyun } else {
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * For other channels we don't know whether it is a upper or
52*4882a593Smuzhiyun * lower threshold event. Userspace will have to check the
53*4882a593Smuzhiyun * channel value if it wants to know.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun iio_push_event(indio_dev,
56*4882a593Smuzhiyun IIO_UNMOD_EVENT_CODE(chan->type, chan->channel,
57*4882a593Smuzhiyun IIO_EV_TYPE_THRESH, IIO_EV_DIR_EITHER),
58*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
xadc_handle_events(struct iio_dev * indio_dev,unsigned long events)62*4882a593Smuzhiyun void xadc_handle_events(struct iio_dev *indio_dev, unsigned long events)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun unsigned int i;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun for_each_set_bit(i, &events, 8)
67*4882a593Smuzhiyun xadc_handle_event(indio_dev, i);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
xadc_get_threshold_offset(const struct iio_chan_spec * chan,enum iio_event_direction dir)70*4882a593Smuzhiyun static unsigned int xadc_get_threshold_offset(const struct iio_chan_spec *chan,
71*4882a593Smuzhiyun enum iio_event_direction dir)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun unsigned int offset;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (chan->type == IIO_TEMP) {
76*4882a593Smuzhiyun offset = XADC_THRESHOLD_OT_MAX;
77*4882a593Smuzhiyun } else {
78*4882a593Smuzhiyun if (chan->channel < 2)
79*4882a593Smuzhiyun offset = chan->channel + 1;
80*4882a593Smuzhiyun else
81*4882a593Smuzhiyun offset = chan->channel + 6;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (dir == IIO_EV_DIR_FALLING)
85*4882a593Smuzhiyun offset += 4;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return offset;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
xadc_get_alarm_mask(const struct iio_chan_spec * chan)90*4882a593Smuzhiyun static unsigned int xadc_get_alarm_mask(const struct iio_chan_spec *chan)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun if (chan->type == IIO_TEMP)
93*4882a593Smuzhiyun return XADC_ALARM_OT_MASK;
94*4882a593Smuzhiyun switch (chan->channel) {
95*4882a593Smuzhiyun case 0:
96*4882a593Smuzhiyun return XADC_ALARM_VCCINT_MASK;
97*4882a593Smuzhiyun case 1:
98*4882a593Smuzhiyun return XADC_ALARM_VCCAUX_MASK;
99*4882a593Smuzhiyun case 2:
100*4882a593Smuzhiyun return XADC_ALARM_VCCBRAM_MASK;
101*4882a593Smuzhiyun case 3:
102*4882a593Smuzhiyun return XADC_ALARM_VCCPINT_MASK;
103*4882a593Smuzhiyun case 4:
104*4882a593Smuzhiyun return XADC_ALARM_VCCPAUX_MASK;
105*4882a593Smuzhiyun case 5:
106*4882a593Smuzhiyun return XADC_ALARM_VCCODDR_MASK;
107*4882a593Smuzhiyun default:
108*4882a593Smuzhiyun /* We will never get here */
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
xadc_read_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir)113*4882a593Smuzhiyun int xadc_read_event_config(struct iio_dev *indio_dev,
114*4882a593Smuzhiyun const struct iio_chan_spec *chan, enum iio_event_type type,
115*4882a593Smuzhiyun enum iio_event_direction dir)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return (bool)(xadc->alarm_mask & xadc_get_alarm_mask(chan));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
xadc_write_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,int state)122*4882a593Smuzhiyun int xadc_write_event_config(struct iio_dev *indio_dev,
123*4882a593Smuzhiyun const struct iio_chan_spec *chan, enum iio_event_type type,
124*4882a593Smuzhiyun enum iio_event_direction dir, int state)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun unsigned int alarm = xadc_get_alarm_mask(chan);
127*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
128*4882a593Smuzhiyun uint16_t cfg, old_cfg;
129*4882a593Smuzhiyun int ret;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun mutex_lock(&xadc->mutex);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (state)
134*4882a593Smuzhiyun xadc->alarm_mask |= alarm;
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun xadc->alarm_mask &= ~alarm;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun xadc->ops->update_alarm(xadc, xadc->alarm_mask);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun ret = _xadc_read_adc_reg(xadc, XADC_REG_CONF1, &cfg);
141*4882a593Smuzhiyun if (ret)
142*4882a593Smuzhiyun goto err_out;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun old_cfg = cfg;
145*4882a593Smuzhiyun cfg |= XADC_CONF1_ALARM_MASK;
146*4882a593Smuzhiyun cfg &= ~((xadc->alarm_mask & 0xf0) << 4); /* bram, pint, paux, ddr */
147*4882a593Smuzhiyun cfg &= ~((xadc->alarm_mask & 0x08) >> 3); /* ot */
148*4882a593Smuzhiyun cfg &= ~((xadc->alarm_mask & 0x07) << 1); /* temp, vccint, vccaux */
149*4882a593Smuzhiyun if (old_cfg != cfg)
150*4882a593Smuzhiyun ret = _xadc_write_adc_reg(xadc, XADC_REG_CONF1, cfg);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun err_out:
153*4882a593Smuzhiyun mutex_unlock(&xadc->mutex);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Register value is msb aligned, the lower 4 bits are ignored */
159*4882a593Smuzhiyun #define XADC_THRESHOLD_VALUE_SHIFT 4
160*4882a593Smuzhiyun
xadc_read_event_value(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int * val,int * val2)161*4882a593Smuzhiyun int xadc_read_event_value(struct iio_dev *indio_dev,
162*4882a593Smuzhiyun const struct iio_chan_spec *chan, enum iio_event_type type,
163*4882a593Smuzhiyun enum iio_event_direction dir, enum iio_event_info info,
164*4882a593Smuzhiyun int *val, int *val2)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun unsigned int offset = xadc_get_threshold_offset(chan, dir);
167*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun switch (info) {
170*4882a593Smuzhiyun case IIO_EV_INFO_VALUE:
171*4882a593Smuzhiyun *val = xadc->threshold[offset];
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun case IIO_EV_INFO_HYSTERESIS:
174*4882a593Smuzhiyun *val = xadc->temp_hysteresis;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun default:
177*4882a593Smuzhiyun return -EINVAL;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun *val >>= XADC_THRESHOLD_VALUE_SHIFT;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return IIO_VAL_INT;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
xadc_write_event_value(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int val,int val2)185*4882a593Smuzhiyun int xadc_write_event_value(struct iio_dev *indio_dev,
186*4882a593Smuzhiyun const struct iio_chan_spec *chan, enum iio_event_type type,
187*4882a593Smuzhiyun enum iio_event_direction dir, enum iio_event_info info,
188*4882a593Smuzhiyun int val, int val2)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun unsigned int offset = xadc_get_threshold_offset(chan, dir);
191*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
192*4882a593Smuzhiyun int ret = 0;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun val <<= XADC_THRESHOLD_VALUE_SHIFT;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (val < 0 || val > 0xffff)
197*4882a593Smuzhiyun return -EINVAL;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun mutex_lock(&xadc->mutex);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun switch (info) {
202*4882a593Smuzhiyun case IIO_EV_INFO_VALUE:
203*4882a593Smuzhiyun xadc->threshold[offset] = val;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case IIO_EV_INFO_HYSTERESIS:
206*4882a593Smuzhiyun xadc->temp_hysteresis = val;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun default:
209*4882a593Smuzhiyun mutex_unlock(&xadc->mutex);
210*4882a593Smuzhiyun return -EINVAL;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (chan->type == IIO_TEMP) {
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * According to the datasheet we need to set the lower 4 bits to
216*4882a593Smuzhiyun * 0x3, otherwise 125 degree celsius will be used as the
217*4882a593Smuzhiyun * threshold.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun val |= 0x3;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Since we store the hysteresis as relative (to the threshold)
223*4882a593Smuzhiyun * value, but the hardware expects an absolute value we need to
224*4882a593Smuzhiyun * recalcualte this value whenever the hysteresis or the
225*4882a593Smuzhiyun * threshold changes.
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun if (xadc->threshold[offset] < xadc->temp_hysteresis)
228*4882a593Smuzhiyun xadc->threshold[offset + 4] = 0;
229*4882a593Smuzhiyun else
230*4882a593Smuzhiyun xadc->threshold[offset + 4] = xadc->threshold[offset] -
231*4882a593Smuzhiyun xadc->temp_hysteresis;
232*4882a593Smuzhiyun ret = _xadc_write_adc_reg(xadc, XADC_REG_THRESHOLD(offset + 4),
233*4882a593Smuzhiyun xadc->threshold[offset + 4]);
234*4882a593Smuzhiyun if (ret)
235*4882a593Smuzhiyun goto out_unlock;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (info == IIO_EV_INFO_VALUE)
239*4882a593Smuzhiyun ret = _xadc_write_adc_reg(xadc, XADC_REG_THRESHOLD(offset), val);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun out_unlock:
242*4882a593Smuzhiyun mutex_unlock(&xadc->mutex);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246