1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Xilinx XADC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2013-2014 Analog Devices Inc.
6*4882a593Smuzhiyun * Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Documentation for the parts can be found at:
9*4882a593Smuzhiyun * - XADC hardmacro: Xilinx UG480
10*4882a593Smuzhiyun * - ZYNQ XADC interface: Xilinx UG585
11*4882a593Smuzhiyun * - AXI XADC interface: Xilinx PG019
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/sysfs.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/iio/buffer.h>
27*4882a593Smuzhiyun #include <linux/iio/events.h>
28*4882a593Smuzhiyun #include <linux/iio/iio.h>
29*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
30*4882a593Smuzhiyun #include <linux/iio/trigger.h>
31*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
32*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "xilinx-xadc.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const unsigned int XADC_ZYNQ_UNMASK_TIMEOUT = 500;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* ZYNQ register definitions */
39*4882a593Smuzhiyun #define XADC_ZYNQ_REG_CFG 0x00
40*4882a593Smuzhiyun #define XADC_ZYNQ_REG_INTSTS 0x04
41*4882a593Smuzhiyun #define XADC_ZYNQ_REG_INTMSK 0x08
42*4882a593Smuzhiyun #define XADC_ZYNQ_REG_STATUS 0x0c
43*4882a593Smuzhiyun #define XADC_ZYNQ_REG_CFIFO 0x10
44*4882a593Smuzhiyun #define XADC_ZYNQ_REG_DFIFO 0x14
45*4882a593Smuzhiyun #define XADC_ZYNQ_REG_CTL 0x18
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_ENABLE BIT(31)
48*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_CFIFOTH_MASK (0xf << 20)
49*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_CFIFOTH_OFFSET 20
50*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_DFIFOTH_MASK (0xf << 16)
51*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_DFIFOTH_OFFSET 16
52*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_WEDGE BIT(13)
53*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_REDGE BIT(12)
54*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_TCKRATE_MASK (0x3 << 8)
55*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_TCKRATE_DIV2 (0x0 << 8)
56*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_TCKRATE_DIV4 (0x1 << 8)
57*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_TCKRATE_DIV8 (0x2 << 8)
58*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_TCKRATE_DIV16 (0x3 << 8)
59*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_IGAP_MASK 0x1f
60*4882a593Smuzhiyun #define XADC_ZYNQ_CFG_IGAP(x) (x)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define XADC_ZYNQ_INT_CFIFO_LTH BIT(9)
63*4882a593Smuzhiyun #define XADC_ZYNQ_INT_DFIFO_GTH BIT(8)
64*4882a593Smuzhiyun #define XADC_ZYNQ_INT_ALARM_MASK 0xff
65*4882a593Smuzhiyun #define XADC_ZYNQ_INT_ALARM_OFFSET 0
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_CFIFO_LVL_MASK (0xf << 16)
68*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_CFIFO_LVL_OFFSET 16
69*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_DFIFO_LVL_MASK (0xf << 12)
70*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_DFIFO_LVL_OFFSET 12
71*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_CFIFOF BIT(11)
72*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_CFIFOE BIT(10)
73*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_DFIFOF BIT(9)
74*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_DFIFOE BIT(8)
75*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_OT BIT(7)
76*4882a593Smuzhiyun #define XADC_ZYNQ_STATUS_ALM(x) BIT(x)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define XADC_ZYNQ_CTL_RESET BIT(4)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define XADC_ZYNQ_CMD_NOP 0x00
81*4882a593Smuzhiyun #define XADC_ZYNQ_CMD_READ 0x01
82*4882a593Smuzhiyun #define XADC_ZYNQ_CMD_WRITE 0x02
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define XADC_ZYNQ_CMD(cmd, addr, data) (((cmd) << 26) | ((addr) << 16) | (data))
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* AXI register definitions */
87*4882a593Smuzhiyun #define XADC_AXI_REG_RESET 0x00
88*4882a593Smuzhiyun #define XADC_AXI_REG_STATUS 0x04
89*4882a593Smuzhiyun #define XADC_AXI_REG_ALARM_STATUS 0x08
90*4882a593Smuzhiyun #define XADC_AXI_REG_CONVST 0x0c
91*4882a593Smuzhiyun #define XADC_AXI_REG_XADC_RESET 0x10
92*4882a593Smuzhiyun #define XADC_AXI_REG_GIER 0x5c
93*4882a593Smuzhiyun #define XADC_AXI_REG_IPISR 0x60
94*4882a593Smuzhiyun #define XADC_AXI_REG_IPIER 0x68
95*4882a593Smuzhiyun #define XADC_AXI_ADC_REG_OFFSET 0x200
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define XADC_AXI_RESET_MAGIC 0xa
98*4882a593Smuzhiyun #define XADC_AXI_GIER_ENABLE BIT(31)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define XADC_AXI_INT_EOS BIT(4)
101*4882a593Smuzhiyun #define XADC_AXI_INT_ALARM_MASK 0x3c0f
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define XADC_FLAGS_BUFFERED BIT(0)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * The XADC hardware supports a samplerate of up to 1MSPS. Unfortunately it does
107*4882a593Smuzhiyun * not have a hardware FIFO. Which means an interrupt is generated for each
108*4882a593Smuzhiyun * conversion sequence. At 1MSPS sample rate the CPU in ZYNQ7000 is completely
109*4882a593Smuzhiyun * overloaded by the interrupts that it soft-lockups. For this reason the driver
110*4882a593Smuzhiyun * limits the maximum samplerate 150kSPS. At this rate the CPU is fairly busy,
111*4882a593Smuzhiyun * but still responsive.
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun #define XADC_MAX_SAMPLERATE 150000
114*4882a593Smuzhiyun
xadc_write_reg(struct xadc * xadc,unsigned int reg,uint32_t val)115*4882a593Smuzhiyun static void xadc_write_reg(struct xadc *xadc, unsigned int reg,
116*4882a593Smuzhiyun uint32_t val)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun writel(val, xadc->base + reg);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
xadc_read_reg(struct xadc * xadc,unsigned int reg,uint32_t * val)121*4882a593Smuzhiyun static void xadc_read_reg(struct xadc *xadc, unsigned int reg,
122*4882a593Smuzhiyun uint32_t *val)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun *val = readl(xadc->base + reg);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * The ZYNQ interface uses two asynchronous FIFOs for communication with the
129*4882a593Smuzhiyun * XADC. Reads and writes to the XADC register are performed by submitting a
130*4882a593Smuzhiyun * request to the command FIFO (CFIFO), once the request has been completed the
131*4882a593Smuzhiyun * result can be read from the data FIFO (DFIFO). The method currently used in
132*4882a593Smuzhiyun * this driver is to submit the request for a read/write operation, then go to
133*4882a593Smuzhiyun * sleep and wait for an interrupt that signals that a response is available in
134*4882a593Smuzhiyun * the data FIFO.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun
xadc_zynq_write_fifo(struct xadc * xadc,uint32_t * cmd,unsigned int n)137*4882a593Smuzhiyun static void xadc_zynq_write_fifo(struct xadc *xadc, uint32_t *cmd,
138*4882a593Smuzhiyun unsigned int n)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun unsigned int i;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun for (i = 0; i < n; i++)
143*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_CFIFO, cmd[i]);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
xadc_zynq_drain_fifo(struct xadc * xadc)146*4882a593Smuzhiyun static void xadc_zynq_drain_fifo(struct xadc *xadc)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun uint32_t status, tmp;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_STATUS, &status);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun while (!(status & XADC_ZYNQ_STATUS_DFIFOE)) {
153*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_DFIFO, &tmp);
154*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_STATUS, &status);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
xadc_zynq_update_intmsk(struct xadc * xadc,unsigned int mask,unsigned int val)158*4882a593Smuzhiyun static void xadc_zynq_update_intmsk(struct xadc *xadc, unsigned int mask,
159*4882a593Smuzhiyun unsigned int val)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun xadc->zynq_intmask &= ~mask;
162*4882a593Smuzhiyun xadc->zynq_intmask |= val;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_INTMSK,
165*4882a593Smuzhiyun xadc->zynq_intmask | xadc->zynq_masked_alarm);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
xadc_zynq_write_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t val)168*4882a593Smuzhiyun static int xadc_zynq_write_adc_reg(struct xadc *xadc, unsigned int reg,
169*4882a593Smuzhiyun uint16_t val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun uint32_t cmd[1];
172*4882a593Smuzhiyun uint32_t tmp;
173*4882a593Smuzhiyun int ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun spin_lock_irq(&xadc->lock);
176*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, XADC_ZYNQ_INT_DFIFO_GTH,
177*4882a593Smuzhiyun XADC_ZYNQ_INT_DFIFO_GTH);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun reinit_completion(&xadc->completion);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun cmd[0] = XADC_ZYNQ_CMD(XADC_ZYNQ_CMD_WRITE, reg, val);
182*4882a593Smuzhiyun xadc_zynq_write_fifo(xadc, cmd, ARRAY_SIZE(cmd));
183*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_CFG, &tmp);
184*4882a593Smuzhiyun tmp &= ~XADC_ZYNQ_CFG_DFIFOTH_MASK;
185*4882a593Smuzhiyun tmp |= 0 << XADC_ZYNQ_CFG_DFIFOTH_OFFSET;
186*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_CFG, tmp);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, XADC_ZYNQ_INT_DFIFO_GTH, 0);
189*4882a593Smuzhiyun spin_unlock_irq(&xadc->lock);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ret = wait_for_completion_interruptible_timeout(&xadc->completion, HZ);
192*4882a593Smuzhiyun if (ret == 0)
193*4882a593Smuzhiyun ret = -EIO;
194*4882a593Smuzhiyun else
195*4882a593Smuzhiyun ret = 0;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_DFIFO, &tmp);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
xadc_zynq_read_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t * val)202*4882a593Smuzhiyun static int xadc_zynq_read_adc_reg(struct xadc *xadc, unsigned int reg,
203*4882a593Smuzhiyun uint16_t *val)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun uint32_t cmd[2];
206*4882a593Smuzhiyun uint32_t resp, tmp;
207*4882a593Smuzhiyun int ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun cmd[0] = XADC_ZYNQ_CMD(XADC_ZYNQ_CMD_READ, reg, 0);
210*4882a593Smuzhiyun cmd[1] = XADC_ZYNQ_CMD(XADC_ZYNQ_CMD_NOP, 0, 0);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun spin_lock_irq(&xadc->lock);
213*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, XADC_ZYNQ_INT_DFIFO_GTH,
214*4882a593Smuzhiyun XADC_ZYNQ_INT_DFIFO_GTH);
215*4882a593Smuzhiyun xadc_zynq_drain_fifo(xadc);
216*4882a593Smuzhiyun reinit_completion(&xadc->completion);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun xadc_zynq_write_fifo(xadc, cmd, ARRAY_SIZE(cmd));
219*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_CFG, &tmp);
220*4882a593Smuzhiyun tmp &= ~XADC_ZYNQ_CFG_DFIFOTH_MASK;
221*4882a593Smuzhiyun tmp |= 1 << XADC_ZYNQ_CFG_DFIFOTH_OFFSET;
222*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_CFG, tmp);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, XADC_ZYNQ_INT_DFIFO_GTH, 0);
225*4882a593Smuzhiyun spin_unlock_irq(&xadc->lock);
226*4882a593Smuzhiyun ret = wait_for_completion_interruptible_timeout(&xadc->completion, HZ);
227*4882a593Smuzhiyun if (ret == 0)
228*4882a593Smuzhiyun ret = -EIO;
229*4882a593Smuzhiyun if (ret < 0)
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_DFIFO, &resp);
233*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_DFIFO, &resp);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun *val = resp & 0xffff;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
xadc_zynq_transform_alarm(unsigned int alarm)240*4882a593Smuzhiyun static unsigned int xadc_zynq_transform_alarm(unsigned int alarm)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun return ((alarm & 0x80) >> 4) |
243*4882a593Smuzhiyun ((alarm & 0x78) << 1) |
244*4882a593Smuzhiyun (alarm & 0x07);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * The ZYNQ threshold interrupts are level sensitive. Since we can't make the
249*4882a593Smuzhiyun * threshold condition go way from within the interrupt handler, this means as
250*4882a593Smuzhiyun * soon as a threshold condition is present we would enter the interrupt handler
251*4882a593Smuzhiyun * again and again. To work around this we mask all active thresholds interrupts
252*4882a593Smuzhiyun * in the interrupt handler and start a timer. In this timer we poll the
253*4882a593Smuzhiyun * interrupt status and only if the interrupt is inactive we unmask it again.
254*4882a593Smuzhiyun */
xadc_zynq_unmask_worker(struct work_struct * work)255*4882a593Smuzhiyun static void xadc_zynq_unmask_worker(struct work_struct *work)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct xadc *xadc = container_of(work, struct xadc, zynq_unmask_work.work);
258*4882a593Smuzhiyun unsigned int misc_sts, unmask;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_STATUS, &misc_sts);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun misc_sts &= XADC_ZYNQ_INT_ALARM_MASK;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun spin_lock_irq(&xadc->lock);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Clear those bits which are not active anymore */
267*4882a593Smuzhiyun unmask = (xadc->zynq_masked_alarm ^ misc_sts) & xadc->zynq_masked_alarm;
268*4882a593Smuzhiyun xadc->zynq_masked_alarm &= misc_sts;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Also clear those which are masked out anyway */
271*4882a593Smuzhiyun xadc->zynq_masked_alarm &= ~xadc->zynq_intmask;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Clear the interrupts before we unmask them */
274*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_INTSTS, unmask);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, 0, 0);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun spin_unlock_irq(&xadc->lock);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* if still pending some alarm re-trigger the timer */
281*4882a593Smuzhiyun if (xadc->zynq_masked_alarm) {
282*4882a593Smuzhiyun schedule_delayed_work(&xadc->zynq_unmask_work,
283*4882a593Smuzhiyun msecs_to_jiffies(XADC_ZYNQ_UNMASK_TIMEOUT));
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
xadc_zynq_interrupt_handler(int irq,void * devid)288*4882a593Smuzhiyun static irqreturn_t xadc_zynq_interrupt_handler(int irq, void *devid)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct iio_dev *indio_dev = devid;
291*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
292*4882a593Smuzhiyun uint32_t status;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_INTSTS, &status);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun status &= ~(xadc->zynq_intmask | xadc->zynq_masked_alarm);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (!status)
299*4882a593Smuzhiyun return IRQ_NONE;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun spin_lock(&xadc->lock);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_INTSTS, status);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (status & XADC_ZYNQ_INT_DFIFO_GTH) {
306*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, XADC_ZYNQ_INT_DFIFO_GTH,
307*4882a593Smuzhiyun XADC_ZYNQ_INT_DFIFO_GTH);
308*4882a593Smuzhiyun complete(&xadc->completion);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun status &= XADC_ZYNQ_INT_ALARM_MASK;
312*4882a593Smuzhiyun if (status) {
313*4882a593Smuzhiyun xadc->zynq_masked_alarm |= status;
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * mask the current event interrupt,
316*4882a593Smuzhiyun * unmask it when the interrupt is no more active.
317*4882a593Smuzhiyun */
318*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, 0, 0);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun xadc_handle_events(indio_dev,
321*4882a593Smuzhiyun xadc_zynq_transform_alarm(status));
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* unmask the required interrupts in timer. */
324*4882a593Smuzhiyun schedule_delayed_work(&xadc->zynq_unmask_work,
325*4882a593Smuzhiyun msecs_to_jiffies(XADC_ZYNQ_UNMASK_TIMEOUT));
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun spin_unlock(&xadc->lock);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return IRQ_HANDLED;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define XADC_ZYNQ_TCK_RATE_MAX 50000000
333*4882a593Smuzhiyun #define XADC_ZYNQ_IGAP_DEFAULT 20
334*4882a593Smuzhiyun #define XADC_ZYNQ_PCAP_RATE_MAX 200000000
335*4882a593Smuzhiyun
xadc_zynq_setup(struct platform_device * pdev,struct iio_dev * indio_dev,int irq)336*4882a593Smuzhiyun static int xadc_zynq_setup(struct platform_device *pdev,
337*4882a593Smuzhiyun struct iio_dev *indio_dev, int irq)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
340*4882a593Smuzhiyun unsigned long pcap_rate;
341*4882a593Smuzhiyun unsigned int tck_div;
342*4882a593Smuzhiyun unsigned int div;
343*4882a593Smuzhiyun unsigned int igap;
344*4882a593Smuzhiyun unsigned int tck_rate;
345*4882a593Smuzhiyun int ret;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* TODO: Figure out how to make igap and tck_rate configurable */
348*4882a593Smuzhiyun igap = XADC_ZYNQ_IGAP_DEFAULT;
349*4882a593Smuzhiyun tck_rate = XADC_ZYNQ_TCK_RATE_MAX;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun xadc->zynq_intmask = ~0;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun pcap_rate = clk_get_rate(xadc->clk);
354*4882a593Smuzhiyun if (!pcap_rate)
355*4882a593Smuzhiyun return -EINVAL;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (pcap_rate > XADC_ZYNQ_PCAP_RATE_MAX) {
358*4882a593Smuzhiyun ret = clk_set_rate(xadc->clk,
359*4882a593Smuzhiyun (unsigned long)XADC_ZYNQ_PCAP_RATE_MAX);
360*4882a593Smuzhiyun if (ret)
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (tck_rate > pcap_rate / 2) {
365*4882a593Smuzhiyun div = 2;
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun div = pcap_rate / tck_rate;
368*4882a593Smuzhiyun if (pcap_rate / div > XADC_ZYNQ_TCK_RATE_MAX)
369*4882a593Smuzhiyun div++;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (div <= 3)
373*4882a593Smuzhiyun tck_div = XADC_ZYNQ_CFG_TCKRATE_DIV2;
374*4882a593Smuzhiyun else if (div <= 7)
375*4882a593Smuzhiyun tck_div = XADC_ZYNQ_CFG_TCKRATE_DIV4;
376*4882a593Smuzhiyun else if (div <= 15)
377*4882a593Smuzhiyun tck_div = XADC_ZYNQ_CFG_TCKRATE_DIV8;
378*4882a593Smuzhiyun else
379*4882a593Smuzhiyun tck_div = XADC_ZYNQ_CFG_TCKRATE_DIV16;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_CTL, XADC_ZYNQ_CTL_RESET);
382*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_CTL, 0);
383*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_INTSTS, ~0);
384*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_INTMSK, xadc->zynq_intmask);
385*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_CFG, XADC_ZYNQ_CFG_ENABLE |
386*4882a593Smuzhiyun XADC_ZYNQ_CFG_REDGE | XADC_ZYNQ_CFG_WEDGE |
387*4882a593Smuzhiyun tck_div | XADC_ZYNQ_CFG_IGAP(igap));
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (pcap_rate > XADC_ZYNQ_PCAP_RATE_MAX) {
390*4882a593Smuzhiyun ret = clk_set_rate(xadc->clk, pcap_rate);
391*4882a593Smuzhiyun if (ret)
392*4882a593Smuzhiyun return ret;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
xadc_zynq_get_dclk_rate(struct xadc * xadc)398*4882a593Smuzhiyun static unsigned long xadc_zynq_get_dclk_rate(struct xadc *xadc)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun unsigned int div;
401*4882a593Smuzhiyun uint32_t val;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_CFG, &val);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun switch (val & XADC_ZYNQ_CFG_TCKRATE_MASK) {
406*4882a593Smuzhiyun case XADC_ZYNQ_CFG_TCKRATE_DIV4:
407*4882a593Smuzhiyun div = 4;
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun case XADC_ZYNQ_CFG_TCKRATE_DIV8:
410*4882a593Smuzhiyun div = 8;
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun case XADC_ZYNQ_CFG_TCKRATE_DIV16:
413*4882a593Smuzhiyun div = 16;
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun default:
416*4882a593Smuzhiyun div = 2;
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return clk_get_rate(xadc->clk) / div;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
xadc_zynq_update_alarm(struct xadc * xadc,unsigned int alarm)423*4882a593Smuzhiyun static void xadc_zynq_update_alarm(struct xadc *xadc, unsigned int alarm)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun unsigned long flags;
426*4882a593Smuzhiyun uint32_t status;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Move OT to bit 7 */
429*4882a593Smuzhiyun alarm = ((alarm & 0x08) << 4) | ((alarm & 0xf0) >> 1) | (alarm & 0x07);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun spin_lock_irqsave(&xadc->lock, flags);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* Clear previous interrupts if any. */
434*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_ZYNQ_REG_INTSTS, &status);
435*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_ZYNQ_REG_INTSTS, status & alarm);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun xadc_zynq_update_intmsk(xadc, XADC_ZYNQ_INT_ALARM_MASK,
438*4882a593Smuzhiyun ~alarm & XADC_ZYNQ_INT_ALARM_MASK);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun spin_unlock_irqrestore(&xadc->lock, flags);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static const struct xadc_ops xadc_zynq_ops = {
444*4882a593Smuzhiyun .read = xadc_zynq_read_adc_reg,
445*4882a593Smuzhiyun .write = xadc_zynq_write_adc_reg,
446*4882a593Smuzhiyun .setup = xadc_zynq_setup,
447*4882a593Smuzhiyun .get_dclk_rate = xadc_zynq_get_dclk_rate,
448*4882a593Smuzhiyun .interrupt_handler = xadc_zynq_interrupt_handler,
449*4882a593Smuzhiyun .update_alarm = xadc_zynq_update_alarm,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
xadc_axi_read_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t * val)452*4882a593Smuzhiyun static int xadc_axi_read_adc_reg(struct xadc *xadc, unsigned int reg,
453*4882a593Smuzhiyun uint16_t *val)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun uint32_t val32;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_AXI_ADC_REG_OFFSET + reg * 4, &val32);
458*4882a593Smuzhiyun *val = val32 & 0xffff;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
xadc_axi_write_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t val)463*4882a593Smuzhiyun static int xadc_axi_write_adc_reg(struct xadc *xadc, unsigned int reg,
464*4882a593Smuzhiyun uint16_t val)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_ADC_REG_OFFSET + reg * 4, val);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
xadc_axi_setup(struct platform_device * pdev,struct iio_dev * indio_dev,int irq)471*4882a593Smuzhiyun static int xadc_axi_setup(struct platform_device *pdev,
472*4882a593Smuzhiyun struct iio_dev *indio_dev, int irq)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_REG_RESET, XADC_AXI_RESET_MAGIC);
477*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_REG_GIER, XADC_AXI_GIER_ENABLE);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
xadc_axi_interrupt_handler(int irq,void * devid)482*4882a593Smuzhiyun static irqreturn_t xadc_axi_interrupt_handler(int irq, void *devid)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct iio_dev *indio_dev = devid;
485*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
486*4882a593Smuzhiyun uint32_t status, mask;
487*4882a593Smuzhiyun unsigned int events;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_AXI_REG_IPISR, &status);
490*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_AXI_REG_IPIER, &mask);
491*4882a593Smuzhiyun status &= mask;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (!status)
494*4882a593Smuzhiyun return IRQ_NONE;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if ((status & XADC_AXI_INT_EOS) && xadc->trigger)
497*4882a593Smuzhiyun iio_trigger_poll(xadc->trigger);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (status & XADC_AXI_INT_ALARM_MASK) {
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun * The order of the bits in the AXI-XADC status register does
502*4882a593Smuzhiyun * not match the order of the bits in the XADC alarm enable
503*4882a593Smuzhiyun * register. xadc_handle_events() expects the events to be in
504*4882a593Smuzhiyun * the same order as the XADC alarm enable register.
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun events = (status & 0x000e) >> 1;
507*4882a593Smuzhiyun events |= (status & 0x0001) << 3;
508*4882a593Smuzhiyun events |= (status & 0x3c00) >> 6;
509*4882a593Smuzhiyun xadc_handle_events(indio_dev, events);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_REG_IPISR, status);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return IRQ_HANDLED;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
xadc_axi_update_alarm(struct xadc * xadc,unsigned int alarm)517*4882a593Smuzhiyun static void xadc_axi_update_alarm(struct xadc *xadc, unsigned int alarm)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun uint32_t val;
520*4882a593Smuzhiyun unsigned long flags;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * The order of the bits in the AXI-XADC status register does not match
524*4882a593Smuzhiyun * the order of the bits in the XADC alarm enable register. We get
525*4882a593Smuzhiyun * passed the alarm mask in the same order as in the XADC alarm enable
526*4882a593Smuzhiyun * register.
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun alarm = ((alarm & 0x07) << 1) | ((alarm & 0x08) >> 3) |
529*4882a593Smuzhiyun ((alarm & 0xf0) << 6);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun spin_lock_irqsave(&xadc->lock, flags);
532*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_AXI_REG_IPIER, &val);
533*4882a593Smuzhiyun val &= ~XADC_AXI_INT_ALARM_MASK;
534*4882a593Smuzhiyun val |= alarm;
535*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_REG_IPIER, val);
536*4882a593Smuzhiyun spin_unlock_irqrestore(&xadc->lock, flags);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
xadc_axi_get_dclk(struct xadc * xadc)539*4882a593Smuzhiyun static unsigned long xadc_axi_get_dclk(struct xadc *xadc)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun return clk_get_rate(xadc->clk);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const struct xadc_ops xadc_axi_ops = {
545*4882a593Smuzhiyun .read = xadc_axi_read_adc_reg,
546*4882a593Smuzhiyun .write = xadc_axi_write_adc_reg,
547*4882a593Smuzhiyun .setup = xadc_axi_setup,
548*4882a593Smuzhiyun .get_dclk_rate = xadc_axi_get_dclk,
549*4882a593Smuzhiyun .update_alarm = xadc_axi_update_alarm,
550*4882a593Smuzhiyun .interrupt_handler = xadc_axi_interrupt_handler,
551*4882a593Smuzhiyun .flags = XADC_FLAGS_BUFFERED,
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun
_xadc_update_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t mask,uint16_t val)554*4882a593Smuzhiyun static int _xadc_update_adc_reg(struct xadc *xadc, unsigned int reg,
555*4882a593Smuzhiyun uint16_t mask, uint16_t val)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun uint16_t tmp;
558*4882a593Smuzhiyun int ret;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun ret = _xadc_read_adc_reg(xadc, reg, &tmp);
561*4882a593Smuzhiyun if (ret)
562*4882a593Smuzhiyun return ret;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return _xadc_write_adc_reg(xadc, reg, (tmp & ~mask) | val);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
xadc_update_adc_reg(struct xadc * xadc,unsigned int reg,uint16_t mask,uint16_t val)567*4882a593Smuzhiyun static int xadc_update_adc_reg(struct xadc *xadc, unsigned int reg,
568*4882a593Smuzhiyun uint16_t mask, uint16_t val)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun int ret;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun mutex_lock(&xadc->mutex);
573*4882a593Smuzhiyun ret = _xadc_update_adc_reg(xadc, reg, mask, val);
574*4882a593Smuzhiyun mutex_unlock(&xadc->mutex);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
xadc_get_dclk_rate(struct xadc * xadc)579*4882a593Smuzhiyun static unsigned long xadc_get_dclk_rate(struct xadc *xadc)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun return xadc->ops->get_dclk_rate(xadc);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
xadc_update_scan_mode(struct iio_dev * indio_dev,const unsigned long * mask)584*4882a593Smuzhiyun static int xadc_update_scan_mode(struct iio_dev *indio_dev,
585*4882a593Smuzhiyun const unsigned long *mask)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
588*4882a593Smuzhiyun unsigned int n;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun n = bitmap_weight(mask, indio_dev->masklength);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun kfree(xadc->data);
593*4882a593Smuzhiyun xadc->data = kcalloc(n, sizeof(*xadc->data), GFP_KERNEL);
594*4882a593Smuzhiyun if (!xadc->data)
595*4882a593Smuzhiyun return -ENOMEM;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
xadc_scan_index_to_channel(unsigned int scan_index)600*4882a593Smuzhiyun static unsigned int xadc_scan_index_to_channel(unsigned int scan_index)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun switch (scan_index) {
603*4882a593Smuzhiyun case 5:
604*4882a593Smuzhiyun return XADC_REG_VCCPINT;
605*4882a593Smuzhiyun case 6:
606*4882a593Smuzhiyun return XADC_REG_VCCPAUX;
607*4882a593Smuzhiyun case 7:
608*4882a593Smuzhiyun return XADC_REG_VCCO_DDR;
609*4882a593Smuzhiyun case 8:
610*4882a593Smuzhiyun return XADC_REG_TEMP;
611*4882a593Smuzhiyun case 9:
612*4882a593Smuzhiyun return XADC_REG_VCCINT;
613*4882a593Smuzhiyun case 10:
614*4882a593Smuzhiyun return XADC_REG_VCCAUX;
615*4882a593Smuzhiyun case 11:
616*4882a593Smuzhiyun return XADC_REG_VPVN;
617*4882a593Smuzhiyun case 12:
618*4882a593Smuzhiyun return XADC_REG_VREFP;
619*4882a593Smuzhiyun case 13:
620*4882a593Smuzhiyun return XADC_REG_VREFN;
621*4882a593Smuzhiyun case 14:
622*4882a593Smuzhiyun return XADC_REG_VCCBRAM;
623*4882a593Smuzhiyun default:
624*4882a593Smuzhiyun return XADC_REG_VAUX(scan_index - 16);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
xadc_trigger_handler(int irq,void * p)628*4882a593Smuzhiyun static irqreturn_t xadc_trigger_handler(int irq, void *p)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct iio_poll_func *pf = p;
631*4882a593Smuzhiyun struct iio_dev *indio_dev = pf->indio_dev;
632*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
633*4882a593Smuzhiyun unsigned int chan;
634*4882a593Smuzhiyun int i, j;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (!xadc->data)
637*4882a593Smuzhiyun goto out;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun j = 0;
640*4882a593Smuzhiyun for_each_set_bit(i, indio_dev->active_scan_mask,
641*4882a593Smuzhiyun indio_dev->masklength) {
642*4882a593Smuzhiyun chan = xadc_scan_index_to_channel(i);
643*4882a593Smuzhiyun xadc_read_adc_reg(xadc, chan, &xadc->data[j]);
644*4882a593Smuzhiyun j++;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun iio_push_to_buffers(indio_dev, xadc->data);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun out:
650*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return IRQ_HANDLED;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
xadc_trigger_set_state(struct iio_trigger * trigger,bool state)655*4882a593Smuzhiyun static int xadc_trigger_set_state(struct iio_trigger *trigger, bool state)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct xadc *xadc = iio_trigger_get_drvdata(trigger);
658*4882a593Smuzhiyun unsigned long flags;
659*4882a593Smuzhiyun unsigned int convst;
660*4882a593Smuzhiyun unsigned int val;
661*4882a593Smuzhiyun int ret = 0;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun mutex_lock(&xadc->mutex);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (state) {
666*4882a593Smuzhiyun /* Only one of the two triggers can be active at a time. */
667*4882a593Smuzhiyun if (xadc->trigger != NULL) {
668*4882a593Smuzhiyun ret = -EBUSY;
669*4882a593Smuzhiyun goto err_out;
670*4882a593Smuzhiyun } else {
671*4882a593Smuzhiyun xadc->trigger = trigger;
672*4882a593Smuzhiyun if (trigger == xadc->convst_trigger)
673*4882a593Smuzhiyun convst = XADC_CONF0_EC;
674*4882a593Smuzhiyun else
675*4882a593Smuzhiyun convst = 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun ret = _xadc_update_adc_reg(xadc, XADC_REG_CONF1, XADC_CONF0_EC,
678*4882a593Smuzhiyun convst);
679*4882a593Smuzhiyun if (ret)
680*4882a593Smuzhiyun goto err_out;
681*4882a593Smuzhiyun } else {
682*4882a593Smuzhiyun xadc->trigger = NULL;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun spin_lock_irqsave(&xadc->lock, flags);
686*4882a593Smuzhiyun xadc_read_reg(xadc, XADC_AXI_REG_IPIER, &val);
687*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_REG_IPISR, XADC_AXI_INT_EOS);
688*4882a593Smuzhiyun if (state)
689*4882a593Smuzhiyun val |= XADC_AXI_INT_EOS;
690*4882a593Smuzhiyun else
691*4882a593Smuzhiyun val &= ~XADC_AXI_INT_EOS;
692*4882a593Smuzhiyun xadc_write_reg(xadc, XADC_AXI_REG_IPIER, val);
693*4882a593Smuzhiyun spin_unlock_irqrestore(&xadc->lock, flags);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun err_out:
696*4882a593Smuzhiyun mutex_unlock(&xadc->mutex);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return ret;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun static const struct iio_trigger_ops xadc_trigger_ops = {
702*4882a593Smuzhiyun .set_trigger_state = &xadc_trigger_set_state,
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun
xadc_alloc_trigger(struct iio_dev * indio_dev,const char * name)705*4882a593Smuzhiyun static struct iio_trigger *xadc_alloc_trigger(struct iio_dev *indio_dev,
706*4882a593Smuzhiyun const char *name)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct iio_trigger *trig;
709*4882a593Smuzhiyun int ret;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun trig = iio_trigger_alloc("%s%d-%s", indio_dev->name,
712*4882a593Smuzhiyun indio_dev->id, name);
713*4882a593Smuzhiyun if (trig == NULL)
714*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun trig->dev.parent = indio_dev->dev.parent;
717*4882a593Smuzhiyun trig->ops = &xadc_trigger_ops;
718*4882a593Smuzhiyun iio_trigger_set_drvdata(trig, iio_priv(indio_dev));
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun ret = iio_trigger_register(trig);
721*4882a593Smuzhiyun if (ret)
722*4882a593Smuzhiyun goto error_free_trig;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return trig;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun error_free_trig:
727*4882a593Smuzhiyun iio_trigger_free(trig);
728*4882a593Smuzhiyun return ERR_PTR(ret);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
xadc_power_adc_b(struct xadc * xadc,unsigned int seq_mode)731*4882a593Smuzhiyun static int xadc_power_adc_b(struct xadc *xadc, unsigned int seq_mode)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun uint16_t val;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Powerdown the ADC-B when it is not needed. */
736*4882a593Smuzhiyun switch (seq_mode) {
737*4882a593Smuzhiyun case XADC_CONF1_SEQ_SIMULTANEOUS:
738*4882a593Smuzhiyun case XADC_CONF1_SEQ_INDEPENDENT:
739*4882a593Smuzhiyun val = 0;
740*4882a593Smuzhiyun break;
741*4882a593Smuzhiyun default:
742*4882a593Smuzhiyun val = XADC_CONF2_PD_ADC_B;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return xadc_update_adc_reg(xadc, XADC_REG_CONF2, XADC_CONF2_PD_MASK,
747*4882a593Smuzhiyun val);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
xadc_get_seq_mode(struct xadc * xadc,unsigned long scan_mode)750*4882a593Smuzhiyun static int xadc_get_seq_mode(struct xadc *xadc, unsigned long scan_mode)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun unsigned int aux_scan_mode = scan_mode >> 16;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (xadc->external_mux_mode == XADC_EXTERNAL_MUX_DUAL)
755*4882a593Smuzhiyun return XADC_CONF1_SEQ_SIMULTANEOUS;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if ((aux_scan_mode & 0xff00) == 0 ||
758*4882a593Smuzhiyun (aux_scan_mode & 0x00ff) == 0)
759*4882a593Smuzhiyun return XADC_CONF1_SEQ_CONTINUOUS;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun return XADC_CONF1_SEQ_SIMULTANEOUS;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
xadc_postdisable(struct iio_dev * indio_dev)764*4882a593Smuzhiyun static int xadc_postdisable(struct iio_dev *indio_dev)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
767*4882a593Smuzhiyun unsigned long scan_mask;
768*4882a593Smuzhiyun int ret;
769*4882a593Smuzhiyun int i;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun scan_mask = 1; /* Run calibration as part of the sequence */
772*4882a593Smuzhiyun for (i = 0; i < indio_dev->num_channels; i++)
773*4882a593Smuzhiyun scan_mask |= BIT(indio_dev->channels[i].scan_index);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* Enable all channels and calibration */
776*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_SEQ(0), scan_mask & 0xffff);
777*4882a593Smuzhiyun if (ret)
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_SEQ(1), scan_mask >> 16);
781*4882a593Smuzhiyun if (ret)
782*4882a593Smuzhiyun return ret;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun ret = xadc_update_adc_reg(xadc, XADC_REG_CONF1, XADC_CONF1_SEQ_MASK,
785*4882a593Smuzhiyun XADC_CONF1_SEQ_CONTINUOUS);
786*4882a593Smuzhiyun if (ret)
787*4882a593Smuzhiyun return ret;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun return xadc_power_adc_b(xadc, XADC_CONF1_SEQ_CONTINUOUS);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
xadc_preenable(struct iio_dev * indio_dev)792*4882a593Smuzhiyun static int xadc_preenable(struct iio_dev *indio_dev)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
795*4882a593Smuzhiyun unsigned long scan_mask;
796*4882a593Smuzhiyun int seq_mode;
797*4882a593Smuzhiyun int ret;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun ret = xadc_update_adc_reg(xadc, XADC_REG_CONF1, XADC_CONF1_SEQ_MASK,
800*4882a593Smuzhiyun XADC_CONF1_SEQ_DEFAULT);
801*4882a593Smuzhiyun if (ret)
802*4882a593Smuzhiyun goto err;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun scan_mask = *indio_dev->active_scan_mask;
805*4882a593Smuzhiyun seq_mode = xadc_get_seq_mode(xadc, scan_mask);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_SEQ(0), scan_mask & 0xffff);
808*4882a593Smuzhiyun if (ret)
809*4882a593Smuzhiyun goto err;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /*
812*4882a593Smuzhiyun * In simultaneous mode the upper and lower aux channels are samples at
813*4882a593Smuzhiyun * the same time. In this mode the upper 8 bits in the sequencer
814*4882a593Smuzhiyun * register are don't care and the lower 8 bits control two channels
815*4882a593Smuzhiyun * each. As such we must set the bit if either the channel in the lower
816*4882a593Smuzhiyun * group or the upper group is enabled.
817*4882a593Smuzhiyun */
818*4882a593Smuzhiyun if (seq_mode == XADC_CONF1_SEQ_SIMULTANEOUS)
819*4882a593Smuzhiyun scan_mask = ((scan_mask >> 8) | scan_mask) & 0xff0000;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_SEQ(1), scan_mask >> 16);
822*4882a593Smuzhiyun if (ret)
823*4882a593Smuzhiyun goto err;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun ret = xadc_power_adc_b(xadc, seq_mode);
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun goto err;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = xadc_update_adc_reg(xadc, XADC_REG_CONF1, XADC_CONF1_SEQ_MASK,
830*4882a593Smuzhiyun seq_mode);
831*4882a593Smuzhiyun if (ret)
832*4882a593Smuzhiyun goto err;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun err:
836*4882a593Smuzhiyun xadc_postdisable(indio_dev);
837*4882a593Smuzhiyun return ret;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static const struct iio_buffer_setup_ops xadc_buffer_ops = {
841*4882a593Smuzhiyun .preenable = &xadc_preenable,
842*4882a593Smuzhiyun .postdisable = &xadc_postdisable,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
xadc_read_samplerate(struct xadc * xadc)845*4882a593Smuzhiyun static int xadc_read_samplerate(struct xadc *xadc)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun unsigned int div;
848*4882a593Smuzhiyun uint16_t val16;
849*4882a593Smuzhiyun int ret;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun ret = xadc_read_adc_reg(xadc, XADC_REG_CONF2, &val16);
852*4882a593Smuzhiyun if (ret)
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun div = (val16 & XADC_CONF2_DIV_MASK) >> XADC_CONF2_DIV_OFFSET;
856*4882a593Smuzhiyun if (div < 2)
857*4882a593Smuzhiyun div = 2;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return xadc_get_dclk_rate(xadc) / div / 26;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
xadc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long info)862*4882a593Smuzhiyun static int xadc_read_raw(struct iio_dev *indio_dev,
863*4882a593Smuzhiyun struct iio_chan_spec const *chan, int *val, int *val2, long info)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
866*4882a593Smuzhiyun uint16_t val16;
867*4882a593Smuzhiyun int ret;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun switch (info) {
870*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
871*4882a593Smuzhiyun if (iio_buffer_enabled(indio_dev))
872*4882a593Smuzhiyun return -EBUSY;
873*4882a593Smuzhiyun ret = xadc_read_adc_reg(xadc, chan->address, &val16);
874*4882a593Smuzhiyun if (ret < 0)
875*4882a593Smuzhiyun return ret;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun val16 >>= 4;
878*4882a593Smuzhiyun if (chan->scan_type.sign == 'u')
879*4882a593Smuzhiyun *val = val16;
880*4882a593Smuzhiyun else
881*4882a593Smuzhiyun *val = sign_extend32(val16, 11);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun return IIO_VAL_INT;
884*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
885*4882a593Smuzhiyun switch (chan->type) {
886*4882a593Smuzhiyun case IIO_VOLTAGE:
887*4882a593Smuzhiyun /* V = (val * 3.0) / 4096 */
888*4882a593Smuzhiyun switch (chan->address) {
889*4882a593Smuzhiyun case XADC_REG_VCCINT:
890*4882a593Smuzhiyun case XADC_REG_VCCAUX:
891*4882a593Smuzhiyun case XADC_REG_VREFP:
892*4882a593Smuzhiyun case XADC_REG_VREFN:
893*4882a593Smuzhiyun case XADC_REG_VCCBRAM:
894*4882a593Smuzhiyun case XADC_REG_VCCPINT:
895*4882a593Smuzhiyun case XADC_REG_VCCPAUX:
896*4882a593Smuzhiyun case XADC_REG_VCCO_DDR:
897*4882a593Smuzhiyun *val = 3000;
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun default:
900*4882a593Smuzhiyun *val = 1000;
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun *val2 = 12;
904*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
905*4882a593Smuzhiyun case IIO_TEMP:
906*4882a593Smuzhiyun /* Temp in C = (val * 503.975) / 4096 - 273.15 */
907*4882a593Smuzhiyun *val = 503975;
908*4882a593Smuzhiyun *val2 = 12;
909*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
910*4882a593Smuzhiyun default:
911*4882a593Smuzhiyun return -EINVAL;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
914*4882a593Smuzhiyun /* Only the temperature channel has an offset */
915*4882a593Smuzhiyun *val = -((273150 << 12) / 503975);
916*4882a593Smuzhiyun return IIO_VAL_INT;
917*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
918*4882a593Smuzhiyun ret = xadc_read_samplerate(xadc);
919*4882a593Smuzhiyun if (ret < 0)
920*4882a593Smuzhiyun return ret;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun *val = ret;
923*4882a593Smuzhiyun return IIO_VAL_INT;
924*4882a593Smuzhiyun default:
925*4882a593Smuzhiyun return -EINVAL;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
xadc_write_samplerate(struct xadc * xadc,int val)929*4882a593Smuzhiyun static int xadc_write_samplerate(struct xadc *xadc, int val)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun unsigned long clk_rate = xadc_get_dclk_rate(xadc);
932*4882a593Smuzhiyun unsigned int div;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (!clk_rate)
935*4882a593Smuzhiyun return -EINVAL;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (val <= 0)
938*4882a593Smuzhiyun return -EINVAL;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* Max. 150 kSPS */
941*4882a593Smuzhiyun if (val > XADC_MAX_SAMPLERATE)
942*4882a593Smuzhiyun val = XADC_MAX_SAMPLERATE;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun val *= 26;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Min 1MHz */
947*4882a593Smuzhiyun if (val < 1000000)
948*4882a593Smuzhiyun val = 1000000;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * We want to round down, but only if we do not exceed the 150 kSPS
952*4882a593Smuzhiyun * limit.
953*4882a593Smuzhiyun */
954*4882a593Smuzhiyun div = clk_rate / val;
955*4882a593Smuzhiyun if (clk_rate / div / 26 > XADC_MAX_SAMPLERATE)
956*4882a593Smuzhiyun div++;
957*4882a593Smuzhiyun if (div < 2)
958*4882a593Smuzhiyun div = 2;
959*4882a593Smuzhiyun else if (div > 0xff)
960*4882a593Smuzhiyun div = 0xff;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun return xadc_update_adc_reg(xadc, XADC_REG_CONF2, XADC_CONF2_DIV_MASK,
963*4882a593Smuzhiyun div << XADC_CONF2_DIV_OFFSET);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
xadc_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long info)966*4882a593Smuzhiyun static int xadc_write_raw(struct iio_dev *indio_dev,
967*4882a593Smuzhiyun struct iio_chan_spec const *chan, int val, int val2, long info)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (info != IIO_CHAN_INFO_SAMP_FREQ)
972*4882a593Smuzhiyun return -EINVAL;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return xadc_write_samplerate(xadc, val);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct iio_event_spec xadc_temp_events[] = {
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
980*4882a593Smuzhiyun .dir = IIO_EV_DIR_RISING,
981*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_ENABLE) |
982*4882a593Smuzhiyun BIT(IIO_EV_INFO_VALUE) |
983*4882a593Smuzhiyun BIT(IIO_EV_INFO_HYSTERESIS),
984*4882a593Smuzhiyun },
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* Separate values for upper and lower thresholds, but only a shared enabled */
988*4882a593Smuzhiyun static const struct iio_event_spec xadc_voltage_events[] = {
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
991*4882a593Smuzhiyun .dir = IIO_EV_DIR_RISING,
992*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_VALUE),
993*4882a593Smuzhiyun }, {
994*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
995*4882a593Smuzhiyun .dir = IIO_EV_DIR_FALLING,
996*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_VALUE),
997*4882a593Smuzhiyun }, {
998*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
999*4882a593Smuzhiyun .dir = IIO_EV_DIR_EITHER,
1000*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_ENABLE),
1001*4882a593Smuzhiyun },
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun #define XADC_CHAN_TEMP(_chan, _scan_index, _addr) { \
1005*4882a593Smuzhiyun .type = IIO_TEMP, \
1006*4882a593Smuzhiyun .indexed = 1, \
1007*4882a593Smuzhiyun .channel = (_chan), \
1008*4882a593Smuzhiyun .address = (_addr), \
1009*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
1010*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE) | \
1011*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_OFFSET), \
1012*4882a593Smuzhiyun .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
1013*4882a593Smuzhiyun .event_spec = xadc_temp_events, \
1014*4882a593Smuzhiyun .num_event_specs = ARRAY_SIZE(xadc_temp_events), \
1015*4882a593Smuzhiyun .scan_index = (_scan_index), \
1016*4882a593Smuzhiyun .scan_type = { \
1017*4882a593Smuzhiyun .sign = 'u', \
1018*4882a593Smuzhiyun .realbits = 12, \
1019*4882a593Smuzhiyun .storagebits = 16, \
1020*4882a593Smuzhiyun .shift = 4, \
1021*4882a593Smuzhiyun .endianness = IIO_CPU, \
1022*4882a593Smuzhiyun }, \
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun #define XADC_CHAN_VOLTAGE(_chan, _scan_index, _addr, _ext, _alarm) { \
1026*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
1027*4882a593Smuzhiyun .indexed = 1, \
1028*4882a593Smuzhiyun .channel = (_chan), \
1029*4882a593Smuzhiyun .address = (_addr), \
1030*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
1031*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE), \
1032*4882a593Smuzhiyun .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
1033*4882a593Smuzhiyun .event_spec = (_alarm) ? xadc_voltage_events : NULL, \
1034*4882a593Smuzhiyun .num_event_specs = (_alarm) ? ARRAY_SIZE(xadc_voltage_events) : 0, \
1035*4882a593Smuzhiyun .scan_index = (_scan_index), \
1036*4882a593Smuzhiyun .scan_type = { \
1037*4882a593Smuzhiyun .sign = ((_addr) == XADC_REG_VREFN) ? 's' : 'u', \
1038*4882a593Smuzhiyun .realbits = 12, \
1039*4882a593Smuzhiyun .storagebits = 16, \
1040*4882a593Smuzhiyun .shift = 4, \
1041*4882a593Smuzhiyun .endianness = IIO_CPU, \
1042*4882a593Smuzhiyun }, \
1043*4882a593Smuzhiyun .extend_name = _ext, \
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static const struct iio_chan_spec xadc_channels[] = {
1047*4882a593Smuzhiyun XADC_CHAN_TEMP(0, 8, XADC_REG_TEMP),
1048*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(0, 9, XADC_REG_VCCINT, "vccint", true),
1049*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(1, 10, XADC_REG_VCCAUX, "vccaux", true),
1050*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(2, 14, XADC_REG_VCCBRAM, "vccbram", true),
1051*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(3, 5, XADC_REG_VCCPINT, "vccpint", true),
1052*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(4, 6, XADC_REG_VCCPAUX, "vccpaux", true),
1053*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(5, 7, XADC_REG_VCCO_DDR, "vccoddr", true),
1054*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(6, 12, XADC_REG_VREFP, "vrefp", false),
1055*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(7, 13, XADC_REG_VREFN, "vrefn", false),
1056*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(8, 11, XADC_REG_VPVN, NULL, false),
1057*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(9, 16, XADC_REG_VAUX(0), NULL, false),
1058*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(10, 17, XADC_REG_VAUX(1), NULL, false),
1059*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(11, 18, XADC_REG_VAUX(2), NULL, false),
1060*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(12, 19, XADC_REG_VAUX(3), NULL, false),
1061*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(13, 20, XADC_REG_VAUX(4), NULL, false),
1062*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(14, 21, XADC_REG_VAUX(5), NULL, false),
1063*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(15, 22, XADC_REG_VAUX(6), NULL, false),
1064*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(16, 23, XADC_REG_VAUX(7), NULL, false),
1065*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(17, 24, XADC_REG_VAUX(8), NULL, false),
1066*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(18, 25, XADC_REG_VAUX(9), NULL, false),
1067*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(19, 26, XADC_REG_VAUX(10), NULL, false),
1068*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(20, 27, XADC_REG_VAUX(11), NULL, false),
1069*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(21, 28, XADC_REG_VAUX(12), NULL, false),
1070*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(22, 29, XADC_REG_VAUX(13), NULL, false),
1071*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(23, 30, XADC_REG_VAUX(14), NULL, false),
1072*4882a593Smuzhiyun XADC_CHAN_VOLTAGE(24, 31, XADC_REG_VAUX(15), NULL, false),
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun static const struct iio_info xadc_info = {
1076*4882a593Smuzhiyun .read_raw = &xadc_read_raw,
1077*4882a593Smuzhiyun .write_raw = &xadc_write_raw,
1078*4882a593Smuzhiyun .read_event_config = &xadc_read_event_config,
1079*4882a593Smuzhiyun .write_event_config = &xadc_write_event_config,
1080*4882a593Smuzhiyun .read_event_value = &xadc_read_event_value,
1081*4882a593Smuzhiyun .write_event_value = &xadc_write_event_value,
1082*4882a593Smuzhiyun .update_scan_mode = &xadc_update_scan_mode,
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun static const struct of_device_id xadc_of_match_table[] = {
1086*4882a593Smuzhiyun { .compatible = "xlnx,zynq-xadc-1.00.a", (void *)&xadc_zynq_ops },
1087*4882a593Smuzhiyun { .compatible = "xlnx,axi-xadc-1.00.a", (void *)&xadc_axi_ops },
1088*4882a593Smuzhiyun { },
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xadc_of_match_table);
1091*4882a593Smuzhiyun
xadc_parse_dt(struct iio_dev * indio_dev,struct device_node * np,unsigned int * conf)1092*4882a593Smuzhiyun static int xadc_parse_dt(struct iio_dev *indio_dev, struct device_node *np,
1093*4882a593Smuzhiyun unsigned int *conf)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct device *dev = indio_dev->dev.parent;
1096*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
1097*4882a593Smuzhiyun struct iio_chan_spec *channels, *chan;
1098*4882a593Smuzhiyun struct device_node *chan_node, *child;
1099*4882a593Smuzhiyun unsigned int num_channels;
1100*4882a593Smuzhiyun const char *external_mux;
1101*4882a593Smuzhiyun u32 ext_mux_chan;
1102*4882a593Smuzhiyun u32 reg;
1103*4882a593Smuzhiyun int ret;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun *conf = 0;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun ret = of_property_read_string(np, "xlnx,external-mux", &external_mux);
1108*4882a593Smuzhiyun if (ret < 0 || strcasecmp(external_mux, "none") == 0)
1109*4882a593Smuzhiyun xadc->external_mux_mode = XADC_EXTERNAL_MUX_NONE;
1110*4882a593Smuzhiyun else if (strcasecmp(external_mux, "single") == 0)
1111*4882a593Smuzhiyun xadc->external_mux_mode = XADC_EXTERNAL_MUX_SINGLE;
1112*4882a593Smuzhiyun else if (strcasecmp(external_mux, "dual") == 0)
1113*4882a593Smuzhiyun xadc->external_mux_mode = XADC_EXTERNAL_MUX_DUAL;
1114*4882a593Smuzhiyun else
1115*4882a593Smuzhiyun return -EINVAL;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun if (xadc->external_mux_mode != XADC_EXTERNAL_MUX_NONE) {
1118*4882a593Smuzhiyun ret = of_property_read_u32(np, "xlnx,external-mux-channel",
1119*4882a593Smuzhiyun &ext_mux_chan);
1120*4882a593Smuzhiyun if (ret < 0)
1121*4882a593Smuzhiyun return ret;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (xadc->external_mux_mode == XADC_EXTERNAL_MUX_SINGLE) {
1124*4882a593Smuzhiyun if (ext_mux_chan == 0)
1125*4882a593Smuzhiyun ext_mux_chan = XADC_REG_VPVN;
1126*4882a593Smuzhiyun else if (ext_mux_chan <= 16)
1127*4882a593Smuzhiyun ext_mux_chan = XADC_REG_VAUX(ext_mux_chan - 1);
1128*4882a593Smuzhiyun else
1129*4882a593Smuzhiyun return -EINVAL;
1130*4882a593Smuzhiyun } else {
1131*4882a593Smuzhiyun if (ext_mux_chan > 0 && ext_mux_chan <= 8)
1132*4882a593Smuzhiyun ext_mux_chan = XADC_REG_VAUX(ext_mux_chan - 1);
1133*4882a593Smuzhiyun else
1134*4882a593Smuzhiyun return -EINVAL;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun *conf |= XADC_CONF0_MUX | XADC_CONF0_CHAN(ext_mux_chan);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun channels = devm_kmemdup(dev, xadc_channels,
1141*4882a593Smuzhiyun sizeof(xadc_channels), GFP_KERNEL);
1142*4882a593Smuzhiyun if (!channels)
1143*4882a593Smuzhiyun return -ENOMEM;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun num_channels = 9;
1146*4882a593Smuzhiyun chan = &channels[9];
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun chan_node = of_get_child_by_name(np, "xlnx,channels");
1149*4882a593Smuzhiyun if (chan_node) {
1150*4882a593Smuzhiyun for_each_child_of_node(chan_node, child) {
1151*4882a593Smuzhiyun if (num_channels >= ARRAY_SIZE(xadc_channels)) {
1152*4882a593Smuzhiyun of_node_put(child);
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", ®);
1157*4882a593Smuzhiyun if (ret || reg > 16)
1158*4882a593Smuzhiyun continue;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (of_property_read_bool(child, "xlnx,bipolar"))
1161*4882a593Smuzhiyun chan->scan_type.sign = 's';
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (reg == 0) {
1164*4882a593Smuzhiyun chan->scan_index = 11;
1165*4882a593Smuzhiyun chan->address = XADC_REG_VPVN;
1166*4882a593Smuzhiyun } else {
1167*4882a593Smuzhiyun chan->scan_index = 15 + reg;
1168*4882a593Smuzhiyun chan->address = XADC_REG_VAUX(reg - 1);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun num_channels++;
1171*4882a593Smuzhiyun chan++;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun of_node_put(chan_node);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun indio_dev->num_channels = num_channels;
1177*4882a593Smuzhiyun indio_dev->channels = devm_krealloc(dev, channels,
1178*4882a593Smuzhiyun sizeof(*channels) * num_channels,
1179*4882a593Smuzhiyun GFP_KERNEL);
1180*4882a593Smuzhiyun /* If we can't resize the channels array, just use the original */
1181*4882a593Smuzhiyun if (!indio_dev->channels)
1182*4882a593Smuzhiyun indio_dev->channels = channels;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun return 0;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
xadc_probe(struct platform_device * pdev)1187*4882a593Smuzhiyun static int xadc_probe(struct platform_device *pdev)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun const struct of_device_id *id;
1190*4882a593Smuzhiyun struct iio_dev *indio_dev;
1191*4882a593Smuzhiyun unsigned int bipolar_mask;
1192*4882a593Smuzhiyun unsigned int conf0;
1193*4882a593Smuzhiyun struct xadc *xadc;
1194*4882a593Smuzhiyun int ret;
1195*4882a593Smuzhiyun int irq;
1196*4882a593Smuzhiyun int i;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (!pdev->dev.of_node)
1199*4882a593Smuzhiyun return -ENODEV;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun id = of_match_node(xadc_of_match_table, pdev->dev.of_node);
1202*4882a593Smuzhiyun if (!id)
1203*4882a593Smuzhiyun return -EINVAL;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1206*4882a593Smuzhiyun if (irq <= 0)
1207*4882a593Smuzhiyun return -ENXIO;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*xadc));
1210*4882a593Smuzhiyun if (!indio_dev)
1211*4882a593Smuzhiyun return -ENOMEM;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun xadc = iio_priv(indio_dev);
1214*4882a593Smuzhiyun xadc->ops = id->data;
1215*4882a593Smuzhiyun xadc->irq = irq;
1216*4882a593Smuzhiyun init_completion(&xadc->completion);
1217*4882a593Smuzhiyun mutex_init(&xadc->mutex);
1218*4882a593Smuzhiyun spin_lock_init(&xadc->lock);
1219*4882a593Smuzhiyun INIT_DELAYED_WORK(&xadc->zynq_unmask_work, xadc_zynq_unmask_worker);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun xadc->base = devm_platform_ioremap_resource(pdev, 0);
1222*4882a593Smuzhiyun if (IS_ERR(xadc->base))
1223*4882a593Smuzhiyun return PTR_ERR(xadc->base);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun indio_dev->name = "xadc";
1226*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
1227*4882a593Smuzhiyun indio_dev->info = &xadc_info;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun ret = xadc_parse_dt(indio_dev, pdev->dev.of_node, &conf0);
1230*4882a593Smuzhiyun if (ret)
1231*4882a593Smuzhiyun return ret;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (xadc->ops->flags & XADC_FLAGS_BUFFERED) {
1234*4882a593Smuzhiyun ret = iio_triggered_buffer_setup(indio_dev,
1235*4882a593Smuzhiyun &iio_pollfunc_store_time, &xadc_trigger_handler,
1236*4882a593Smuzhiyun &xadc_buffer_ops);
1237*4882a593Smuzhiyun if (ret)
1238*4882a593Smuzhiyun return ret;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun xadc->convst_trigger = xadc_alloc_trigger(indio_dev, "convst");
1241*4882a593Smuzhiyun if (IS_ERR(xadc->convst_trigger)) {
1242*4882a593Smuzhiyun ret = PTR_ERR(xadc->convst_trigger);
1243*4882a593Smuzhiyun goto err_triggered_buffer_cleanup;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun xadc->samplerate_trigger = xadc_alloc_trigger(indio_dev,
1246*4882a593Smuzhiyun "samplerate");
1247*4882a593Smuzhiyun if (IS_ERR(xadc->samplerate_trigger)) {
1248*4882a593Smuzhiyun ret = PTR_ERR(xadc->samplerate_trigger);
1249*4882a593Smuzhiyun goto err_free_convst_trigger;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun xadc->clk = devm_clk_get(&pdev->dev, NULL);
1254*4882a593Smuzhiyun if (IS_ERR(xadc->clk)) {
1255*4882a593Smuzhiyun ret = PTR_ERR(xadc->clk);
1256*4882a593Smuzhiyun goto err_free_samplerate_trigger;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun ret = clk_prepare_enable(xadc->clk);
1260*4882a593Smuzhiyun if (ret)
1261*4882a593Smuzhiyun goto err_free_samplerate_trigger;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /*
1264*4882a593Smuzhiyun * Make sure not to exceed the maximum samplerate since otherwise the
1265*4882a593Smuzhiyun * resulting interrupt storm will soft-lock the system.
1266*4882a593Smuzhiyun */
1267*4882a593Smuzhiyun if (xadc->ops->flags & XADC_FLAGS_BUFFERED) {
1268*4882a593Smuzhiyun ret = xadc_read_samplerate(xadc);
1269*4882a593Smuzhiyun if (ret < 0)
1270*4882a593Smuzhiyun goto err_free_samplerate_trigger;
1271*4882a593Smuzhiyun if (ret > XADC_MAX_SAMPLERATE) {
1272*4882a593Smuzhiyun ret = xadc_write_samplerate(xadc, XADC_MAX_SAMPLERATE);
1273*4882a593Smuzhiyun if (ret < 0)
1274*4882a593Smuzhiyun goto err_free_samplerate_trigger;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun ret = request_irq(xadc->irq, xadc->ops->interrupt_handler, 0,
1279*4882a593Smuzhiyun dev_name(&pdev->dev), indio_dev);
1280*4882a593Smuzhiyun if (ret)
1281*4882a593Smuzhiyun goto err_clk_disable_unprepare;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun ret = xadc->ops->setup(pdev, indio_dev, xadc->irq);
1284*4882a593Smuzhiyun if (ret)
1285*4882a593Smuzhiyun goto err_free_irq;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1288*4882a593Smuzhiyun xadc_read_adc_reg(xadc, XADC_REG_THRESHOLD(i),
1289*4882a593Smuzhiyun &xadc->threshold[i]);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_CONF0, conf0);
1292*4882a593Smuzhiyun if (ret)
1293*4882a593Smuzhiyun goto err_free_irq;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun bipolar_mask = 0;
1296*4882a593Smuzhiyun for (i = 0; i < indio_dev->num_channels; i++) {
1297*4882a593Smuzhiyun if (indio_dev->channels[i].scan_type.sign == 's')
1298*4882a593Smuzhiyun bipolar_mask |= BIT(indio_dev->channels[i].scan_index);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_INPUT_MODE(0), bipolar_mask);
1302*4882a593Smuzhiyun if (ret)
1303*4882a593Smuzhiyun goto err_free_irq;
1304*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_INPUT_MODE(1),
1305*4882a593Smuzhiyun bipolar_mask >> 16);
1306*4882a593Smuzhiyun if (ret)
1307*4882a593Smuzhiyun goto err_free_irq;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Disable all alarms */
1310*4882a593Smuzhiyun ret = xadc_update_adc_reg(xadc, XADC_REG_CONF1, XADC_CONF1_ALARM_MASK,
1311*4882a593Smuzhiyun XADC_CONF1_ALARM_MASK);
1312*4882a593Smuzhiyun if (ret)
1313*4882a593Smuzhiyun goto err_free_irq;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* Set thresholds to min/max */
1316*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
1317*4882a593Smuzhiyun /*
1318*4882a593Smuzhiyun * Set max voltage threshold and both temperature thresholds to
1319*4882a593Smuzhiyun * 0xffff, min voltage threshold to 0.
1320*4882a593Smuzhiyun */
1321*4882a593Smuzhiyun if (i % 8 < 4 || i == 7)
1322*4882a593Smuzhiyun xadc->threshold[i] = 0xffff;
1323*4882a593Smuzhiyun else
1324*4882a593Smuzhiyun xadc->threshold[i] = 0;
1325*4882a593Smuzhiyun ret = xadc_write_adc_reg(xadc, XADC_REG_THRESHOLD(i),
1326*4882a593Smuzhiyun xadc->threshold[i]);
1327*4882a593Smuzhiyun if (ret)
1328*4882a593Smuzhiyun goto err_free_irq;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Go to non-buffered mode */
1332*4882a593Smuzhiyun xadc_postdisable(indio_dev);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
1335*4882a593Smuzhiyun if (ret)
1336*4882a593Smuzhiyun goto err_free_irq;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun return 0;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun err_free_irq:
1343*4882a593Smuzhiyun free_irq(xadc->irq, indio_dev);
1344*4882a593Smuzhiyun cancel_delayed_work_sync(&xadc->zynq_unmask_work);
1345*4882a593Smuzhiyun err_clk_disable_unprepare:
1346*4882a593Smuzhiyun clk_disable_unprepare(xadc->clk);
1347*4882a593Smuzhiyun err_free_samplerate_trigger:
1348*4882a593Smuzhiyun if (xadc->ops->flags & XADC_FLAGS_BUFFERED)
1349*4882a593Smuzhiyun iio_trigger_free(xadc->samplerate_trigger);
1350*4882a593Smuzhiyun err_free_convst_trigger:
1351*4882a593Smuzhiyun if (xadc->ops->flags & XADC_FLAGS_BUFFERED)
1352*4882a593Smuzhiyun iio_trigger_free(xadc->convst_trigger);
1353*4882a593Smuzhiyun err_triggered_buffer_cleanup:
1354*4882a593Smuzhiyun if (xadc->ops->flags & XADC_FLAGS_BUFFERED)
1355*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun return ret;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
xadc_remove(struct platform_device * pdev)1360*4882a593Smuzhiyun static int xadc_remove(struct platform_device *pdev)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1363*4882a593Smuzhiyun struct xadc *xadc = iio_priv(indio_dev);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun iio_device_unregister(indio_dev);
1366*4882a593Smuzhiyun if (xadc->ops->flags & XADC_FLAGS_BUFFERED) {
1367*4882a593Smuzhiyun iio_trigger_free(xadc->samplerate_trigger);
1368*4882a593Smuzhiyun iio_trigger_free(xadc->convst_trigger);
1369*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun free_irq(xadc->irq, indio_dev);
1372*4882a593Smuzhiyun cancel_delayed_work_sync(&xadc->zynq_unmask_work);
1373*4882a593Smuzhiyun clk_disable_unprepare(xadc->clk);
1374*4882a593Smuzhiyun kfree(xadc->data);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun return 0;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun static struct platform_driver xadc_driver = {
1380*4882a593Smuzhiyun .probe = xadc_probe,
1381*4882a593Smuzhiyun .remove = xadc_remove,
1382*4882a593Smuzhiyun .driver = {
1383*4882a593Smuzhiyun .name = "xadc",
1384*4882a593Smuzhiyun .of_match_table = xadc_of_match_table,
1385*4882a593Smuzhiyun },
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun module_platform_driver(xadc_driver);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1390*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
1391*4882a593Smuzhiyun MODULE_DESCRIPTION("Xilinx XADC IIO driver");
1392