1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale Vybrid vf610 ADC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/completion.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/err.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/iio/iio.h>
24*4882a593Smuzhiyun #include <linux/iio/buffer.h>
25*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
26*4882a593Smuzhiyun #include <linux/iio/trigger.h>
27*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
28*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* This will be the driver name the kernel reports */
31*4882a593Smuzhiyun #define DRIVER_NAME "vf610-adc"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Vybrid/IMX ADC registers */
34*4882a593Smuzhiyun #define VF610_REG_ADC_HC0 0x00
35*4882a593Smuzhiyun #define VF610_REG_ADC_HC1 0x04
36*4882a593Smuzhiyun #define VF610_REG_ADC_HS 0x08
37*4882a593Smuzhiyun #define VF610_REG_ADC_R0 0x0c
38*4882a593Smuzhiyun #define VF610_REG_ADC_R1 0x10
39*4882a593Smuzhiyun #define VF610_REG_ADC_CFG 0x14
40*4882a593Smuzhiyun #define VF610_REG_ADC_GC 0x18
41*4882a593Smuzhiyun #define VF610_REG_ADC_GS 0x1c
42*4882a593Smuzhiyun #define VF610_REG_ADC_CV 0x20
43*4882a593Smuzhiyun #define VF610_REG_ADC_OFS 0x24
44*4882a593Smuzhiyun #define VF610_REG_ADC_CAL 0x28
45*4882a593Smuzhiyun #define VF610_REG_ADC_PCTL 0x30
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Configuration register field define */
48*4882a593Smuzhiyun #define VF610_ADC_MODE_BIT8 0x00
49*4882a593Smuzhiyun #define VF610_ADC_MODE_BIT10 0x04
50*4882a593Smuzhiyun #define VF610_ADC_MODE_BIT12 0x08
51*4882a593Smuzhiyun #define VF610_ADC_MODE_MASK 0x0c
52*4882a593Smuzhiyun #define VF610_ADC_BUSCLK2_SEL 0x01
53*4882a593Smuzhiyun #define VF610_ADC_ALTCLK_SEL 0x02
54*4882a593Smuzhiyun #define VF610_ADC_ADACK_SEL 0x03
55*4882a593Smuzhiyun #define VF610_ADC_ADCCLK_MASK 0x03
56*4882a593Smuzhiyun #define VF610_ADC_CLK_DIV2 0x20
57*4882a593Smuzhiyun #define VF610_ADC_CLK_DIV4 0x40
58*4882a593Smuzhiyun #define VF610_ADC_CLK_DIV8 0x60
59*4882a593Smuzhiyun #define VF610_ADC_CLK_MASK 0x60
60*4882a593Smuzhiyun #define VF610_ADC_ADLSMP_LONG 0x10
61*4882a593Smuzhiyun #define VF610_ADC_ADSTS_SHORT 0x100
62*4882a593Smuzhiyun #define VF610_ADC_ADSTS_NORMAL 0x200
63*4882a593Smuzhiyun #define VF610_ADC_ADSTS_LONG 0x300
64*4882a593Smuzhiyun #define VF610_ADC_ADSTS_MASK 0x300
65*4882a593Smuzhiyun #define VF610_ADC_ADLPC_EN 0x80
66*4882a593Smuzhiyun #define VF610_ADC_ADHSC_EN 0x400
67*4882a593Smuzhiyun #define VF610_ADC_REFSEL_VALT 0x800
68*4882a593Smuzhiyun #define VF610_ADC_REFSEL_VBG 0x1000
69*4882a593Smuzhiyun #define VF610_ADC_ADTRG_HARD 0x2000
70*4882a593Smuzhiyun #define VF610_ADC_AVGS_8 0x4000
71*4882a593Smuzhiyun #define VF610_ADC_AVGS_16 0x8000
72*4882a593Smuzhiyun #define VF610_ADC_AVGS_32 0xC000
73*4882a593Smuzhiyun #define VF610_ADC_AVGS_MASK 0xC000
74*4882a593Smuzhiyun #define VF610_ADC_OVWREN 0x10000
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* General control register field define */
77*4882a593Smuzhiyun #define VF610_ADC_ADACKEN 0x1
78*4882a593Smuzhiyun #define VF610_ADC_DMAEN 0x2
79*4882a593Smuzhiyun #define VF610_ADC_ACREN 0x4
80*4882a593Smuzhiyun #define VF610_ADC_ACFGT 0x8
81*4882a593Smuzhiyun #define VF610_ADC_ACFE 0x10
82*4882a593Smuzhiyun #define VF610_ADC_AVGEN 0x20
83*4882a593Smuzhiyun #define VF610_ADC_ADCON 0x40
84*4882a593Smuzhiyun #define VF610_ADC_CAL 0x80
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Other field define */
87*4882a593Smuzhiyun #define VF610_ADC_ADCHC(x) ((x) & 0x1F)
88*4882a593Smuzhiyun #define VF610_ADC_AIEN (0x1 << 7)
89*4882a593Smuzhiyun #define VF610_ADC_CONV_DISABLE 0x1F
90*4882a593Smuzhiyun #define VF610_ADC_HS_COCO0 0x1
91*4882a593Smuzhiyun #define VF610_ADC_CALF 0x2
92*4882a593Smuzhiyun #define VF610_ADC_TIMEOUT msecs_to_jiffies(100)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define DEFAULT_SAMPLE_TIME 1000
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* V at 25°C of 696 mV */
97*4882a593Smuzhiyun #define VF610_VTEMP25_3V0 950
98*4882a593Smuzhiyun /* V at 25°C of 699 mV */
99*4882a593Smuzhiyun #define VF610_VTEMP25_3V3 867
100*4882a593Smuzhiyun /* Typical sensor slope coefficient at all temperatures */
101*4882a593Smuzhiyun #define VF610_TEMP_SLOPE_COEFF 1840
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum clk_sel {
104*4882a593Smuzhiyun VF610_ADCIOC_BUSCLK_SET,
105*4882a593Smuzhiyun VF610_ADCIOC_ALTCLK_SET,
106*4882a593Smuzhiyun VF610_ADCIOC_ADACK_SET,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun enum vol_ref {
110*4882a593Smuzhiyun VF610_ADCIOC_VR_VREF_SET,
111*4882a593Smuzhiyun VF610_ADCIOC_VR_VALT_SET,
112*4882a593Smuzhiyun VF610_ADCIOC_VR_VBG_SET,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun enum average_sel {
116*4882a593Smuzhiyun VF610_ADC_SAMPLE_1,
117*4882a593Smuzhiyun VF610_ADC_SAMPLE_4,
118*4882a593Smuzhiyun VF610_ADC_SAMPLE_8,
119*4882a593Smuzhiyun VF610_ADC_SAMPLE_16,
120*4882a593Smuzhiyun VF610_ADC_SAMPLE_32,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun enum conversion_mode_sel {
124*4882a593Smuzhiyun VF610_ADC_CONV_NORMAL,
125*4882a593Smuzhiyun VF610_ADC_CONV_HIGH_SPEED,
126*4882a593Smuzhiyun VF610_ADC_CONV_LOW_POWER,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun enum lst_adder_sel {
130*4882a593Smuzhiyun VF610_ADCK_CYCLES_3,
131*4882a593Smuzhiyun VF610_ADCK_CYCLES_5,
132*4882a593Smuzhiyun VF610_ADCK_CYCLES_7,
133*4882a593Smuzhiyun VF610_ADCK_CYCLES_9,
134*4882a593Smuzhiyun VF610_ADCK_CYCLES_13,
135*4882a593Smuzhiyun VF610_ADCK_CYCLES_17,
136*4882a593Smuzhiyun VF610_ADCK_CYCLES_21,
137*4882a593Smuzhiyun VF610_ADCK_CYCLES_25,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct vf610_adc_feature {
141*4882a593Smuzhiyun enum clk_sel clk_sel;
142*4882a593Smuzhiyun enum vol_ref vol_ref;
143*4882a593Smuzhiyun enum conversion_mode_sel conv_mode;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun int clk_div;
146*4882a593Smuzhiyun int sample_rate;
147*4882a593Smuzhiyun int res_mode;
148*4882a593Smuzhiyun u32 lst_adder_index;
149*4882a593Smuzhiyun u32 default_sample_time;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun bool calibration;
152*4882a593Smuzhiyun bool ovwren;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct vf610_adc {
156*4882a593Smuzhiyun struct device *dev;
157*4882a593Smuzhiyun void __iomem *regs;
158*4882a593Smuzhiyun struct clk *clk;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun u32 vref_uv;
161*4882a593Smuzhiyun u32 value;
162*4882a593Smuzhiyun struct regulator *vref;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun u32 max_adck_rate[3];
165*4882a593Smuzhiyun struct vf610_adc_feature adc_feature;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun u32 sample_freq_avail[5];
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun struct completion completion;
170*4882a593Smuzhiyun /* Ensure the timestamp is naturally aligned */
171*4882a593Smuzhiyun struct {
172*4882a593Smuzhiyun u16 chan;
173*4882a593Smuzhiyun s64 timestamp __aligned(8);
174*4882a593Smuzhiyun } scan;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const u32 vf610_hw_avgs[] = { 1, 4, 8, 16, 32 };
178*4882a593Smuzhiyun static const u32 vf610_lst_adder[] = { 3, 5, 7, 9, 13, 17, 21, 25 };
179*4882a593Smuzhiyun
vf610_adc_calculate_rates(struct vf610_adc * info)180*4882a593Smuzhiyun static inline void vf610_adc_calculate_rates(struct vf610_adc *info)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct vf610_adc_feature *adc_feature = &info->adc_feature;
183*4882a593Smuzhiyun unsigned long adck_rate, ipg_rate = clk_get_rate(info->clk);
184*4882a593Smuzhiyun u32 adck_period, lst_addr_min;
185*4882a593Smuzhiyun int divisor, i;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun adck_rate = info->max_adck_rate[adc_feature->conv_mode];
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (adck_rate) {
190*4882a593Smuzhiyun /* calculate clk divider which is within specification */
191*4882a593Smuzhiyun divisor = ipg_rate / adck_rate;
192*4882a593Smuzhiyun adc_feature->clk_div = 1 << fls(divisor + 1);
193*4882a593Smuzhiyun } else {
194*4882a593Smuzhiyun /* fall-back value using a safe divisor */
195*4882a593Smuzhiyun adc_feature->clk_div = 8;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun adck_rate = ipg_rate / adc_feature->clk_div;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * Determine the long sample time adder value to be used based
202*4882a593Smuzhiyun * on the default minimum sample time provided.
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun adck_period = NSEC_PER_SEC / adck_rate;
205*4882a593Smuzhiyun lst_addr_min = adc_feature->default_sample_time / adck_period;
206*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(vf610_lst_adder); i++) {
207*4882a593Smuzhiyun if (vf610_lst_adder[i] > lst_addr_min) {
208*4882a593Smuzhiyun adc_feature->lst_adder_index = i;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * Calculate ADC sample frequencies
215*4882a593Smuzhiyun * Sample time unit is ADCK cycles. ADCK clk source is ipg clock,
216*4882a593Smuzhiyun * which is the same as bus clock.
217*4882a593Smuzhiyun *
218*4882a593Smuzhiyun * ADC conversion time = SFCAdder + AverageNum x (BCT + LSTAdder)
219*4882a593Smuzhiyun * SFCAdder: fixed to 6 ADCK cycles
220*4882a593Smuzhiyun * AverageNum: 1, 4, 8, 16, 32 samples for hardware average.
221*4882a593Smuzhiyun * BCT (Base Conversion Time): fixed to 25 ADCK cycles for 12 bit mode
222*4882a593Smuzhiyun * LSTAdder(Long Sample Time): 3, 5, 7, 9, 13, 17, 21, 25 ADCK cycles
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(vf610_hw_avgs); i++)
225*4882a593Smuzhiyun info->sample_freq_avail[i] =
226*4882a593Smuzhiyun adck_rate / (6 + vf610_hw_avgs[i] *
227*4882a593Smuzhiyun (25 + vf610_lst_adder[adc_feature->lst_adder_index]));
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
vf610_adc_cfg_init(struct vf610_adc * info)230*4882a593Smuzhiyun static inline void vf610_adc_cfg_init(struct vf610_adc *info)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct vf610_adc_feature *adc_feature = &info->adc_feature;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* set default Configuration for ADC controller */
235*4882a593Smuzhiyun adc_feature->clk_sel = VF610_ADCIOC_BUSCLK_SET;
236*4882a593Smuzhiyun adc_feature->vol_ref = VF610_ADCIOC_VR_VREF_SET;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun adc_feature->calibration = true;
239*4882a593Smuzhiyun adc_feature->ovwren = true;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun adc_feature->res_mode = 12;
242*4882a593Smuzhiyun adc_feature->sample_rate = 1;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun adc_feature->conv_mode = VF610_ADC_CONV_LOW_POWER;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun vf610_adc_calculate_rates(info);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
vf610_adc_cfg_post_set(struct vf610_adc * info)249*4882a593Smuzhiyun static void vf610_adc_cfg_post_set(struct vf610_adc *info)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct vf610_adc_feature *adc_feature = &info->adc_feature;
252*4882a593Smuzhiyun int cfg_data = 0;
253*4882a593Smuzhiyun int gc_data = 0;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun switch (adc_feature->clk_sel) {
256*4882a593Smuzhiyun case VF610_ADCIOC_ALTCLK_SET:
257*4882a593Smuzhiyun cfg_data |= VF610_ADC_ALTCLK_SEL;
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun case VF610_ADCIOC_ADACK_SET:
260*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADACK_SEL;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun default:
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* low power set for calibration */
267*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADLPC_EN;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* enable high speed for calibration */
270*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADHSC_EN;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* voltage reference */
273*4882a593Smuzhiyun switch (adc_feature->vol_ref) {
274*4882a593Smuzhiyun case VF610_ADCIOC_VR_VREF_SET:
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun case VF610_ADCIOC_VR_VALT_SET:
277*4882a593Smuzhiyun cfg_data |= VF610_ADC_REFSEL_VALT;
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun case VF610_ADCIOC_VR_VBG_SET:
280*4882a593Smuzhiyun cfg_data |= VF610_ADC_REFSEL_VBG;
281*4882a593Smuzhiyun break;
282*4882a593Smuzhiyun default:
283*4882a593Smuzhiyun dev_err(info->dev, "error voltage reference\n");
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* data overwrite enable */
287*4882a593Smuzhiyun if (adc_feature->ovwren)
288*4882a593Smuzhiyun cfg_data |= VF610_ADC_OVWREN;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun writel(cfg_data, info->regs + VF610_REG_ADC_CFG);
291*4882a593Smuzhiyun writel(gc_data, info->regs + VF610_REG_ADC_GC);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
vf610_adc_calibration(struct vf610_adc * info)294*4882a593Smuzhiyun static void vf610_adc_calibration(struct vf610_adc *info)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun int adc_gc, hc_cfg;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (!info->adc_feature.calibration)
299*4882a593Smuzhiyun return;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* enable calibration interrupt */
302*4882a593Smuzhiyun hc_cfg = VF610_ADC_AIEN | VF610_ADC_CONV_DISABLE;
303*4882a593Smuzhiyun writel(hc_cfg, info->regs + VF610_REG_ADC_HC0);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun adc_gc = readl(info->regs + VF610_REG_ADC_GC);
306*4882a593Smuzhiyun writel(adc_gc | VF610_ADC_CAL, info->regs + VF610_REG_ADC_GC);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (!wait_for_completion_timeout(&info->completion, VF610_ADC_TIMEOUT))
309*4882a593Smuzhiyun dev_err(info->dev, "Timeout for adc calibration\n");
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun adc_gc = readl(info->regs + VF610_REG_ADC_GS);
312*4882a593Smuzhiyun if (adc_gc & VF610_ADC_CALF)
313*4882a593Smuzhiyun dev_err(info->dev, "ADC calibration failed\n");
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun info->adc_feature.calibration = false;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
vf610_adc_cfg_set(struct vf610_adc * info)318*4882a593Smuzhiyun static void vf610_adc_cfg_set(struct vf610_adc *info)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct vf610_adc_feature *adc_feature = &(info->adc_feature);
321*4882a593Smuzhiyun int cfg_data;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun cfg_data = readl(info->regs + VF610_REG_ADC_CFG);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun cfg_data &= ~VF610_ADC_ADLPC_EN;
326*4882a593Smuzhiyun if (adc_feature->conv_mode == VF610_ADC_CONV_LOW_POWER)
327*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADLPC_EN;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun cfg_data &= ~VF610_ADC_ADHSC_EN;
330*4882a593Smuzhiyun if (adc_feature->conv_mode == VF610_ADC_CONV_HIGH_SPEED)
331*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADHSC_EN;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun writel(cfg_data, info->regs + VF610_REG_ADC_CFG);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
vf610_adc_sample_set(struct vf610_adc * info)336*4882a593Smuzhiyun static void vf610_adc_sample_set(struct vf610_adc *info)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct vf610_adc_feature *adc_feature = &(info->adc_feature);
339*4882a593Smuzhiyun int cfg_data, gc_data;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun cfg_data = readl(info->regs + VF610_REG_ADC_CFG);
342*4882a593Smuzhiyun gc_data = readl(info->regs + VF610_REG_ADC_GC);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* resolution mode */
345*4882a593Smuzhiyun cfg_data &= ~VF610_ADC_MODE_MASK;
346*4882a593Smuzhiyun switch (adc_feature->res_mode) {
347*4882a593Smuzhiyun case 8:
348*4882a593Smuzhiyun cfg_data |= VF610_ADC_MODE_BIT8;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case 10:
351*4882a593Smuzhiyun cfg_data |= VF610_ADC_MODE_BIT10;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case 12:
354*4882a593Smuzhiyun cfg_data |= VF610_ADC_MODE_BIT12;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun dev_err(info->dev, "error resolution mode\n");
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* clock select and clock divider */
362*4882a593Smuzhiyun cfg_data &= ~(VF610_ADC_CLK_MASK | VF610_ADC_ADCCLK_MASK);
363*4882a593Smuzhiyun switch (adc_feature->clk_div) {
364*4882a593Smuzhiyun case 1:
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun case 2:
367*4882a593Smuzhiyun cfg_data |= VF610_ADC_CLK_DIV2;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun case 4:
370*4882a593Smuzhiyun cfg_data |= VF610_ADC_CLK_DIV4;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun case 8:
373*4882a593Smuzhiyun cfg_data |= VF610_ADC_CLK_DIV8;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case 16:
376*4882a593Smuzhiyun switch (adc_feature->clk_sel) {
377*4882a593Smuzhiyun case VF610_ADCIOC_BUSCLK_SET:
378*4882a593Smuzhiyun cfg_data |= VF610_ADC_BUSCLK2_SEL | VF610_ADC_CLK_DIV8;
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun default:
381*4882a593Smuzhiyun dev_err(info->dev, "error clk divider\n");
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun * Set ADLSMP and ADSTS based on the Long Sample Time Adder value
389*4882a593Smuzhiyun * determined.
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun switch (adc_feature->lst_adder_index) {
392*4882a593Smuzhiyun case VF610_ADCK_CYCLES_3:
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun case VF610_ADCK_CYCLES_5:
395*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADSTS_SHORT;
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun case VF610_ADCK_CYCLES_7:
398*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADSTS_NORMAL;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun case VF610_ADCK_CYCLES_9:
401*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADSTS_LONG;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun case VF610_ADCK_CYCLES_13:
404*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADLSMP_LONG;
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun case VF610_ADCK_CYCLES_17:
407*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADLSMP_LONG;
408*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADSTS_SHORT;
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun case VF610_ADCK_CYCLES_21:
411*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADLSMP_LONG;
412*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADSTS_NORMAL;
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun case VF610_ADCK_CYCLES_25:
415*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADLSMP_LONG;
416*4882a593Smuzhiyun cfg_data |= VF610_ADC_ADSTS_NORMAL;
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun default:
419*4882a593Smuzhiyun dev_err(info->dev, "error in sample time select\n");
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* update hardware average selection */
423*4882a593Smuzhiyun cfg_data &= ~VF610_ADC_AVGS_MASK;
424*4882a593Smuzhiyun gc_data &= ~VF610_ADC_AVGEN;
425*4882a593Smuzhiyun switch (adc_feature->sample_rate) {
426*4882a593Smuzhiyun case VF610_ADC_SAMPLE_1:
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun case VF610_ADC_SAMPLE_4:
429*4882a593Smuzhiyun gc_data |= VF610_ADC_AVGEN;
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun case VF610_ADC_SAMPLE_8:
432*4882a593Smuzhiyun gc_data |= VF610_ADC_AVGEN;
433*4882a593Smuzhiyun cfg_data |= VF610_ADC_AVGS_8;
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun case VF610_ADC_SAMPLE_16:
436*4882a593Smuzhiyun gc_data |= VF610_ADC_AVGEN;
437*4882a593Smuzhiyun cfg_data |= VF610_ADC_AVGS_16;
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun case VF610_ADC_SAMPLE_32:
440*4882a593Smuzhiyun gc_data |= VF610_ADC_AVGEN;
441*4882a593Smuzhiyun cfg_data |= VF610_ADC_AVGS_32;
442*4882a593Smuzhiyun break;
443*4882a593Smuzhiyun default:
444*4882a593Smuzhiyun dev_err(info->dev,
445*4882a593Smuzhiyun "error hardware sample average select\n");
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun writel(cfg_data, info->regs + VF610_REG_ADC_CFG);
449*4882a593Smuzhiyun writel(gc_data, info->regs + VF610_REG_ADC_GC);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
vf610_adc_hw_init(struct vf610_adc * info)452*4882a593Smuzhiyun static void vf610_adc_hw_init(struct vf610_adc *info)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun /* CFG: Feature set */
455*4882a593Smuzhiyun vf610_adc_cfg_post_set(info);
456*4882a593Smuzhiyun vf610_adc_sample_set(info);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* adc calibration */
459*4882a593Smuzhiyun vf610_adc_calibration(info);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* CFG: power and speed set */
462*4882a593Smuzhiyun vf610_adc_cfg_set(info);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
vf610_set_conversion_mode(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,unsigned int mode)465*4882a593Smuzhiyun static int vf610_set_conversion_mode(struct iio_dev *indio_dev,
466*4882a593Smuzhiyun const struct iio_chan_spec *chan,
467*4882a593Smuzhiyun unsigned int mode)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun mutex_lock(&indio_dev->mlock);
472*4882a593Smuzhiyun info->adc_feature.conv_mode = mode;
473*4882a593Smuzhiyun vf610_adc_calculate_rates(info);
474*4882a593Smuzhiyun vf610_adc_hw_init(info);
475*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
vf610_get_conversion_mode(struct iio_dev * indio_dev,const struct iio_chan_spec * chan)480*4882a593Smuzhiyun static int vf610_get_conversion_mode(struct iio_dev *indio_dev,
481*4882a593Smuzhiyun const struct iio_chan_spec *chan)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return info->adc_feature.conv_mode;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static const char * const vf610_conv_modes[] = { "normal", "high-speed",
489*4882a593Smuzhiyun "low-power" };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static const struct iio_enum vf610_conversion_mode = {
492*4882a593Smuzhiyun .items = vf610_conv_modes,
493*4882a593Smuzhiyun .num_items = ARRAY_SIZE(vf610_conv_modes),
494*4882a593Smuzhiyun .get = vf610_get_conversion_mode,
495*4882a593Smuzhiyun .set = vf610_set_conversion_mode,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info vf610_ext_info[] = {
499*4882a593Smuzhiyun IIO_ENUM("conversion_mode", IIO_SHARED_BY_DIR, &vf610_conversion_mode),
500*4882a593Smuzhiyun {},
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #define VF610_ADC_CHAN(_idx, _chan_type) { \
504*4882a593Smuzhiyun .type = (_chan_type), \
505*4882a593Smuzhiyun .indexed = 1, \
506*4882a593Smuzhiyun .channel = (_idx), \
507*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
508*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
509*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SAMP_FREQ), \
510*4882a593Smuzhiyun .ext_info = vf610_ext_info, \
511*4882a593Smuzhiyun .scan_index = (_idx), \
512*4882a593Smuzhiyun .scan_type = { \
513*4882a593Smuzhiyun .sign = 'u', \
514*4882a593Smuzhiyun .realbits = 12, \
515*4882a593Smuzhiyun .storagebits = 16, \
516*4882a593Smuzhiyun }, \
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun #define VF610_ADC_TEMPERATURE_CHAN(_idx, _chan_type) { \
520*4882a593Smuzhiyun .type = (_chan_type), \
521*4882a593Smuzhiyun .channel = (_idx), \
522*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_PROCESSED), \
523*4882a593Smuzhiyun .scan_index = (_idx), \
524*4882a593Smuzhiyun .scan_type = { \
525*4882a593Smuzhiyun .sign = 'u', \
526*4882a593Smuzhiyun .realbits = 12, \
527*4882a593Smuzhiyun .storagebits = 16, \
528*4882a593Smuzhiyun }, \
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const struct iio_chan_spec vf610_adc_iio_channels[] = {
532*4882a593Smuzhiyun VF610_ADC_CHAN(0, IIO_VOLTAGE),
533*4882a593Smuzhiyun VF610_ADC_CHAN(1, IIO_VOLTAGE),
534*4882a593Smuzhiyun VF610_ADC_CHAN(2, IIO_VOLTAGE),
535*4882a593Smuzhiyun VF610_ADC_CHAN(3, IIO_VOLTAGE),
536*4882a593Smuzhiyun VF610_ADC_CHAN(4, IIO_VOLTAGE),
537*4882a593Smuzhiyun VF610_ADC_CHAN(5, IIO_VOLTAGE),
538*4882a593Smuzhiyun VF610_ADC_CHAN(6, IIO_VOLTAGE),
539*4882a593Smuzhiyun VF610_ADC_CHAN(7, IIO_VOLTAGE),
540*4882a593Smuzhiyun VF610_ADC_CHAN(8, IIO_VOLTAGE),
541*4882a593Smuzhiyun VF610_ADC_CHAN(9, IIO_VOLTAGE),
542*4882a593Smuzhiyun VF610_ADC_CHAN(10, IIO_VOLTAGE),
543*4882a593Smuzhiyun VF610_ADC_CHAN(11, IIO_VOLTAGE),
544*4882a593Smuzhiyun VF610_ADC_CHAN(12, IIO_VOLTAGE),
545*4882a593Smuzhiyun VF610_ADC_CHAN(13, IIO_VOLTAGE),
546*4882a593Smuzhiyun VF610_ADC_CHAN(14, IIO_VOLTAGE),
547*4882a593Smuzhiyun VF610_ADC_CHAN(15, IIO_VOLTAGE),
548*4882a593Smuzhiyun VF610_ADC_TEMPERATURE_CHAN(26, IIO_TEMP),
549*4882a593Smuzhiyun IIO_CHAN_SOFT_TIMESTAMP(32),
550*4882a593Smuzhiyun /* sentinel */
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
vf610_adc_read_data(struct vf610_adc * info)553*4882a593Smuzhiyun static int vf610_adc_read_data(struct vf610_adc *info)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun int result;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun result = readl(info->regs + VF610_REG_ADC_R0);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun switch (info->adc_feature.res_mode) {
560*4882a593Smuzhiyun case 8:
561*4882a593Smuzhiyun result &= 0xFF;
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun case 10:
564*4882a593Smuzhiyun result &= 0x3FF;
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case 12:
567*4882a593Smuzhiyun result &= 0xFFF;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun default:
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return result;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
vf610_adc_isr(int irq,void * dev_id)576*4882a593Smuzhiyun static irqreturn_t vf610_adc_isr(int irq, void *dev_id)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_id;
579*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
580*4882a593Smuzhiyun int coco;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun coco = readl(info->regs + VF610_REG_ADC_HS);
583*4882a593Smuzhiyun if (coco & VF610_ADC_HS_COCO0) {
584*4882a593Smuzhiyun info->value = vf610_adc_read_data(info);
585*4882a593Smuzhiyun if (iio_buffer_enabled(indio_dev)) {
586*4882a593Smuzhiyun info->scan.chan = info->value;
587*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(indio_dev,
588*4882a593Smuzhiyun &info->scan,
589*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
590*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
591*4882a593Smuzhiyun } else
592*4882a593Smuzhiyun complete(&info->completion);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun return IRQ_HANDLED;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
vf610_show_samp_freq_avail(struct device * dev,struct device_attribute * attr,char * buf)598*4882a593Smuzhiyun static ssize_t vf610_show_samp_freq_avail(struct device *dev,
599*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(dev_to_iio_dev(dev));
602*4882a593Smuzhiyun size_t len = 0;
603*4882a593Smuzhiyun int i;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(info->sample_freq_avail); i++)
606*4882a593Smuzhiyun len += scnprintf(buf + len, PAGE_SIZE - len,
607*4882a593Smuzhiyun "%u ", info->sample_freq_avail[i]);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* replace trailing space by newline */
610*4882a593Smuzhiyun buf[len - 1] = '\n';
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return len;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static IIO_DEV_ATTR_SAMP_FREQ_AVAIL(vf610_show_samp_freq_avail);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static struct attribute *vf610_attributes[] = {
618*4882a593Smuzhiyun &iio_dev_attr_sampling_frequency_available.dev_attr.attr,
619*4882a593Smuzhiyun NULL
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static const struct attribute_group vf610_attribute_group = {
623*4882a593Smuzhiyun .attrs = vf610_attributes,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
vf610_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)626*4882a593Smuzhiyun static int vf610_read_raw(struct iio_dev *indio_dev,
627*4882a593Smuzhiyun struct iio_chan_spec const *chan,
628*4882a593Smuzhiyun int *val,
629*4882a593Smuzhiyun int *val2,
630*4882a593Smuzhiyun long mask)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
633*4882a593Smuzhiyun unsigned int hc_cfg;
634*4882a593Smuzhiyun long ret;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun switch (mask) {
637*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
638*4882a593Smuzhiyun case IIO_CHAN_INFO_PROCESSED:
639*4882a593Smuzhiyun mutex_lock(&indio_dev->mlock);
640*4882a593Smuzhiyun if (iio_buffer_enabled(indio_dev)) {
641*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
642*4882a593Smuzhiyun return -EBUSY;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun reinit_completion(&info->completion);
646*4882a593Smuzhiyun hc_cfg = VF610_ADC_ADCHC(chan->channel);
647*4882a593Smuzhiyun hc_cfg |= VF610_ADC_AIEN;
648*4882a593Smuzhiyun writel(hc_cfg, info->regs + VF610_REG_ADC_HC0);
649*4882a593Smuzhiyun ret = wait_for_completion_interruptible_timeout
650*4882a593Smuzhiyun (&info->completion, VF610_ADC_TIMEOUT);
651*4882a593Smuzhiyun if (ret == 0) {
652*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
653*4882a593Smuzhiyun return -ETIMEDOUT;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun if (ret < 0) {
656*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
657*4882a593Smuzhiyun return ret;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun switch (chan->type) {
661*4882a593Smuzhiyun case IIO_VOLTAGE:
662*4882a593Smuzhiyun *val = info->value;
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun case IIO_TEMP:
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * Calculate in degree Celsius times 1000
667*4882a593Smuzhiyun * Using the typical sensor slope of 1.84 mV/°C
668*4882a593Smuzhiyun * and VREFH_ADC at 3.3V, V at 25°C of 699 mV
669*4882a593Smuzhiyun */
670*4882a593Smuzhiyun *val = 25000 - ((int)info->value - VF610_VTEMP25_3V3) *
671*4882a593Smuzhiyun 1000000 / VF610_TEMP_SLOPE_COEFF;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun default:
675*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
676*4882a593Smuzhiyun return -EINVAL;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
680*4882a593Smuzhiyun return IIO_VAL_INT;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
683*4882a593Smuzhiyun *val = info->vref_uv / 1000;
684*4882a593Smuzhiyun *val2 = info->adc_feature.res_mode;
685*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
688*4882a593Smuzhiyun *val = info->sample_freq_avail[info->adc_feature.sample_rate];
689*4882a593Smuzhiyun *val2 = 0;
690*4882a593Smuzhiyun return IIO_VAL_INT;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun default:
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun return -EINVAL;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
vf610_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)699*4882a593Smuzhiyun static int vf610_write_raw(struct iio_dev *indio_dev,
700*4882a593Smuzhiyun struct iio_chan_spec const *chan,
701*4882a593Smuzhiyun int val,
702*4882a593Smuzhiyun int val2,
703*4882a593Smuzhiyun long mask)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
706*4882a593Smuzhiyun int i;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun switch (mask) {
709*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
710*4882a593Smuzhiyun for (i = 0;
711*4882a593Smuzhiyun i < ARRAY_SIZE(info->sample_freq_avail);
712*4882a593Smuzhiyun i++)
713*4882a593Smuzhiyun if (val == info->sample_freq_avail[i]) {
714*4882a593Smuzhiyun info->adc_feature.sample_rate = i;
715*4882a593Smuzhiyun vf610_adc_sample_set(info);
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun default:
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return -EINVAL;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
vf610_adc_buffer_postenable(struct iio_dev * indio_dev)727*4882a593Smuzhiyun static int vf610_adc_buffer_postenable(struct iio_dev *indio_dev)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
730*4882a593Smuzhiyun unsigned int channel;
731*4882a593Smuzhiyun int val;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun val = readl(info->regs + VF610_REG_ADC_GC);
734*4882a593Smuzhiyun val |= VF610_ADC_ADCON;
735*4882a593Smuzhiyun writel(val, info->regs + VF610_REG_ADC_GC);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun channel = find_first_bit(indio_dev->active_scan_mask,
738*4882a593Smuzhiyun indio_dev->masklength);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun val = VF610_ADC_ADCHC(channel);
741*4882a593Smuzhiyun val |= VF610_ADC_AIEN;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun writel(val, info->regs + VF610_REG_ADC_HC0);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
vf610_adc_buffer_predisable(struct iio_dev * indio_dev)748*4882a593Smuzhiyun static int vf610_adc_buffer_predisable(struct iio_dev *indio_dev)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
751*4882a593Smuzhiyun unsigned int hc_cfg = 0;
752*4882a593Smuzhiyun int val;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun val = readl(info->regs + VF610_REG_ADC_GC);
755*4882a593Smuzhiyun val &= ~VF610_ADC_ADCON;
756*4882a593Smuzhiyun writel(val, info->regs + VF610_REG_ADC_GC);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun hc_cfg |= VF610_ADC_CONV_DISABLE;
759*4882a593Smuzhiyun hc_cfg &= ~VF610_ADC_AIEN;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun writel(hc_cfg, info->regs + VF610_REG_ADC_HC0);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static const struct iio_buffer_setup_ops iio_triggered_buffer_setup_ops = {
767*4882a593Smuzhiyun .postenable = &vf610_adc_buffer_postenable,
768*4882a593Smuzhiyun .predisable = &vf610_adc_buffer_predisable,
769*4882a593Smuzhiyun .validate_scan_mask = &iio_validate_scan_mask_onehot,
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
vf610_adc_reg_access(struct iio_dev * indio_dev,unsigned reg,unsigned writeval,unsigned * readval)772*4882a593Smuzhiyun static int vf610_adc_reg_access(struct iio_dev *indio_dev,
773*4882a593Smuzhiyun unsigned reg, unsigned writeval,
774*4882a593Smuzhiyun unsigned *readval)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if ((readval == NULL) ||
779*4882a593Smuzhiyun ((reg % 4) || (reg > VF610_REG_ADC_PCTL)))
780*4882a593Smuzhiyun return -EINVAL;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun *readval = readl(info->regs + reg);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun static const struct iio_info vf610_adc_iio_info = {
788*4882a593Smuzhiyun .read_raw = &vf610_read_raw,
789*4882a593Smuzhiyun .write_raw = &vf610_write_raw,
790*4882a593Smuzhiyun .debugfs_reg_access = &vf610_adc_reg_access,
791*4882a593Smuzhiyun .attrs = &vf610_attribute_group,
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static const struct of_device_id vf610_adc_match[] = {
795*4882a593Smuzhiyun { .compatible = "fsl,vf610-adc", },
796*4882a593Smuzhiyun { /* sentinel */ }
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, vf610_adc_match);
799*4882a593Smuzhiyun
vf610_adc_probe(struct platform_device * pdev)800*4882a593Smuzhiyun static int vf610_adc_probe(struct platform_device *pdev)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct vf610_adc *info;
803*4882a593Smuzhiyun struct iio_dev *indio_dev;
804*4882a593Smuzhiyun int irq;
805*4882a593Smuzhiyun int ret;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(struct vf610_adc));
808*4882a593Smuzhiyun if (!indio_dev) {
809*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed allocating iio device\n");
810*4882a593Smuzhiyun return -ENOMEM;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun info = iio_priv(indio_dev);
814*4882a593Smuzhiyun info->dev = &pdev->dev;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun info->regs = devm_platform_ioremap_resource(pdev, 0);
817*4882a593Smuzhiyun if (IS_ERR(info->regs))
818*4882a593Smuzhiyun return PTR_ERR(info->regs);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
821*4882a593Smuzhiyun if (irq < 0)
822*4882a593Smuzhiyun return irq;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun ret = devm_request_irq(info->dev, irq,
825*4882a593Smuzhiyun vf610_adc_isr, 0,
826*4882a593Smuzhiyun dev_name(&pdev->dev), indio_dev);
827*4882a593Smuzhiyun if (ret < 0) {
828*4882a593Smuzhiyun dev_err(&pdev->dev, "failed requesting irq, irq = %d\n", irq);
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun info->clk = devm_clk_get(&pdev->dev, "adc");
833*4882a593Smuzhiyun if (IS_ERR(info->clk)) {
834*4882a593Smuzhiyun dev_err(&pdev->dev, "failed getting clock, err = %ld\n",
835*4882a593Smuzhiyun PTR_ERR(info->clk));
836*4882a593Smuzhiyun return PTR_ERR(info->clk);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun info->vref = devm_regulator_get(&pdev->dev, "vref");
840*4882a593Smuzhiyun if (IS_ERR(info->vref))
841*4882a593Smuzhiyun return PTR_ERR(info->vref);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ret = regulator_enable(info->vref);
844*4882a593Smuzhiyun if (ret)
845*4882a593Smuzhiyun return ret;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun info->vref_uv = regulator_get_voltage(info->vref);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun of_property_read_u32_array(pdev->dev.of_node, "fsl,adck-max-frequency",
850*4882a593Smuzhiyun info->max_adck_rate, 3);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun ret = of_property_read_u32(pdev->dev.of_node, "min-sample-time",
853*4882a593Smuzhiyun &info->adc_feature.default_sample_time);
854*4882a593Smuzhiyun if (ret)
855*4882a593Smuzhiyun info->adc_feature.default_sample_time = DEFAULT_SAMPLE_TIME;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun init_completion(&info->completion);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun indio_dev->name = dev_name(&pdev->dev);
862*4882a593Smuzhiyun indio_dev->info = &vf610_adc_iio_info;
863*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
864*4882a593Smuzhiyun indio_dev->channels = vf610_adc_iio_channels;
865*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(vf610_adc_iio_channels);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = clk_prepare_enable(info->clk);
868*4882a593Smuzhiyun if (ret) {
869*4882a593Smuzhiyun dev_err(&pdev->dev,
870*4882a593Smuzhiyun "Could not prepare or enable the clock.\n");
871*4882a593Smuzhiyun goto error_adc_clk_enable;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun vf610_adc_cfg_init(info);
875*4882a593Smuzhiyun vf610_adc_hw_init(info);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ret = iio_triggered_buffer_setup(indio_dev, &iio_pollfunc_store_time,
878*4882a593Smuzhiyun NULL, &iio_triggered_buffer_setup_ops);
879*4882a593Smuzhiyun if (ret < 0) {
880*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't initialise the buffer\n");
881*4882a593Smuzhiyun goto error_iio_device_register;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
885*4882a593Smuzhiyun if (ret) {
886*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't register the device.\n");
887*4882a593Smuzhiyun goto error_adc_buffer_init;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun return 0;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun error_adc_buffer_init:
893*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
894*4882a593Smuzhiyun error_iio_device_register:
895*4882a593Smuzhiyun clk_disable_unprepare(info->clk);
896*4882a593Smuzhiyun error_adc_clk_enable:
897*4882a593Smuzhiyun regulator_disable(info->vref);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return ret;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
vf610_adc_remove(struct platform_device * pdev)902*4882a593Smuzhiyun static int vf610_adc_remove(struct platform_device *pdev)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct iio_dev *indio_dev = platform_get_drvdata(pdev);
905*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun iio_device_unregister(indio_dev);
908*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
909*4882a593Smuzhiyun regulator_disable(info->vref);
910*4882a593Smuzhiyun clk_disable_unprepare(info->clk);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
vf610_adc_suspend(struct device * dev)916*4882a593Smuzhiyun static int vf610_adc_suspend(struct device *dev)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
919*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
920*4882a593Smuzhiyun int hc_cfg;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* ADC controller enters to stop mode */
923*4882a593Smuzhiyun hc_cfg = readl(info->regs + VF610_REG_ADC_HC0);
924*4882a593Smuzhiyun hc_cfg |= VF610_ADC_CONV_DISABLE;
925*4882a593Smuzhiyun writel(hc_cfg, info->regs + VF610_REG_ADC_HC0);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun clk_disable_unprepare(info->clk);
928*4882a593Smuzhiyun regulator_disable(info->vref);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
vf610_adc_resume(struct device * dev)933*4882a593Smuzhiyun static int vf610_adc_resume(struct device *dev)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
936*4882a593Smuzhiyun struct vf610_adc *info = iio_priv(indio_dev);
937*4882a593Smuzhiyun int ret;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun ret = regulator_enable(info->vref);
940*4882a593Smuzhiyun if (ret)
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun ret = clk_prepare_enable(info->clk);
944*4882a593Smuzhiyun if (ret)
945*4882a593Smuzhiyun goto disable_reg;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun vf610_adc_hw_init(info);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun disable_reg:
952*4882a593Smuzhiyun regulator_disable(info->vref);
953*4882a593Smuzhiyun return ret;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun #endif
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(vf610_adc_pm_ops, vf610_adc_suspend, vf610_adc_resume);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun static struct platform_driver vf610_adc_driver = {
960*4882a593Smuzhiyun .probe = vf610_adc_probe,
961*4882a593Smuzhiyun .remove = vf610_adc_remove,
962*4882a593Smuzhiyun .driver = {
963*4882a593Smuzhiyun .name = DRIVER_NAME,
964*4882a593Smuzhiyun .of_match_table = vf610_adc_match,
965*4882a593Smuzhiyun .pm = &vf610_adc_pm_ops,
966*4882a593Smuzhiyun },
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun module_platform_driver(vf610_adc_driver);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun MODULE_AUTHOR("Fugang Duan <B38611@freescale.com>");
972*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale VF610 ADC driver");
973*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
974