1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Prevas A/S
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/sysfs.h>
10*4882a593Smuzhiyun #include <linux/spi/spi.h>
11*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/iio/iio.h>
17*4882a593Smuzhiyun #include <linux/iio/buffer.h>
18*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
19*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
20*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ADS8688_CMD_REG(x) (x << 8)
23*4882a593Smuzhiyun #define ADS8688_CMD_REG_NOOP 0x00
24*4882a593Smuzhiyun #define ADS8688_CMD_REG_RST 0x85
25*4882a593Smuzhiyun #define ADS8688_CMD_REG_MAN_CH(chan) (0xC0 | (4 * chan))
26*4882a593Smuzhiyun #define ADS8688_CMD_DONT_CARE_BITS 16
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define ADS8688_PROG_REG(x) (x << 9)
29*4882a593Smuzhiyun #define ADS8688_PROG_REG_RANGE_CH(chan) (0x05 + chan)
30*4882a593Smuzhiyun #define ADS8688_PROG_WR_BIT BIT(8)
31*4882a593Smuzhiyun #define ADS8688_PROG_DONT_CARE_BITS 8
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ADS8688_REG_PLUSMINUS25VREF 0
34*4882a593Smuzhiyun #define ADS8688_REG_PLUSMINUS125VREF 1
35*4882a593Smuzhiyun #define ADS8688_REG_PLUSMINUS0625VREF 2
36*4882a593Smuzhiyun #define ADS8688_REG_PLUS25VREF 5
37*4882a593Smuzhiyun #define ADS8688_REG_PLUS125VREF 6
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define ADS8688_VREF_MV 4096
40*4882a593Smuzhiyun #define ADS8688_REALBITS 16
41*4882a593Smuzhiyun #define ADS8688_MAX_CHANNELS 8
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * enum ads8688_range - ADS8688 reference voltage range
45*4882a593Smuzhiyun * @ADS8688_PLUSMINUS25VREF: Device is configured for input range ±2.5 * VREF
46*4882a593Smuzhiyun * @ADS8688_PLUSMINUS125VREF: Device is configured for input range ±1.25 * VREF
47*4882a593Smuzhiyun * @ADS8688_PLUSMINUS0625VREF: Device is configured for input range ±0.625 * VREF
48*4882a593Smuzhiyun * @ADS8688_PLUS25VREF: Device is configured for input range 0 - 2.5 * VREF
49*4882a593Smuzhiyun * @ADS8688_PLUS125VREF: Device is configured for input range 0 - 1.25 * VREF
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun enum ads8688_range {
52*4882a593Smuzhiyun ADS8688_PLUSMINUS25VREF,
53*4882a593Smuzhiyun ADS8688_PLUSMINUS125VREF,
54*4882a593Smuzhiyun ADS8688_PLUSMINUS0625VREF,
55*4882a593Smuzhiyun ADS8688_PLUS25VREF,
56*4882a593Smuzhiyun ADS8688_PLUS125VREF,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct ads8688_chip_info {
60*4882a593Smuzhiyun const struct iio_chan_spec *channels;
61*4882a593Smuzhiyun unsigned int num_channels;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct ads8688_state {
65*4882a593Smuzhiyun struct mutex lock;
66*4882a593Smuzhiyun const struct ads8688_chip_info *chip_info;
67*4882a593Smuzhiyun struct spi_device *spi;
68*4882a593Smuzhiyun struct regulator *reg;
69*4882a593Smuzhiyun unsigned int vref_mv;
70*4882a593Smuzhiyun enum ads8688_range range[8];
71*4882a593Smuzhiyun union {
72*4882a593Smuzhiyun __be32 d32;
73*4882a593Smuzhiyun u8 d8[4];
74*4882a593Smuzhiyun } data[2] ____cacheline_aligned;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun enum ads8688_id {
78*4882a593Smuzhiyun ID_ADS8684,
79*4882a593Smuzhiyun ID_ADS8688,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct ads8688_ranges {
83*4882a593Smuzhiyun enum ads8688_range range;
84*4882a593Smuzhiyun unsigned int scale;
85*4882a593Smuzhiyun int offset;
86*4882a593Smuzhiyun u8 reg;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const struct ads8688_ranges ads8688_range_def[5] = {
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun .range = ADS8688_PLUSMINUS25VREF,
92*4882a593Smuzhiyun .scale = 76295,
93*4882a593Smuzhiyun .offset = -(1 << (ADS8688_REALBITS - 1)),
94*4882a593Smuzhiyun .reg = ADS8688_REG_PLUSMINUS25VREF,
95*4882a593Smuzhiyun }, {
96*4882a593Smuzhiyun .range = ADS8688_PLUSMINUS125VREF,
97*4882a593Smuzhiyun .scale = 38148,
98*4882a593Smuzhiyun .offset = -(1 << (ADS8688_REALBITS - 1)),
99*4882a593Smuzhiyun .reg = ADS8688_REG_PLUSMINUS125VREF,
100*4882a593Smuzhiyun }, {
101*4882a593Smuzhiyun .range = ADS8688_PLUSMINUS0625VREF,
102*4882a593Smuzhiyun .scale = 19074,
103*4882a593Smuzhiyun .offset = -(1 << (ADS8688_REALBITS - 1)),
104*4882a593Smuzhiyun .reg = ADS8688_REG_PLUSMINUS0625VREF,
105*4882a593Smuzhiyun }, {
106*4882a593Smuzhiyun .range = ADS8688_PLUS25VREF,
107*4882a593Smuzhiyun .scale = 38148,
108*4882a593Smuzhiyun .offset = 0,
109*4882a593Smuzhiyun .reg = ADS8688_REG_PLUS25VREF,
110*4882a593Smuzhiyun }, {
111*4882a593Smuzhiyun .range = ADS8688_PLUS125VREF,
112*4882a593Smuzhiyun .scale = 19074,
113*4882a593Smuzhiyun .offset = 0,
114*4882a593Smuzhiyun .reg = ADS8688_REG_PLUS125VREF,
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
ads8688_show_scales(struct device * dev,struct device_attribute * attr,char * buf)118*4882a593Smuzhiyun static ssize_t ads8688_show_scales(struct device *dev,
119*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(dev_to_iio_dev(dev));
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return sprintf(buf, "0.%09u 0.%09u 0.%09u\n",
124*4882a593Smuzhiyun ads8688_range_def[0].scale * st->vref_mv,
125*4882a593Smuzhiyun ads8688_range_def[1].scale * st->vref_mv,
126*4882a593Smuzhiyun ads8688_range_def[2].scale * st->vref_mv);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
ads8688_show_offsets(struct device * dev,struct device_attribute * attr,char * buf)129*4882a593Smuzhiyun static ssize_t ads8688_show_offsets(struct device *dev,
130*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun return sprintf(buf, "%d %d\n", ads8688_range_def[0].offset,
133*4882a593Smuzhiyun ads8688_range_def[3].offset);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_voltage_scale_available, S_IRUGO,
137*4882a593Smuzhiyun ads8688_show_scales, NULL, 0);
138*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_voltage_offset_available, S_IRUGO,
139*4882a593Smuzhiyun ads8688_show_offsets, NULL, 0);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static struct attribute *ads8688_attributes[] = {
142*4882a593Smuzhiyun &iio_dev_attr_in_voltage_scale_available.dev_attr.attr,
143*4882a593Smuzhiyun &iio_dev_attr_in_voltage_offset_available.dev_attr.attr,
144*4882a593Smuzhiyun NULL,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const struct attribute_group ads8688_attribute_group = {
148*4882a593Smuzhiyun .attrs = ads8688_attributes,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define ADS8688_CHAN(index) \
152*4882a593Smuzhiyun { \
153*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
154*4882a593Smuzhiyun .indexed = 1, \
155*4882a593Smuzhiyun .channel = index, \
156*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) \
157*4882a593Smuzhiyun | BIT(IIO_CHAN_INFO_SCALE) \
158*4882a593Smuzhiyun | BIT(IIO_CHAN_INFO_OFFSET), \
159*4882a593Smuzhiyun .scan_index = index, \
160*4882a593Smuzhiyun .scan_type = { \
161*4882a593Smuzhiyun .sign = 'u', \
162*4882a593Smuzhiyun .realbits = 16, \
163*4882a593Smuzhiyun .storagebits = 16, \
164*4882a593Smuzhiyun .endianness = IIO_BE, \
165*4882a593Smuzhiyun }, \
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const struct iio_chan_spec ads8684_channels[] = {
169*4882a593Smuzhiyun ADS8688_CHAN(0),
170*4882a593Smuzhiyun ADS8688_CHAN(1),
171*4882a593Smuzhiyun ADS8688_CHAN(2),
172*4882a593Smuzhiyun ADS8688_CHAN(3),
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct iio_chan_spec ads8688_channels[] = {
176*4882a593Smuzhiyun ADS8688_CHAN(0),
177*4882a593Smuzhiyun ADS8688_CHAN(1),
178*4882a593Smuzhiyun ADS8688_CHAN(2),
179*4882a593Smuzhiyun ADS8688_CHAN(3),
180*4882a593Smuzhiyun ADS8688_CHAN(4),
181*4882a593Smuzhiyun ADS8688_CHAN(5),
182*4882a593Smuzhiyun ADS8688_CHAN(6),
183*4882a593Smuzhiyun ADS8688_CHAN(7),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
ads8688_prog_write(struct iio_dev * indio_dev,unsigned int addr,unsigned int val)186*4882a593Smuzhiyun static int ads8688_prog_write(struct iio_dev *indio_dev, unsigned int addr,
187*4882a593Smuzhiyun unsigned int val)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(indio_dev);
190*4882a593Smuzhiyun u32 tmp;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun tmp = ADS8688_PROG_REG(addr) | ADS8688_PROG_WR_BIT | val;
193*4882a593Smuzhiyun tmp <<= ADS8688_PROG_DONT_CARE_BITS;
194*4882a593Smuzhiyun st->data[0].d32 = cpu_to_be32(tmp);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return spi_write(st->spi, &st->data[0].d8[1], 3);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
ads8688_reset(struct iio_dev * indio_dev)199*4882a593Smuzhiyun static int ads8688_reset(struct iio_dev *indio_dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(indio_dev);
202*4882a593Smuzhiyun u32 tmp;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun tmp = ADS8688_CMD_REG(ADS8688_CMD_REG_RST);
205*4882a593Smuzhiyun tmp <<= ADS8688_CMD_DONT_CARE_BITS;
206*4882a593Smuzhiyun st->data[0].d32 = cpu_to_be32(tmp);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return spi_write(st->spi, &st->data[0].d8[0], 4);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
ads8688_read(struct iio_dev * indio_dev,unsigned int chan)211*4882a593Smuzhiyun static int ads8688_read(struct iio_dev *indio_dev, unsigned int chan)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(indio_dev);
214*4882a593Smuzhiyun int ret;
215*4882a593Smuzhiyun u32 tmp;
216*4882a593Smuzhiyun struct spi_transfer t[] = {
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun .tx_buf = &st->data[0].d8[0],
219*4882a593Smuzhiyun .len = 4,
220*4882a593Smuzhiyun .cs_change = 1,
221*4882a593Smuzhiyun }, {
222*4882a593Smuzhiyun .tx_buf = &st->data[1].d8[0],
223*4882a593Smuzhiyun .rx_buf = &st->data[1].d8[0],
224*4882a593Smuzhiyun .len = 4,
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun tmp = ADS8688_CMD_REG(ADS8688_CMD_REG_MAN_CH(chan));
229*4882a593Smuzhiyun tmp <<= ADS8688_CMD_DONT_CARE_BITS;
230*4882a593Smuzhiyun st->data[0].d32 = cpu_to_be32(tmp);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun tmp = ADS8688_CMD_REG(ADS8688_CMD_REG_NOOP);
233*4882a593Smuzhiyun tmp <<= ADS8688_CMD_DONT_CARE_BITS;
234*4882a593Smuzhiyun st->data[1].d32 = cpu_to_be32(tmp);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
237*4882a593Smuzhiyun if (ret < 0)
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return be32_to_cpu(st->data[1].d32) & 0xffff;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
ads8688_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)243*4882a593Smuzhiyun static int ads8688_read_raw(struct iio_dev *indio_dev,
244*4882a593Smuzhiyun struct iio_chan_spec const *chan,
245*4882a593Smuzhiyun int *val, int *val2, long m)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun int ret, offset;
248*4882a593Smuzhiyun unsigned long scale_mv;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(indio_dev);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun mutex_lock(&st->lock);
253*4882a593Smuzhiyun switch (m) {
254*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
255*4882a593Smuzhiyun ret = ads8688_read(indio_dev, chan->channel);
256*4882a593Smuzhiyun mutex_unlock(&st->lock);
257*4882a593Smuzhiyun if (ret < 0)
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun *val = ret;
260*4882a593Smuzhiyun return IIO_VAL_INT;
261*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
262*4882a593Smuzhiyun scale_mv = st->vref_mv;
263*4882a593Smuzhiyun scale_mv *= ads8688_range_def[st->range[chan->channel]].scale;
264*4882a593Smuzhiyun *val = 0;
265*4882a593Smuzhiyun *val2 = scale_mv;
266*4882a593Smuzhiyun mutex_unlock(&st->lock);
267*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_NANO;
268*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
269*4882a593Smuzhiyun offset = ads8688_range_def[st->range[chan->channel]].offset;
270*4882a593Smuzhiyun *val = offset;
271*4882a593Smuzhiyun mutex_unlock(&st->lock);
272*4882a593Smuzhiyun return IIO_VAL_INT;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun mutex_unlock(&st->lock);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return -EINVAL;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
ads8688_write_reg_range(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,enum ads8688_range range)279*4882a593Smuzhiyun static int ads8688_write_reg_range(struct iio_dev *indio_dev,
280*4882a593Smuzhiyun struct iio_chan_spec const *chan,
281*4882a593Smuzhiyun enum ads8688_range range)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun unsigned int tmp;
284*4882a593Smuzhiyun int ret;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun tmp = ADS8688_PROG_REG_RANGE_CH(chan->channel);
287*4882a593Smuzhiyun ret = ads8688_prog_write(indio_dev, tmp, range);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return ret;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
ads8688_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)292*4882a593Smuzhiyun static int ads8688_write_raw(struct iio_dev *indio_dev,
293*4882a593Smuzhiyun struct iio_chan_spec const *chan,
294*4882a593Smuzhiyun int val, int val2, long mask)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(indio_dev);
297*4882a593Smuzhiyun unsigned int scale = 0;
298*4882a593Smuzhiyun int ret = -EINVAL, i, offset = 0;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun mutex_lock(&st->lock);
301*4882a593Smuzhiyun switch (mask) {
302*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
303*4882a593Smuzhiyun /* If the offset is 0 the ±2.5 * VREF mode is not available */
304*4882a593Smuzhiyun offset = ads8688_range_def[st->range[chan->channel]].offset;
305*4882a593Smuzhiyun if (offset == 0 && val2 == ads8688_range_def[0].scale * st->vref_mv) {
306*4882a593Smuzhiyun mutex_unlock(&st->lock);
307*4882a593Smuzhiyun return -EINVAL;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Lookup new mode */
311*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ads8688_range_def); i++)
312*4882a593Smuzhiyun if (val2 == ads8688_range_def[i].scale * st->vref_mv &&
313*4882a593Smuzhiyun offset == ads8688_range_def[i].offset) {
314*4882a593Smuzhiyun ret = ads8688_write_reg_range(indio_dev, chan,
315*4882a593Smuzhiyun ads8688_range_def[i].reg);
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * There are only two available offsets:
322*4882a593Smuzhiyun * 0 and -(1 << (ADS8688_REALBITS - 1))
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun if (!(ads8688_range_def[0].offset == val ||
325*4882a593Smuzhiyun ads8688_range_def[3].offset == val)) {
326*4882a593Smuzhiyun mutex_unlock(&st->lock);
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun * If the device are in ±2.5 * VREF mode, it's not allowed to
332*4882a593Smuzhiyun * switch to a mode where the offset is 0
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun if (val == 0 &&
335*4882a593Smuzhiyun st->range[chan->channel] == ADS8688_PLUSMINUS25VREF) {
336*4882a593Smuzhiyun mutex_unlock(&st->lock);
337*4882a593Smuzhiyun return -EINVAL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun scale = ads8688_range_def[st->range[chan->channel]].scale;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Lookup new mode */
343*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ads8688_range_def); i++)
344*4882a593Smuzhiyun if (val == ads8688_range_def[i].offset &&
345*4882a593Smuzhiyun scale == ads8688_range_def[i].scale) {
346*4882a593Smuzhiyun ret = ads8688_write_reg_range(indio_dev, chan,
347*4882a593Smuzhiyun ads8688_range_def[i].reg);
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (!ret)
354*4882a593Smuzhiyun st->range[chan->channel] = ads8688_range_def[i].range;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun mutex_unlock(&st->lock);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return ret;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
ads8688_write_raw_get_fmt(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,long mask)361*4882a593Smuzhiyun static int ads8688_write_raw_get_fmt(struct iio_dev *indio_dev,
362*4882a593Smuzhiyun struct iio_chan_spec const *chan,
363*4882a593Smuzhiyun long mask)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun switch (mask) {
366*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
367*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_NANO;
368*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
369*4882a593Smuzhiyun return IIO_VAL_INT;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static const struct iio_info ads8688_info = {
376*4882a593Smuzhiyun .read_raw = &ads8688_read_raw,
377*4882a593Smuzhiyun .write_raw = &ads8688_write_raw,
378*4882a593Smuzhiyun .write_raw_get_fmt = &ads8688_write_raw_get_fmt,
379*4882a593Smuzhiyun .attrs = &ads8688_attribute_group,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
ads8688_trigger_handler(int irq,void * p)382*4882a593Smuzhiyun static irqreturn_t ads8688_trigger_handler(int irq, void *p)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct iio_poll_func *pf = p;
385*4882a593Smuzhiyun struct iio_dev *indio_dev = pf->indio_dev;
386*4882a593Smuzhiyun /* Ensure naturally aligned timestamp */
387*4882a593Smuzhiyun u16 buffer[ADS8688_MAX_CHANNELS + sizeof(s64)/sizeof(u16)] __aligned(8);
388*4882a593Smuzhiyun int i, j = 0;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun for (i = 0; i < indio_dev->masklength; i++) {
391*4882a593Smuzhiyun if (!test_bit(i, indio_dev->active_scan_mask))
392*4882a593Smuzhiyun continue;
393*4882a593Smuzhiyun buffer[j] = ads8688_read(indio_dev, i);
394*4882a593Smuzhiyun j++;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(indio_dev, buffer,
398*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return IRQ_HANDLED;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static const struct ads8688_chip_info ads8688_chip_info_tbl[] = {
406*4882a593Smuzhiyun [ID_ADS8684] = {
407*4882a593Smuzhiyun .channels = ads8684_channels,
408*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(ads8684_channels),
409*4882a593Smuzhiyun },
410*4882a593Smuzhiyun [ID_ADS8688] = {
411*4882a593Smuzhiyun .channels = ads8688_channels,
412*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(ads8688_channels),
413*4882a593Smuzhiyun },
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
ads8688_probe(struct spi_device * spi)416*4882a593Smuzhiyun static int ads8688_probe(struct spi_device *spi)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct ads8688_state *st;
419*4882a593Smuzhiyun struct iio_dev *indio_dev;
420*4882a593Smuzhiyun int ret;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
423*4882a593Smuzhiyun if (indio_dev == NULL)
424*4882a593Smuzhiyun return -ENOMEM;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun st = iio_priv(indio_dev);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun st->reg = devm_regulator_get_optional(&spi->dev, "vref");
429*4882a593Smuzhiyun if (!IS_ERR(st->reg)) {
430*4882a593Smuzhiyun ret = regulator_enable(st->reg);
431*4882a593Smuzhiyun if (ret)
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun ret = regulator_get_voltage(st->reg);
435*4882a593Smuzhiyun if (ret < 0)
436*4882a593Smuzhiyun goto err_regulator_disable;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun st->vref_mv = ret / 1000;
439*4882a593Smuzhiyun } else {
440*4882a593Smuzhiyun /* Use internal reference */
441*4882a593Smuzhiyun st->vref_mv = ADS8688_VREF_MV;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun st->chip_info = &ads8688_chip_info_tbl[spi_get_device_id(spi)->driver_data];
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun spi->mode = SPI_MODE_1;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun spi_set_drvdata(spi, indio_dev);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun st->spi = spi;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun indio_dev->name = spi_get_device_id(spi)->name;
453*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
454*4882a593Smuzhiyun indio_dev->channels = st->chip_info->channels;
455*4882a593Smuzhiyun indio_dev->num_channels = st->chip_info->num_channels;
456*4882a593Smuzhiyun indio_dev->info = &ads8688_info;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ads8688_reset(indio_dev);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun mutex_init(&st->lock);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ret = iio_triggered_buffer_setup(indio_dev, NULL, ads8688_trigger_handler, NULL);
463*4882a593Smuzhiyun if (ret < 0) {
464*4882a593Smuzhiyun dev_err(&spi->dev, "iio triggered buffer setup failed\n");
465*4882a593Smuzhiyun goto err_regulator_disable;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
469*4882a593Smuzhiyun if (ret)
470*4882a593Smuzhiyun goto err_buffer_cleanup;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun err_buffer_cleanup:
475*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun err_regulator_disable:
478*4882a593Smuzhiyun if (!IS_ERR(st->reg))
479*4882a593Smuzhiyun regulator_disable(st->reg);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return ret;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
ads8688_remove(struct spi_device * spi)484*4882a593Smuzhiyun static int ads8688_remove(struct spi_device *spi)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct iio_dev *indio_dev = spi_get_drvdata(spi);
487*4882a593Smuzhiyun struct ads8688_state *st = iio_priv(indio_dev);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun iio_device_unregister(indio_dev);
490*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (!IS_ERR(st->reg))
493*4882a593Smuzhiyun regulator_disable(st->reg);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static const struct spi_device_id ads8688_id[] = {
499*4882a593Smuzhiyun {"ads8684", ID_ADS8684},
500*4882a593Smuzhiyun {"ads8688", ID_ADS8688},
501*4882a593Smuzhiyun {}
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, ads8688_id);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static const struct of_device_id ads8688_of_match[] = {
506*4882a593Smuzhiyun { .compatible = "ti,ads8684" },
507*4882a593Smuzhiyun { .compatible = "ti,ads8688" },
508*4882a593Smuzhiyun { }
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ads8688_of_match);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static struct spi_driver ads8688_driver = {
513*4882a593Smuzhiyun .driver = {
514*4882a593Smuzhiyun .name = "ads8688",
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun .probe = ads8688_probe,
517*4882a593Smuzhiyun .remove = ads8688_remove,
518*4882a593Smuzhiyun .id_table = ads8688_id,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun module_spi_driver(ads8688_driver);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun MODULE_AUTHOR("Sean Nyekjaer <sean@geanix.dk>");
523*4882a593Smuzhiyun MODULE_DESCRIPTION("Texas Instruments ADS8688 driver");
524*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
525