xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/ti-ads124s08.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* TI ADS124S0X chip family driver
3*4882a593Smuzhiyun  * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_gpio.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/sysfs.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/iio/iio.h>
20*4882a593Smuzhiyun #include <linux/iio/buffer.h>
21*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
22*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
23*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <asm/unaligned.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Commands */
28*4882a593Smuzhiyun #define ADS124S08_CMD_NOP	0x00
29*4882a593Smuzhiyun #define ADS124S08_CMD_WAKEUP	0x02
30*4882a593Smuzhiyun #define ADS124S08_CMD_PWRDWN	0x04
31*4882a593Smuzhiyun #define ADS124S08_CMD_RESET	0x06
32*4882a593Smuzhiyun #define ADS124S08_CMD_START	0x08
33*4882a593Smuzhiyun #define ADS124S08_CMD_STOP	0x0a
34*4882a593Smuzhiyun #define ADS124S08_CMD_SYOCAL	0x16
35*4882a593Smuzhiyun #define ADS124S08_CMD_SYGCAL	0x17
36*4882a593Smuzhiyun #define ADS124S08_CMD_SFOCAL	0x19
37*4882a593Smuzhiyun #define ADS124S08_CMD_RDATA	0x12
38*4882a593Smuzhiyun #define ADS124S08_CMD_RREG	0x20
39*4882a593Smuzhiyun #define ADS124S08_CMD_WREG	0x40
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Registers */
42*4882a593Smuzhiyun #define ADS124S08_ID_REG	0x00
43*4882a593Smuzhiyun #define ADS124S08_STATUS	0x01
44*4882a593Smuzhiyun #define ADS124S08_INPUT_MUX	0x02
45*4882a593Smuzhiyun #define ADS124S08_PGA		0x03
46*4882a593Smuzhiyun #define ADS124S08_DATA_RATE	0x04
47*4882a593Smuzhiyun #define ADS124S08_REF		0x05
48*4882a593Smuzhiyun #define ADS124S08_IDACMAG	0x06
49*4882a593Smuzhiyun #define ADS124S08_IDACMUX	0x07
50*4882a593Smuzhiyun #define ADS124S08_VBIAS		0x08
51*4882a593Smuzhiyun #define ADS124S08_SYS		0x09
52*4882a593Smuzhiyun #define ADS124S08_OFCAL0	0x0a
53*4882a593Smuzhiyun #define ADS124S08_OFCAL1	0x0b
54*4882a593Smuzhiyun #define ADS124S08_OFCAL2	0x0c
55*4882a593Smuzhiyun #define ADS124S08_FSCAL0	0x0d
56*4882a593Smuzhiyun #define ADS124S08_FSCAL1	0x0e
57*4882a593Smuzhiyun #define ADS124S08_FSCAL2	0x0f
58*4882a593Smuzhiyun #define ADS124S08_GPIODAT	0x10
59*4882a593Smuzhiyun #define ADS124S08_GPIOCON	0x11
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* ADS124S0x common channels */
62*4882a593Smuzhiyun #define ADS124S08_AIN0		0x00
63*4882a593Smuzhiyun #define ADS124S08_AIN1		0x01
64*4882a593Smuzhiyun #define ADS124S08_AIN2		0x02
65*4882a593Smuzhiyun #define ADS124S08_AIN3		0x03
66*4882a593Smuzhiyun #define ADS124S08_AIN4		0x04
67*4882a593Smuzhiyun #define ADS124S08_AIN5		0x05
68*4882a593Smuzhiyun #define ADS124S08_AINCOM	0x0c
69*4882a593Smuzhiyun /* ADS124S08 only channels */
70*4882a593Smuzhiyun #define ADS124S08_AIN6		0x06
71*4882a593Smuzhiyun #define ADS124S08_AIN7		0x07
72*4882a593Smuzhiyun #define ADS124S08_AIN8		0x08
73*4882a593Smuzhiyun #define ADS124S08_AIN9		0x09
74*4882a593Smuzhiyun #define ADS124S08_AIN10		0x0a
75*4882a593Smuzhiyun #define ADS124S08_AIN11		0x0b
76*4882a593Smuzhiyun #define ADS124S08_MAX_CHANNELS	12
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define ADS124S08_POS_MUX_SHIFT	0x04
79*4882a593Smuzhiyun #define ADS124S08_INT_REF		0x09
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define ADS124S08_START_REG_MASK	0x1f
82*4882a593Smuzhiyun #define ADS124S08_NUM_BYTES_MASK	0x1f
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define ADS124S08_START_CONV	0x01
85*4882a593Smuzhiyun #define ADS124S08_STOP_CONV	0x00
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun enum ads124s_id {
88*4882a593Smuzhiyun 	ADS124S08_ID,
89*4882a593Smuzhiyun 	ADS124S06_ID,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct ads124s_chip_info {
93*4882a593Smuzhiyun 	const struct iio_chan_spec *channels;
94*4882a593Smuzhiyun 	unsigned int num_channels;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct ads124s_private {
98*4882a593Smuzhiyun 	const struct ads124s_chip_info	*chip_info;
99*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
100*4882a593Smuzhiyun 	struct spi_device *spi;
101*4882a593Smuzhiyun 	struct mutex lock;
102*4882a593Smuzhiyun 	/*
103*4882a593Smuzhiyun 	 * Used to correctly align data.
104*4882a593Smuzhiyun 	 * Ensure timestamp is naturally aligned.
105*4882a593Smuzhiyun 	 * Note that the full buffer length may not be needed if not
106*4882a593Smuzhiyun 	 * all channels are enabled, as long as the alignment of the
107*4882a593Smuzhiyun 	 * timestamp is maintained.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	u32 buffer[ADS124S08_MAX_CHANNELS + sizeof(s64)/sizeof(u32)] __aligned(8);
110*4882a593Smuzhiyun 	u8 data[5] ____cacheline_aligned;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define ADS124S08_CHAN(index)					\
114*4882a593Smuzhiyun {								\
115*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
116*4882a593Smuzhiyun 	.indexed = 1,						\
117*4882a593Smuzhiyun 	.channel = index,					\
118*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
119*4882a593Smuzhiyun 	.scan_index = index,					\
120*4882a593Smuzhiyun 	.scan_type = {						\
121*4882a593Smuzhiyun 		.sign = 'u',					\
122*4882a593Smuzhiyun 		.realbits = 32,					\
123*4882a593Smuzhiyun 		.storagebits = 32,				\
124*4882a593Smuzhiyun 	},							\
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct iio_chan_spec ads124s06_channels[] = {
128*4882a593Smuzhiyun 	ADS124S08_CHAN(0),
129*4882a593Smuzhiyun 	ADS124S08_CHAN(1),
130*4882a593Smuzhiyun 	ADS124S08_CHAN(2),
131*4882a593Smuzhiyun 	ADS124S08_CHAN(3),
132*4882a593Smuzhiyun 	ADS124S08_CHAN(4),
133*4882a593Smuzhiyun 	ADS124S08_CHAN(5),
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct iio_chan_spec ads124s08_channels[] = {
137*4882a593Smuzhiyun 	ADS124S08_CHAN(0),
138*4882a593Smuzhiyun 	ADS124S08_CHAN(1),
139*4882a593Smuzhiyun 	ADS124S08_CHAN(2),
140*4882a593Smuzhiyun 	ADS124S08_CHAN(3),
141*4882a593Smuzhiyun 	ADS124S08_CHAN(4),
142*4882a593Smuzhiyun 	ADS124S08_CHAN(5),
143*4882a593Smuzhiyun 	ADS124S08_CHAN(6),
144*4882a593Smuzhiyun 	ADS124S08_CHAN(7),
145*4882a593Smuzhiyun 	ADS124S08_CHAN(8),
146*4882a593Smuzhiyun 	ADS124S08_CHAN(9),
147*4882a593Smuzhiyun 	ADS124S08_CHAN(10),
148*4882a593Smuzhiyun 	ADS124S08_CHAN(11),
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct ads124s_chip_info ads124s_chip_info_tbl[] = {
152*4882a593Smuzhiyun 	[ADS124S08_ID] = {
153*4882a593Smuzhiyun 		.channels = ads124s08_channels,
154*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(ads124s08_channels),
155*4882a593Smuzhiyun 	},
156*4882a593Smuzhiyun 	[ADS124S06_ID] = {
157*4882a593Smuzhiyun 		.channels = ads124s06_channels,
158*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(ads124s06_channels),
159*4882a593Smuzhiyun 	},
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
ads124s_write_cmd(struct iio_dev * indio_dev,u8 command)162*4882a593Smuzhiyun static int ads124s_write_cmd(struct iio_dev *indio_dev, u8 command)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct ads124s_private *priv = iio_priv(indio_dev);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	priv->data[0] = command;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return spi_write(priv->spi, &priv->data[0], 1);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
ads124s_write_reg(struct iio_dev * indio_dev,u8 reg,u8 data)171*4882a593Smuzhiyun static int ads124s_write_reg(struct iio_dev *indio_dev, u8 reg, u8 data)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct ads124s_private *priv = iio_priv(indio_dev);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	priv->data[0] = ADS124S08_CMD_WREG | reg;
176*4882a593Smuzhiyun 	priv->data[1] = 0x0;
177*4882a593Smuzhiyun 	priv->data[2] = data;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return spi_write(priv->spi, &priv->data[0], 3);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
ads124s_reset(struct iio_dev * indio_dev)182*4882a593Smuzhiyun static int ads124s_reset(struct iio_dev *indio_dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct ads124s_private *priv = iio_priv(indio_dev);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (priv->reset_gpio) {
187*4882a593Smuzhiyun 		gpiod_set_value(priv->reset_gpio, 0);
188*4882a593Smuzhiyun 		udelay(200);
189*4882a593Smuzhiyun 		gpiod_set_value(priv->reset_gpio, 1);
190*4882a593Smuzhiyun 	} else {
191*4882a593Smuzhiyun 		return ads124s_write_cmd(indio_dev, ADS124S08_CMD_RESET);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
ads124s_read(struct iio_dev * indio_dev,unsigned int chan)197*4882a593Smuzhiyun static int ads124s_read(struct iio_dev *indio_dev, unsigned int chan)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct ads124s_private *priv = iio_priv(indio_dev);
200*4882a593Smuzhiyun 	int ret;
201*4882a593Smuzhiyun 	struct spi_transfer t[] = {
202*4882a593Smuzhiyun 		{
203*4882a593Smuzhiyun 			.tx_buf = &priv->data[0],
204*4882a593Smuzhiyun 			.len = 4,
205*4882a593Smuzhiyun 			.cs_change = 1,
206*4882a593Smuzhiyun 		}, {
207*4882a593Smuzhiyun 			.tx_buf = &priv->data[1],
208*4882a593Smuzhiyun 			.rx_buf = &priv->data[1],
209*4882a593Smuzhiyun 			.len = 4,
210*4882a593Smuzhiyun 		},
211*4882a593Smuzhiyun 	};
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	priv->data[0] = ADS124S08_CMD_RDATA;
214*4882a593Smuzhiyun 	memset(&priv->data[1], ADS124S08_CMD_NOP, sizeof(priv->data) - 1);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ret = spi_sync_transfer(priv->spi, t, ARRAY_SIZE(t));
217*4882a593Smuzhiyun 	if (ret < 0)
218*4882a593Smuzhiyun 		return ret;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return get_unaligned_be24(&priv->data[2]);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
ads124s_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)223*4882a593Smuzhiyun static int ads124s_read_raw(struct iio_dev *indio_dev,
224*4882a593Smuzhiyun 			    struct iio_chan_spec const *chan,
225*4882a593Smuzhiyun 			    int *val, int *val2, long m)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct ads124s_private *priv = iio_priv(indio_dev);
228*4882a593Smuzhiyun 	int ret;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
231*4882a593Smuzhiyun 	switch (m) {
232*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
233*4882a593Smuzhiyun 		ret = ads124s_write_reg(indio_dev, ADS124S08_INPUT_MUX,
234*4882a593Smuzhiyun 					chan->channel);
235*4882a593Smuzhiyun 		if (ret) {
236*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Set ADC CH failed\n");
237*4882a593Smuzhiyun 			goto out;
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		ret = ads124s_write_cmd(indio_dev, ADS124S08_START_CONV);
241*4882a593Smuzhiyun 		if (ret) {
242*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Start conversions failed\n");
243*4882a593Smuzhiyun 			goto out;
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		ret = ads124s_read(indio_dev, chan->channel);
247*4882a593Smuzhiyun 		if (ret < 0) {
248*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Read ADC failed\n");
249*4882a593Smuzhiyun 			goto out;
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		*val = ret;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		ret = ads124s_write_cmd(indio_dev, ADS124S08_STOP_CONV);
255*4882a593Smuzhiyun 		if (ret) {
256*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Stop conversions failed\n");
257*4882a593Smuzhiyun 			goto out;
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 	default:
263*4882a593Smuzhiyun 		ret = -EINVAL;
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun out:
267*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
268*4882a593Smuzhiyun 	return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const struct iio_info ads124s_info = {
272*4882a593Smuzhiyun 	.read_raw = &ads124s_read_raw,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
ads124s_trigger_handler(int irq,void * p)275*4882a593Smuzhiyun static irqreturn_t ads124s_trigger_handler(int irq, void *p)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct iio_poll_func *pf = p;
278*4882a593Smuzhiyun 	struct iio_dev *indio_dev = pf->indio_dev;
279*4882a593Smuzhiyun 	struct ads124s_private *priv = iio_priv(indio_dev);
280*4882a593Smuzhiyun 	int scan_index, j = 0;
281*4882a593Smuzhiyun 	int ret;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	for_each_set_bit(scan_index, indio_dev->active_scan_mask,
284*4882a593Smuzhiyun 			 indio_dev->masklength) {
285*4882a593Smuzhiyun 		ret = ads124s_write_reg(indio_dev, ADS124S08_INPUT_MUX,
286*4882a593Smuzhiyun 					scan_index);
287*4882a593Smuzhiyun 		if (ret)
288*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Set ADC CH failed\n");
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		ret = ads124s_write_cmd(indio_dev, ADS124S08_START_CONV);
291*4882a593Smuzhiyun 		if (ret)
292*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Start ADC conversions failed\n");
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		priv->buffer[j] = ads124s_read(indio_dev, scan_index);
295*4882a593Smuzhiyun 		ret = ads124s_write_cmd(indio_dev, ADS124S08_STOP_CONV);
296*4882a593Smuzhiyun 		if (ret)
297*4882a593Smuzhiyun 			dev_err(&priv->spi->dev, "Stop ADC conversions failed\n");
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		j++;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	iio_push_to_buffers_with_timestamp(indio_dev, priv->buffer,
303*4882a593Smuzhiyun 			pf->timestamp);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	iio_trigger_notify_done(indio_dev->trig);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return IRQ_HANDLED;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
ads124s_probe(struct spi_device * spi)310*4882a593Smuzhiyun static int ads124s_probe(struct spi_device *spi)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct ads124s_private *ads124s_priv;
313*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
314*4882a593Smuzhiyun 	const struct spi_device_id *spi_id = spi_get_device_id(spi);
315*4882a593Smuzhiyun 	int ret;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*ads124s_priv));
318*4882a593Smuzhiyun 	if (indio_dev == NULL)
319*4882a593Smuzhiyun 		return -ENOMEM;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ads124s_priv = iio_priv(indio_dev);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	ads124s_priv->reset_gpio = devm_gpiod_get_optional(&spi->dev,
324*4882a593Smuzhiyun 						   "reset", GPIOD_OUT_LOW);
325*4882a593Smuzhiyun 	if (IS_ERR(ads124s_priv->reset_gpio))
326*4882a593Smuzhiyun 		dev_info(&spi->dev, "Reset GPIO not defined\n");
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	ads124s_priv->chip_info = &ads124s_chip_info_tbl[spi_id->driver_data];
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	spi_set_drvdata(spi, indio_dev);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	ads124s_priv->spi = spi;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	indio_dev->name = spi_id->name;
335*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
336*4882a593Smuzhiyun 	indio_dev->channels = ads124s_priv->chip_info->channels;
337*4882a593Smuzhiyun 	indio_dev->num_channels = ads124s_priv->chip_info->num_channels;
338*4882a593Smuzhiyun 	indio_dev->info = &ads124s_info;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	mutex_init(&ads124s_priv->lock);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev, NULL,
343*4882a593Smuzhiyun 					      ads124s_trigger_handler, NULL);
344*4882a593Smuzhiyun 	if (ret) {
345*4882a593Smuzhiyun 		dev_err(&spi->dev, "iio triggered buffer setup failed\n");
346*4882a593Smuzhiyun 		return ret;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	ads124s_reset(indio_dev);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return devm_iio_device_register(&spi->dev, indio_dev);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct spi_device_id ads124s_id[] = {
355*4882a593Smuzhiyun 	{ "ads124s06", ADS124S06_ID },
356*4882a593Smuzhiyun 	{ "ads124s08", ADS124S08_ID },
357*4882a593Smuzhiyun 	{ }
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, ads124s_id);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static const struct of_device_id ads124s_of_table[] = {
362*4882a593Smuzhiyun 	{ .compatible = "ti,ads124s06" },
363*4882a593Smuzhiyun 	{ .compatible = "ti,ads124s08" },
364*4882a593Smuzhiyun 	{ },
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ads124s_of_table);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct spi_driver ads124s_driver = {
369*4882a593Smuzhiyun 	.driver = {
370*4882a593Smuzhiyun 		.name	= "ads124s08",
371*4882a593Smuzhiyun 		.of_match_table = ads124s_of_table,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun 	.probe		= ads124s_probe,
374*4882a593Smuzhiyun 	.id_table	= ads124s_id,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun module_spi_driver(ads124s_driver);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun MODULE_AUTHOR("Dan Murphy <dmuprhy@ti.com>");
379*4882a593Smuzhiyun MODULE_DESCRIPTION("TI TI_ADS12S0X ADC");
380*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
381