xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/ti-ads1015.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ADS1015 - Texas Instruments Analog-to-Digital Converter
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016, Intel Corporation.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * IIO driver for ADS1015 ADC 7-bit I2C slave address:
8*4882a593Smuzhiyun  *	* 0x48 - ADDR connected to Ground
9*4882a593Smuzhiyun  *	* 0x49 - ADDR connected to Vdd
10*4882a593Smuzhiyun  *	* 0x4A - ADDR connected to SDA
11*4882a593Smuzhiyun  *	* 0x4B - ADDR connected to SCL
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/property.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/mutex.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/iio/iio.h>
25*4882a593Smuzhiyun #include <linux/iio/types.h>
26*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
27*4882a593Smuzhiyun #include <linux/iio/events.h>
28*4882a593Smuzhiyun #include <linux/iio/buffer.h>
29*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
30*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define ADS1015_DRV_NAME "ads1015"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define ADS1015_CHANNELS 8
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define ADS1015_CONV_REG	0x00
37*4882a593Smuzhiyun #define ADS1015_CFG_REG		0x01
38*4882a593Smuzhiyun #define ADS1015_LO_THRESH_REG	0x02
39*4882a593Smuzhiyun #define ADS1015_HI_THRESH_REG	0x03
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define ADS1015_CFG_COMP_QUE_SHIFT	0
42*4882a593Smuzhiyun #define ADS1015_CFG_COMP_LAT_SHIFT	2
43*4882a593Smuzhiyun #define ADS1015_CFG_COMP_POL_SHIFT	3
44*4882a593Smuzhiyun #define ADS1015_CFG_COMP_MODE_SHIFT	4
45*4882a593Smuzhiyun #define ADS1015_CFG_DR_SHIFT	5
46*4882a593Smuzhiyun #define ADS1015_CFG_MOD_SHIFT	8
47*4882a593Smuzhiyun #define ADS1015_CFG_PGA_SHIFT	9
48*4882a593Smuzhiyun #define ADS1015_CFG_MUX_SHIFT	12
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define ADS1015_CFG_COMP_QUE_MASK	GENMASK(1, 0)
51*4882a593Smuzhiyun #define ADS1015_CFG_COMP_LAT_MASK	BIT(2)
52*4882a593Smuzhiyun #define ADS1015_CFG_COMP_POL_MASK	BIT(3)
53*4882a593Smuzhiyun #define ADS1015_CFG_COMP_MODE_MASK	BIT(4)
54*4882a593Smuzhiyun #define ADS1015_CFG_DR_MASK	GENMASK(7, 5)
55*4882a593Smuzhiyun #define ADS1015_CFG_MOD_MASK	BIT(8)
56*4882a593Smuzhiyun #define ADS1015_CFG_PGA_MASK	GENMASK(11, 9)
57*4882a593Smuzhiyun #define ADS1015_CFG_MUX_MASK	GENMASK(14, 12)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Comparator queue and disable field */
60*4882a593Smuzhiyun #define ADS1015_CFG_COMP_DISABLE	3
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Comparator polarity field */
63*4882a593Smuzhiyun #define ADS1015_CFG_COMP_POL_LOW	0
64*4882a593Smuzhiyun #define ADS1015_CFG_COMP_POL_HIGH	1
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Comparator mode field */
67*4882a593Smuzhiyun #define ADS1015_CFG_COMP_MODE_TRAD	0
68*4882a593Smuzhiyun #define ADS1015_CFG_COMP_MODE_WINDOW	1
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* device operating modes */
71*4882a593Smuzhiyun #define ADS1015_CONTINUOUS	0
72*4882a593Smuzhiyun #define ADS1015_SINGLESHOT	1
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define ADS1015_SLEEP_DELAY_MS		2000
75*4882a593Smuzhiyun #define ADS1015_DEFAULT_PGA		2
76*4882a593Smuzhiyun #define ADS1015_DEFAULT_DATA_RATE	4
77*4882a593Smuzhiyun #define ADS1015_DEFAULT_CHAN		0
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun enum chip_ids {
80*4882a593Smuzhiyun 	ADSXXXX = 0,
81*4882a593Smuzhiyun 	ADS1015,
82*4882a593Smuzhiyun 	ADS1115,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum ads1015_channels {
86*4882a593Smuzhiyun 	ADS1015_AIN0_AIN1 = 0,
87*4882a593Smuzhiyun 	ADS1015_AIN0_AIN3,
88*4882a593Smuzhiyun 	ADS1015_AIN1_AIN3,
89*4882a593Smuzhiyun 	ADS1015_AIN2_AIN3,
90*4882a593Smuzhiyun 	ADS1015_AIN0,
91*4882a593Smuzhiyun 	ADS1015_AIN1,
92*4882a593Smuzhiyun 	ADS1015_AIN2,
93*4882a593Smuzhiyun 	ADS1015_AIN3,
94*4882a593Smuzhiyun 	ADS1015_TIMESTAMP,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const unsigned int ads1015_data_rate[] = {
98*4882a593Smuzhiyun 	128, 250, 490, 920, 1600, 2400, 3300, 3300
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const unsigned int ads1115_data_rate[] = {
102*4882a593Smuzhiyun 	8, 16, 32, 64, 128, 250, 475, 860
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun  * Translation from PGA bits to full-scale positive and negative input voltage
107*4882a593Smuzhiyun  * range in mV
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun static int ads1015_fullscale_range[] = {
110*4882a593Smuzhiyun 	6144, 4096, 2048, 1024, 512, 256, 256, 256
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Translation from COMP_QUE field value to the number of successive readings
115*4882a593Smuzhiyun  * exceed the threshold values before an interrupt is generated
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun static const int ads1015_comp_queue[] = { 1, 2, 4 };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static const struct iio_event_spec ads1015_events[] = {
120*4882a593Smuzhiyun 	{
121*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_THRESH,
122*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_RISING,
123*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_VALUE) |
124*4882a593Smuzhiyun 				BIT(IIO_EV_INFO_ENABLE),
125*4882a593Smuzhiyun 	}, {
126*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_THRESH,
127*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_FALLING,
128*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_VALUE),
129*4882a593Smuzhiyun 	}, {
130*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_THRESH,
131*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_EITHER,
132*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_ENABLE) |
133*4882a593Smuzhiyun 				BIT(IIO_EV_INFO_PERIOD),
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define ADS1015_V_CHAN(_chan, _addr) {				\
138*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
139*4882a593Smuzhiyun 	.indexed = 1,						\
140*4882a593Smuzhiyun 	.address = _addr,					\
141*4882a593Smuzhiyun 	.channel = _chan,					\
142*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
143*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SCALE) |	\
144*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SAMP_FREQ),	\
145*4882a593Smuzhiyun 	.scan_index = _addr,					\
146*4882a593Smuzhiyun 	.scan_type = {						\
147*4882a593Smuzhiyun 		.sign = 's',					\
148*4882a593Smuzhiyun 		.realbits = 12,					\
149*4882a593Smuzhiyun 		.storagebits = 16,				\
150*4882a593Smuzhiyun 		.shift = 4,					\
151*4882a593Smuzhiyun 		.endianness = IIO_CPU,				\
152*4882a593Smuzhiyun 	},							\
153*4882a593Smuzhiyun 	.event_spec = ads1015_events,				\
154*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(ads1015_events),		\
155*4882a593Smuzhiyun 	.datasheet_name = "AIN"#_chan,				\
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define ADS1015_V_DIFF_CHAN(_chan, _chan2, _addr) {		\
159*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
160*4882a593Smuzhiyun 	.differential = 1,					\
161*4882a593Smuzhiyun 	.indexed = 1,						\
162*4882a593Smuzhiyun 	.address = _addr,					\
163*4882a593Smuzhiyun 	.channel = _chan,					\
164*4882a593Smuzhiyun 	.channel2 = _chan2,					\
165*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
166*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SCALE) |	\
167*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SAMP_FREQ),	\
168*4882a593Smuzhiyun 	.scan_index = _addr,					\
169*4882a593Smuzhiyun 	.scan_type = {						\
170*4882a593Smuzhiyun 		.sign = 's',					\
171*4882a593Smuzhiyun 		.realbits = 12,					\
172*4882a593Smuzhiyun 		.storagebits = 16,				\
173*4882a593Smuzhiyun 		.shift = 4,					\
174*4882a593Smuzhiyun 		.endianness = IIO_CPU,				\
175*4882a593Smuzhiyun 	},							\
176*4882a593Smuzhiyun 	.event_spec = ads1015_events,				\
177*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(ads1015_events),		\
178*4882a593Smuzhiyun 	.datasheet_name = "AIN"#_chan"-AIN"#_chan2,		\
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define ADS1115_V_CHAN(_chan, _addr) {				\
182*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
183*4882a593Smuzhiyun 	.indexed = 1,						\
184*4882a593Smuzhiyun 	.address = _addr,					\
185*4882a593Smuzhiyun 	.channel = _chan,					\
186*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
187*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SCALE) |	\
188*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SAMP_FREQ),	\
189*4882a593Smuzhiyun 	.scan_index = _addr,					\
190*4882a593Smuzhiyun 	.scan_type = {						\
191*4882a593Smuzhiyun 		.sign = 's',					\
192*4882a593Smuzhiyun 		.realbits = 16,					\
193*4882a593Smuzhiyun 		.storagebits = 16,				\
194*4882a593Smuzhiyun 		.endianness = IIO_CPU,				\
195*4882a593Smuzhiyun 	},							\
196*4882a593Smuzhiyun 	.event_spec = ads1015_events,				\
197*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(ads1015_events),		\
198*4882a593Smuzhiyun 	.datasheet_name = "AIN"#_chan,				\
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define ADS1115_V_DIFF_CHAN(_chan, _chan2, _addr) {		\
202*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
203*4882a593Smuzhiyun 	.differential = 1,					\
204*4882a593Smuzhiyun 	.indexed = 1,						\
205*4882a593Smuzhiyun 	.address = _addr,					\
206*4882a593Smuzhiyun 	.channel = _chan,					\
207*4882a593Smuzhiyun 	.channel2 = _chan2,					\
208*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
209*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SCALE) |	\
210*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SAMP_FREQ),	\
211*4882a593Smuzhiyun 	.scan_index = _addr,					\
212*4882a593Smuzhiyun 	.scan_type = {						\
213*4882a593Smuzhiyun 		.sign = 's',					\
214*4882a593Smuzhiyun 		.realbits = 16,					\
215*4882a593Smuzhiyun 		.storagebits = 16,				\
216*4882a593Smuzhiyun 		.endianness = IIO_CPU,				\
217*4882a593Smuzhiyun 	},							\
218*4882a593Smuzhiyun 	.event_spec = ads1015_events,				\
219*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(ads1015_events),		\
220*4882a593Smuzhiyun 	.datasheet_name = "AIN"#_chan"-AIN"#_chan2,		\
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct ads1015_channel_data {
224*4882a593Smuzhiyun 	bool enabled;
225*4882a593Smuzhiyun 	unsigned int pga;
226*4882a593Smuzhiyun 	unsigned int data_rate;
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun struct ads1015_thresh_data {
230*4882a593Smuzhiyun 	unsigned int comp_queue;
231*4882a593Smuzhiyun 	int high_thresh;
232*4882a593Smuzhiyun 	int low_thresh;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun struct ads1015_data {
236*4882a593Smuzhiyun 	struct regmap *regmap;
237*4882a593Smuzhiyun 	/*
238*4882a593Smuzhiyun 	 * Protects ADC ops, e.g: concurrent sysfs/buffered
239*4882a593Smuzhiyun 	 * data reads, configuration updates
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	struct mutex lock;
242*4882a593Smuzhiyun 	struct ads1015_channel_data channel_data[ADS1015_CHANNELS];
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	unsigned int event_channel;
245*4882a593Smuzhiyun 	unsigned int comp_mode;
246*4882a593Smuzhiyun 	struct ads1015_thresh_data thresh_data[ADS1015_CHANNELS];
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	unsigned int *data_rate;
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * Set to true when the ADC is switched to the continuous-conversion
251*4882a593Smuzhiyun 	 * mode and exits from a power-down state.  This flag is used to avoid
252*4882a593Smuzhiyun 	 * getting the stale result from the conversion register.
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	bool conv_invalid;
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
ads1015_event_channel_enabled(struct ads1015_data * data)257*4882a593Smuzhiyun static bool ads1015_event_channel_enabled(struct ads1015_data *data)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	return (data->event_channel != ADS1015_CHANNELS);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
ads1015_event_channel_enable(struct ads1015_data * data,int chan,int comp_mode)262*4882a593Smuzhiyun static void ads1015_event_channel_enable(struct ads1015_data *data, int chan,
263*4882a593Smuzhiyun 					 int comp_mode)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	WARN_ON(ads1015_event_channel_enabled(data));
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	data->event_channel = chan;
268*4882a593Smuzhiyun 	data->comp_mode = comp_mode;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
ads1015_event_channel_disable(struct ads1015_data * data,int chan)271*4882a593Smuzhiyun static void ads1015_event_channel_disable(struct ads1015_data *data, int chan)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	data->event_channel = ADS1015_CHANNELS;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
ads1015_is_writeable_reg(struct device * dev,unsigned int reg)276*4882a593Smuzhiyun static bool ads1015_is_writeable_reg(struct device *dev, unsigned int reg)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	switch (reg) {
279*4882a593Smuzhiyun 	case ADS1015_CFG_REG:
280*4882a593Smuzhiyun 	case ADS1015_LO_THRESH_REG:
281*4882a593Smuzhiyun 	case ADS1015_HI_THRESH_REG:
282*4882a593Smuzhiyun 		return true;
283*4882a593Smuzhiyun 	default:
284*4882a593Smuzhiyun 		return false;
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const struct regmap_config ads1015_regmap_config = {
289*4882a593Smuzhiyun 	.reg_bits = 8,
290*4882a593Smuzhiyun 	.val_bits = 16,
291*4882a593Smuzhiyun 	.max_register = ADS1015_HI_THRESH_REG,
292*4882a593Smuzhiyun 	.writeable_reg = ads1015_is_writeable_reg,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const struct iio_chan_spec ads1015_channels[] = {
296*4882a593Smuzhiyun 	ADS1015_V_DIFF_CHAN(0, 1, ADS1015_AIN0_AIN1),
297*4882a593Smuzhiyun 	ADS1015_V_DIFF_CHAN(0, 3, ADS1015_AIN0_AIN3),
298*4882a593Smuzhiyun 	ADS1015_V_DIFF_CHAN(1, 3, ADS1015_AIN1_AIN3),
299*4882a593Smuzhiyun 	ADS1015_V_DIFF_CHAN(2, 3, ADS1015_AIN2_AIN3),
300*4882a593Smuzhiyun 	ADS1015_V_CHAN(0, ADS1015_AIN0),
301*4882a593Smuzhiyun 	ADS1015_V_CHAN(1, ADS1015_AIN1),
302*4882a593Smuzhiyun 	ADS1015_V_CHAN(2, ADS1015_AIN2),
303*4882a593Smuzhiyun 	ADS1015_V_CHAN(3, ADS1015_AIN3),
304*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(ADS1015_TIMESTAMP),
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const struct iio_chan_spec ads1115_channels[] = {
308*4882a593Smuzhiyun 	ADS1115_V_DIFF_CHAN(0, 1, ADS1015_AIN0_AIN1),
309*4882a593Smuzhiyun 	ADS1115_V_DIFF_CHAN(0, 3, ADS1015_AIN0_AIN3),
310*4882a593Smuzhiyun 	ADS1115_V_DIFF_CHAN(1, 3, ADS1015_AIN1_AIN3),
311*4882a593Smuzhiyun 	ADS1115_V_DIFF_CHAN(2, 3, ADS1015_AIN2_AIN3),
312*4882a593Smuzhiyun 	ADS1115_V_CHAN(0, ADS1015_AIN0),
313*4882a593Smuzhiyun 	ADS1115_V_CHAN(1, ADS1015_AIN1),
314*4882a593Smuzhiyun 	ADS1115_V_CHAN(2, ADS1015_AIN2),
315*4882a593Smuzhiyun 	ADS1115_V_CHAN(3, ADS1015_AIN3),
316*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(ADS1015_TIMESTAMP),
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #ifdef CONFIG_PM
ads1015_set_power_state(struct ads1015_data * data,bool on)320*4882a593Smuzhiyun static int ads1015_set_power_state(struct ads1015_data *data, bool on)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	int ret;
323*4882a593Smuzhiyun 	struct device *dev = regmap_get_device(data->regmap);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (on) {
326*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(dev);
327*4882a593Smuzhiyun 		if (ret < 0)
328*4882a593Smuzhiyun 			pm_runtime_put_noidle(dev);
329*4882a593Smuzhiyun 	} else {
330*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(dev);
331*4882a593Smuzhiyun 		ret = pm_runtime_put_autosuspend(dev);
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #else /* !CONFIG_PM */
338*4882a593Smuzhiyun 
ads1015_set_power_state(struct ads1015_data * data,bool on)339*4882a593Smuzhiyun static int ads1015_set_power_state(struct ads1015_data *data, bool on)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #endif /* !CONFIG_PM */
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static
ads1015_get_adc_result(struct ads1015_data * data,int chan,int * val)347*4882a593Smuzhiyun int ads1015_get_adc_result(struct ads1015_data *data, int chan, int *val)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	int ret, pga, dr, dr_old, conv_time;
350*4882a593Smuzhiyun 	unsigned int old, mask, cfg;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (chan < 0 || chan >= ADS1015_CHANNELS)
353*4882a593Smuzhiyun 		return -EINVAL;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	ret = regmap_read(data->regmap, ADS1015_CFG_REG, &old);
356*4882a593Smuzhiyun 	if (ret)
357*4882a593Smuzhiyun 		return ret;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	pga = data->channel_data[chan].pga;
360*4882a593Smuzhiyun 	dr = data->channel_data[chan].data_rate;
361*4882a593Smuzhiyun 	mask = ADS1015_CFG_MUX_MASK | ADS1015_CFG_PGA_MASK |
362*4882a593Smuzhiyun 		ADS1015_CFG_DR_MASK;
363*4882a593Smuzhiyun 	cfg = chan << ADS1015_CFG_MUX_SHIFT | pga << ADS1015_CFG_PGA_SHIFT |
364*4882a593Smuzhiyun 		dr << ADS1015_CFG_DR_SHIFT;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (ads1015_event_channel_enabled(data)) {
367*4882a593Smuzhiyun 		mask |= ADS1015_CFG_COMP_QUE_MASK | ADS1015_CFG_COMP_MODE_MASK;
368*4882a593Smuzhiyun 		cfg |= data->thresh_data[chan].comp_queue <<
369*4882a593Smuzhiyun 				ADS1015_CFG_COMP_QUE_SHIFT |
370*4882a593Smuzhiyun 			data->comp_mode <<
371*4882a593Smuzhiyun 				ADS1015_CFG_COMP_MODE_SHIFT;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	cfg = (old & ~mask) | (cfg & mask);
375*4882a593Smuzhiyun 	if (old != cfg) {
376*4882a593Smuzhiyun 		ret = regmap_write(data->regmap, ADS1015_CFG_REG, cfg);
377*4882a593Smuzhiyun 		if (ret)
378*4882a593Smuzhiyun 			return ret;
379*4882a593Smuzhiyun 		data->conv_invalid = true;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 	if (data->conv_invalid) {
382*4882a593Smuzhiyun 		dr_old = (old & ADS1015_CFG_DR_MASK) >> ADS1015_CFG_DR_SHIFT;
383*4882a593Smuzhiyun 		conv_time = DIV_ROUND_UP(USEC_PER_SEC, data->data_rate[dr_old]);
384*4882a593Smuzhiyun 		conv_time += DIV_ROUND_UP(USEC_PER_SEC, data->data_rate[dr]);
385*4882a593Smuzhiyun 		conv_time += conv_time / 10; /* 10% internal clock inaccuracy */
386*4882a593Smuzhiyun 		usleep_range(conv_time, conv_time + 1);
387*4882a593Smuzhiyun 		data->conv_invalid = false;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return regmap_read(data->regmap, ADS1015_CONV_REG, val);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
ads1015_trigger_handler(int irq,void * p)393*4882a593Smuzhiyun static irqreturn_t ads1015_trigger_handler(int irq, void *p)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct iio_poll_func *pf = p;
396*4882a593Smuzhiyun 	struct iio_dev *indio_dev = pf->indio_dev;
397*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
398*4882a593Smuzhiyun 	/* Ensure natural alignment of timestamp */
399*4882a593Smuzhiyun 	struct {
400*4882a593Smuzhiyun 		s16 chan;
401*4882a593Smuzhiyun 		s64 timestamp __aligned(8);
402*4882a593Smuzhiyun 	} scan;
403*4882a593Smuzhiyun 	int chan, ret, res;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	memset(&scan, 0, sizeof(scan));
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	mutex_lock(&data->lock);
408*4882a593Smuzhiyun 	chan = find_first_bit(indio_dev->active_scan_mask,
409*4882a593Smuzhiyun 			      indio_dev->masklength);
410*4882a593Smuzhiyun 	ret = ads1015_get_adc_result(data, chan, &res);
411*4882a593Smuzhiyun 	if (ret < 0) {
412*4882a593Smuzhiyun 		mutex_unlock(&data->lock);
413*4882a593Smuzhiyun 		goto err;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	scan.chan = res;
417*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	iio_push_to_buffers_with_timestamp(indio_dev, &scan,
420*4882a593Smuzhiyun 					   iio_get_time_ns(indio_dev));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun err:
423*4882a593Smuzhiyun 	iio_trigger_notify_done(indio_dev->trig);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return IRQ_HANDLED;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
ads1015_set_scale(struct ads1015_data * data,struct iio_chan_spec const * chan,int scale,int uscale)428*4882a593Smuzhiyun static int ads1015_set_scale(struct ads1015_data *data,
429*4882a593Smuzhiyun 			     struct iio_chan_spec const *chan,
430*4882a593Smuzhiyun 			     int scale, int uscale)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	int i;
433*4882a593Smuzhiyun 	int fullscale = div_s64((scale * 1000000LL + uscale) <<
434*4882a593Smuzhiyun 				(chan->scan_type.realbits - 1), 1000000);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ads1015_fullscale_range); i++) {
437*4882a593Smuzhiyun 		if (ads1015_fullscale_range[i] == fullscale) {
438*4882a593Smuzhiyun 			data->channel_data[chan->address].pga = i;
439*4882a593Smuzhiyun 			return 0;
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return -EINVAL;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
ads1015_set_data_rate(struct ads1015_data * data,int chan,int rate)446*4882a593Smuzhiyun static int ads1015_set_data_rate(struct ads1015_data *data, int chan, int rate)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	int i;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ads1015_data_rate); i++) {
451*4882a593Smuzhiyun 		if (data->data_rate[i] == rate) {
452*4882a593Smuzhiyun 			data->channel_data[chan].data_rate = i;
453*4882a593Smuzhiyun 			return 0;
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return -EINVAL;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
ads1015_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)460*4882a593Smuzhiyun static int ads1015_read_raw(struct iio_dev *indio_dev,
461*4882a593Smuzhiyun 			    struct iio_chan_spec const *chan, int *val,
462*4882a593Smuzhiyun 			    int *val2, long mask)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	int ret, idx;
465*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	mutex_lock(&data->lock);
468*4882a593Smuzhiyun 	switch (mask) {
469*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW: {
470*4882a593Smuzhiyun 		int shift = chan->scan_type.shift;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		ret = iio_device_claim_direct_mode(indio_dev);
473*4882a593Smuzhiyun 		if (ret)
474*4882a593Smuzhiyun 			break;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		if (ads1015_event_channel_enabled(data) &&
477*4882a593Smuzhiyun 				data->event_channel != chan->address) {
478*4882a593Smuzhiyun 			ret = -EBUSY;
479*4882a593Smuzhiyun 			goto release_direct;
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		ret = ads1015_set_power_state(data, true);
483*4882a593Smuzhiyun 		if (ret < 0)
484*4882a593Smuzhiyun 			goto release_direct;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 		ret = ads1015_get_adc_result(data, chan->address, val);
487*4882a593Smuzhiyun 		if (ret < 0) {
488*4882a593Smuzhiyun 			ads1015_set_power_state(data, false);
489*4882a593Smuzhiyun 			goto release_direct;
490*4882a593Smuzhiyun 		}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		*val = sign_extend32(*val >> shift, 15 - shift);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		ret = ads1015_set_power_state(data, false);
495*4882a593Smuzhiyun 		if (ret < 0)
496*4882a593Smuzhiyun 			goto release_direct;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
499*4882a593Smuzhiyun release_direct:
500*4882a593Smuzhiyun 		iio_device_release_direct_mode(indio_dev);
501*4882a593Smuzhiyun 		break;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
504*4882a593Smuzhiyun 		idx = data->channel_data[chan->address].pga;
505*4882a593Smuzhiyun 		*val = ads1015_fullscale_range[idx];
506*4882a593Smuzhiyun 		*val2 = chan->scan_type.realbits - 1;
507*4882a593Smuzhiyun 		ret = IIO_VAL_FRACTIONAL_LOG2;
508*4882a593Smuzhiyun 		break;
509*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
510*4882a593Smuzhiyun 		idx = data->channel_data[chan->address].data_rate;
511*4882a593Smuzhiyun 		*val = data->data_rate[idx];
512*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 	default:
515*4882a593Smuzhiyun 		ret = -EINVAL;
516*4882a593Smuzhiyun 		break;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return ret;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
ads1015_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)523*4882a593Smuzhiyun static int ads1015_write_raw(struct iio_dev *indio_dev,
524*4882a593Smuzhiyun 			     struct iio_chan_spec const *chan, int val,
525*4882a593Smuzhiyun 			     int val2, long mask)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
528*4882a593Smuzhiyun 	int ret;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	mutex_lock(&data->lock);
531*4882a593Smuzhiyun 	switch (mask) {
532*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
533*4882a593Smuzhiyun 		ret = ads1015_set_scale(data, chan, val, val2);
534*4882a593Smuzhiyun 		break;
535*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
536*4882a593Smuzhiyun 		ret = ads1015_set_data_rate(data, chan->address, val);
537*4882a593Smuzhiyun 		break;
538*4882a593Smuzhiyun 	default:
539*4882a593Smuzhiyun 		ret = -EINVAL;
540*4882a593Smuzhiyun 		break;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	return ret;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
ads1015_read_event(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int * val,int * val2)547*4882a593Smuzhiyun static int ads1015_read_event(struct iio_dev *indio_dev,
548*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
549*4882a593Smuzhiyun 	enum iio_event_direction dir, enum iio_event_info info, int *val,
550*4882a593Smuzhiyun 	int *val2)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
553*4882a593Smuzhiyun 	int ret;
554*4882a593Smuzhiyun 	unsigned int comp_queue;
555*4882a593Smuzhiyun 	int period;
556*4882a593Smuzhiyun 	int dr;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	mutex_lock(&data->lock);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	switch (info) {
561*4882a593Smuzhiyun 	case IIO_EV_INFO_VALUE:
562*4882a593Smuzhiyun 		*val = (dir == IIO_EV_DIR_RISING) ?
563*4882a593Smuzhiyun 			data->thresh_data[chan->address].high_thresh :
564*4882a593Smuzhiyun 			data->thresh_data[chan->address].low_thresh;
565*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 	case IIO_EV_INFO_PERIOD:
568*4882a593Smuzhiyun 		dr = data->channel_data[chan->address].data_rate;
569*4882a593Smuzhiyun 		comp_queue = data->thresh_data[chan->address].comp_queue;
570*4882a593Smuzhiyun 		period = ads1015_comp_queue[comp_queue] *
571*4882a593Smuzhiyun 			USEC_PER_SEC / data->data_rate[dr];
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		*val = period / USEC_PER_SEC;
574*4882a593Smuzhiyun 		*val2 = period % USEC_PER_SEC;
575*4882a593Smuzhiyun 		ret = IIO_VAL_INT_PLUS_MICRO;
576*4882a593Smuzhiyun 		break;
577*4882a593Smuzhiyun 	default:
578*4882a593Smuzhiyun 		ret = -EINVAL;
579*4882a593Smuzhiyun 		break;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return ret;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
ads1015_write_event(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int val,int val2)587*4882a593Smuzhiyun static int ads1015_write_event(struct iio_dev *indio_dev,
588*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
589*4882a593Smuzhiyun 	enum iio_event_direction dir, enum iio_event_info info, int val,
590*4882a593Smuzhiyun 	int val2)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
593*4882a593Smuzhiyun 	int realbits = chan->scan_type.realbits;
594*4882a593Smuzhiyun 	int ret = 0;
595*4882a593Smuzhiyun 	long long period;
596*4882a593Smuzhiyun 	int i;
597*4882a593Smuzhiyun 	int dr;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	mutex_lock(&data->lock);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	switch (info) {
602*4882a593Smuzhiyun 	case IIO_EV_INFO_VALUE:
603*4882a593Smuzhiyun 		if (val >= 1 << (realbits - 1) || val < -1 << (realbits - 1)) {
604*4882a593Smuzhiyun 			ret = -EINVAL;
605*4882a593Smuzhiyun 			break;
606*4882a593Smuzhiyun 		}
607*4882a593Smuzhiyun 		if (dir == IIO_EV_DIR_RISING)
608*4882a593Smuzhiyun 			data->thresh_data[chan->address].high_thresh = val;
609*4882a593Smuzhiyun 		else
610*4882a593Smuzhiyun 			data->thresh_data[chan->address].low_thresh = val;
611*4882a593Smuzhiyun 		break;
612*4882a593Smuzhiyun 	case IIO_EV_INFO_PERIOD:
613*4882a593Smuzhiyun 		dr = data->channel_data[chan->address].data_rate;
614*4882a593Smuzhiyun 		period = val * USEC_PER_SEC + val2;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ads1015_comp_queue) - 1; i++) {
617*4882a593Smuzhiyun 			if (period <= ads1015_comp_queue[i] *
618*4882a593Smuzhiyun 					USEC_PER_SEC / data->data_rate[dr])
619*4882a593Smuzhiyun 				break;
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 		data->thresh_data[chan->address].comp_queue = i;
622*4882a593Smuzhiyun 		break;
623*4882a593Smuzhiyun 	default:
624*4882a593Smuzhiyun 		ret = -EINVAL;
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return ret;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
ads1015_read_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir)633*4882a593Smuzhiyun static int ads1015_read_event_config(struct iio_dev *indio_dev,
634*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
635*4882a593Smuzhiyun 	enum iio_event_direction dir)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
638*4882a593Smuzhiyun 	int ret = 0;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	mutex_lock(&data->lock);
641*4882a593Smuzhiyun 	if (data->event_channel == chan->address) {
642*4882a593Smuzhiyun 		switch (dir) {
643*4882a593Smuzhiyun 		case IIO_EV_DIR_RISING:
644*4882a593Smuzhiyun 			ret = 1;
645*4882a593Smuzhiyun 			break;
646*4882a593Smuzhiyun 		case IIO_EV_DIR_EITHER:
647*4882a593Smuzhiyun 			ret = (data->comp_mode == ADS1015_CFG_COMP_MODE_WINDOW);
648*4882a593Smuzhiyun 			break;
649*4882a593Smuzhiyun 		default:
650*4882a593Smuzhiyun 			ret = -EINVAL;
651*4882a593Smuzhiyun 			break;
652*4882a593Smuzhiyun 		}
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return ret;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
ads1015_enable_event_config(struct ads1015_data * data,const struct iio_chan_spec * chan,int comp_mode)659*4882a593Smuzhiyun static int ads1015_enable_event_config(struct ads1015_data *data,
660*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int comp_mode)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	int low_thresh = data->thresh_data[chan->address].low_thresh;
663*4882a593Smuzhiyun 	int high_thresh = data->thresh_data[chan->address].high_thresh;
664*4882a593Smuzhiyun 	int ret;
665*4882a593Smuzhiyun 	unsigned int val;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (ads1015_event_channel_enabled(data)) {
668*4882a593Smuzhiyun 		if (data->event_channel != chan->address ||
669*4882a593Smuzhiyun 			(data->comp_mode == ADS1015_CFG_COMP_MODE_TRAD &&
670*4882a593Smuzhiyun 				comp_mode == ADS1015_CFG_COMP_MODE_WINDOW))
671*4882a593Smuzhiyun 			return -EBUSY;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		return 0;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (comp_mode == ADS1015_CFG_COMP_MODE_TRAD) {
677*4882a593Smuzhiyun 		low_thresh = max(-1 << (chan->scan_type.realbits - 1),
678*4882a593Smuzhiyun 				high_thresh - 1);
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 	ret = regmap_write(data->regmap, ADS1015_LO_THRESH_REG,
681*4882a593Smuzhiyun 			low_thresh << chan->scan_type.shift);
682*4882a593Smuzhiyun 	if (ret)
683*4882a593Smuzhiyun 		return ret;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	ret = regmap_write(data->regmap, ADS1015_HI_THRESH_REG,
686*4882a593Smuzhiyun 			high_thresh << chan->scan_type.shift);
687*4882a593Smuzhiyun 	if (ret)
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	ret = ads1015_set_power_state(data, true);
691*4882a593Smuzhiyun 	if (ret < 0)
692*4882a593Smuzhiyun 		return ret;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	ads1015_event_channel_enable(data, chan->address, comp_mode);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	ret = ads1015_get_adc_result(data, chan->address, &val);
697*4882a593Smuzhiyun 	if (ret) {
698*4882a593Smuzhiyun 		ads1015_event_channel_disable(data, chan->address);
699*4882a593Smuzhiyun 		ads1015_set_power_state(data, false);
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return ret;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
ads1015_disable_event_config(struct ads1015_data * data,const struct iio_chan_spec * chan,int comp_mode)705*4882a593Smuzhiyun static int ads1015_disable_event_config(struct ads1015_data *data,
706*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, int comp_mode)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	int ret;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (!ads1015_event_channel_enabled(data))
711*4882a593Smuzhiyun 		return 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (data->event_channel != chan->address)
714*4882a593Smuzhiyun 		return 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (data->comp_mode == ADS1015_CFG_COMP_MODE_TRAD &&
717*4882a593Smuzhiyun 			comp_mode == ADS1015_CFG_COMP_MODE_WINDOW)
718*4882a593Smuzhiyun 		return 0;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	ret = regmap_update_bits(data->regmap, ADS1015_CFG_REG,
721*4882a593Smuzhiyun 				ADS1015_CFG_COMP_QUE_MASK,
722*4882a593Smuzhiyun 				ADS1015_CFG_COMP_DISABLE <<
723*4882a593Smuzhiyun 					ADS1015_CFG_COMP_QUE_SHIFT);
724*4882a593Smuzhiyun 	if (ret)
725*4882a593Smuzhiyun 		return ret;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	ads1015_event_channel_disable(data, chan->address);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	return ads1015_set_power_state(data, false);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
ads1015_write_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,int state)732*4882a593Smuzhiyun static int ads1015_write_event_config(struct iio_dev *indio_dev,
733*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
734*4882a593Smuzhiyun 	enum iio_event_direction dir, int state)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
737*4882a593Smuzhiyun 	int ret;
738*4882a593Smuzhiyun 	int comp_mode = (dir == IIO_EV_DIR_EITHER) ?
739*4882a593Smuzhiyun 		ADS1015_CFG_COMP_MODE_WINDOW : ADS1015_CFG_COMP_MODE_TRAD;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	mutex_lock(&data->lock);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* Prevent from enabling both buffer and event at a time */
744*4882a593Smuzhiyun 	ret = iio_device_claim_direct_mode(indio_dev);
745*4882a593Smuzhiyun 	if (ret) {
746*4882a593Smuzhiyun 		mutex_unlock(&data->lock);
747*4882a593Smuzhiyun 		return ret;
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (state)
751*4882a593Smuzhiyun 		ret = ads1015_enable_event_config(data, chan, comp_mode);
752*4882a593Smuzhiyun 	else
753*4882a593Smuzhiyun 		ret = ads1015_disable_event_config(data, chan, comp_mode);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	iio_device_release_direct_mode(indio_dev);
756*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
ads1015_event_handler(int irq,void * priv)761*4882a593Smuzhiyun static irqreturn_t ads1015_event_handler(int irq, void *priv)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	struct iio_dev *indio_dev = priv;
764*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
765*4882a593Smuzhiyun 	int val;
766*4882a593Smuzhiyun 	int ret;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* Clear the latched ALERT/RDY pin */
769*4882a593Smuzhiyun 	ret = regmap_read(data->regmap, ADS1015_CONV_REG, &val);
770*4882a593Smuzhiyun 	if (ret)
771*4882a593Smuzhiyun 		return IRQ_HANDLED;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (ads1015_event_channel_enabled(data)) {
774*4882a593Smuzhiyun 		enum iio_event_direction dir;
775*4882a593Smuzhiyun 		u64 code;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 		dir = data->comp_mode == ADS1015_CFG_COMP_MODE_TRAD ?
778*4882a593Smuzhiyun 					IIO_EV_DIR_RISING : IIO_EV_DIR_EITHER;
779*4882a593Smuzhiyun 		code = IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, data->event_channel,
780*4882a593Smuzhiyun 					IIO_EV_TYPE_THRESH, dir);
781*4882a593Smuzhiyun 		iio_push_event(indio_dev, code, iio_get_time_ns(indio_dev));
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return IRQ_HANDLED;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
ads1015_buffer_preenable(struct iio_dev * indio_dev)787*4882a593Smuzhiyun static int ads1015_buffer_preenable(struct iio_dev *indio_dev)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* Prevent from enabling both buffer and event at a time */
792*4882a593Smuzhiyun 	if (ads1015_event_channel_enabled(data))
793*4882a593Smuzhiyun 		return -EBUSY;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	return ads1015_set_power_state(iio_priv(indio_dev), true);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
ads1015_buffer_postdisable(struct iio_dev * indio_dev)798*4882a593Smuzhiyun static int ads1015_buffer_postdisable(struct iio_dev *indio_dev)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	return ads1015_set_power_state(iio_priv(indio_dev), false);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static const struct iio_buffer_setup_ops ads1015_buffer_setup_ops = {
804*4882a593Smuzhiyun 	.preenable	= ads1015_buffer_preenable,
805*4882a593Smuzhiyun 	.postdisable	= ads1015_buffer_postdisable,
806*4882a593Smuzhiyun 	.validate_scan_mask = &iio_validate_scan_mask_onehot,
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun static IIO_CONST_ATTR_NAMED(ads1015_scale_available, scale_available,
810*4882a593Smuzhiyun 	"3 2 1 0.5 0.25 0.125");
811*4882a593Smuzhiyun static IIO_CONST_ATTR_NAMED(ads1115_scale_available, scale_available,
812*4882a593Smuzhiyun 	"0.1875 0.125 0.0625 0.03125 0.015625 0.007813");
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun static IIO_CONST_ATTR_NAMED(ads1015_sampling_frequency_available,
815*4882a593Smuzhiyun 	sampling_frequency_available, "128 250 490 920 1600 2400 3300");
816*4882a593Smuzhiyun static IIO_CONST_ATTR_NAMED(ads1115_sampling_frequency_available,
817*4882a593Smuzhiyun 	sampling_frequency_available, "8 16 32 64 128 250 475 860");
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static struct attribute *ads1015_attributes[] = {
820*4882a593Smuzhiyun 	&iio_const_attr_ads1015_scale_available.dev_attr.attr,
821*4882a593Smuzhiyun 	&iio_const_attr_ads1015_sampling_frequency_available.dev_attr.attr,
822*4882a593Smuzhiyun 	NULL,
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun static const struct attribute_group ads1015_attribute_group = {
826*4882a593Smuzhiyun 	.attrs = ads1015_attributes,
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static struct attribute *ads1115_attributes[] = {
830*4882a593Smuzhiyun 	&iio_const_attr_ads1115_scale_available.dev_attr.attr,
831*4882a593Smuzhiyun 	&iio_const_attr_ads1115_sampling_frequency_available.dev_attr.attr,
832*4882a593Smuzhiyun 	NULL,
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun static const struct attribute_group ads1115_attribute_group = {
836*4882a593Smuzhiyun 	.attrs = ads1115_attributes,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static const struct iio_info ads1015_info = {
840*4882a593Smuzhiyun 	.read_raw	= ads1015_read_raw,
841*4882a593Smuzhiyun 	.write_raw	= ads1015_write_raw,
842*4882a593Smuzhiyun 	.read_event_value = ads1015_read_event,
843*4882a593Smuzhiyun 	.write_event_value = ads1015_write_event,
844*4882a593Smuzhiyun 	.read_event_config = ads1015_read_event_config,
845*4882a593Smuzhiyun 	.write_event_config = ads1015_write_event_config,
846*4882a593Smuzhiyun 	.attrs          = &ads1015_attribute_group,
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun static const struct iio_info ads1115_info = {
850*4882a593Smuzhiyun 	.read_raw	= ads1015_read_raw,
851*4882a593Smuzhiyun 	.write_raw	= ads1015_write_raw,
852*4882a593Smuzhiyun 	.read_event_value = ads1015_read_event,
853*4882a593Smuzhiyun 	.write_event_value = ads1015_write_event,
854*4882a593Smuzhiyun 	.read_event_config = ads1015_read_event_config,
855*4882a593Smuzhiyun 	.write_event_config = ads1015_write_event_config,
856*4882a593Smuzhiyun 	.attrs          = &ads1115_attribute_group,
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
ads1015_client_get_channels_config(struct i2c_client * client)859*4882a593Smuzhiyun static int ads1015_client_get_channels_config(struct i2c_client *client)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(client);
862*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
863*4882a593Smuzhiyun 	struct device *dev = &client->dev;
864*4882a593Smuzhiyun 	struct fwnode_handle *node;
865*4882a593Smuzhiyun 	int i = -1;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	device_for_each_child_node(dev, node) {
868*4882a593Smuzhiyun 		u32 pval;
869*4882a593Smuzhiyun 		unsigned int channel;
870*4882a593Smuzhiyun 		unsigned int pga = ADS1015_DEFAULT_PGA;
871*4882a593Smuzhiyun 		unsigned int data_rate = ADS1015_DEFAULT_DATA_RATE;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 		if (fwnode_property_read_u32(node, "reg", &pval)) {
874*4882a593Smuzhiyun 			dev_err(dev, "invalid reg on %pfw\n", node);
875*4882a593Smuzhiyun 			continue;
876*4882a593Smuzhiyun 		}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		channel = pval;
879*4882a593Smuzhiyun 		if (channel >= ADS1015_CHANNELS) {
880*4882a593Smuzhiyun 			dev_err(dev, "invalid channel index %d on %pfw\n",
881*4882a593Smuzhiyun 				channel, node);
882*4882a593Smuzhiyun 			continue;
883*4882a593Smuzhiyun 		}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		if (!fwnode_property_read_u32(node, "ti,gain", &pval)) {
886*4882a593Smuzhiyun 			pga = pval;
887*4882a593Smuzhiyun 			if (pga > 6) {
888*4882a593Smuzhiyun 				dev_err(dev, "invalid gain on %pfw\n", node);
889*4882a593Smuzhiyun 				fwnode_handle_put(node);
890*4882a593Smuzhiyun 				return -EINVAL;
891*4882a593Smuzhiyun 			}
892*4882a593Smuzhiyun 		}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 		if (!fwnode_property_read_u32(node, "ti,datarate", &pval)) {
895*4882a593Smuzhiyun 			data_rate = pval;
896*4882a593Smuzhiyun 			if (data_rate > 7) {
897*4882a593Smuzhiyun 				dev_err(dev, "invalid data_rate on %pfw\n", node);
898*4882a593Smuzhiyun 				fwnode_handle_put(node);
899*4882a593Smuzhiyun 				return -EINVAL;
900*4882a593Smuzhiyun 			}
901*4882a593Smuzhiyun 		}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 		data->channel_data[channel].pga = pga;
904*4882a593Smuzhiyun 		data->channel_data[channel].data_rate = data_rate;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 		i++;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	return i < 0 ? -EINVAL : 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
ads1015_get_channels_config(struct i2c_client * client)912*4882a593Smuzhiyun static void ads1015_get_channels_config(struct i2c_client *client)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	unsigned int k;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(client);
917*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	if (!ads1015_client_get_channels_config(client))
920*4882a593Smuzhiyun 		return;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* fallback on default configuration */
923*4882a593Smuzhiyun 	for (k = 0; k < ADS1015_CHANNELS; ++k) {
924*4882a593Smuzhiyun 		data->channel_data[k].pga = ADS1015_DEFAULT_PGA;
925*4882a593Smuzhiyun 		data->channel_data[k].data_rate = ADS1015_DEFAULT_DATA_RATE;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
ads1015_set_conv_mode(struct ads1015_data * data,int mode)929*4882a593Smuzhiyun static int ads1015_set_conv_mode(struct ads1015_data *data, int mode)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	return regmap_update_bits(data->regmap, ADS1015_CFG_REG,
932*4882a593Smuzhiyun 				  ADS1015_CFG_MOD_MASK,
933*4882a593Smuzhiyun 				  mode << ADS1015_CFG_MOD_SHIFT);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
ads1015_probe(struct i2c_client * client,const struct i2c_device_id * id)936*4882a593Smuzhiyun static int ads1015_probe(struct i2c_client *client,
937*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
940*4882a593Smuzhiyun 	struct ads1015_data *data;
941*4882a593Smuzhiyun 	int ret;
942*4882a593Smuzhiyun 	enum chip_ids chip;
943*4882a593Smuzhiyun 	int i;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*data));
946*4882a593Smuzhiyun 	if (!indio_dev)
947*4882a593Smuzhiyun 		return -ENOMEM;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	data = iio_priv(indio_dev);
950*4882a593Smuzhiyun 	i2c_set_clientdata(client, indio_dev);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	mutex_init(&data->lock);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	indio_dev->name = ADS1015_DRV_NAME;
955*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	chip = (enum chip_ids)device_get_match_data(&client->dev);
958*4882a593Smuzhiyun 	if (chip == ADSXXXX)
959*4882a593Smuzhiyun 		chip = id->driver_data;
960*4882a593Smuzhiyun 	switch (chip) {
961*4882a593Smuzhiyun 	case ADS1015:
962*4882a593Smuzhiyun 		indio_dev->channels = ads1015_channels;
963*4882a593Smuzhiyun 		indio_dev->num_channels = ARRAY_SIZE(ads1015_channels);
964*4882a593Smuzhiyun 		indio_dev->info = &ads1015_info;
965*4882a593Smuzhiyun 		data->data_rate = (unsigned int *) &ads1015_data_rate;
966*4882a593Smuzhiyun 		break;
967*4882a593Smuzhiyun 	case ADS1115:
968*4882a593Smuzhiyun 		indio_dev->channels = ads1115_channels;
969*4882a593Smuzhiyun 		indio_dev->num_channels = ARRAY_SIZE(ads1115_channels);
970*4882a593Smuzhiyun 		indio_dev->info = &ads1115_info;
971*4882a593Smuzhiyun 		data->data_rate = (unsigned int *) &ads1115_data_rate;
972*4882a593Smuzhiyun 		break;
973*4882a593Smuzhiyun 	default:
974*4882a593Smuzhiyun 		dev_err(&client->dev, "Unknown chip %d\n", chip);
975*4882a593Smuzhiyun 		return -EINVAL;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	data->event_channel = ADS1015_CHANNELS;
979*4882a593Smuzhiyun 	/*
980*4882a593Smuzhiyun 	 * Set default lower and upper threshold to min and max value
981*4882a593Smuzhiyun 	 * respectively.
982*4882a593Smuzhiyun 	 */
983*4882a593Smuzhiyun 	for (i = 0; i < ADS1015_CHANNELS; i++) {
984*4882a593Smuzhiyun 		int realbits = indio_dev->channels[i].scan_type.realbits;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		data->thresh_data[i].low_thresh = -1 << (realbits - 1);
987*4882a593Smuzhiyun 		data->thresh_data[i].high_thresh = (1 << (realbits - 1)) - 1;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/* we need to keep this ABI the same as used by hwmon ADS1015 driver */
991*4882a593Smuzhiyun 	ads1015_get_channels_config(client);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	data->regmap = devm_regmap_init_i2c(client, &ads1015_regmap_config);
994*4882a593Smuzhiyun 	if (IS_ERR(data->regmap)) {
995*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to allocate register map\n");
996*4882a593Smuzhiyun 		return PTR_ERR(data->regmap);
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	ret = devm_iio_triggered_buffer_setup(&client->dev, indio_dev, NULL,
1000*4882a593Smuzhiyun 					      ads1015_trigger_handler,
1001*4882a593Smuzhiyun 					      &ads1015_buffer_setup_ops);
1002*4882a593Smuzhiyun 	if (ret < 0) {
1003*4882a593Smuzhiyun 		dev_err(&client->dev, "iio triggered buffer setup failed\n");
1004*4882a593Smuzhiyun 		return ret;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (client->irq) {
1008*4882a593Smuzhiyun 		unsigned long irq_trig =
1009*4882a593Smuzhiyun 			irqd_get_trigger_type(irq_get_irq_data(client->irq));
1010*4882a593Smuzhiyun 		unsigned int cfg_comp_mask = ADS1015_CFG_COMP_QUE_MASK |
1011*4882a593Smuzhiyun 			ADS1015_CFG_COMP_LAT_MASK | ADS1015_CFG_COMP_POL_MASK;
1012*4882a593Smuzhiyun 		unsigned int cfg_comp =
1013*4882a593Smuzhiyun 			ADS1015_CFG_COMP_DISABLE << ADS1015_CFG_COMP_QUE_SHIFT |
1014*4882a593Smuzhiyun 			1 << ADS1015_CFG_COMP_LAT_SHIFT;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		switch (irq_trig) {
1017*4882a593Smuzhiyun 		case IRQF_TRIGGER_LOW:
1018*4882a593Smuzhiyun 			cfg_comp |= ADS1015_CFG_COMP_POL_LOW <<
1019*4882a593Smuzhiyun 					ADS1015_CFG_COMP_POL_SHIFT;
1020*4882a593Smuzhiyun 			break;
1021*4882a593Smuzhiyun 		case IRQF_TRIGGER_HIGH:
1022*4882a593Smuzhiyun 			cfg_comp |= ADS1015_CFG_COMP_POL_HIGH <<
1023*4882a593Smuzhiyun 					ADS1015_CFG_COMP_POL_SHIFT;
1024*4882a593Smuzhiyun 			break;
1025*4882a593Smuzhiyun 		default:
1026*4882a593Smuzhiyun 			return -EINVAL;
1027*4882a593Smuzhiyun 		}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 		ret = regmap_update_bits(data->regmap, ADS1015_CFG_REG,
1030*4882a593Smuzhiyun 					cfg_comp_mask, cfg_comp);
1031*4882a593Smuzhiyun 		if (ret)
1032*4882a593Smuzhiyun 			return ret;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&client->dev, client->irq,
1035*4882a593Smuzhiyun 						NULL, ads1015_event_handler,
1036*4882a593Smuzhiyun 						irq_trig | IRQF_ONESHOT,
1037*4882a593Smuzhiyun 						client->name, indio_dev);
1038*4882a593Smuzhiyun 		if (ret)
1039*4882a593Smuzhiyun 			return ret;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	ret = ads1015_set_conv_mode(data, ADS1015_CONTINUOUS);
1043*4882a593Smuzhiyun 	if (ret)
1044*4882a593Smuzhiyun 		return ret;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	data->conv_invalid = true;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	ret = pm_runtime_set_active(&client->dev);
1049*4882a593Smuzhiyun 	if (ret)
1050*4882a593Smuzhiyun 		return ret;
1051*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&client->dev, ADS1015_SLEEP_DELAY_MS);
1052*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&client->dev);
1053*4882a593Smuzhiyun 	pm_runtime_enable(&client->dev);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
1056*4882a593Smuzhiyun 	if (ret < 0) {
1057*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to register IIO device\n");
1058*4882a593Smuzhiyun 		return ret;
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	return 0;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
ads1015_remove(struct i2c_client * client)1064*4882a593Smuzhiyun static int ads1015_remove(struct i2c_client *client)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(client);
1067*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
1072*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
1073*4882a593Smuzhiyun 	pm_runtime_put_noidle(&client->dev);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	/* power down single shot mode */
1076*4882a593Smuzhiyun 	return ads1015_set_conv_mode(data, ADS1015_SINGLESHOT);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun #ifdef CONFIG_PM
ads1015_runtime_suspend(struct device * dev)1080*4882a593Smuzhiyun static int ads1015_runtime_suspend(struct device *dev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1083*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	return ads1015_set_conv_mode(data, ADS1015_SINGLESHOT);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
ads1015_runtime_resume(struct device * dev)1088*4882a593Smuzhiyun static int ads1015_runtime_resume(struct device *dev)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1091*4882a593Smuzhiyun 	struct ads1015_data *data = iio_priv(indio_dev);
1092*4882a593Smuzhiyun 	int ret;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	ret = ads1015_set_conv_mode(data, ADS1015_CONTINUOUS);
1095*4882a593Smuzhiyun 	if (!ret)
1096*4882a593Smuzhiyun 		data->conv_invalid = true;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	return ret;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun #endif
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun static const struct dev_pm_ops ads1015_pm_ops = {
1103*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(ads1015_runtime_suspend,
1104*4882a593Smuzhiyun 			   ads1015_runtime_resume, NULL)
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun static const struct i2c_device_id ads1015_id[] = {
1108*4882a593Smuzhiyun 	{"ads1015", ADS1015},
1109*4882a593Smuzhiyun 	{"ads1115", ADS1115},
1110*4882a593Smuzhiyun 	{}
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ads1015_id);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun static const struct of_device_id ads1015_of_match[] = {
1115*4882a593Smuzhiyun 	{
1116*4882a593Smuzhiyun 		.compatible = "ti,ads1015",
1117*4882a593Smuzhiyun 		.data = (void *)ADS1015
1118*4882a593Smuzhiyun 	},
1119*4882a593Smuzhiyun 	{
1120*4882a593Smuzhiyun 		.compatible = "ti,ads1115",
1121*4882a593Smuzhiyun 		.data = (void *)ADS1115
1122*4882a593Smuzhiyun 	},
1123*4882a593Smuzhiyun 	{}
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ads1015_of_match);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun static struct i2c_driver ads1015_driver = {
1128*4882a593Smuzhiyun 	.driver = {
1129*4882a593Smuzhiyun 		.name = ADS1015_DRV_NAME,
1130*4882a593Smuzhiyun 		.of_match_table = ads1015_of_match,
1131*4882a593Smuzhiyun 		.pm = &ads1015_pm_ops,
1132*4882a593Smuzhiyun 	},
1133*4882a593Smuzhiyun 	.probe		= ads1015_probe,
1134*4882a593Smuzhiyun 	.remove		= ads1015_remove,
1135*4882a593Smuzhiyun 	.id_table	= ads1015_id,
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun module_i2c_driver(ads1015_driver);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun MODULE_AUTHOR("Daniel Baluta <daniel.baluta@intel.com>");
1141*4882a593Smuzhiyun MODULE_DESCRIPTION("Texas Instruments ADS1015 ADC driver");
1142*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1143