1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ADC12130/ADC12132/ADC12138 12-bit plus sign ADC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 Akinobu Mita <akinobu.mita@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Datasheet: http://www.ti.com/lit/ds/symlink/adc12138.pdf
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/completion.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun #include <linux/iio/iio.h>
16*4882a593Smuzhiyun #include <linux/iio/buffer.h>
17*4882a593Smuzhiyun #include <linux/iio/trigger.h>
18*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
19*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ADC12138_MODE_AUTO_CAL 0x08
23*4882a593Smuzhiyun #define ADC12138_MODE_READ_STATUS 0x0c
24*4882a593Smuzhiyun #define ADC12138_MODE_ACQUISITION_TIME_6 0x0e
25*4882a593Smuzhiyun #define ADC12138_MODE_ACQUISITION_TIME_10 0x4e
26*4882a593Smuzhiyun #define ADC12138_MODE_ACQUISITION_TIME_18 0x8e
27*4882a593Smuzhiyun #define ADC12138_MODE_ACQUISITION_TIME_34 0xce
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define ADC12138_STATUS_CAL BIT(6)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun adc12130,
33*4882a593Smuzhiyun adc12132,
34*4882a593Smuzhiyun adc12138,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct adc12138 {
38*4882a593Smuzhiyun struct spi_device *spi;
39*4882a593Smuzhiyun unsigned int id;
40*4882a593Smuzhiyun /* conversion clock */
41*4882a593Smuzhiyun struct clk *cclk;
42*4882a593Smuzhiyun /* positive analog voltage reference */
43*4882a593Smuzhiyun struct regulator *vref_p;
44*4882a593Smuzhiyun /* negative analog voltage reference */
45*4882a593Smuzhiyun struct regulator *vref_n;
46*4882a593Smuzhiyun struct mutex lock;
47*4882a593Smuzhiyun struct completion complete;
48*4882a593Smuzhiyun /* The number of cclk periods for the S/H's acquisition time */
49*4882a593Smuzhiyun unsigned int acquisition_time;
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * Maximum size needed: 16x 2 bytes ADC data + 8 bytes timestamp.
52*4882a593Smuzhiyun * Less may be need if not all channels are enabled, as long as
53*4882a593Smuzhiyun * the 8 byte alignment of the timestamp is maintained.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun __be16 data[20] __aligned(8);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun u8 tx_buf[2] ____cacheline_aligned;
58*4882a593Smuzhiyun u8 rx_buf[2];
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define ADC12138_VOLTAGE_CHANNEL(chan) \
62*4882a593Smuzhiyun { \
63*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
64*4882a593Smuzhiyun .indexed = 1, \
65*4882a593Smuzhiyun .channel = chan, \
66*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
67*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) \
68*4882a593Smuzhiyun | BIT(IIO_CHAN_INFO_OFFSET), \
69*4882a593Smuzhiyun .scan_index = chan, \
70*4882a593Smuzhiyun .scan_type = { \
71*4882a593Smuzhiyun .sign = 's', \
72*4882a593Smuzhiyun .realbits = 13, \
73*4882a593Smuzhiyun .storagebits = 16, \
74*4882a593Smuzhiyun .shift = 3, \
75*4882a593Smuzhiyun .endianness = IIO_BE, \
76*4882a593Smuzhiyun }, \
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define ADC12138_VOLTAGE_CHANNEL_DIFF(chan1, chan2, si) \
80*4882a593Smuzhiyun { \
81*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
82*4882a593Smuzhiyun .indexed = 1, \
83*4882a593Smuzhiyun .channel = (chan1), \
84*4882a593Smuzhiyun .channel2 = (chan2), \
85*4882a593Smuzhiyun .differential = 1, \
86*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
87*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) \
88*4882a593Smuzhiyun | BIT(IIO_CHAN_INFO_OFFSET), \
89*4882a593Smuzhiyun .scan_index = si, \
90*4882a593Smuzhiyun .scan_type = { \
91*4882a593Smuzhiyun .sign = 's', \
92*4882a593Smuzhiyun .realbits = 13, \
93*4882a593Smuzhiyun .storagebits = 16, \
94*4882a593Smuzhiyun .shift = 3, \
95*4882a593Smuzhiyun .endianness = IIO_BE, \
96*4882a593Smuzhiyun }, \
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct iio_chan_spec adc12132_channels[] = {
100*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(0),
101*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(1),
102*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(0, 1, 2),
103*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(1, 0, 3),
104*4882a593Smuzhiyun IIO_CHAN_SOFT_TIMESTAMP(4),
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static const struct iio_chan_spec adc12138_channels[] = {
108*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(0),
109*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(1),
110*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(2),
111*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(3),
112*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(4),
113*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(5),
114*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(6),
115*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL(7),
116*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(0, 1, 8),
117*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(1, 0, 9),
118*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(2, 3, 10),
119*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(3, 2, 11),
120*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(4, 5, 12),
121*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(5, 4, 13),
122*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(6, 7, 14),
123*4882a593Smuzhiyun ADC12138_VOLTAGE_CHANNEL_DIFF(7, 6, 15),
124*4882a593Smuzhiyun IIO_CHAN_SOFT_TIMESTAMP(16),
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
adc12138_mode_programming(struct adc12138 * adc,u8 mode,void * rx_buf,int len)127*4882a593Smuzhiyun static int adc12138_mode_programming(struct adc12138 *adc, u8 mode,
128*4882a593Smuzhiyun void *rx_buf, int len)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct spi_transfer xfer = {
131*4882a593Smuzhiyun .tx_buf = adc->tx_buf,
132*4882a593Smuzhiyun .rx_buf = adc->rx_buf,
133*4882a593Smuzhiyun .len = len,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun int ret;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Skip unused bits for ADC12130 and ADC12132 */
138*4882a593Smuzhiyun if (adc->id != adc12138)
139*4882a593Smuzhiyun mode = (mode & 0xc0) | ((mode & 0x0f) << 2);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun adc->tx_buf[0] = mode;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun ret = spi_sync_transfer(adc->spi, &xfer, 1);
144*4882a593Smuzhiyun if (ret)
145*4882a593Smuzhiyun return ret;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun memcpy(rx_buf, adc->rx_buf, len);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
adc12138_read_status(struct adc12138 * adc)152*4882a593Smuzhiyun static int adc12138_read_status(struct adc12138 *adc)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u8 rx_buf[2];
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = adc12138_mode_programming(adc, ADC12138_MODE_READ_STATUS,
158*4882a593Smuzhiyun rx_buf, 2);
159*4882a593Smuzhiyun if (ret)
160*4882a593Smuzhiyun return ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return (rx_buf[0] << 1) | (rx_buf[1] >> 7);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
__adc12138_start_conv(struct adc12138 * adc,struct iio_chan_spec const * channel,void * data,int len)165*4882a593Smuzhiyun static int __adc12138_start_conv(struct adc12138 *adc,
166*4882a593Smuzhiyun struct iio_chan_spec const *channel,
167*4882a593Smuzhiyun void *data, int len)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun static const u8 ch_to_mux[] = { 0, 4, 1, 5, 2, 6, 3, 7 };
171*4882a593Smuzhiyun u8 mode = (ch_to_mux[channel->channel] << 4) |
172*4882a593Smuzhiyun (channel->differential ? 0 : 0x80);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return adc12138_mode_programming(adc, mode, data, len);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
adc12138_start_conv(struct adc12138 * adc,struct iio_chan_spec const * channel)177*4882a593Smuzhiyun static int adc12138_start_conv(struct adc12138 *adc,
178*4882a593Smuzhiyun struct iio_chan_spec const *channel)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun u8 trash;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return __adc12138_start_conv(adc, channel, &trash, 1);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
adc12138_start_and_read_conv(struct adc12138 * adc,struct iio_chan_spec const * channel,__be16 * data)185*4882a593Smuzhiyun static int adc12138_start_and_read_conv(struct adc12138 *adc,
186*4882a593Smuzhiyun struct iio_chan_spec const *channel,
187*4882a593Smuzhiyun __be16 *data)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return __adc12138_start_conv(adc, channel, data, 2);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
adc12138_read_conv_data(struct adc12138 * adc,__be16 * value)192*4882a593Smuzhiyun static int adc12138_read_conv_data(struct adc12138 *adc, __be16 *value)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun /* Issue a read status instruction and read previous conversion data */
195*4882a593Smuzhiyun return adc12138_mode_programming(adc, ADC12138_MODE_READ_STATUS,
196*4882a593Smuzhiyun value, sizeof(*value));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
adc12138_wait_eoc(struct adc12138 * adc,unsigned long timeout)199*4882a593Smuzhiyun static int adc12138_wait_eoc(struct adc12138 *adc, unsigned long timeout)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun if (!wait_for_completion_timeout(&adc->complete, timeout))
202*4882a593Smuzhiyun return -ETIMEDOUT;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
adc12138_adc_conversion(struct adc12138 * adc,struct iio_chan_spec const * channel,__be16 * value)207*4882a593Smuzhiyun static int adc12138_adc_conversion(struct adc12138 *adc,
208*4882a593Smuzhiyun struct iio_chan_spec const *channel,
209*4882a593Smuzhiyun __be16 *value)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun int ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun reinit_completion(&adc->complete);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = adc12138_start_conv(adc, channel);
216*4882a593Smuzhiyun if (ret)
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = adc12138_wait_eoc(adc, msecs_to_jiffies(100));
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return adc12138_read_conv_data(adc, value);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
adc12138_read_raw(struct iio_dev * iio,struct iio_chan_spec const * channel,int * value,int * shift,long mask)226*4882a593Smuzhiyun static int adc12138_read_raw(struct iio_dev *iio,
227*4882a593Smuzhiyun struct iio_chan_spec const *channel, int *value,
228*4882a593Smuzhiyun int *shift, long mask)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct adc12138 *adc = iio_priv(iio);
231*4882a593Smuzhiyun int ret;
232*4882a593Smuzhiyun __be16 data;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun switch (mask) {
235*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
236*4882a593Smuzhiyun mutex_lock(&adc->lock);
237*4882a593Smuzhiyun ret = adc12138_adc_conversion(adc, channel, &data);
238*4882a593Smuzhiyun mutex_unlock(&adc->lock);
239*4882a593Smuzhiyun if (ret)
240*4882a593Smuzhiyun return ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun *value = sign_extend32(be16_to_cpu(data) >> 3, 12);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return IIO_VAL_INT;
245*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
246*4882a593Smuzhiyun ret = regulator_get_voltage(adc->vref_p);
247*4882a593Smuzhiyun if (ret < 0)
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun *value = ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (!IS_ERR(adc->vref_n)) {
252*4882a593Smuzhiyun ret = regulator_get_voltage(adc->vref_n);
253*4882a593Smuzhiyun if (ret < 0)
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun *value -= ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* convert regulator output voltage to mV */
259*4882a593Smuzhiyun *value /= 1000;
260*4882a593Smuzhiyun *shift = channel->scan_type.realbits - 1;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
263*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
264*4882a593Smuzhiyun if (!IS_ERR(adc->vref_n)) {
265*4882a593Smuzhiyun *value = regulator_get_voltage(adc->vref_n);
266*4882a593Smuzhiyun if (*value < 0)
267*4882a593Smuzhiyun return *value;
268*4882a593Smuzhiyun } else {
269*4882a593Smuzhiyun *value = 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* convert regulator output voltage to mV */
273*4882a593Smuzhiyun *value /= 1000;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return IIO_VAL_INT;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return -EINVAL;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const struct iio_info adc12138_info = {
282*4882a593Smuzhiyun .read_raw = adc12138_read_raw,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
adc12138_init(struct adc12138 * adc)285*4882a593Smuzhiyun static int adc12138_init(struct adc12138 *adc)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun int ret;
288*4882a593Smuzhiyun int status;
289*4882a593Smuzhiyun u8 mode;
290*4882a593Smuzhiyun u8 trash;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun reinit_completion(&adc->complete);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun ret = adc12138_mode_programming(adc, ADC12138_MODE_AUTO_CAL, &trash, 1);
295*4882a593Smuzhiyun if (ret)
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* data output at this time has no significance */
299*4882a593Smuzhiyun status = adc12138_read_status(adc);
300*4882a593Smuzhiyun if (status < 0)
301*4882a593Smuzhiyun return status;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun adc12138_wait_eoc(adc, msecs_to_jiffies(100));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun status = adc12138_read_status(adc);
306*4882a593Smuzhiyun if (status & ADC12138_STATUS_CAL) {
307*4882a593Smuzhiyun dev_warn(&adc->spi->dev,
308*4882a593Smuzhiyun "Auto Cal sequence is still in progress: %#x\n",
309*4882a593Smuzhiyun status);
310*4882a593Smuzhiyun return -EIO;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun switch (adc->acquisition_time) {
314*4882a593Smuzhiyun case 6:
315*4882a593Smuzhiyun mode = ADC12138_MODE_ACQUISITION_TIME_6;
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun case 10:
318*4882a593Smuzhiyun mode = ADC12138_MODE_ACQUISITION_TIME_10;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case 18:
321*4882a593Smuzhiyun mode = ADC12138_MODE_ACQUISITION_TIME_18;
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun case 34:
324*4882a593Smuzhiyun mode = ADC12138_MODE_ACQUISITION_TIME_34;
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun default:
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return adc12138_mode_programming(adc, mode, &trash, 1);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
adc12138_trigger_handler(int irq,void * p)333*4882a593Smuzhiyun static irqreturn_t adc12138_trigger_handler(int irq, void *p)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct iio_poll_func *pf = p;
336*4882a593Smuzhiyun struct iio_dev *indio_dev = pf->indio_dev;
337*4882a593Smuzhiyun struct adc12138 *adc = iio_priv(indio_dev);
338*4882a593Smuzhiyun __be16 trash;
339*4882a593Smuzhiyun int ret;
340*4882a593Smuzhiyun int scan_index;
341*4882a593Smuzhiyun int i = 0;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun mutex_lock(&adc->lock);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun for_each_set_bit(scan_index, indio_dev->active_scan_mask,
346*4882a593Smuzhiyun indio_dev->masklength) {
347*4882a593Smuzhiyun const struct iio_chan_spec *scan_chan =
348*4882a593Smuzhiyun &indio_dev->channels[scan_index];
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun reinit_completion(&adc->complete);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret = adc12138_start_and_read_conv(adc, scan_chan,
353*4882a593Smuzhiyun i ? &adc->data[i - 1] : &trash);
354*4882a593Smuzhiyun if (ret) {
355*4882a593Smuzhiyun dev_warn(&adc->spi->dev,
356*4882a593Smuzhiyun "failed to start conversion\n");
357*4882a593Smuzhiyun goto out;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun ret = adc12138_wait_eoc(adc, msecs_to_jiffies(100));
361*4882a593Smuzhiyun if (ret) {
362*4882a593Smuzhiyun dev_warn(&adc->spi->dev, "wait eoc timeout\n");
363*4882a593Smuzhiyun goto out;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun i++;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (i) {
370*4882a593Smuzhiyun ret = adc12138_read_conv_data(adc, &adc->data[i - 1]);
371*4882a593Smuzhiyun if (ret) {
372*4882a593Smuzhiyun dev_warn(&adc->spi->dev,
373*4882a593Smuzhiyun "failed to get conversion data\n");
374*4882a593Smuzhiyun goto out;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(indio_dev, adc->data,
379*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
380*4882a593Smuzhiyun out:
381*4882a593Smuzhiyun mutex_unlock(&adc->lock);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return IRQ_HANDLED;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
adc12138_eoc_handler(int irq,void * p)388*4882a593Smuzhiyun static irqreturn_t adc12138_eoc_handler(int irq, void *p)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct iio_dev *indio_dev = p;
391*4882a593Smuzhiyun struct adc12138 *adc = iio_priv(indio_dev);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun complete(&adc->complete);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return IRQ_HANDLED;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
adc12138_probe(struct spi_device * spi)398*4882a593Smuzhiyun static int adc12138_probe(struct spi_device *spi)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct iio_dev *indio_dev;
401*4882a593Smuzhiyun struct adc12138 *adc;
402*4882a593Smuzhiyun int ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*adc));
405*4882a593Smuzhiyun if (!indio_dev)
406*4882a593Smuzhiyun return -ENOMEM;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun adc = iio_priv(indio_dev);
409*4882a593Smuzhiyun adc->spi = spi;
410*4882a593Smuzhiyun adc->id = spi_get_device_id(spi)->driver_data;
411*4882a593Smuzhiyun mutex_init(&adc->lock);
412*4882a593Smuzhiyun init_completion(&adc->complete);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun indio_dev->name = spi_get_device_id(spi)->name;
415*4882a593Smuzhiyun indio_dev->info = &adc12138_info;
416*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun switch (adc->id) {
419*4882a593Smuzhiyun case adc12130:
420*4882a593Smuzhiyun case adc12132:
421*4882a593Smuzhiyun indio_dev->channels = adc12132_channels;
422*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(adc12132_channels);
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun case adc12138:
425*4882a593Smuzhiyun indio_dev->channels = adc12138_channels;
426*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(adc12138_channels);
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun default:
429*4882a593Smuzhiyun return -EINVAL;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = of_property_read_u32(spi->dev.of_node, "ti,acquisition-time",
433*4882a593Smuzhiyun &adc->acquisition_time);
434*4882a593Smuzhiyun if (ret)
435*4882a593Smuzhiyun adc->acquisition_time = 10;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun adc->cclk = devm_clk_get(&spi->dev, NULL);
438*4882a593Smuzhiyun if (IS_ERR(adc->cclk))
439*4882a593Smuzhiyun return PTR_ERR(adc->cclk);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun adc->vref_p = devm_regulator_get(&spi->dev, "vref-p");
442*4882a593Smuzhiyun if (IS_ERR(adc->vref_p))
443*4882a593Smuzhiyun return PTR_ERR(adc->vref_p);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun adc->vref_n = devm_regulator_get_optional(&spi->dev, "vref-n");
446*4882a593Smuzhiyun if (IS_ERR(adc->vref_n)) {
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * Assume vref_n is 0V if an optional regulator is not
449*4882a593Smuzhiyun * specified, otherwise return the error code.
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun ret = PTR_ERR(adc->vref_n);
452*4882a593Smuzhiyun if (ret != -ENODEV)
453*4882a593Smuzhiyun return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = devm_request_irq(&spi->dev, spi->irq, adc12138_eoc_handler,
457*4882a593Smuzhiyun IRQF_TRIGGER_RISING, indio_dev->name, indio_dev);
458*4882a593Smuzhiyun if (ret)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ret = clk_prepare_enable(adc->cclk);
462*4882a593Smuzhiyun if (ret)
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun ret = regulator_enable(adc->vref_p);
466*4882a593Smuzhiyun if (ret)
467*4882a593Smuzhiyun goto err_clk_disable;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (!IS_ERR(adc->vref_n)) {
470*4882a593Smuzhiyun ret = regulator_enable(adc->vref_n);
471*4882a593Smuzhiyun if (ret)
472*4882a593Smuzhiyun goto err_vref_p_disable;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ret = adc12138_init(adc);
476*4882a593Smuzhiyun if (ret)
477*4882a593Smuzhiyun goto err_vref_n_disable;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun spi_set_drvdata(spi, indio_dev);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ret = iio_triggered_buffer_setup(indio_dev, NULL,
482*4882a593Smuzhiyun adc12138_trigger_handler, NULL);
483*4882a593Smuzhiyun if (ret)
484*4882a593Smuzhiyun goto err_vref_n_disable;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
487*4882a593Smuzhiyun if (ret)
488*4882a593Smuzhiyun goto err_buffer_cleanup;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return 0;
491*4882a593Smuzhiyun err_buffer_cleanup:
492*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
493*4882a593Smuzhiyun err_vref_n_disable:
494*4882a593Smuzhiyun if (!IS_ERR(adc->vref_n))
495*4882a593Smuzhiyun regulator_disable(adc->vref_n);
496*4882a593Smuzhiyun err_vref_p_disable:
497*4882a593Smuzhiyun regulator_disable(adc->vref_p);
498*4882a593Smuzhiyun err_clk_disable:
499*4882a593Smuzhiyun clk_disable_unprepare(adc->cclk);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return ret;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
adc12138_remove(struct spi_device * spi)504*4882a593Smuzhiyun static int adc12138_remove(struct spi_device *spi)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct iio_dev *indio_dev = spi_get_drvdata(spi);
507*4882a593Smuzhiyun struct adc12138 *adc = iio_priv(indio_dev);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun iio_device_unregister(indio_dev);
510*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
511*4882a593Smuzhiyun if (!IS_ERR(adc->vref_n))
512*4882a593Smuzhiyun regulator_disable(adc->vref_n);
513*4882a593Smuzhiyun regulator_disable(adc->vref_p);
514*4882a593Smuzhiyun clk_disable_unprepare(adc->cclk);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun #ifdef CONFIG_OF
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const struct of_device_id adc12138_dt_ids[] = {
522*4882a593Smuzhiyun { .compatible = "ti,adc12130", },
523*4882a593Smuzhiyun { .compatible = "ti,adc12132", },
524*4882a593Smuzhiyun { .compatible = "ti,adc12138", },
525*4882a593Smuzhiyun {}
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adc12138_dt_ids);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun #endif
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const struct spi_device_id adc12138_id[] = {
532*4882a593Smuzhiyun { "adc12130", adc12130 },
533*4882a593Smuzhiyun { "adc12132", adc12132 },
534*4882a593Smuzhiyun { "adc12138", adc12138 },
535*4882a593Smuzhiyun {}
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, adc12138_id);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct spi_driver adc12138_driver = {
540*4882a593Smuzhiyun .driver = {
541*4882a593Smuzhiyun .name = "adc12138",
542*4882a593Smuzhiyun .of_match_table = of_match_ptr(adc12138_dt_ids),
543*4882a593Smuzhiyun },
544*4882a593Smuzhiyun .probe = adc12138_probe,
545*4882a593Smuzhiyun .remove = adc12138_remove,
546*4882a593Smuzhiyun .id_table = adc12138_id,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun module_spi_driver(adc12138_driver);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun MODULE_AUTHOR("Akinobu Mita <akinobu.mita@gmail.com>");
551*4882a593Smuzhiyun MODULE_DESCRIPTION("ADC12130/ADC12132/ADC12138 driver");
552*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
553