1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Rockchip Successive Approximation Register (SAR) A/D Converter
4*4882a593Smuzhiyun * Copyright (C) 2014 ROCKCHIP, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/completion.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/iio/buffer.h>
19*4882a593Smuzhiyun #include <linux/iio/iio.h>
20*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
21*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SARADC_DATA 0x00
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SARADC_STAS 0x04
26*4882a593Smuzhiyun #define SARADC_STAS_BUSY BIT(0)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define SARADC_CTRL 0x08
29*4882a593Smuzhiyun #define SARADC_CTRL_IRQ_STATUS BIT(6)
30*4882a593Smuzhiyun #define SARADC_CTRL_IRQ_ENABLE BIT(5)
31*4882a593Smuzhiyun #define SARADC_CTRL_POWER_CTRL BIT(3)
32*4882a593Smuzhiyun #define SARADC_CTRL_CHN_MASK 0x7
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SARADC_DLY_PU_SOC 0x0c
35*4882a593Smuzhiyun #define SARADC_DLY_PU_SOC_MASK 0x3f
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define SARADC_TIMEOUT msecs_to_jiffies(100)
38*4882a593Smuzhiyun #define SARADC_MAX_CHANNELS 8
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* v2 registers */
41*4882a593Smuzhiyun #define SARADC2_CONV_CON 0x0
42*4882a593Smuzhiyun #define SARADC_T_PD_SOC 0x4
43*4882a593Smuzhiyun #define SARADC_T_DAS_SOC 0xc
44*4882a593Smuzhiyun #define SARADC2_END_INT_EN 0x104
45*4882a593Smuzhiyun #define SARADC2_ST_CON 0x108
46*4882a593Smuzhiyun #define SARADC2_STATUS 0x10c
47*4882a593Smuzhiyun #define SARADC2_END_INT_ST 0x110
48*4882a593Smuzhiyun #define SARADC2_DATA_BASE 0x120
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SARADC2_EN_END_INT BIT(0)
51*4882a593Smuzhiyun #define SARADC2_START BIT(4)
52*4882a593Smuzhiyun #define SARADC2_SINGLE_MODE BIT(5)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct rockchip_saradc;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct rockchip_saradc_data {
57*4882a593Smuzhiyun const struct iio_chan_spec *channels;
58*4882a593Smuzhiyun int num_channels;
59*4882a593Smuzhiyun unsigned long clk_rate;
60*4882a593Smuzhiyun void (*start)(struct rockchip_saradc *info, int chn);
61*4882a593Smuzhiyun int (*read)(struct rockchip_saradc *info);
62*4882a593Smuzhiyun void (*power_down)(struct rockchip_saradc *info);
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct rockchip_saradc {
66*4882a593Smuzhiyun void __iomem *regs;
67*4882a593Smuzhiyun struct clk *pclk;
68*4882a593Smuzhiyun struct clk *clk;
69*4882a593Smuzhiyun struct completion completion;
70*4882a593Smuzhiyun struct regulator *vref;
71*4882a593Smuzhiyun int uv_vref;
72*4882a593Smuzhiyun struct reset_control *reset;
73*4882a593Smuzhiyun const struct rockchip_saradc_data *data;
74*4882a593Smuzhiyun u16 last_val;
75*4882a593Smuzhiyun const struct iio_chan_spec *last_chan;
76*4882a593Smuzhiyun struct notifier_block nb;
77*4882a593Smuzhiyun bool suspended;
78*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
79*4882a593Smuzhiyun bool test;
80*4882a593Smuzhiyun u32 chn;
81*4882a593Smuzhiyun spinlock_t lock;
82*4882a593Smuzhiyun struct workqueue_struct *wq;
83*4882a593Smuzhiyun struct delayed_work work;
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static void rockchip_saradc_reset_controller(struct reset_control *reset);
88*4882a593Smuzhiyun
rockchip_saradc_start_v1(struct rockchip_saradc * info,int chn)89*4882a593Smuzhiyun static void rockchip_saradc_start_v1(struct rockchip_saradc *info,
90*4882a593Smuzhiyun int chn)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun /* 8 clock periods as delay between power up and start cmd */
93*4882a593Smuzhiyun writel_relaxed(8, info->regs + SARADC_DLY_PU_SOC);
94*4882a593Smuzhiyun /* Select the channel to be used and trigger conversion */
95*4882a593Smuzhiyun writel(SARADC_CTRL_POWER_CTRL | (chn & SARADC_CTRL_CHN_MASK) |
96*4882a593Smuzhiyun SARADC_CTRL_IRQ_ENABLE, info->regs + SARADC_CTRL);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
rockchip_saradc_start_v2(struct rockchip_saradc * info,int chn)99*4882a593Smuzhiyun static void rockchip_saradc_start_v2(struct rockchip_saradc *info,
100*4882a593Smuzhiyun int chn)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun int val;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* If read other chn at anytime, then chn1 will error, assert
105*4882a593Smuzhiyun * controller as a workaround.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun if (info->reset)
108*4882a593Smuzhiyun rockchip_saradc_reset_controller(info->reset);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun writel_relaxed(0xc, info->regs + SARADC_T_DAS_SOC);
111*4882a593Smuzhiyun writel_relaxed(0x20, info->regs + SARADC_T_PD_SOC);
112*4882a593Smuzhiyun val = SARADC2_EN_END_INT << 16 | SARADC2_EN_END_INT;
113*4882a593Smuzhiyun writel_relaxed(val, info->regs + SARADC2_END_INT_EN);
114*4882a593Smuzhiyun val = SARADC2_START | SARADC2_SINGLE_MODE | chn;
115*4882a593Smuzhiyun writel(val << 16 | val, info->regs + SARADC2_CONV_CON);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
rockchip_saradc_start(struct rockchip_saradc * info,int chn)118*4882a593Smuzhiyun static void rockchip_saradc_start(struct rockchip_saradc *info,
119*4882a593Smuzhiyun int chn)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun info->data->start(info, chn);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
rockchip_saradc_read_v1(struct rockchip_saradc * info)124*4882a593Smuzhiyun static int rockchip_saradc_read_v1(struct rockchip_saradc *info)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return readl_relaxed(info->regs + SARADC_DATA);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
rockchip_saradc_read_v2(struct rockchip_saradc * info)129*4882a593Smuzhiyun static int rockchip_saradc_read_v2(struct rockchip_saradc *info)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int offset;
132*4882a593Smuzhiyun int channel;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Clear irq */
135*4882a593Smuzhiyun writel_relaxed(0x1, info->regs + SARADC2_END_INT_ST);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
138*4882a593Smuzhiyun channel = info->chn;
139*4882a593Smuzhiyun #else
140*4882a593Smuzhiyun channel = info->last_chan->channel;
141*4882a593Smuzhiyun #endif
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun offset = SARADC2_DATA_BASE + channel * 0x4;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return readl_relaxed(info->regs + offset);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
rockchip_saradc_read(struct rockchip_saradc * info)148*4882a593Smuzhiyun static int rockchip_saradc_read(struct rockchip_saradc *info)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return info->data->read(info);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
rockchip_saradc_power_down_v1(struct rockchip_saradc * info)153*4882a593Smuzhiyun static void rockchip_saradc_power_down_v1(struct rockchip_saradc *info)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun writel_relaxed(0, info->regs + SARADC_CTRL);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
rockchip_saradc_power_down(struct rockchip_saradc * info)158*4882a593Smuzhiyun static void rockchip_saradc_power_down(struct rockchip_saradc *info)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun if (info->data->power_down)
161*4882a593Smuzhiyun info->data->power_down(info);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
rockchip_saradc_conversion(struct rockchip_saradc * info,struct iio_chan_spec const * chan)164*4882a593Smuzhiyun static int rockchip_saradc_conversion(struct rockchip_saradc *info,
165*4882a593Smuzhiyun struct iio_chan_spec const *chan)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun reinit_completion(&info->completion);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* prevent isr get NULL last_chan */
170*4882a593Smuzhiyun info->last_chan = chan;
171*4882a593Smuzhiyun rockchip_saradc_start(info, chan->channel);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (!wait_for_completion_timeout(&info->completion, SARADC_TIMEOUT))
174*4882a593Smuzhiyun return -ETIMEDOUT;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
rockchip_saradc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)179*4882a593Smuzhiyun static int rockchip_saradc_read_raw(struct iio_dev *indio_dev,
180*4882a593Smuzhiyun struct iio_chan_spec const *chan,
181*4882a593Smuzhiyun int *val, int *val2, long mask)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct rockchip_saradc *info = iio_priv(indio_dev);
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
187*4882a593Smuzhiyun if (info->test)
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun #endif
190*4882a593Smuzhiyun switch (mask) {
191*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
192*4882a593Smuzhiyun mutex_lock(&indio_dev->mlock);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (info->suspended) {
195*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
196*4882a593Smuzhiyun return -EBUSY;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun ret = rockchip_saradc_conversion(info, chan);
200*4882a593Smuzhiyun if (ret) {
201*4882a593Smuzhiyun rockchip_saradc_power_down(info);
202*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun *val = info->last_val;
207*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
208*4882a593Smuzhiyun return IIO_VAL_INT;
209*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
210*4882a593Smuzhiyun /* It is a dummy regulator */
211*4882a593Smuzhiyun if (info->uv_vref < 0)
212*4882a593Smuzhiyun return info->uv_vref;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun *val = info->uv_vref / 1000;
215*4882a593Smuzhiyun *val2 = chan->scan_type.realbits;
216*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun return -EINVAL;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
rockchip_saradc_isr(int irq,void * dev_id)222*4882a593Smuzhiyun static irqreturn_t rockchip_saradc_isr(int irq, void *dev_id)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct rockchip_saradc *info = dev_id;
225*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
226*4882a593Smuzhiyun unsigned long flags;
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Read value */
230*4882a593Smuzhiyun info->last_val = rockchip_saradc_read(info);
231*4882a593Smuzhiyun #ifndef CONFIG_ROCKCHIP_SARADC_TEST_CHN
232*4882a593Smuzhiyun info->last_val &= GENMASK(info->last_chan->scan_type.realbits - 1, 0);
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun rockchip_saradc_power_down(info);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun complete(&info->completion);
238*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
239*4882a593Smuzhiyun spin_lock_irqsave(&info->lock, flags);
240*4882a593Smuzhiyun if (info->test) {
241*4882a593Smuzhiyun pr_info("chn[%d] val = %d\n", info->chn, info->last_val);
242*4882a593Smuzhiyun mod_delayed_work(info->wq, &info->work, msecs_to_jiffies(100));
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun spin_unlock_irqrestore(&info->lock, flags);
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun return IRQ_HANDLED;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static const struct iio_info rockchip_saradc_iio_info = {
250*4882a593Smuzhiyun .read_raw = rockchip_saradc_read_raw,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define SARADC_CHANNEL(_index, _id, _res) { \
254*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
255*4882a593Smuzhiyun .indexed = 1, \
256*4882a593Smuzhiyun .channel = _index, \
257*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
258*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
259*4882a593Smuzhiyun .datasheet_name = _id, \
260*4882a593Smuzhiyun .scan_index = _index, \
261*4882a593Smuzhiyun .scan_type = { \
262*4882a593Smuzhiyun .sign = 'u', \
263*4882a593Smuzhiyun .realbits = _res, \
264*4882a593Smuzhiyun .storagebits = 16, \
265*4882a593Smuzhiyun .endianness = IIO_CPU, \
266*4882a593Smuzhiyun }, \
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_saradc_iio_channels[] = {
270*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 10),
271*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 10),
272*4882a593Smuzhiyun SARADC_CHANNEL(2, "adc2", 10),
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const struct rockchip_saradc_data saradc_data = {
276*4882a593Smuzhiyun .channels = rockchip_saradc_iio_channels,
277*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_saradc_iio_channels),
278*4882a593Smuzhiyun .clk_rate = 1000000,
279*4882a593Smuzhiyun .start = rockchip_saradc_start_v1,
280*4882a593Smuzhiyun .read = rockchip_saradc_read_v1,
281*4882a593Smuzhiyun .power_down = rockchip_saradc_power_down_v1,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rk3066_tsadc_iio_channels[] = {
285*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 12),
286*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 12),
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3066_tsadc_data = {
290*4882a593Smuzhiyun .channels = rockchip_rk3066_tsadc_iio_channels,
291*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rk3066_tsadc_iio_channels),
292*4882a593Smuzhiyun .clk_rate = 50000,
293*4882a593Smuzhiyun .start = rockchip_saradc_start_v1,
294*4882a593Smuzhiyun .read = rockchip_saradc_read_v1,
295*4882a593Smuzhiyun .power_down = rockchip_saradc_power_down_v1,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rk3399_saradc_iio_channels[] = {
299*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 10),
300*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 10),
301*4882a593Smuzhiyun SARADC_CHANNEL(2, "adc2", 10),
302*4882a593Smuzhiyun SARADC_CHANNEL(3, "adc3", 10),
303*4882a593Smuzhiyun SARADC_CHANNEL(4, "adc4", 10),
304*4882a593Smuzhiyun SARADC_CHANNEL(5, "adc5", 10),
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3399_saradc_data = {
308*4882a593Smuzhiyun .channels = rockchip_rk3399_saradc_iio_channels,
309*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rk3399_saradc_iio_channels),
310*4882a593Smuzhiyun .clk_rate = 1000000,
311*4882a593Smuzhiyun .start = rockchip_saradc_start_v1,
312*4882a593Smuzhiyun .read = rockchip_saradc_read_v1,
313*4882a593Smuzhiyun .power_down = rockchip_saradc_power_down_v1,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rk3528_saradc_iio_channels[] = {
317*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 10),
318*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 10),
319*4882a593Smuzhiyun SARADC_CHANNEL(2, "adc2", 10),
320*4882a593Smuzhiyun SARADC_CHANNEL(3, "adc3", 10),
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3528_saradc_data = {
324*4882a593Smuzhiyun .channels = rockchip_rk3528_saradc_iio_channels,
325*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rk3528_saradc_iio_channels),
326*4882a593Smuzhiyun .clk_rate = 1000000,
327*4882a593Smuzhiyun .start = rockchip_saradc_start_v2,
328*4882a593Smuzhiyun .read = rockchip_saradc_read_v2,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rk3562_saradc_iio_channels[] = {
332*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 10),
333*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 10),
334*4882a593Smuzhiyun SARADC_CHANNEL(2, "adc2", 10),
335*4882a593Smuzhiyun SARADC_CHANNEL(3, "adc3", 10),
336*4882a593Smuzhiyun SARADC_CHANNEL(4, "adc4", 10),
337*4882a593Smuzhiyun SARADC_CHANNEL(5, "adc5", 10),
338*4882a593Smuzhiyun SARADC_CHANNEL(6, "adc6", 10),
339*4882a593Smuzhiyun SARADC_CHANNEL(7, "adc7", 10),
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3562_saradc_data = {
343*4882a593Smuzhiyun .channels = rockchip_rk3562_saradc_iio_channels,
344*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rk3562_saradc_iio_channels),
345*4882a593Smuzhiyun .clk_rate = 1000000,
346*4882a593Smuzhiyun .start = rockchip_saradc_start_v2,
347*4882a593Smuzhiyun .read = rockchip_saradc_read_v2,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rk3568_saradc_iio_channels[] = {
351*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 10),
352*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 10),
353*4882a593Smuzhiyun SARADC_CHANNEL(2, "adc2", 10),
354*4882a593Smuzhiyun SARADC_CHANNEL(3, "adc3", 10),
355*4882a593Smuzhiyun SARADC_CHANNEL(4, "adc4", 10),
356*4882a593Smuzhiyun SARADC_CHANNEL(5, "adc5", 10),
357*4882a593Smuzhiyun SARADC_CHANNEL(6, "adc6", 10),
358*4882a593Smuzhiyun SARADC_CHANNEL(7, "adc7", 10),
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3568_saradc_data = {
362*4882a593Smuzhiyun .channels = rockchip_rk3568_saradc_iio_channels,
363*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rk3568_saradc_iio_channels),
364*4882a593Smuzhiyun .clk_rate = 1000000,
365*4882a593Smuzhiyun .start = rockchip_saradc_start_v1,
366*4882a593Smuzhiyun .read = rockchip_saradc_read_v1,
367*4882a593Smuzhiyun .power_down = rockchip_saradc_power_down_v1,
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rk3588_saradc_iio_channels[] = {
371*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 12),
372*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 12),
373*4882a593Smuzhiyun SARADC_CHANNEL(2, "adc2", 12),
374*4882a593Smuzhiyun SARADC_CHANNEL(3, "adc3", 12),
375*4882a593Smuzhiyun SARADC_CHANNEL(4, "adc4", 12),
376*4882a593Smuzhiyun SARADC_CHANNEL(5, "adc5", 12),
377*4882a593Smuzhiyun SARADC_CHANNEL(6, "adc6", 12),
378*4882a593Smuzhiyun SARADC_CHANNEL(7, "adc7", 12),
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3588_saradc_data = {
382*4882a593Smuzhiyun .channels = rockchip_rk3588_saradc_iio_channels,
383*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rk3588_saradc_iio_channels),
384*4882a593Smuzhiyun .clk_rate = 1000000,
385*4882a593Smuzhiyun .start = rockchip_saradc_start_v2,
386*4882a593Smuzhiyun .read = rockchip_saradc_read_v2,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const struct iio_chan_spec rockchip_rv1106_saradc_iio_channels[] = {
390*4882a593Smuzhiyun SARADC_CHANNEL(0, "adc0", 10),
391*4882a593Smuzhiyun SARADC_CHANNEL(1, "adc1", 10),
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct rockchip_saradc_data rv1106_saradc_data = {
395*4882a593Smuzhiyun .channels = rockchip_rv1106_saradc_iio_channels,
396*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(rockchip_rv1106_saradc_iio_channels),
397*4882a593Smuzhiyun .clk_rate = 1000000,
398*4882a593Smuzhiyun .start = rockchip_saradc_start_v2,
399*4882a593Smuzhiyun .read = rockchip_saradc_read_v2,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static const struct of_device_id rockchip_saradc_match[] = {
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun .compatible = "rockchip,saradc",
405*4882a593Smuzhiyun .data = &saradc_data,
406*4882a593Smuzhiyun }, {
407*4882a593Smuzhiyun .compatible = "rockchip,rk3066-tsadc",
408*4882a593Smuzhiyun .data = &rk3066_tsadc_data,
409*4882a593Smuzhiyun }, {
410*4882a593Smuzhiyun .compatible = "rockchip,rk3399-saradc",
411*4882a593Smuzhiyun .data = &rk3399_saradc_data,
412*4882a593Smuzhiyun }, {
413*4882a593Smuzhiyun .compatible = "rockchip,rk3528-saradc",
414*4882a593Smuzhiyun .data = &rk3528_saradc_data,
415*4882a593Smuzhiyun }, {
416*4882a593Smuzhiyun .compatible = "rockchip,rk3562-saradc",
417*4882a593Smuzhiyun .data = &rk3562_saradc_data,
418*4882a593Smuzhiyun }, {
419*4882a593Smuzhiyun .compatible = "rockchip,rk3568-saradc",
420*4882a593Smuzhiyun .data = &rk3568_saradc_data,
421*4882a593Smuzhiyun }, {
422*4882a593Smuzhiyun .compatible = "rockchip,rk3588-saradc",
423*4882a593Smuzhiyun .data = &rk3588_saradc_data,
424*4882a593Smuzhiyun }, {
425*4882a593Smuzhiyun .compatible = "rockchip,rv1106-saradc",
426*4882a593Smuzhiyun .data = &rv1106_saradc_data,
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun {},
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rockchip_saradc_match);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * Reset SARADC Controller.
434*4882a593Smuzhiyun */
rockchip_saradc_reset_controller(struct reset_control * reset)435*4882a593Smuzhiyun static void rockchip_saradc_reset_controller(struct reset_control *reset)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun reset_control_assert(reset);
438*4882a593Smuzhiyun usleep_range(10, 20);
439*4882a593Smuzhiyun reset_control_deassert(reset);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
rockchip_saradc_clk_disable(void * data)442*4882a593Smuzhiyun static void rockchip_saradc_clk_disable(void *data)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct rockchip_saradc *info = data;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun clk_disable_unprepare(info->clk);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
rockchip_saradc_pclk_disable(void * data)449*4882a593Smuzhiyun static void rockchip_saradc_pclk_disable(void *data)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct rockchip_saradc *info = data;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun clk_disable_unprepare(info->pclk);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
rockchip_saradc_regulator_disable(void * data)456*4882a593Smuzhiyun static void rockchip_saradc_regulator_disable(void *data)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct rockchip_saradc *info = data;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun regulator_disable(info->vref);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
rockchip_saradc_trigger_handler(int irq,void * p)463*4882a593Smuzhiyun static irqreturn_t rockchip_saradc_trigger_handler(int irq, void *p)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct iio_poll_func *pf = p;
466*4882a593Smuzhiyun struct iio_dev *i_dev = pf->indio_dev;
467*4882a593Smuzhiyun struct rockchip_saradc *info = iio_priv(i_dev);
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * @values: each channel takes an u16 value
470*4882a593Smuzhiyun * @timestamp: will be 8-byte aligned automatically
471*4882a593Smuzhiyun */
472*4882a593Smuzhiyun struct {
473*4882a593Smuzhiyun u16 values[SARADC_MAX_CHANNELS];
474*4882a593Smuzhiyun int64_t timestamp;
475*4882a593Smuzhiyun } data;
476*4882a593Smuzhiyun int ret;
477*4882a593Smuzhiyun int i, j = 0;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun mutex_lock(&i_dev->mlock);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun for_each_set_bit(i, i_dev->active_scan_mask, i_dev->masklength) {
482*4882a593Smuzhiyun const struct iio_chan_spec *chan = &i_dev->channels[i];
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun ret = rockchip_saradc_conversion(info, chan);
485*4882a593Smuzhiyun if (ret) {
486*4882a593Smuzhiyun rockchip_saradc_power_down(info);
487*4882a593Smuzhiyun goto out;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun data.values[j] = info->last_val;
491*4882a593Smuzhiyun j++;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(i_dev, &data, iio_get_time_ns(i_dev));
495*4882a593Smuzhiyun out:
496*4882a593Smuzhiyun mutex_unlock(&i_dev->mlock);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun iio_trigger_notify_done(i_dev->trig);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return IRQ_HANDLED;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
rockchip_saradc_volt_notify(struct notifier_block * nb,unsigned long event,void * data)503*4882a593Smuzhiyun static int rockchip_saradc_volt_notify(struct notifier_block *nb,
504*4882a593Smuzhiyun unsigned long event,
505*4882a593Smuzhiyun void *data)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct rockchip_saradc *info =
508*4882a593Smuzhiyun container_of(nb, struct rockchip_saradc, nb);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (event & REGULATOR_EVENT_VOLTAGE_CHANGE)
511*4882a593Smuzhiyun info->uv_vref = (unsigned long)data;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return NOTIFY_OK;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
rockchip_saradc_regulator_unreg_notifier(void * data)516*4882a593Smuzhiyun static void rockchip_saradc_regulator_unreg_notifier(void *data)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct rockchip_saradc *info = data;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun regulator_unregister_notifier(info->vref, &info->nb);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
saradc_test_chn_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)524*4882a593Smuzhiyun static ssize_t saradc_test_chn_store(struct device *dev,
525*4882a593Smuzhiyun struct device_attribute *attr,
526*4882a593Smuzhiyun const char *buf, size_t size)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun u32 val = 0;
529*4882a593Smuzhiyun int err;
530*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
531*4882a593Smuzhiyun struct rockchip_saradc *info = iio_priv(indio_dev);
532*4882a593Smuzhiyun unsigned long flags;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun err = kstrtou32(buf, 10, &val);
535*4882a593Smuzhiyun if (err)
536*4882a593Smuzhiyun return err;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun spin_lock_irqsave(&info->lock, flags);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (val > SARADC_CTRL_CHN_MASK && info->test) {
541*4882a593Smuzhiyun info->test = false;
542*4882a593Smuzhiyun spin_unlock_irqrestore(&info->lock, flags);
543*4882a593Smuzhiyun cancel_delayed_work_sync(&info->work);
544*4882a593Smuzhiyun return size;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (!info->test && val <= SARADC_CTRL_CHN_MASK) {
548*4882a593Smuzhiyun info->test = true;
549*4882a593Smuzhiyun info->chn = val;
550*4882a593Smuzhiyun mod_delayed_work(info->wq, &info->work, msecs_to_jiffies(100));
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun spin_unlock_irqrestore(&info->lock, flags);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return size;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static DEVICE_ATTR_WO(saradc_test_chn);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static struct attribute *saradc_attrs[] = {
561*4882a593Smuzhiyun &dev_attr_saradc_test_chn.attr,
562*4882a593Smuzhiyun NULL
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static const struct attribute_group rockchip_saradc_attr_group = {
566*4882a593Smuzhiyun .attrs = saradc_attrs,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
rockchip_saradc_remove_sysgroup(void * data)569*4882a593Smuzhiyun static void rockchip_saradc_remove_sysgroup(void *data)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct platform_device *pdev = data;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun sysfs_remove_group(&pdev->dev.kobj, &rockchip_saradc_attr_group);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
rockchip_saradc_destroy_wq(void * data)576*4882a593Smuzhiyun static void rockchip_saradc_destroy_wq(void *data)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct rockchip_saradc *info = data;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun destroy_workqueue(info->wq);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
rockchip_saradc_test_work(struct work_struct * work)583*4882a593Smuzhiyun static void rockchip_saradc_test_work(struct work_struct *work)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun struct rockchip_saradc *info = container_of(work,
586*4882a593Smuzhiyun struct rockchip_saradc, work.work);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun rockchip_saradc_start(info, info->chn);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun
rockchip_saradc_probe(struct platform_device * pdev)592*4882a593Smuzhiyun static int rockchip_saradc_probe(struct platform_device *pdev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct rockchip_saradc *info = NULL;
595*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
596*4882a593Smuzhiyun struct iio_dev *indio_dev = NULL;
597*4882a593Smuzhiyun struct resource *mem;
598*4882a593Smuzhiyun const struct of_device_id *match;
599*4882a593Smuzhiyun int ret;
600*4882a593Smuzhiyun int irq;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (!np)
603*4882a593Smuzhiyun return -ENODEV;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*info));
606*4882a593Smuzhiyun if (!indio_dev) {
607*4882a593Smuzhiyun dev_err(&pdev->dev, "failed allocating iio device\n");
608*4882a593Smuzhiyun return -ENOMEM;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun info = iio_priv(indio_dev);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun match = of_match_device(rockchip_saradc_match, &pdev->dev);
613*4882a593Smuzhiyun if (!match) {
614*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to match device\n");
615*4882a593Smuzhiyun return -ENODEV;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun info->data = match->data;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Sanity check for possible later IP variants with more channels */
621*4882a593Smuzhiyun if (info->data->num_channels > SARADC_MAX_CHANNELS) {
622*4882a593Smuzhiyun dev_err(&pdev->dev, "max channels exceeded");
623*4882a593Smuzhiyun return -EINVAL;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
627*4882a593Smuzhiyun info->regs = devm_ioremap_resource(&pdev->dev, mem);
628*4882a593Smuzhiyun if (IS_ERR(info->regs))
629*4882a593Smuzhiyun return PTR_ERR(info->regs);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /*
632*4882a593Smuzhiyun * The reset should be an optional property, as it should work
633*4882a593Smuzhiyun * with old devicetrees as well
634*4882a593Smuzhiyun */
635*4882a593Smuzhiyun info->reset = devm_reset_control_get_exclusive(&pdev->dev,
636*4882a593Smuzhiyun "saradc-apb");
637*4882a593Smuzhiyun if (IS_ERR(info->reset)) {
638*4882a593Smuzhiyun ret = PTR_ERR(info->reset);
639*4882a593Smuzhiyun if (ret != -ENOENT)
640*4882a593Smuzhiyun return ret;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun dev_dbg(&pdev->dev, "no reset control found\n");
643*4882a593Smuzhiyun info->reset = NULL;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun init_completion(&info->completion);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
649*4882a593Smuzhiyun if (irq < 0)
650*4882a593Smuzhiyun return irq;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, rockchip_saradc_isr,
653*4882a593Smuzhiyun 0, dev_name(&pdev->dev), info);
654*4882a593Smuzhiyun if (ret < 0) {
655*4882a593Smuzhiyun dev_err(&pdev->dev, "failed requesting irq %d\n", irq);
656*4882a593Smuzhiyun return ret;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun info->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
660*4882a593Smuzhiyun if (IS_ERR(info->pclk)) {
661*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get pclk\n");
662*4882a593Smuzhiyun return PTR_ERR(info->pclk);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun info->clk = devm_clk_get(&pdev->dev, "saradc");
666*4882a593Smuzhiyun if (IS_ERR(info->clk)) {
667*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get adc clock\n");
668*4882a593Smuzhiyun return PTR_ERR(info->clk);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun info->vref = devm_regulator_get(&pdev->dev, "vref");
672*4882a593Smuzhiyun if (IS_ERR(info->vref)) {
673*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get regulator, %ld\n",
674*4882a593Smuzhiyun PTR_ERR(info->vref));
675*4882a593Smuzhiyun return PTR_ERR(info->vref);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (info->reset)
679*4882a593Smuzhiyun rockchip_saradc_reset_controller(info->reset);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun * Use a default value for the converter clock.
683*4882a593Smuzhiyun * This may become user-configurable in the future.
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun ret = clk_set_rate(info->clk, info->data->clk_rate);
686*4882a593Smuzhiyun if (ret < 0) {
687*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to set adc clk rate, %d\n", ret);
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun ret = regulator_enable(info->vref);
692*4882a593Smuzhiyun if (ret < 0) {
693*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable vref regulator\n");
694*4882a593Smuzhiyun return ret;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
697*4882a593Smuzhiyun rockchip_saradc_regulator_disable, info);
698*4882a593Smuzhiyun if (ret) {
699*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register devm action, %d\n",
700*4882a593Smuzhiyun ret);
701*4882a593Smuzhiyun return ret;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ret = regulator_get_voltage(info->vref);
705*4882a593Smuzhiyun if (ret < 0) {
706*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get voltage\n");
707*4882a593Smuzhiyun return ret;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun info->uv_vref = ret;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun ret = clk_prepare_enable(info->pclk);
713*4882a593Smuzhiyun if (ret < 0) {
714*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable pclk\n");
715*4882a593Smuzhiyun return ret;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
718*4882a593Smuzhiyun rockchip_saradc_pclk_disable, info);
719*4882a593Smuzhiyun if (ret) {
720*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register devm action, %d\n",
721*4882a593Smuzhiyun ret);
722*4882a593Smuzhiyun return ret;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun ret = clk_prepare_enable(info->clk);
726*4882a593Smuzhiyun if (ret < 0) {
727*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable converter clock\n");
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
731*4882a593Smuzhiyun rockchip_saradc_clk_disable, info);
732*4882a593Smuzhiyun if (ret) {
733*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register devm action, %d\n",
734*4882a593Smuzhiyun ret);
735*4882a593Smuzhiyun return ret;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun indio_dev->name = dev_name(&pdev->dev);
741*4882a593Smuzhiyun indio_dev->info = &rockchip_saradc_iio_info;
742*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun indio_dev->channels = info->data->channels;
745*4882a593Smuzhiyun indio_dev->num_channels = info->data->num_channels;
746*4882a593Smuzhiyun ret = devm_iio_triggered_buffer_setup(&indio_dev->dev, indio_dev, NULL,
747*4882a593Smuzhiyun rockchip_saradc_trigger_handler,
748*4882a593Smuzhiyun NULL);
749*4882a593Smuzhiyun if (ret)
750*4882a593Smuzhiyun return ret;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun info->nb.notifier_call = rockchip_saradc_volt_notify;
753*4882a593Smuzhiyun ret = regulator_register_notifier(info->vref, &info->nb);
754*4882a593Smuzhiyun if (ret)
755*4882a593Smuzhiyun return ret;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
758*4882a593Smuzhiyun rockchip_saradc_regulator_unreg_notifier,
759*4882a593Smuzhiyun info);
760*4882a593Smuzhiyun if (ret)
761*4882a593Smuzhiyun return ret;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_SARADC_TEST_CHN
764*4882a593Smuzhiyun info->wq = create_singlethread_workqueue("adc_wq");
765*4882a593Smuzhiyun INIT_DELAYED_WORK(&info->work, rockchip_saradc_test_work);
766*4882a593Smuzhiyun spin_lock_init(&info->lock);
767*4882a593Smuzhiyun ret = sysfs_create_group(&pdev->dev.kobj, &rockchip_saradc_attr_group);
768*4882a593Smuzhiyun if (ret)
769*4882a593Smuzhiyun return ret;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
772*4882a593Smuzhiyun rockchip_saradc_remove_sysgroup, pdev);
773*4882a593Smuzhiyun if (ret) {
774*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register devm action, %d\n",
775*4882a593Smuzhiyun ret);
776*4882a593Smuzhiyun return ret;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
780*4882a593Smuzhiyun rockchip_saradc_destroy_wq, info);
781*4882a593Smuzhiyun if (ret) {
782*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register destroy_wq, %d\n",
783*4882a593Smuzhiyun ret);
784*4882a593Smuzhiyun return ret;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun return devm_iio_device_register(&pdev->dev, indio_dev);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
rockchip_saradc_suspend(struct device * dev)791*4882a593Smuzhiyun static int rockchip_saradc_suspend(struct device *dev)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
794*4882a593Smuzhiyun struct rockchip_saradc *info = iio_priv(indio_dev);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* Avoid reading saradc when suspending */
797*4882a593Smuzhiyun mutex_lock(&indio_dev->mlock);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun clk_disable_unprepare(info->clk);
800*4882a593Smuzhiyun clk_disable_unprepare(info->pclk);
801*4882a593Smuzhiyun regulator_disable(info->vref);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun info->suspended = true;
804*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
rockchip_saradc_resume(struct device * dev)809*4882a593Smuzhiyun static int rockchip_saradc_resume(struct device *dev)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
812*4882a593Smuzhiyun struct rockchip_saradc *info = iio_priv(indio_dev);
813*4882a593Smuzhiyun int ret;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun ret = regulator_enable(info->vref);
816*4882a593Smuzhiyun if (ret)
817*4882a593Smuzhiyun return ret;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun ret = clk_prepare_enable(info->pclk);
820*4882a593Smuzhiyun if (ret)
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun ret = clk_prepare_enable(info->clk);
824*4882a593Smuzhiyun if (ret)
825*4882a593Smuzhiyun clk_disable_unprepare(info->pclk);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun info->suspended = false;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun #endif
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rockchip_saradc_pm_ops,
834*4882a593Smuzhiyun rockchip_saradc_suspend, rockchip_saradc_resume);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static struct platform_driver rockchip_saradc_driver = {
837*4882a593Smuzhiyun .probe = rockchip_saradc_probe,
838*4882a593Smuzhiyun .driver = {
839*4882a593Smuzhiyun .name = "rockchip-saradc",
840*4882a593Smuzhiyun .of_match_table = rockchip_saradc_match,
841*4882a593Smuzhiyun .pm = &rockchip_saradc_pm_ops,
842*4882a593Smuzhiyun },
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun module_platform_driver(rockchip_saradc_driver);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
848*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip SARADC driver");
849*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
850