1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bitops.h>
7*4882a593Smuzhiyun #include <linux/completion.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/iio/iio.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* IADC register and bit definition */
22*4882a593Smuzhiyun #define IADC_REVISION2 0x1
23*4882a593Smuzhiyun #define IADC_REVISION2_SUPPORTED_IADC 1
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define IADC_PERPH_TYPE 0x4
26*4882a593Smuzhiyun #define IADC_PERPH_TYPE_ADC 8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define IADC_PERPH_SUBTYPE 0x5
29*4882a593Smuzhiyun #define IADC_PERPH_SUBTYPE_IADC 3
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define IADC_STATUS1 0x8
32*4882a593Smuzhiyun #define IADC_STATUS1_OP_MODE 4
33*4882a593Smuzhiyun #define IADC_STATUS1_REQ_STS BIT(1)
34*4882a593Smuzhiyun #define IADC_STATUS1_EOC BIT(0)
35*4882a593Smuzhiyun #define IADC_STATUS1_REQ_STS_EOC_MASK 0x3
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define IADC_MODE_CTL 0x40
38*4882a593Smuzhiyun #define IADC_OP_MODE_SHIFT 3
39*4882a593Smuzhiyun #define IADC_OP_MODE_NORMAL 0
40*4882a593Smuzhiyun #define IADC_TRIM_EN BIT(0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define IADC_EN_CTL1 0x46
43*4882a593Smuzhiyun #define IADC_EN_CTL1_SET BIT(7)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define IADC_CH_SEL_CTL 0x48
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define IADC_DIG_PARAM 0x50
48*4882a593Smuzhiyun #define IADC_DIG_DEC_RATIO_SEL_SHIFT 2
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define IADC_HW_SETTLE_DELAY 0x51
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define IADC_CONV_REQ 0x52
53*4882a593Smuzhiyun #define IADC_CONV_REQ_SET BIT(7)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define IADC_FAST_AVG_CTL 0x5a
56*4882a593Smuzhiyun #define IADC_FAST_AVG_EN 0x5b
57*4882a593Smuzhiyun #define IADC_FAST_AVG_EN_SET BIT(7)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define IADC_PERH_RESET_CTL3 0xda
60*4882a593Smuzhiyun #define IADC_FOLLOW_WARM_RB BIT(2)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define IADC_DATA 0x60 /* 16 bits */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define IADC_SEC_ACCESS 0xd0
65*4882a593Smuzhiyun #define IADC_SEC_ACCESS_DATA 0xa5
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define IADC_NOMINAL_RSENSE 0xf4
68*4882a593Smuzhiyun #define IADC_NOMINAL_RSENSE_SIGN_MASK BIT(7)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define IADC_REF_GAIN_MICRO_VOLTS 17857
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define IADC_INT_RSENSE_DEVIATION 15625 /* nano Ohms per bit */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define IADC_INT_RSENSE_IDEAL_VALUE 10000 /* micro Ohms */
75*4882a593Smuzhiyun #define IADC_INT_RSENSE_DEFAULT_VALUE 7800 /* micro Ohms */
76*4882a593Smuzhiyun #define IADC_INT_RSENSE_DEFAULT_GF 9000 /* micro Ohms */
77*4882a593Smuzhiyun #define IADC_INT_RSENSE_DEFAULT_SMIC 9700 /* micro Ohms */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define IADC_CONV_TIME_MIN_US 2000
80*4882a593Smuzhiyun #define IADC_CONV_TIME_MAX_US 2100
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define IADC_DEF_PRESCALING 0 /* 1:1 */
83*4882a593Smuzhiyun #define IADC_DEF_DECIMATION 0 /* 512 */
84*4882a593Smuzhiyun #define IADC_DEF_HW_SETTLE_TIME 0 /* 0 us */
85*4882a593Smuzhiyun #define IADC_DEF_AVG_SAMPLES 0 /* 1 sample */
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* IADC channel list */
88*4882a593Smuzhiyun #define IADC_INT_RSENSE 0
89*4882a593Smuzhiyun #define IADC_EXT_RSENSE 1
90*4882a593Smuzhiyun #define IADC_GAIN_17P857MV 3
91*4882a593Smuzhiyun #define IADC_EXT_OFFSET_CSP_CSN 5
92*4882a593Smuzhiyun #define IADC_INT_OFFSET_CSP2_CSN2 6
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun * struct iadc_chip - IADC Current ADC device structure.
96*4882a593Smuzhiyun * @regmap: regmap for register read/write.
97*4882a593Smuzhiyun * @dev: This device pointer.
98*4882a593Smuzhiyun * @base: base offset for the ADC peripheral.
99*4882a593Smuzhiyun * @rsense: Values of the internal and external sense resister in micro Ohms.
100*4882a593Smuzhiyun * @poll_eoc: Poll for end of conversion instead of waiting for IRQ.
101*4882a593Smuzhiyun * @offset: Raw offset values for the internal and external channels.
102*4882a593Smuzhiyun * @gain: Raw gain of the channels.
103*4882a593Smuzhiyun * @lock: ADC lock for access to the peripheral.
104*4882a593Smuzhiyun * @complete: ADC notification after end of conversion interrupt is received.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun struct iadc_chip {
107*4882a593Smuzhiyun struct regmap *regmap;
108*4882a593Smuzhiyun struct device *dev;
109*4882a593Smuzhiyun u16 base;
110*4882a593Smuzhiyun bool poll_eoc;
111*4882a593Smuzhiyun u32 rsense[2];
112*4882a593Smuzhiyun u16 offset[2];
113*4882a593Smuzhiyun u16 gain;
114*4882a593Smuzhiyun struct mutex lock;
115*4882a593Smuzhiyun struct completion complete;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
iadc_read(struct iadc_chip * iadc,u16 offset,u8 * data)118*4882a593Smuzhiyun static int iadc_read(struct iadc_chip *iadc, u16 offset, u8 *data)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun unsigned int val;
121*4882a593Smuzhiyun int ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun ret = regmap_read(iadc->regmap, iadc->base + offset, &val);
124*4882a593Smuzhiyun if (ret < 0)
125*4882a593Smuzhiyun return ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun *data = val;
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
iadc_write(struct iadc_chip * iadc,u16 offset,u8 data)131*4882a593Smuzhiyun static int iadc_write(struct iadc_chip *iadc, u16 offset, u8 data)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun return regmap_write(iadc->regmap, iadc->base + offset, data);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
iadc_reset(struct iadc_chip * iadc)136*4882a593Smuzhiyun static int iadc_reset(struct iadc_chip *iadc)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u8 data;
139*4882a593Smuzhiyun int ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_SEC_ACCESS, IADC_SEC_ACCESS_DATA);
142*4882a593Smuzhiyun if (ret < 0)
143*4882a593Smuzhiyun return ret;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_PERH_RESET_CTL3, &data);
146*4882a593Smuzhiyun if (ret < 0)
147*4882a593Smuzhiyun return ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_SEC_ACCESS, IADC_SEC_ACCESS_DATA);
150*4882a593Smuzhiyun if (ret < 0)
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun data |= IADC_FOLLOW_WARM_RB;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return iadc_write(iadc, IADC_PERH_RESET_CTL3, data);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
iadc_set_state(struct iadc_chip * iadc,bool state)158*4882a593Smuzhiyun static int iadc_set_state(struct iadc_chip *iadc, bool state)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun return iadc_write(iadc, IADC_EN_CTL1, state ? IADC_EN_CTL1_SET : 0);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
iadc_status_show(struct iadc_chip * iadc)163*4882a593Smuzhiyun static void iadc_status_show(struct iadc_chip *iadc)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun u8 mode, sta1, chan, dig, en, req;
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_MODE_CTL, &mode);
169*4882a593Smuzhiyun if (ret < 0)
170*4882a593Smuzhiyun return;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_DIG_PARAM, &dig);
173*4882a593Smuzhiyun if (ret < 0)
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_CH_SEL_CTL, &chan);
177*4882a593Smuzhiyun if (ret < 0)
178*4882a593Smuzhiyun return;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_CONV_REQ, &req);
181*4882a593Smuzhiyun if (ret < 0)
182*4882a593Smuzhiyun return;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_STATUS1, &sta1);
185*4882a593Smuzhiyun if (ret < 0)
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_EN_CTL1, &en);
189*4882a593Smuzhiyun if (ret < 0)
190*4882a593Smuzhiyun return;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun dev_err(iadc->dev,
193*4882a593Smuzhiyun "mode:%02x en:%02x chan:%02x dig:%02x req:%02x sta1:%02x\n",
194*4882a593Smuzhiyun mode, en, chan, dig, req, sta1);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
iadc_configure(struct iadc_chip * iadc,int channel)197*4882a593Smuzhiyun static int iadc_configure(struct iadc_chip *iadc, int channel)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u8 decim, mode;
200*4882a593Smuzhiyun int ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Mode selection */
203*4882a593Smuzhiyun mode = (IADC_OP_MODE_NORMAL << IADC_OP_MODE_SHIFT) | IADC_TRIM_EN;
204*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_MODE_CTL, mode);
205*4882a593Smuzhiyun if (ret < 0)
206*4882a593Smuzhiyun return ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Channel selection */
209*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_CH_SEL_CTL, channel);
210*4882a593Smuzhiyun if (ret < 0)
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Digital parameter setup */
214*4882a593Smuzhiyun decim = IADC_DEF_DECIMATION << IADC_DIG_DEC_RATIO_SEL_SHIFT;
215*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_DIG_PARAM, decim);
216*4882a593Smuzhiyun if (ret < 0)
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* HW settle time delay */
220*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_HW_SETTLE_DELAY, IADC_DEF_HW_SETTLE_TIME);
221*4882a593Smuzhiyun if (ret < 0)
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_FAST_AVG_CTL, IADC_DEF_AVG_SAMPLES);
225*4882a593Smuzhiyun if (ret < 0)
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (IADC_DEF_AVG_SAMPLES)
229*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_FAST_AVG_EN, IADC_FAST_AVG_EN_SET);
230*4882a593Smuzhiyun else
231*4882a593Smuzhiyun ret = iadc_write(iadc, IADC_FAST_AVG_EN, 0);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (ret < 0)
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (!iadc->poll_eoc)
237*4882a593Smuzhiyun reinit_completion(&iadc->complete);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = iadc_set_state(iadc, true);
240*4882a593Smuzhiyun if (ret < 0)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Request conversion */
244*4882a593Smuzhiyun return iadc_write(iadc, IADC_CONV_REQ, IADC_CONV_REQ_SET);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
iadc_poll_wait_eoc(struct iadc_chip * iadc,unsigned int interval_us)247*4882a593Smuzhiyun static int iadc_poll_wait_eoc(struct iadc_chip *iadc, unsigned int interval_us)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun unsigned int count, retry;
250*4882a593Smuzhiyun int ret;
251*4882a593Smuzhiyun u8 sta1;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun retry = interval_us / IADC_CONV_TIME_MIN_US;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun for (count = 0; count < retry; count++) {
256*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_STATUS1, &sta1);
257*4882a593Smuzhiyun if (ret < 0)
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun sta1 &= IADC_STATUS1_REQ_STS_EOC_MASK;
261*4882a593Smuzhiyun if (sta1 == IADC_STATUS1_EOC)
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun usleep_range(IADC_CONV_TIME_MIN_US, IADC_CONV_TIME_MAX_US);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun iadc_status_show(iadc);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return -ETIMEDOUT;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
iadc_read_result(struct iadc_chip * iadc,u16 * data)272*4882a593Smuzhiyun static int iadc_read_result(struct iadc_chip *iadc, u16 *data)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun return regmap_bulk_read(iadc->regmap, iadc->base + IADC_DATA, data, 2);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
iadc_do_conversion(struct iadc_chip * iadc,int chan,u16 * data)277*4882a593Smuzhiyun static int iadc_do_conversion(struct iadc_chip *iadc, int chan, u16 *data)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun unsigned int wait;
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ret = iadc_configure(iadc, chan);
283*4882a593Smuzhiyun if (ret < 0)
284*4882a593Smuzhiyun goto exit;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun wait = BIT(IADC_DEF_AVG_SAMPLES) * IADC_CONV_TIME_MIN_US * 2;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (iadc->poll_eoc) {
289*4882a593Smuzhiyun ret = iadc_poll_wait_eoc(iadc, wait);
290*4882a593Smuzhiyun } else {
291*4882a593Smuzhiyun ret = wait_for_completion_timeout(&iadc->complete,
292*4882a593Smuzhiyun usecs_to_jiffies(wait));
293*4882a593Smuzhiyun if (!ret)
294*4882a593Smuzhiyun ret = -ETIMEDOUT;
295*4882a593Smuzhiyun else
296*4882a593Smuzhiyun /* double check conversion status */
297*4882a593Smuzhiyun ret = iadc_poll_wait_eoc(iadc, IADC_CONV_TIME_MIN_US);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (!ret)
301*4882a593Smuzhiyun ret = iadc_read_result(iadc, data);
302*4882a593Smuzhiyun exit:
303*4882a593Smuzhiyun iadc_set_state(iadc, false);
304*4882a593Smuzhiyun if (ret < 0)
305*4882a593Smuzhiyun dev_err(iadc->dev, "conversion failed\n");
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
iadc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)310*4882a593Smuzhiyun static int iadc_read_raw(struct iio_dev *indio_dev,
311*4882a593Smuzhiyun struct iio_chan_spec const *chan,
312*4882a593Smuzhiyun int *val, int *val2, long mask)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct iadc_chip *iadc = iio_priv(indio_dev);
315*4882a593Smuzhiyun s32 isense_ua, vsense_uv;
316*4882a593Smuzhiyun u16 adc_raw, vsense_raw;
317*4882a593Smuzhiyun int ret;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun switch (mask) {
320*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
321*4882a593Smuzhiyun mutex_lock(&iadc->lock);
322*4882a593Smuzhiyun ret = iadc_do_conversion(iadc, chan->channel, &adc_raw);
323*4882a593Smuzhiyun mutex_unlock(&iadc->lock);
324*4882a593Smuzhiyun if (ret < 0)
325*4882a593Smuzhiyun return ret;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun vsense_raw = adc_raw - iadc->offset[chan->channel];
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun vsense_uv = vsense_raw * IADC_REF_GAIN_MICRO_VOLTS;
330*4882a593Smuzhiyun vsense_uv /= (s32)iadc->gain - iadc->offset[chan->channel];
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun isense_ua = vsense_uv / iadc->rsense[chan->channel];
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun dev_dbg(iadc->dev, "off %d gain %d adc %d %duV I %duA\n",
335*4882a593Smuzhiyun iadc->offset[chan->channel], iadc->gain,
336*4882a593Smuzhiyun adc_raw, vsense_uv, isense_ua);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun *val = isense_ua;
339*4882a593Smuzhiyun return IIO_VAL_INT;
340*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
341*4882a593Smuzhiyun *val = 0;
342*4882a593Smuzhiyun *val2 = 1000;
343*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return -EINVAL;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const struct iio_info iadc_info = {
350*4882a593Smuzhiyun .read_raw = iadc_read_raw,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
iadc_isr(int irq,void * dev_id)353*4882a593Smuzhiyun static irqreturn_t iadc_isr(int irq, void *dev_id)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct iadc_chip *iadc = dev_id;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun complete(&iadc->complete);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return IRQ_HANDLED;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
iadc_update_offset(struct iadc_chip * iadc)362*4882a593Smuzhiyun static int iadc_update_offset(struct iadc_chip *iadc)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun int ret;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ret = iadc_do_conversion(iadc, IADC_GAIN_17P857MV, &iadc->gain);
367*4882a593Smuzhiyun if (ret < 0)
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = iadc_do_conversion(iadc, IADC_INT_OFFSET_CSP2_CSN2,
371*4882a593Smuzhiyun &iadc->offset[IADC_INT_RSENSE]);
372*4882a593Smuzhiyun if (ret < 0)
373*4882a593Smuzhiyun return ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (iadc->gain == iadc->offset[IADC_INT_RSENSE]) {
376*4882a593Smuzhiyun dev_err(iadc->dev, "error: internal offset == gain %d\n",
377*4882a593Smuzhiyun iadc->gain);
378*4882a593Smuzhiyun return -EINVAL;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun ret = iadc_do_conversion(iadc, IADC_EXT_OFFSET_CSP_CSN,
382*4882a593Smuzhiyun &iadc->offset[IADC_EXT_RSENSE]);
383*4882a593Smuzhiyun if (ret < 0)
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (iadc->gain == iadc->offset[IADC_EXT_RSENSE]) {
387*4882a593Smuzhiyun dev_err(iadc->dev, "error: external offset == gain %d\n",
388*4882a593Smuzhiyun iadc->gain);
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
iadc_version_check(struct iadc_chip * iadc)395*4882a593Smuzhiyun static int iadc_version_check(struct iadc_chip *iadc)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun u8 val;
398*4882a593Smuzhiyun int ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_PERPH_TYPE, &val);
401*4882a593Smuzhiyun if (ret < 0)
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (val < IADC_PERPH_TYPE_ADC) {
405*4882a593Smuzhiyun dev_err(iadc->dev, "%d is not ADC\n", val);
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_PERPH_SUBTYPE, &val);
410*4882a593Smuzhiyun if (ret < 0)
411*4882a593Smuzhiyun return ret;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (val < IADC_PERPH_SUBTYPE_IADC) {
414*4882a593Smuzhiyun dev_err(iadc->dev, "%d is not IADC\n", val);
415*4882a593Smuzhiyun return -EINVAL;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_REVISION2, &val);
419*4882a593Smuzhiyun if (ret < 0)
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (val < IADC_REVISION2_SUPPORTED_IADC) {
423*4882a593Smuzhiyun dev_err(iadc->dev, "revision %d not supported\n", val);
424*4882a593Smuzhiyun return -EINVAL;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
iadc_rsense_read(struct iadc_chip * iadc,struct device_node * node)430*4882a593Smuzhiyun static int iadc_rsense_read(struct iadc_chip *iadc, struct device_node *node)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun int ret, sign, int_sense;
433*4882a593Smuzhiyun u8 deviation;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ret = of_property_read_u32(node, "qcom,external-resistor-micro-ohms",
436*4882a593Smuzhiyun &iadc->rsense[IADC_EXT_RSENSE]);
437*4882a593Smuzhiyun if (ret < 0)
438*4882a593Smuzhiyun iadc->rsense[IADC_EXT_RSENSE] = IADC_INT_RSENSE_IDEAL_VALUE;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!iadc->rsense[IADC_EXT_RSENSE]) {
441*4882a593Smuzhiyun dev_err(iadc->dev, "external resistor can't be zero Ohms");
442*4882a593Smuzhiyun return -EINVAL;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret = iadc_read(iadc, IADC_NOMINAL_RSENSE, &deviation);
446*4882a593Smuzhiyun if (ret < 0)
447*4882a593Smuzhiyun return ret;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun * Deviation value stored is an offset from 10 mili Ohms, bit 7 is
451*4882a593Smuzhiyun * the sign, the remaining bits have an LSB of 15625 nano Ohms.
452*4882a593Smuzhiyun */
453*4882a593Smuzhiyun sign = (deviation & IADC_NOMINAL_RSENSE_SIGN_MASK) ? -1 : 1;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun deviation &= ~IADC_NOMINAL_RSENSE_SIGN_MASK;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Scale it to nono Ohms */
458*4882a593Smuzhiyun int_sense = IADC_INT_RSENSE_IDEAL_VALUE * 1000;
459*4882a593Smuzhiyun int_sense += sign * deviation * IADC_INT_RSENSE_DEVIATION;
460*4882a593Smuzhiyun int_sense /= 1000; /* micro Ohms */
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun iadc->rsense[IADC_INT_RSENSE] = int_sense;
463*4882a593Smuzhiyun return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const struct iio_chan_spec iadc_channels[] = {
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun .type = IIO_CURRENT,
469*4882a593Smuzhiyun .datasheet_name = "INTERNAL_RSENSE",
470*4882a593Smuzhiyun .channel = 0,
471*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
472*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
473*4882a593Smuzhiyun .indexed = 1,
474*4882a593Smuzhiyun },
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun .type = IIO_CURRENT,
477*4882a593Smuzhiyun .datasheet_name = "EXTERNAL_RSENSE",
478*4882a593Smuzhiyun .channel = 1,
479*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
480*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
481*4882a593Smuzhiyun .indexed = 1,
482*4882a593Smuzhiyun },
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
iadc_probe(struct platform_device * pdev)485*4882a593Smuzhiyun static int iadc_probe(struct platform_device *pdev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
488*4882a593Smuzhiyun struct device *dev = &pdev->dev;
489*4882a593Smuzhiyun struct iio_dev *indio_dev;
490*4882a593Smuzhiyun struct iadc_chip *iadc;
491*4882a593Smuzhiyun int ret, irq_eoc;
492*4882a593Smuzhiyun u32 res;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(dev, sizeof(*iadc));
495*4882a593Smuzhiyun if (!indio_dev)
496*4882a593Smuzhiyun return -ENOMEM;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun iadc = iio_priv(indio_dev);
499*4882a593Smuzhiyun iadc->dev = dev;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun iadc->regmap = dev_get_regmap(dev->parent, NULL);
502*4882a593Smuzhiyun if (!iadc->regmap)
503*4882a593Smuzhiyun return -ENODEV;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun init_completion(&iadc->complete);
506*4882a593Smuzhiyun mutex_init(&iadc->lock);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun ret = of_property_read_u32(node, "reg", &res);
509*4882a593Smuzhiyun if (ret < 0)
510*4882a593Smuzhiyun return -ENODEV;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun iadc->base = res;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun ret = iadc_version_check(iadc);
515*4882a593Smuzhiyun if (ret < 0)
516*4882a593Smuzhiyun return -ENODEV;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun ret = iadc_rsense_read(iadc, node);
519*4882a593Smuzhiyun if (ret < 0)
520*4882a593Smuzhiyun return -ENODEV;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun dev_dbg(iadc->dev, "sense resistors %d and %d micro Ohm\n",
523*4882a593Smuzhiyun iadc->rsense[IADC_INT_RSENSE],
524*4882a593Smuzhiyun iadc->rsense[IADC_EXT_RSENSE]);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun irq_eoc = platform_get_irq(pdev, 0);
527*4882a593Smuzhiyun if (irq_eoc == -EPROBE_DEFER)
528*4882a593Smuzhiyun return irq_eoc;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (irq_eoc < 0)
531*4882a593Smuzhiyun iadc->poll_eoc = true;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun ret = iadc_reset(iadc);
534*4882a593Smuzhiyun if (ret < 0) {
535*4882a593Smuzhiyun dev_err(dev, "reset failed\n");
536*4882a593Smuzhiyun return ret;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (!iadc->poll_eoc) {
540*4882a593Smuzhiyun ret = devm_request_irq(dev, irq_eoc, iadc_isr, 0,
541*4882a593Smuzhiyun "spmi-iadc", iadc);
542*4882a593Smuzhiyun if (!ret)
543*4882a593Smuzhiyun enable_irq_wake(irq_eoc);
544*4882a593Smuzhiyun else
545*4882a593Smuzhiyun return ret;
546*4882a593Smuzhiyun } else {
547*4882a593Smuzhiyun device_init_wakeup(iadc->dev, 1);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = iadc_update_offset(iadc);
551*4882a593Smuzhiyun if (ret < 0) {
552*4882a593Smuzhiyun dev_err(dev, "failed offset calibration\n");
553*4882a593Smuzhiyun return ret;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun indio_dev->name = pdev->name;
557*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
558*4882a593Smuzhiyun indio_dev->info = &iadc_info;
559*4882a593Smuzhiyun indio_dev->channels = iadc_channels;
560*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(iadc_channels);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return devm_iio_device_register(dev, indio_dev);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static const struct of_device_id iadc_match_table[] = {
566*4882a593Smuzhiyun { .compatible = "qcom,spmi-iadc" },
567*4882a593Smuzhiyun { }
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, iadc_match_table);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun static struct platform_driver iadc_driver = {
573*4882a593Smuzhiyun .driver = {
574*4882a593Smuzhiyun .name = "qcom-spmi-iadc",
575*4882a593Smuzhiyun .of_match_table = iadc_match_table,
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun .probe = iadc_probe,
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun module_platform_driver(iadc_driver);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun MODULE_ALIAS("platform:qcom-spmi-iadc");
583*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SPMI PMIC current ADC driver");
584*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
585*4882a593Smuzhiyun MODULE_AUTHOR("Ivan T. Ivanov <iivanov@mm-sol.com>");
586