xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/palmas_gpadc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * palmas-adc.c -- TI PALMAS GPADC.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2013, NVIDIA Corporation. All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Pradeep Goudagunta <pgoudagunta@nvidia.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/mfd/palmas.h>
20*4882a593Smuzhiyun #include <linux/completion.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/iio/iio.h>
24*4882a593Smuzhiyun #include <linux/iio/machine.h>
25*4882a593Smuzhiyun #include <linux/iio/driver.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MOD_NAME "palmas-gpadc"
28*4882a593Smuzhiyun #define PALMAS_ADC_CONVERSION_TIMEOUT	(msecs_to_jiffies(5000))
29*4882a593Smuzhiyun #define PALMAS_TO_BE_CALCULATED 0
30*4882a593Smuzhiyun #define PALMAS_GPADC_TRIMINVALID	-1
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct palmas_gpadc_info {
33*4882a593Smuzhiyun /* calibration codes and regs */
34*4882a593Smuzhiyun 	int x1;	/* lower ideal code */
35*4882a593Smuzhiyun 	int x2;	/* higher ideal code */
36*4882a593Smuzhiyun 	int v1;	/* expected lower volt reading */
37*4882a593Smuzhiyun 	int v2;	/* expected higher volt reading */
38*4882a593Smuzhiyun 	u8 trim1_reg;	/* register number for lower trim */
39*4882a593Smuzhiyun 	u8 trim2_reg;	/* register number for upper trim */
40*4882a593Smuzhiyun 	int gain;	/* calculated from above (after reading trim regs) */
41*4882a593Smuzhiyun 	int offset;	/* calculated from above (after reading trim regs) */
42*4882a593Smuzhiyun 	int gain_error;	/* calculated from above (after reading trim regs) */
43*4882a593Smuzhiyun 	bool is_uncalibrated;	/* if channel has calibration data */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define PALMAS_ADC_INFO(_chan, _x1, _x2, _v1, _v2, _t1, _t2, _is_uncalibrated) \
47*4882a593Smuzhiyun 	[PALMAS_ADC_CH_##_chan] = { \
48*4882a593Smuzhiyun 		.x1 = _x1, \
49*4882a593Smuzhiyun 		.x2 = _x2, \
50*4882a593Smuzhiyun 		.v1 = _v1, \
51*4882a593Smuzhiyun 		.v2 = _v2, \
52*4882a593Smuzhiyun 		.gain = PALMAS_TO_BE_CALCULATED, \
53*4882a593Smuzhiyun 		.offset = PALMAS_TO_BE_CALCULATED, \
54*4882a593Smuzhiyun 		.gain_error = PALMAS_TO_BE_CALCULATED, \
55*4882a593Smuzhiyun 		.trim1_reg = PALMAS_GPADC_TRIM##_t1, \
56*4882a593Smuzhiyun 		.trim2_reg = PALMAS_GPADC_TRIM##_t2,  \
57*4882a593Smuzhiyun 		.is_uncalibrated = _is_uncalibrated \
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct palmas_gpadc_info palmas_gpadc_info[] = {
61*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN0, 2064, 3112, 630, 950, 1, 2, false),
62*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN1, 2064, 3112, 630, 950, 1, 2, false),
63*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN2, 2064, 3112, 1260, 1900, 3, 4, false),
64*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN3, 2064, 3112, 630, 950, 1, 2, false),
65*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN4, 2064, 3112, 630, 950, 1, 2, false),
66*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN5, 2064, 3112, 630, 950, 1, 2, false),
67*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN6, 2064, 3112, 2520, 3800, 5, 6, false),
68*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN7, 2064, 3112, 2520, 3800, 7, 8, false),
69*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN8, 2064, 3112, 3150, 4750, 9, 10, false),
70*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN9, 2064, 3112, 5670, 8550, 11, 12, false),
71*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN10, 2064, 3112, 3465, 5225, 13, 14, false),
72*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN11, 0, 0, 0, 0, INVALID, INVALID, true),
73*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN12, 0, 0, 0, 0, INVALID, INVALID, true),
74*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN13, 0, 0, 0, 0, INVALID, INVALID, true),
75*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN14, 2064, 3112, 3645, 5225, 15, 16, false),
76*4882a593Smuzhiyun 	PALMAS_ADC_INFO(IN15, 0, 0, 0, 0, INVALID, INVALID, true),
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * struct palmas_gpadc - the palmas_gpadc structure
81*4882a593Smuzhiyun  * @ch0_current:	channel 0 current source setting
82*4882a593Smuzhiyun  *			0: 0 uA
83*4882a593Smuzhiyun  *			1: 5 uA
84*4882a593Smuzhiyun  *			2: 15 uA
85*4882a593Smuzhiyun  *			3: 20 uA
86*4882a593Smuzhiyun  * @ch3_current:	channel 0 current source setting
87*4882a593Smuzhiyun  *			0: 0 uA
88*4882a593Smuzhiyun  *			1: 10 uA
89*4882a593Smuzhiyun  *			2: 400 uA
90*4882a593Smuzhiyun  *			3: 800 uA
91*4882a593Smuzhiyun  * @extended_delay:	enable the gpadc extended delay mode
92*4882a593Smuzhiyun  * @auto_conversion_period:	define the auto_conversion_period
93*4882a593Smuzhiyun  *
94*4882a593Smuzhiyun  * This is the palmas_gpadc structure to store run-time information
95*4882a593Smuzhiyun  * and pointers for this driver instance.
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun struct palmas_gpadc {
98*4882a593Smuzhiyun 	struct device			*dev;
99*4882a593Smuzhiyun 	struct palmas			*palmas;
100*4882a593Smuzhiyun 	u8				ch0_current;
101*4882a593Smuzhiyun 	u8				ch3_current;
102*4882a593Smuzhiyun 	bool				extended_delay;
103*4882a593Smuzhiyun 	int				irq;
104*4882a593Smuzhiyun 	int				irq_auto_0;
105*4882a593Smuzhiyun 	int				irq_auto_1;
106*4882a593Smuzhiyun 	struct palmas_gpadc_info	*adc_info;
107*4882a593Smuzhiyun 	struct completion		conv_completion;
108*4882a593Smuzhiyun 	struct palmas_adc_wakeup_property wakeup1_data;
109*4882a593Smuzhiyun 	struct palmas_adc_wakeup_property wakeup2_data;
110*4882a593Smuzhiyun 	bool				wakeup1_enable;
111*4882a593Smuzhiyun 	bool				wakeup2_enable;
112*4882a593Smuzhiyun 	int				auto_conversion_period;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * GPADC lock issue in AUTO mode.
117*4882a593Smuzhiyun  * Impact: In AUTO mode, GPADC conversion can be locked after disabling AUTO
118*4882a593Smuzhiyun  *	   mode feature.
119*4882a593Smuzhiyun  * Details:
120*4882a593Smuzhiyun  *	When the AUTO mode is the only conversion mode enabled, if the AUTO
121*4882a593Smuzhiyun  *	mode feature is disabled with bit GPADC_AUTO_CTRL.  AUTO_CONV1_EN = 0
122*4882a593Smuzhiyun  *	or bit GPADC_AUTO_CTRL.  AUTO_CONV0_EN = 0 during a conversion, the
123*4882a593Smuzhiyun  *	conversion mechanism can be seen as locked meaning that all following
124*4882a593Smuzhiyun  *	conversion will give 0 as a result.  Bit GPADC_STATUS.GPADC_AVAILABLE
125*4882a593Smuzhiyun  *	will stay at 0 meaning that GPADC is busy.  An RT conversion can unlock
126*4882a593Smuzhiyun  *	the GPADC.
127*4882a593Smuzhiyun  *
128*4882a593Smuzhiyun  * Workaround(s):
129*4882a593Smuzhiyun  *	To avoid the lock mechanism, the workaround to follow before any stop
130*4882a593Smuzhiyun  *	conversion request is:
131*4882a593Smuzhiyun  *	Force the GPADC state machine to be ON by using the GPADC_CTRL1.
132*4882a593Smuzhiyun  *		GPADC_FORCE bit = 1
133*4882a593Smuzhiyun  *	Shutdown the GPADC AUTO conversion using
134*4882a593Smuzhiyun  *		GPADC_AUTO_CTRL.SHUTDOWN_CONV[01] = 0.
135*4882a593Smuzhiyun  *	After 100us, force the GPADC state machine to be OFF by using the
136*4882a593Smuzhiyun  *		GPADC_CTRL1.  GPADC_FORCE bit = 0
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun 
palmas_disable_auto_conversion(struct palmas_gpadc * adc)139*4882a593Smuzhiyun static int palmas_disable_auto_conversion(struct palmas_gpadc *adc)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	int ret;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
144*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1,
145*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1_GPADC_FORCE,
146*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1_GPADC_FORCE);
147*4882a593Smuzhiyun 	if (ret < 0) {
148*4882a593Smuzhiyun 		dev_err(adc->dev, "GPADC_CTRL1 update failed: %d\n", ret);
149*4882a593Smuzhiyun 		return ret;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
153*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL,
154*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL_SHUTDOWN_CONV1 |
155*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL_SHUTDOWN_CONV0,
156*4882a593Smuzhiyun 			0);
157*4882a593Smuzhiyun 	if (ret < 0) {
158*4882a593Smuzhiyun 		dev_err(adc->dev, "AUTO_CTRL update failed: %d\n", ret);
159*4882a593Smuzhiyun 		return ret;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	udelay(100);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
165*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1,
166*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1_GPADC_FORCE, 0);
167*4882a593Smuzhiyun 	if (ret < 0)
168*4882a593Smuzhiyun 		dev_err(adc->dev, "GPADC_CTRL1 update failed: %d\n", ret);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
palmas_gpadc_irq(int irq,void * data)173*4882a593Smuzhiyun static irqreturn_t palmas_gpadc_irq(int irq, void *data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct palmas_gpadc *adc = data;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	complete(&adc->conv_completion);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return IRQ_HANDLED;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
palmas_gpadc_irq_auto(int irq,void * data)182*4882a593Smuzhiyun static irqreturn_t palmas_gpadc_irq_auto(int irq, void *data)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct palmas_gpadc *adc = data;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	dev_dbg(adc->dev, "Threshold interrupt %d occurs\n", irq);
187*4882a593Smuzhiyun 	palmas_disable_auto_conversion(adc);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return IRQ_HANDLED;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
palmas_gpadc_start_mask_interrupt(struct palmas_gpadc * adc,bool mask)192*4882a593Smuzhiyun static int palmas_gpadc_start_mask_interrupt(struct palmas_gpadc *adc,
193*4882a593Smuzhiyun 						bool mask)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	int ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (!mask)
198*4882a593Smuzhiyun 		ret = palmas_update_bits(adc->palmas, PALMAS_INTERRUPT_BASE,
199*4882a593Smuzhiyun 					PALMAS_INT3_MASK,
200*4882a593Smuzhiyun 					PALMAS_INT3_MASK_GPADC_EOC_SW, 0);
201*4882a593Smuzhiyun 	else
202*4882a593Smuzhiyun 		ret = palmas_update_bits(adc->palmas, PALMAS_INTERRUPT_BASE,
203*4882a593Smuzhiyun 					PALMAS_INT3_MASK,
204*4882a593Smuzhiyun 					PALMAS_INT3_MASK_GPADC_EOC_SW,
205*4882a593Smuzhiyun 					PALMAS_INT3_MASK_GPADC_EOC_SW);
206*4882a593Smuzhiyun 	if (ret < 0)
207*4882a593Smuzhiyun 		dev_err(adc->dev, "GPADC INT MASK update failed: %d\n", ret);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return ret;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
palmas_gpadc_enable(struct palmas_gpadc * adc,int adc_chan,int enable)212*4882a593Smuzhiyun static int palmas_gpadc_enable(struct palmas_gpadc *adc, int adc_chan,
213*4882a593Smuzhiyun 			       int enable)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	unsigned int mask, val;
216*4882a593Smuzhiyun 	int ret;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (enable) {
219*4882a593Smuzhiyun 		val = (adc->extended_delay
220*4882a593Smuzhiyun 			<< PALMAS_GPADC_RT_CTRL_EXTEND_DELAY_SHIFT);
221*4882a593Smuzhiyun 		ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
222*4882a593Smuzhiyun 					PALMAS_GPADC_RT_CTRL,
223*4882a593Smuzhiyun 					PALMAS_GPADC_RT_CTRL_EXTEND_DELAY, val);
224*4882a593Smuzhiyun 		if (ret < 0) {
225*4882a593Smuzhiyun 			dev_err(adc->dev, "RT_CTRL update failed: %d\n", ret);
226*4882a593Smuzhiyun 			return ret;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		mask = (PALMAS_GPADC_CTRL1_CURRENT_SRC_CH0_MASK |
230*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1_CURRENT_SRC_CH3_MASK |
231*4882a593Smuzhiyun 			PALMAS_GPADC_CTRL1_GPADC_FORCE);
232*4882a593Smuzhiyun 		val = (adc->ch0_current
233*4882a593Smuzhiyun 			<< PALMAS_GPADC_CTRL1_CURRENT_SRC_CH0_SHIFT);
234*4882a593Smuzhiyun 		val |= (adc->ch3_current
235*4882a593Smuzhiyun 			<< PALMAS_GPADC_CTRL1_CURRENT_SRC_CH3_SHIFT);
236*4882a593Smuzhiyun 		val |= PALMAS_GPADC_CTRL1_GPADC_FORCE;
237*4882a593Smuzhiyun 		ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
238*4882a593Smuzhiyun 				PALMAS_GPADC_CTRL1, mask, val);
239*4882a593Smuzhiyun 		if (ret < 0) {
240*4882a593Smuzhiyun 			dev_err(adc->dev,
241*4882a593Smuzhiyun 				"Failed to update current setting: %d\n", ret);
242*4882a593Smuzhiyun 			return ret;
243*4882a593Smuzhiyun 		}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		mask = (PALMAS_GPADC_SW_SELECT_SW_CONV0_SEL_MASK |
246*4882a593Smuzhiyun 			PALMAS_GPADC_SW_SELECT_SW_CONV_EN);
247*4882a593Smuzhiyun 		val = (adc_chan | PALMAS_GPADC_SW_SELECT_SW_CONV_EN);
248*4882a593Smuzhiyun 		ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
249*4882a593Smuzhiyun 				PALMAS_GPADC_SW_SELECT, mask, val);
250*4882a593Smuzhiyun 		if (ret < 0) {
251*4882a593Smuzhiyun 			dev_err(adc->dev, "SW_SELECT update failed: %d\n", ret);
252*4882a593Smuzhiyun 			return ret;
253*4882a593Smuzhiyun 		}
254*4882a593Smuzhiyun 	} else {
255*4882a593Smuzhiyun 		ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
256*4882a593Smuzhiyun 				PALMAS_GPADC_SW_SELECT, 0);
257*4882a593Smuzhiyun 		if (ret < 0)
258*4882a593Smuzhiyun 			dev_err(adc->dev, "SW_SELECT write failed: %d\n", ret);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
261*4882a593Smuzhiyun 				PALMAS_GPADC_CTRL1,
262*4882a593Smuzhiyun 				PALMAS_GPADC_CTRL1_GPADC_FORCE, 0);
263*4882a593Smuzhiyun 		if (ret < 0) {
264*4882a593Smuzhiyun 			dev_err(adc->dev, "CTRL1 update failed: %d\n", ret);
265*4882a593Smuzhiyun 			return ret;
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return ret;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
palmas_gpadc_read_prepare(struct palmas_gpadc * adc,int adc_chan)272*4882a593Smuzhiyun static int palmas_gpadc_read_prepare(struct palmas_gpadc *adc, int adc_chan)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	int ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = palmas_gpadc_enable(adc, adc_chan, true);
277*4882a593Smuzhiyun 	if (ret < 0)
278*4882a593Smuzhiyun 		return ret;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return palmas_gpadc_start_mask_interrupt(adc, 0);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
palmas_gpadc_read_done(struct palmas_gpadc * adc,int adc_chan)283*4882a593Smuzhiyun static void palmas_gpadc_read_done(struct palmas_gpadc *adc, int adc_chan)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	palmas_gpadc_start_mask_interrupt(adc, 1);
286*4882a593Smuzhiyun 	palmas_gpadc_enable(adc, adc_chan, false);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
palmas_gpadc_calibrate(struct palmas_gpadc * adc,int adc_chan)289*4882a593Smuzhiyun static int palmas_gpadc_calibrate(struct palmas_gpadc *adc, int adc_chan)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	int k;
292*4882a593Smuzhiyun 	int d1;
293*4882a593Smuzhiyun 	int d2;
294*4882a593Smuzhiyun 	int ret;
295*4882a593Smuzhiyun 	int gain;
296*4882a593Smuzhiyun 	int x1 =  adc->adc_info[adc_chan].x1;
297*4882a593Smuzhiyun 	int x2 =  adc->adc_info[adc_chan].x2;
298*4882a593Smuzhiyun 	int v1 = adc->adc_info[adc_chan].v1;
299*4882a593Smuzhiyun 	int v2 = adc->adc_info[adc_chan].v2;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	ret = palmas_read(adc->palmas, PALMAS_TRIM_GPADC_BASE,
302*4882a593Smuzhiyun 				adc->adc_info[adc_chan].trim1_reg, &d1);
303*4882a593Smuzhiyun 	if (ret < 0) {
304*4882a593Smuzhiyun 		dev_err(adc->dev, "TRIM read failed: %d\n", ret);
305*4882a593Smuzhiyun 		goto scrub;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	ret = palmas_read(adc->palmas, PALMAS_TRIM_GPADC_BASE,
309*4882a593Smuzhiyun 				adc->adc_info[adc_chan].trim2_reg, &d2);
310*4882a593Smuzhiyun 	if (ret < 0) {
311*4882a593Smuzhiyun 		dev_err(adc->dev, "TRIM read failed: %d\n", ret);
312*4882a593Smuzhiyun 		goto scrub;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* gain error calculation */
316*4882a593Smuzhiyun 	k = (1000 + (1000 * (d2 - d1)) / (x2 - x1));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* gain calculation */
319*4882a593Smuzhiyun 	gain = ((v2 - v1) * 1000) / (x2 - x1);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	adc->adc_info[adc_chan].gain_error = k;
322*4882a593Smuzhiyun 	adc->adc_info[adc_chan].gain = gain;
323*4882a593Smuzhiyun 	/* offset Calculation */
324*4882a593Smuzhiyun 	adc->adc_info[adc_chan].offset = (d1 * 1000) - ((k - 1000) * x1);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun scrub:
327*4882a593Smuzhiyun 	return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
palmas_gpadc_start_conversion(struct palmas_gpadc * adc,int adc_chan)330*4882a593Smuzhiyun static int palmas_gpadc_start_conversion(struct palmas_gpadc *adc, int adc_chan)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	unsigned int val;
333*4882a593Smuzhiyun 	int ret;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	init_completion(&adc->conv_completion);
336*4882a593Smuzhiyun 	ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
337*4882a593Smuzhiyun 				PALMAS_GPADC_SW_SELECT,
338*4882a593Smuzhiyun 				PALMAS_GPADC_SW_SELECT_SW_START_CONV0,
339*4882a593Smuzhiyun 				PALMAS_GPADC_SW_SELECT_SW_START_CONV0);
340*4882a593Smuzhiyun 	if (ret < 0) {
341*4882a593Smuzhiyun 		dev_err(adc->dev, "SELECT_SW_START write failed: %d\n", ret);
342*4882a593Smuzhiyun 		return ret;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&adc->conv_completion,
346*4882a593Smuzhiyun 				PALMAS_ADC_CONVERSION_TIMEOUT);
347*4882a593Smuzhiyun 	if (ret == 0) {
348*4882a593Smuzhiyun 		dev_err(adc->dev, "conversion not completed\n");
349*4882a593Smuzhiyun 		return -ETIMEDOUT;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret = palmas_bulk_read(adc->palmas, PALMAS_GPADC_BASE,
353*4882a593Smuzhiyun 				PALMAS_GPADC_SW_CONV0_LSB, &val, 2);
354*4882a593Smuzhiyun 	if (ret < 0) {
355*4882a593Smuzhiyun 		dev_err(adc->dev, "SW_CONV0_LSB read failed: %d\n", ret);
356*4882a593Smuzhiyun 		return ret;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	ret = val & 0xFFF;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
palmas_gpadc_get_calibrated_code(struct palmas_gpadc * adc,int adc_chan,int val)364*4882a593Smuzhiyun static int palmas_gpadc_get_calibrated_code(struct palmas_gpadc *adc,
365*4882a593Smuzhiyun 						int adc_chan, int val)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	if (!adc->adc_info[adc_chan].is_uncalibrated)
368*4882a593Smuzhiyun 		val  = (val*1000 - adc->adc_info[adc_chan].offset) /
369*4882a593Smuzhiyun 					adc->adc_info[adc_chan].gain_error;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (val < 0) {
372*4882a593Smuzhiyun 		dev_err(adc->dev, "Mismatch with calibration\n");
373*4882a593Smuzhiyun 		return 0;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	val = (val * adc->adc_info[adc_chan].gain) / 1000;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return val;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
palmas_gpadc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)381*4882a593Smuzhiyun static int palmas_gpadc_read_raw(struct iio_dev *indio_dev,
382*4882a593Smuzhiyun 	struct iio_chan_spec const *chan, int *val, int *val2, long mask)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct  palmas_gpadc *adc = iio_priv(indio_dev);
385*4882a593Smuzhiyun 	int adc_chan = chan->channel;
386*4882a593Smuzhiyun 	int ret = 0;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (adc_chan > PALMAS_ADC_CH_MAX)
389*4882a593Smuzhiyun 		return -EINVAL;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	mutex_lock(&indio_dev->mlock);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	switch (mask) {
394*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
395*4882a593Smuzhiyun 	case IIO_CHAN_INFO_PROCESSED:
396*4882a593Smuzhiyun 		ret = palmas_gpadc_read_prepare(adc, adc_chan);
397*4882a593Smuzhiyun 		if (ret < 0)
398*4882a593Smuzhiyun 			goto out;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		ret = palmas_gpadc_start_conversion(adc, adc_chan);
401*4882a593Smuzhiyun 		if (ret < 0) {
402*4882a593Smuzhiyun 			dev_err(adc->dev,
403*4882a593Smuzhiyun 			"ADC start conversion failed\n");
404*4882a593Smuzhiyun 			goto out;
405*4882a593Smuzhiyun 		}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		if (mask == IIO_CHAN_INFO_PROCESSED)
408*4882a593Smuzhiyun 			ret = palmas_gpadc_get_calibrated_code(
409*4882a593Smuzhiyun 							adc, adc_chan, ret);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		*val = ret;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
414*4882a593Smuzhiyun 		goto out;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	mutex_unlock(&indio_dev->mlock);
418*4882a593Smuzhiyun 	return ret;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun out:
421*4882a593Smuzhiyun 	palmas_gpadc_read_done(adc, adc_chan);
422*4882a593Smuzhiyun 	mutex_unlock(&indio_dev->mlock);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const struct iio_info palmas_gpadc_iio_info = {
428*4882a593Smuzhiyun 	.read_raw = palmas_gpadc_read_raw,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #define PALMAS_ADC_CHAN_IIO(chan, _type, chan_info)	\
432*4882a593Smuzhiyun {							\
433*4882a593Smuzhiyun 	.datasheet_name = PALMAS_DATASHEET_NAME(chan),	\
434*4882a593Smuzhiyun 	.type = _type,					\
435*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |	\
436*4882a593Smuzhiyun 			BIT(chan_info),			\
437*4882a593Smuzhiyun 	.indexed = 1,					\
438*4882a593Smuzhiyun 	.channel = PALMAS_ADC_CH_##chan,		\
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static const struct iio_chan_spec palmas_gpadc_iio_channel[] = {
442*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN0, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
443*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN1, IIO_TEMP, IIO_CHAN_INFO_RAW),
444*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN2, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
445*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN3, IIO_TEMP, IIO_CHAN_INFO_RAW),
446*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN4, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
447*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN5, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
448*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN6, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
449*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN7, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
450*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN8, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
451*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN9, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
452*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN10, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
453*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN11, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
454*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN12, IIO_TEMP, IIO_CHAN_INFO_RAW),
455*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN13, IIO_TEMP, IIO_CHAN_INFO_RAW),
456*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN14, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
457*4882a593Smuzhiyun 	PALMAS_ADC_CHAN_IIO(IN15, IIO_VOLTAGE, IIO_CHAN_INFO_PROCESSED),
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
palmas_gpadc_get_adc_dt_data(struct platform_device * pdev,struct palmas_gpadc_platform_data ** gpadc_pdata)460*4882a593Smuzhiyun static int palmas_gpadc_get_adc_dt_data(struct platform_device *pdev,
461*4882a593Smuzhiyun 	struct palmas_gpadc_platform_data **gpadc_pdata)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
464*4882a593Smuzhiyun 	struct palmas_gpadc_platform_data *gp_data;
465*4882a593Smuzhiyun 	int ret;
466*4882a593Smuzhiyun 	u32 pval;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	gp_data = devm_kzalloc(&pdev->dev, sizeof(*gp_data), GFP_KERNEL);
469*4882a593Smuzhiyun 	if (!gp_data)
470*4882a593Smuzhiyun 		return -ENOMEM;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "ti,channel0-current-microamp", &pval);
473*4882a593Smuzhiyun 	if (!ret)
474*4882a593Smuzhiyun 		gp_data->ch0_current = pval;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "ti,channel3-current-microamp", &pval);
477*4882a593Smuzhiyun 	if (!ret)
478*4882a593Smuzhiyun 		gp_data->ch3_current = pval;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	gp_data->extended_delay = of_property_read_bool(np,
481*4882a593Smuzhiyun 					"ti,enable-extended-delay");
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	*gpadc_pdata = gp_data;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
palmas_gpadc_probe(struct platform_device * pdev)488*4882a593Smuzhiyun static int palmas_gpadc_probe(struct platform_device *pdev)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct palmas_gpadc *adc;
491*4882a593Smuzhiyun 	struct palmas_platform_data *pdata;
492*4882a593Smuzhiyun 	struct palmas_gpadc_platform_data *gpadc_pdata = NULL;
493*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
494*4882a593Smuzhiyun 	int ret, i;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	pdata = dev_get_platdata(pdev->dev.parent);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (pdata && pdata->gpadc_pdata)
499*4882a593Smuzhiyun 		gpadc_pdata = pdata->gpadc_pdata;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (!gpadc_pdata && pdev->dev.of_node) {
502*4882a593Smuzhiyun 		ret = palmas_gpadc_get_adc_dt_data(pdev, &gpadc_pdata);
503*4882a593Smuzhiyun 		if (ret < 0)
504*4882a593Smuzhiyun 			return ret;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 	if (!gpadc_pdata)
507*4882a593Smuzhiyun 		return -EINVAL;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*adc));
510*4882a593Smuzhiyun 	if (!indio_dev) {
511*4882a593Smuzhiyun 		dev_err(&pdev->dev, "iio_device_alloc failed\n");
512*4882a593Smuzhiyun 		return -ENOMEM;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	adc = iio_priv(indio_dev);
516*4882a593Smuzhiyun 	adc->dev = &pdev->dev;
517*4882a593Smuzhiyun 	adc->palmas = dev_get_drvdata(pdev->dev.parent);
518*4882a593Smuzhiyun 	adc->adc_info = palmas_gpadc_info;
519*4882a593Smuzhiyun 	init_completion(&adc->conv_completion);
520*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, indio_dev);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	adc->auto_conversion_period = gpadc_pdata->auto_conversion_period_ms;
523*4882a593Smuzhiyun 	adc->irq = palmas_irq_get_virq(adc->palmas, PALMAS_GPADC_EOC_SW_IRQ);
524*4882a593Smuzhiyun 	if (adc->irq < 0) {
525*4882a593Smuzhiyun 		dev_err(adc->dev,
526*4882a593Smuzhiyun 			"get virq failed: %d\n", adc->irq);
527*4882a593Smuzhiyun 		ret = adc->irq;
528*4882a593Smuzhiyun 		goto out;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 	ret = request_threaded_irq(adc->irq, NULL,
531*4882a593Smuzhiyun 		palmas_gpadc_irq,
532*4882a593Smuzhiyun 		IRQF_ONESHOT, dev_name(adc->dev),
533*4882a593Smuzhiyun 		adc);
534*4882a593Smuzhiyun 	if (ret < 0) {
535*4882a593Smuzhiyun 		dev_err(adc->dev,
536*4882a593Smuzhiyun 			"request irq %d failed: %d\n", adc->irq, ret);
537*4882a593Smuzhiyun 		goto out;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (gpadc_pdata->adc_wakeup1_data) {
541*4882a593Smuzhiyun 		memcpy(&adc->wakeup1_data, gpadc_pdata->adc_wakeup1_data,
542*4882a593Smuzhiyun 			sizeof(adc->wakeup1_data));
543*4882a593Smuzhiyun 		adc->wakeup1_enable = true;
544*4882a593Smuzhiyun 		adc->irq_auto_0 =  platform_get_irq(pdev, 1);
545*4882a593Smuzhiyun 		ret = request_threaded_irq(adc->irq_auto_0, NULL,
546*4882a593Smuzhiyun 				palmas_gpadc_irq_auto,
547*4882a593Smuzhiyun 				IRQF_ONESHOT,
548*4882a593Smuzhiyun 				"palmas-adc-auto-0", adc);
549*4882a593Smuzhiyun 		if (ret < 0) {
550*4882a593Smuzhiyun 			dev_err(adc->dev, "request auto0 irq %d failed: %d\n",
551*4882a593Smuzhiyun 				adc->irq_auto_0, ret);
552*4882a593Smuzhiyun 			goto out_irq_free;
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (gpadc_pdata->adc_wakeup2_data) {
557*4882a593Smuzhiyun 		memcpy(&adc->wakeup2_data, gpadc_pdata->adc_wakeup2_data,
558*4882a593Smuzhiyun 				sizeof(adc->wakeup2_data));
559*4882a593Smuzhiyun 		adc->wakeup2_enable = true;
560*4882a593Smuzhiyun 		adc->irq_auto_1 =  platform_get_irq(pdev, 2);
561*4882a593Smuzhiyun 		ret = request_threaded_irq(adc->irq_auto_1, NULL,
562*4882a593Smuzhiyun 				palmas_gpadc_irq_auto,
563*4882a593Smuzhiyun 				IRQF_ONESHOT,
564*4882a593Smuzhiyun 				"palmas-adc-auto-1", adc);
565*4882a593Smuzhiyun 		if (ret < 0) {
566*4882a593Smuzhiyun 			dev_err(adc->dev, "request auto1 irq %d failed: %d\n",
567*4882a593Smuzhiyun 				adc->irq_auto_1, ret);
568*4882a593Smuzhiyun 			goto out_irq_auto0_free;
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* set the current source 0 (value 0/5/15/20 uA => 0..3) */
573*4882a593Smuzhiyun 	if (gpadc_pdata->ch0_current <= 1)
574*4882a593Smuzhiyun 		adc->ch0_current = PALMAS_ADC_CH0_CURRENT_SRC_0;
575*4882a593Smuzhiyun 	else if (gpadc_pdata->ch0_current <= 5)
576*4882a593Smuzhiyun 		adc->ch0_current = PALMAS_ADC_CH0_CURRENT_SRC_5;
577*4882a593Smuzhiyun 	else if (gpadc_pdata->ch0_current <= 15)
578*4882a593Smuzhiyun 		adc->ch0_current = PALMAS_ADC_CH0_CURRENT_SRC_15;
579*4882a593Smuzhiyun 	else
580*4882a593Smuzhiyun 		adc->ch0_current = PALMAS_ADC_CH0_CURRENT_SRC_20;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* set the current source 3 (value 0/10/400/800 uA => 0..3) */
583*4882a593Smuzhiyun 	if (gpadc_pdata->ch3_current <= 1)
584*4882a593Smuzhiyun 		adc->ch3_current = PALMAS_ADC_CH3_CURRENT_SRC_0;
585*4882a593Smuzhiyun 	else if (gpadc_pdata->ch3_current <= 10)
586*4882a593Smuzhiyun 		adc->ch3_current = PALMAS_ADC_CH3_CURRENT_SRC_10;
587*4882a593Smuzhiyun 	else if (gpadc_pdata->ch3_current <= 400)
588*4882a593Smuzhiyun 		adc->ch3_current = PALMAS_ADC_CH3_CURRENT_SRC_400;
589*4882a593Smuzhiyun 	else
590*4882a593Smuzhiyun 		adc->ch3_current = PALMAS_ADC_CH3_CURRENT_SRC_800;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	adc->extended_delay = gpadc_pdata->extended_delay;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	indio_dev->name = MOD_NAME;
595*4882a593Smuzhiyun 	indio_dev->info = &palmas_gpadc_iio_info;
596*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
597*4882a593Smuzhiyun 	indio_dev->channels = palmas_gpadc_iio_channel;
598*4882a593Smuzhiyun 	indio_dev->num_channels = ARRAY_SIZE(palmas_gpadc_iio_channel);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
601*4882a593Smuzhiyun 	if (ret < 0) {
602*4882a593Smuzhiyun 		dev_err(adc->dev, "iio_device_register() failed: %d\n", ret);
603*4882a593Smuzhiyun 		goto out_irq_auto1_free;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	device_set_wakeup_capable(&pdev->dev, 1);
607*4882a593Smuzhiyun 	for (i = 0; i < PALMAS_ADC_CH_MAX; i++) {
608*4882a593Smuzhiyun 		if (!(adc->adc_info[i].is_uncalibrated))
609*4882a593Smuzhiyun 			palmas_gpadc_calibrate(adc, i);
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (adc->wakeup1_enable || adc->wakeup2_enable)
613*4882a593Smuzhiyun 		device_wakeup_enable(&pdev->dev);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return 0;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun out_irq_auto1_free:
618*4882a593Smuzhiyun 	if (gpadc_pdata->adc_wakeup2_data)
619*4882a593Smuzhiyun 		free_irq(adc->irq_auto_1, adc);
620*4882a593Smuzhiyun out_irq_auto0_free:
621*4882a593Smuzhiyun 	if (gpadc_pdata->adc_wakeup1_data)
622*4882a593Smuzhiyun 		free_irq(adc->irq_auto_0, adc);
623*4882a593Smuzhiyun out_irq_free:
624*4882a593Smuzhiyun 	free_irq(adc->irq, adc);
625*4882a593Smuzhiyun out:
626*4882a593Smuzhiyun 	return ret;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
palmas_gpadc_remove(struct platform_device * pdev)629*4882a593Smuzhiyun static int palmas_gpadc_remove(struct platform_device *pdev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_to_iio_dev(&pdev->dev);
632*4882a593Smuzhiyun 	struct palmas_gpadc *adc = iio_priv(indio_dev);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (adc->wakeup1_enable || adc->wakeup2_enable)
635*4882a593Smuzhiyun 		device_wakeup_disable(&pdev->dev);
636*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
637*4882a593Smuzhiyun 	free_irq(adc->irq, adc);
638*4882a593Smuzhiyun 	if (adc->wakeup1_enable)
639*4882a593Smuzhiyun 		free_irq(adc->irq_auto_0, adc);
640*4882a593Smuzhiyun 	if (adc->wakeup2_enable)
641*4882a593Smuzhiyun 		free_irq(adc->irq_auto_1, adc);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
palmas_adc_wakeup_configure(struct palmas_gpadc * adc)647*4882a593Smuzhiyun static int palmas_adc_wakeup_configure(struct palmas_gpadc *adc)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	int adc_period, conv;
650*4882a593Smuzhiyun 	int i;
651*4882a593Smuzhiyun 	int ch0 = 0, ch1 = 0;
652*4882a593Smuzhiyun 	int thres;
653*4882a593Smuzhiyun 	int ret;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	adc_period = adc->auto_conversion_period;
656*4882a593Smuzhiyun 	for (i = 0; i < 16; ++i) {
657*4882a593Smuzhiyun 		if (((1000 * (1 << i)) / 32) >= adc_period)
658*4882a593Smuzhiyun 			break;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 	if (i > 0)
661*4882a593Smuzhiyun 		i--;
662*4882a593Smuzhiyun 	adc_period = i;
663*4882a593Smuzhiyun 	ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
664*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL,
665*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL_COUNTER_CONV_MASK,
666*4882a593Smuzhiyun 			adc_period);
667*4882a593Smuzhiyun 	if (ret < 0) {
668*4882a593Smuzhiyun 		dev_err(adc->dev, "AUTO_CTRL write failed: %d\n", ret);
669*4882a593Smuzhiyun 		return ret;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	conv = 0;
673*4882a593Smuzhiyun 	if (adc->wakeup1_enable) {
674*4882a593Smuzhiyun 		int polarity;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		ch0 = adc->wakeup1_data.adc_channel_number;
677*4882a593Smuzhiyun 		conv |= PALMAS_GPADC_AUTO_CTRL_AUTO_CONV0_EN;
678*4882a593Smuzhiyun 		if (adc->wakeup1_data.adc_high_threshold > 0) {
679*4882a593Smuzhiyun 			thres = adc->wakeup1_data.adc_high_threshold;
680*4882a593Smuzhiyun 			polarity = 0;
681*4882a593Smuzhiyun 		} else {
682*4882a593Smuzhiyun 			thres = adc->wakeup1_data.adc_low_threshold;
683*4882a593Smuzhiyun 			polarity = PALMAS_GPADC_THRES_CONV0_MSB_THRES_CONV0_POL;
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
687*4882a593Smuzhiyun 				PALMAS_GPADC_THRES_CONV0_LSB, thres & 0xFF);
688*4882a593Smuzhiyun 		if (ret < 0) {
689*4882a593Smuzhiyun 			dev_err(adc->dev,
690*4882a593Smuzhiyun 				"THRES_CONV0_LSB write failed: %d\n", ret);
691*4882a593Smuzhiyun 			return ret;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
695*4882a593Smuzhiyun 				PALMAS_GPADC_THRES_CONV0_MSB,
696*4882a593Smuzhiyun 				((thres >> 8) & 0xF) | polarity);
697*4882a593Smuzhiyun 		if (ret < 0) {
698*4882a593Smuzhiyun 			dev_err(adc->dev,
699*4882a593Smuzhiyun 				"THRES_CONV0_MSB write failed: %d\n", ret);
700*4882a593Smuzhiyun 			return ret;
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (adc->wakeup2_enable) {
705*4882a593Smuzhiyun 		int polarity;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		ch1 = adc->wakeup2_data.adc_channel_number;
708*4882a593Smuzhiyun 		conv |= PALMAS_GPADC_AUTO_CTRL_AUTO_CONV1_EN;
709*4882a593Smuzhiyun 		if (adc->wakeup2_data.adc_high_threshold > 0) {
710*4882a593Smuzhiyun 			thres = adc->wakeup2_data.adc_high_threshold;
711*4882a593Smuzhiyun 			polarity = 0;
712*4882a593Smuzhiyun 		} else {
713*4882a593Smuzhiyun 			thres = adc->wakeup2_data.adc_low_threshold;
714*4882a593Smuzhiyun 			polarity = PALMAS_GPADC_THRES_CONV1_MSB_THRES_CONV1_POL;
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
718*4882a593Smuzhiyun 				PALMAS_GPADC_THRES_CONV1_LSB, thres & 0xFF);
719*4882a593Smuzhiyun 		if (ret < 0) {
720*4882a593Smuzhiyun 			dev_err(adc->dev,
721*4882a593Smuzhiyun 				"THRES_CONV1_LSB write failed: %d\n", ret);
722*4882a593Smuzhiyun 			return ret;
723*4882a593Smuzhiyun 		}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
726*4882a593Smuzhiyun 				PALMAS_GPADC_THRES_CONV1_MSB,
727*4882a593Smuzhiyun 				((thres >> 8) & 0xF) | polarity);
728*4882a593Smuzhiyun 		if (ret < 0) {
729*4882a593Smuzhiyun 			dev_err(adc->dev,
730*4882a593Smuzhiyun 				"THRES_CONV1_MSB write failed: %d\n", ret);
731*4882a593Smuzhiyun 			return ret;
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
736*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_SELECT, (ch1 << 4) | ch0);
737*4882a593Smuzhiyun 	if (ret < 0) {
738*4882a593Smuzhiyun 		dev_err(adc->dev, "AUTO_SELECT write failed: %d\n", ret);
739*4882a593Smuzhiyun 		return ret;
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	ret = palmas_update_bits(adc->palmas, PALMAS_GPADC_BASE,
743*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL,
744*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL_AUTO_CONV1_EN |
745*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_CTRL_AUTO_CONV0_EN, conv);
746*4882a593Smuzhiyun 	if (ret < 0)
747*4882a593Smuzhiyun 		dev_err(adc->dev, "AUTO_CTRL write failed: %d\n", ret);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return ret;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
palmas_adc_wakeup_reset(struct palmas_gpadc * adc)752*4882a593Smuzhiyun static int palmas_adc_wakeup_reset(struct palmas_gpadc *adc)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	int ret;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	ret = palmas_write(adc->palmas, PALMAS_GPADC_BASE,
757*4882a593Smuzhiyun 			PALMAS_GPADC_AUTO_SELECT, 0);
758*4882a593Smuzhiyun 	if (ret < 0) {
759*4882a593Smuzhiyun 		dev_err(adc->dev, "AUTO_SELECT write failed: %d\n", ret);
760*4882a593Smuzhiyun 		return ret;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	ret = palmas_disable_auto_conversion(adc);
764*4882a593Smuzhiyun 	if (ret < 0)
765*4882a593Smuzhiyun 		dev_err(adc->dev, "Disable auto conversion failed: %d\n", ret);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
palmas_gpadc_suspend(struct device * dev)770*4882a593Smuzhiyun static int palmas_gpadc_suspend(struct device *dev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
773*4882a593Smuzhiyun 	struct palmas_gpadc *adc = iio_priv(indio_dev);
774*4882a593Smuzhiyun 	int wakeup = adc->wakeup1_enable || adc->wakeup2_enable;
775*4882a593Smuzhiyun 	int ret;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (!device_may_wakeup(dev) || !wakeup)
778*4882a593Smuzhiyun 		return 0;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	ret = palmas_adc_wakeup_configure(adc);
781*4882a593Smuzhiyun 	if (ret < 0)
782*4882a593Smuzhiyun 		return ret;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	if (adc->wakeup1_enable)
785*4882a593Smuzhiyun 		enable_irq_wake(adc->irq_auto_0);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (adc->wakeup2_enable)
788*4882a593Smuzhiyun 		enable_irq_wake(adc->irq_auto_1);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
palmas_gpadc_resume(struct device * dev)793*4882a593Smuzhiyun static int palmas_gpadc_resume(struct device *dev)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
796*4882a593Smuzhiyun 	struct palmas_gpadc *adc = iio_priv(indio_dev);
797*4882a593Smuzhiyun 	int wakeup = adc->wakeup1_enable || adc->wakeup2_enable;
798*4882a593Smuzhiyun 	int ret;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	if (!device_may_wakeup(dev) || !wakeup)
801*4882a593Smuzhiyun 		return 0;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	ret = palmas_adc_wakeup_reset(adc);
804*4882a593Smuzhiyun 	if (ret < 0)
805*4882a593Smuzhiyun 		return ret;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	if (adc->wakeup1_enable)
808*4882a593Smuzhiyun 		disable_irq_wake(adc->irq_auto_0);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (adc->wakeup2_enable)
811*4882a593Smuzhiyun 		disable_irq_wake(adc->irq_auto_1);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return 0;
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun #endif
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun static const struct dev_pm_ops palmas_pm_ops = {
818*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(palmas_gpadc_suspend,
819*4882a593Smuzhiyun 				palmas_gpadc_resume)
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct of_device_id of_palmas_gpadc_match_tbl[] = {
823*4882a593Smuzhiyun 	{ .compatible = "ti,palmas-gpadc", },
824*4882a593Smuzhiyun 	{ /* end */ }
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_palmas_gpadc_match_tbl);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static struct platform_driver palmas_gpadc_driver = {
829*4882a593Smuzhiyun 	.probe = palmas_gpadc_probe,
830*4882a593Smuzhiyun 	.remove = palmas_gpadc_remove,
831*4882a593Smuzhiyun 	.driver = {
832*4882a593Smuzhiyun 		.name = MOD_NAME,
833*4882a593Smuzhiyun 		.pm = &palmas_pm_ops,
834*4882a593Smuzhiyun 		.of_match_table = of_palmas_gpadc_match_tbl,
835*4882a593Smuzhiyun 	},
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun module_platform_driver(palmas_gpadc_driver);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun MODULE_DESCRIPTION("palmas GPADC driver");
840*4882a593Smuzhiyun MODULE_AUTHOR("Pradeep Goudagunta<pgoudagunta@nvidia.com>");
841*4882a593Smuzhiyun MODULE_ALIAS("platform:palmas-gpadc");
842*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
843