1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale MXS LRADC ADC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2012 DENX Software Engineering, GmbH.
6*4882a593Smuzhiyun * Copyright (c) 2017 Ksenija Stanojevic <ksenija.stanojevic@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Authors:
9*4882a593Smuzhiyun * Marek Vasut <marex@denx.de>
10*4882a593Smuzhiyun * Ksenija Stanojevic <ksenija.stanojevic@gmail.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/completion.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/mfd/core.h>
18*4882a593Smuzhiyun #include <linux/mfd/mxs-lradc.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/sysfs.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/iio/buffer.h>
25*4882a593Smuzhiyun #include <linux/iio/iio.h>
26*4882a593Smuzhiyun #include <linux/iio/trigger.h>
27*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
28*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
29*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * Make this runtime configurable if necessary. Currently, if the buffered mode
33*4882a593Smuzhiyun * is enabled, the LRADC takes LRADC_DELAY_TIMER_LOOP samples of data before
34*4882a593Smuzhiyun * triggering IRQ. The sampling happens every (LRADC_DELAY_TIMER_PER / 2000)
35*4882a593Smuzhiyun * seconds. The result is that the samples arrive every 500mS.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define LRADC_DELAY_TIMER_PER 200
38*4882a593Smuzhiyun #define LRADC_DELAY_TIMER_LOOP 5
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define VREF_MV_BASE 1850
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const char *mx23_lradc_adc_irq_names[] = {
43*4882a593Smuzhiyun "mxs-lradc-channel0",
44*4882a593Smuzhiyun "mxs-lradc-channel1",
45*4882a593Smuzhiyun "mxs-lradc-channel2",
46*4882a593Smuzhiyun "mxs-lradc-channel3",
47*4882a593Smuzhiyun "mxs-lradc-channel4",
48*4882a593Smuzhiyun "mxs-lradc-channel5",
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const char *mx28_lradc_adc_irq_names[] = {
52*4882a593Smuzhiyun "mxs-lradc-thresh0",
53*4882a593Smuzhiyun "mxs-lradc-thresh1",
54*4882a593Smuzhiyun "mxs-lradc-channel0",
55*4882a593Smuzhiyun "mxs-lradc-channel1",
56*4882a593Smuzhiyun "mxs-lradc-channel2",
57*4882a593Smuzhiyun "mxs-lradc-channel3",
58*4882a593Smuzhiyun "mxs-lradc-channel4",
59*4882a593Smuzhiyun "mxs-lradc-channel5",
60*4882a593Smuzhiyun "mxs-lradc-button0",
61*4882a593Smuzhiyun "mxs-lradc-button1",
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const u32 mxs_lradc_adc_vref_mv[][LRADC_MAX_TOTAL_CHANS] = {
65*4882a593Smuzhiyun [IMX23_LRADC] = {
66*4882a593Smuzhiyun VREF_MV_BASE, /* CH0 */
67*4882a593Smuzhiyun VREF_MV_BASE, /* CH1 */
68*4882a593Smuzhiyun VREF_MV_BASE, /* CH2 */
69*4882a593Smuzhiyun VREF_MV_BASE, /* CH3 */
70*4882a593Smuzhiyun VREF_MV_BASE, /* CH4 */
71*4882a593Smuzhiyun VREF_MV_BASE, /* CH5 */
72*4882a593Smuzhiyun VREF_MV_BASE * 2, /* CH6 VDDIO */
73*4882a593Smuzhiyun VREF_MV_BASE * 4, /* CH7 VBATT */
74*4882a593Smuzhiyun VREF_MV_BASE, /* CH8 Temp sense 0 */
75*4882a593Smuzhiyun VREF_MV_BASE, /* CH9 Temp sense 1 */
76*4882a593Smuzhiyun VREF_MV_BASE, /* CH10 */
77*4882a593Smuzhiyun VREF_MV_BASE, /* CH11 */
78*4882a593Smuzhiyun VREF_MV_BASE, /* CH12 USB_DP */
79*4882a593Smuzhiyun VREF_MV_BASE, /* CH13 USB_DN */
80*4882a593Smuzhiyun VREF_MV_BASE, /* CH14 VBG */
81*4882a593Smuzhiyun VREF_MV_BASE * 4, /* CH15 VDD5V */
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun [IMX28_LRADC] = {
84*4882a593Smuzhiyun VREF_MV_BASE, /* CH0 */
85*4882a593Smuzhiyun VREF_MV_BASE, /* CH1 */
86*4882a593Smuzhiyun VREF_MV_BASE, /* CH2 */
87*4882a593Smuzhiyun VREF_MV_BASE, /* CH3 */
88*4882a593Smuzhiyun VREF_MV_BASE, /* CH4 */
89*4882a593Smuzhiyun VREF_MV_BASE, /* CH5 */
90*4882a593Smuzhiyun VREF_MV_BASE, /* CH6 */
91*4882a593Smuzhiyun VREF_MV_BASE * 4, /* CH7 VBATT */
92*4882a593Smuzhiyun VREF_MV_BASE, /* CH8 Temp sense 0 */
93*4882a593Smuzhiyun VREF_MV_BASE, /* CH9 Temp sense 1 */
94*4882a593Smuzhiyun VREF_MV_BASE * 2, /* CH10 VDDIO */
95*4882a593Smuzhiyun VREF_MV_BASE, /* CH11 VTH */
96*4882a593Smuzhiyun VREF_MV_BASE * 2, /* CH12 VDDA */
97*4882a593Smuzhiyun VREF_MV_BASE, /* CH13 VDDD */
98*4882a593Smuzhiyun VREF_MV_BASE, /* CH14 VBG */
99*4882a593Smuzhiyun VREF_MV_BASE * 4, /* CH15 VDD5V */
100*4882a593Smuzhiyun },
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum mxs_lradc_divbytwo {
104*4882a593Smuzhiyun MXS_LRADC_DIV_DISABLED = 0,
105*4882a593Smuzhiyun MXS_LRADC_DIV_ENABLED,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct mxs_lradc_scale {
109*4882a593Smuzhiyun unsigned int integer;
110*4882a593Smuzhiyun unsigned int nano;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct mxs_lradc_adc {
114*4882a593Smuzhiyun struct mxs_lradc *lradc;
115*4882a593Smuzhiyun struct device *dev;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun void __iomem *base;
118*4882a593Smuzhiyun /* Maximum of 8 channels + 8 byte ts */
119*4882a593Smuzhiyun u32 buffer[10] __aligned(8);
120*4882a593Smuzhiyun struct iio_trigger *trig;
121*4882a593Smuzhiyun struct completion completion;
122*4882a593Smuzhiyun spinlock_t lock;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun const u32 *vref_mv;
125*4882a593Smuzhiyun struct mxs_lradc_scale scale_avail[LRADC_MAX_TOTAL_CHANS][2];
126*4882a593Smuzhiyun unsigned long is_divided;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Raw I/O operations */
mxs_lradc_adc_read_single(struct iio_dev * iio_dev,int chan,int * val)131*4882a593Smuzhiyun static int mxs_lradc_adc_read_single(struct iio_dev *iio_dev, int chan,
132*4882a593Smuzhiyun int *val)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio_dev);
135*4882a593Smuzhiyun struct mxs_lradc *lradc = adc->lradc;
136*4882a593Smuzhiyun int ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * See if there is no buffered operation in progress. If there is simply
140*4882a593Smuzhiyun * bail out. This can be improved to support both buffered and raw IO at
141*4882a593Smuzhiyun * the same time, yet the code becomes horribly complicated. Therefore I
142*4882a593Smuzhiyun * applied KISS principle here.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun ret = iio_device_claim_direct_mode(iio_dev);
145*4882a593Smuzhiyun if (ret)
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun reinit_completion(&adc->completion);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * No buffered operation in progress, map the channel and trigger it.
152*4882a593Smuzhiyun * Virtual channel 0 is always used here as the others are always not
153*4882a593Smuzhiyun * used if doing raw sampling.
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun if (lradc->soc == IMX28_LRADC)
156*4882a593Smuzhiyun writel(LRADC_CTRL1_LRADC_IRQ_EN(0),
157*4882a593Smuzhiyun adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_CLR);
158*4882a593Smuzhiyun writel(0x1, adc->base + LRADC_CTRL0 + STMP_OFFSET_REG_CLR);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Enable / disable the divider per requirement */
161*4882a593Smuzhiyun if (test_bit(chan, &adc->is_divided))
162*4882a593Smuzhiyun writel(1 << LRADC_CTRL2_DIVIDE_BY_TWO_OFFSET,
163*4882a593Smuzhiyun adc->base + LRADC_CTRL2 + STMP_OFFSET_REG_SET);
164*4882a593Smuzhiyun else
165*4882a593Smuzhiyun writel(1 << LRADC_CTRL2_DIVIDE_BY_TWO_OFFSET,
166*4882a593Smuzhiyun adc->base + LRADC_CTRL2 + STMP_OFFSET_REG_CLR);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Clean the slot's previous content, then set new one. */
169*4882a593Smuzhiyun writel(LRADC_CTRL4_LRADCSELECT_MASK(0),
170*4882a593Smuzhiyun adc->base + LRADC_CTRL4 + STMP_OFFSET_REG_CLR);
171*4882a593Smuzhiyun writel(chan, adc->base + LRADC_CTRL4 + STMP_OFFSET_REG_SET);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun writel(0, adc->base + LRADC_CH(0));
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Enable the IRQ and start sampling the channel. */
176*4882a593Smuzhiyun writel(LRADC_CTRL1_LRADC_IRQ_EN(0),
177*4882a593Smuzhiyun adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_SET);
178*4882a593Smuzhiyun writel(BIT(0), adc->base + LRADC_CTRL0 + STMP_OFFSET_REG_SET);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Wait for completion on the channel, 1 second max. */
181*4882a593Smuzhiyun ret = wait_for_completion_killable_timeout(&adc->completion, HZ);
182*4882a593Smuzhiyun if (!ret)
183*4882a593Smuzhiyun ret = -ETIMEDOUT;
184*4882a593Smuzhiyun if (ret < 0)
185*4882a593Smuzhiyun goto err;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* Read the data. */
188*4882a593Smuzhiyun *val = readl(adc->base + LRADC_CH(0)) & LRADC_CH_VALUE_MASK;
189*4882a593Smuzhiyun ret = IIO_VAL_INT;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun err:
192*4882a593Smuzhiyun writel(LRADC_CTRL1_LRADC_IRQ_EN(0),
193*4882a593Smuzhiyun adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_CLR);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun iio_device_release_direct_mode(iio_dev);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
mxs_lradc_adc_read_temp(struct iio_dev * iio_dev,int * val)200*4882a593Smuzhiyun static int mxs_lradc_adc_read_temp(struct iio_dev *iio_dev, int *val)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun int ret, min, max;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ret = mxs_lradc_adc_read_single(iio_dev, 8, &min);
205*4882a593Smuzhiyun if (ret != IIO_VAL_INT)
206*4882a593Smuzhiyun return ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ret = mxs_lradc_adc_read_single(iio_dev, 9, &max);
209*4882a593Smuzhiyun if (ret != IIO_VAL_INT)
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun *val = max - min;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return IIO_VAL_INT;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
mxs_lradc_adc_read_raw(struct iio_dev * iio_dev,const struct iio_chan_spec * chan,int * val,int * val2,long m)217*4882a593Smuzhiyun static int mxs_lradc_adc_read_raw(struct iio_dev *iio_dev,
218*4882a593Smuzhiyun const struct iio_chan_spec *chan,
219*4882a593Smuzhiyun int *val, int *val2, long m)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio_dev);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun switch (m) {
224*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
225*4882a593Smuzhiyun if (chan->type == IIO_TEMP)
226*4882a593Smuzhiyun return mxs_lradc_adc_read_temp(iio_dev, val);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return mxs_lradc_adc_read_single(iio_dev, chan->channel, val);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
231*4882a593Smuzhiyun if (chan->type == IIO_TEMP) {
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun * From the datasheet, we have to multiply by 1.012 and
234*4882a593Smuzhiyun * divide by 4
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun *val = 0;
237*4882a593Smuzhiyun *val2 = 253000;
238*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun *val = adc->vref_mv[chan->channel];
242*4882a593Smuzhiyun *val2 = chan->scan_type.realbits -
243*4882a593Smuzhiyun test_bit(chan->channel, &adc->is_divided);
244*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
247*4882a593Smuzhiyun if (chan->type == IIO_TEMP) {
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * The calculated value from the ADC is in Kelvin, we
250*4882a593Smuzhiyun * want Celsius for hwmon so the offset is -273.15
251*4882a593Smuzhiyun * The offset is applied before scaling so it is
252*4882a593Smuzhiyun * actually -213.15 * 4 / 1.012 = -1079.644268
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun *val = -1079;
255*4882a593Smuzhiyun *val2 = 644268;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return -EINVAL;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun default:
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return -EINVAL;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
mxs_lradc_adc_write_raw(struct iio_dev * iio_dev,const struct iio_chan_spec * chan,int val,int val2,long m)269*4882a593Smuzhiyun static int mxs_lradc_adc_write_raw(struct iio_dev *iio_dev,
270*4882a593Smuzhiyun const struct iio_chan_spec *chan,
271*4882a593Smuzhiyun int val, int val2, long m)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio_dev);
274*4882a593Smuzhiyun struct mxs_lradc_scale *scale_avail =
275*4882a593Smuzhiyun adc->scale_avail[chan->channel];
276*4882a593Smuzhiyun int ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ret = iio_device_claim_direct_mode(iio_dev);
279*4882a593Smuzhiyun if (ret)
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun switch (m) {
283*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
284*4882a593Smuzhiyun ret = -EINVAL;
285*4882a593Smuzhiyun if (val == scale_avail[MXS_LRADC_DIV_DISABLED].integer &&
286*4882a593Smuzhiyun val2 == scale_avail[MXS_LRADC_DIV_DISABLED].nano) {
287*4882a593Smuzhiyun /* divider by two disabled */
288*4882a593Smuzhiyun clear_bit(chan->channel, &adc->is_divided);
289*4882a593Smuzhiyun ret = 0;
290*4882a593Smuzhiyun } else if (val == scale_avail[MXS_LRADC_DIV_ENABLED].integer &&
291*4882a593Smuzhiyun val2 == scale_avail[MXS_LRADC_DIV_ENABLED].nano) {
292*4882a593Smuzhiyun /* divider by two enabled */
293*4882a593Smuzhiyun set_bit(chan->channel, &adc->is_divided);
294*4882a593Smuzhiyun ret = 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun default:
299*4882a593Smuzhiyun ret = -EINVAL;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun iio_device_release_direct_mode(iio_dev);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
mxs_lradc_adc_write_raw_get_fmt(struct iio_dev * iio_dev,const struct iio_chan_spec * chan,long m)308*4882a593Smuzhiyun static int mxs_lradc_adc_write_raw_get_fmt(struct iio_dev *iio_dev,
309*4882a593Smuzhiyun const struct iio_chan_spec *chan,
310*4882a593Smuzhiyun long m)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_NANO;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
mxs_lradc_adc_show_scale_avail(struct device * dev,struct device_attribute * attr,char * buf)315*4882a593Smuzhiyun static ssize_t mxs_lradc_adc_show_scale_avail(struct device *dev,
316*4882a593Smuzhiyun struct device_attribute *attr,
317*4882a593Smuzhiyun char *buf)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct iio_dev *iio = dev_to_iio_dev(dev);
320*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
321*4882a593Smuzhiyun struct iio_dev_attr *iio_attr = to_iio_dev_attr(attr);
322*4882a593Smuzhiyun int i, ch, len = 0;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ch = iio_attr->address;
325*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adc->scale_avail[ch]); i++)
326*4882a593Smuzhiyun len += sprintf(buf + len, "%u.%09u ",
327*4882a593Smuzhiyun adc->scale_avail[ch][i].integer,
328*4882a593Smuzhiyun adc->scale_avail[ch][i].nano);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun len += sprintf(buf + len, "\n");
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return len;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #define SHOW_SCALE_AVAILABLE_ATTR(ch)\
336*4882a593Smuzhiyun IIO_DEVICE_ATTR(in_voltage##ch##_scale_available, 0444,\
337*4882a593Smuzhiyun mxs_lradc_adc_show_scale_avail, NULL, ch)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(0);
340*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(1);
341*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(2);
342*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(3);
343*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(4);
344*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(5);
345*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(6);
346*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(7);
347*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(10);
348*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(11);
349*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(12);
350*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(13);
351*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(14);
352*4882a593Smuzhiyun static SHOW_SCALE_AVAILABLE_ATTR(15);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static struct attribute *mxs_lradc_adc_attributes[] = {
355*4882a593Smuzhiyun &iio_dev_attr_in_voltage0_scale_available.dev_attr.attr,
356*4882a593Smuzhiyun &iio_dev_attr_in_voltage1_scale_available.dev_attr.attr,
357*4882a593Smuzhiyun &iio_dev_attr_in_voltage2_scale_available.dev_attr.attr,
358*4882a593Smuzhiyun &iio_dev_attr_in_voltage3_scale_available.dev_attr.attr,
359*4882a593Smuzhiyun &iio_dev_attr_in_voltage4_scale_available.dev_attr.attr,
360*4882a593Smuzhiyun &iio_dev_attr_in_voltage5_scale_available.dev_attr.attr,
361*4882a593Smuzhiyun &iio_dev_attr_in_voltage6_scale_available.dev_attr.attr,
362*4882a593Smuzhiyun &iio_dev_attr_in_voltage7_scale_available.dev_attr.attr,
363*4882a593Smuzhiyun &iio_dev_attr_in_voltage10_scale_available.dev_attr.attr,
364*4882a593Smuzhiyun &iio_dev_attr_in_voltage11_scale_available.dev_attr.attr,
365*4882a593Smuzhiyun &iio_dev_attr_in_voltage12_scale_available.dev_attr.attr,
366*4882a593Smuzhiyun &iio_dev_attr_in_voltage13_scale_available.dev_attr.attr,
367*4882a593Smuzhiyun &iio_dev_attr_in_voltage14_scale_available.dev_attr.attr,
368*4882a593Smuzhiyun &iio_dev_attr_in_voltage15_scale_available.dev_attr.attr,
369*4882a593Smuzhiyun NULL
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun static const struct attribute_group mxs_lradc_adc_attribute_group = {
373*4882a593Smuzhiyun .attrs = mxs_lradc_adc_attributes,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static const struct iio_info mxs_lradc_adc_iio_info = {
377*4882a593Smuzhiyun .read_raw = mxs_lradc_adc_read_raw,
378*4882a593Smuzhiyun .write_raw = mxs_lradc_adc_write_raw,
379*4882a593Smuzhiyun .write_raw_get_fmt = mxs_lradc_adc_write_raw_get_fmt,
380*4882a593Smuzhiyun .attrs = &mxs_lradc_adc_attribute_group,
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* IRQ Handling */
mxs_lradc_adc_handle_irq(int irq,void * data)384*4882a593Smuzhiyun static irqreturn_t mxs_lradc_adc_handle_irq(int irq, void *data)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct iio_dev *iio = data;
387*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
388*4882a593Smuzhiyun struct mxs_lradc *lradc = adc->lradc;
389*4882a593Smuzhiyun unsigned long reg = readl(adc->base + LRADC_CTRL1);
390*4882a593Smuzhiyun unsigned long flags;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (!(reg & mxs_lradc_irq_mask(lradc)))
393*4882a593Smuzhiyun return IRQ_NONE;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (iio_buffer_enabled(iio)) {
396*4882a593Smuzhiyun if (reg & lradc->buffer_vchans) {
397*4882a593Smuzhiyun spin_lock_irqsave(&adc->lock, flags);
398*4882a593Smuzhiyun iio_trigger_poll(iio->trig);
399*4882a593Smuzhiyun spin_unlock_irqrestore(&adc->lock, flags);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun } else if (reg & LRADC_CTRL1_LRADC_IRQ(0)) {
402*4882a593Smuzhiyun complete(&adc->completion);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun writel(reg & mxs_lradc_irq_mask(lradc),
406*4882a593Smuzhiyun adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_CLR);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return IRQ_HANDLED;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Trigger handling */
mxs_lradc_adc_trigger_handler(int irq,void * p)413*4882a593Smuzhiyun static irqreturn_t mxs_lradc_adc_trigger_handler(int irq, void *p)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct iio_poll_func *pf = p;
416*4882a593Smuzhiyun struct iio_dev *iio = pf->indio_dev;
417*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
418*4882a593Smuzhiyun const u32 chan_value = LRADC_CH_ACCUMULATE |
419*4882a593Smuzhiyun ((LRADC_DELAY_TIMER_LOOP - 1) << LRADC_CH_NUM_SAMPLES_OFFSET);
420*4882a593Smuzhiyun unsigned int i, j = 0;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun for_each_set_bit(i, iio->active_scan_mask, LRADC_MAX_TOTAL_CHANS) {
423*4882a593Smuzhiyun adc->buffer[j] = readl(adc->base + LRADC_CH(j));
424*4882a593Smuzhiyun writel(chan_value, adc->base + LRADC_CH(j));
425*4882a593Smuzhiyun adc->buffer[j] &= LRADC_CH_VALUE_MASK;
426*4882a593Smuzhiyun adc->buffer[j] /= LRADC_DELAY_TIMER_LOOP;
427*4882a593Smuzhiyun j++;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(iio, adc->buffer, pf->timestamp);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun iio_trigger_notify_done(iio->trig);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return IRQ_HANDLED;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
mxs_lradc_adc_configure_trigger(struct iio_trigger * trig,bool state)437*4882a593Smuzhiyun static int mxs_lradc_adc_configure_trigger(struct iio_trigger *trig, bool state)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct iio_dev *iio = iio_trigger_get_drvdata(trig);
440*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
441*4882a593Smuzhiyun const u32 st = state ? STMP_OFFSET_REG_SET : STMP_OFFSET_REG_CLR;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun writel(LRADC_DELAY_KICK, adc->base + (LRADC_DELAY(0) + st));
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static const struct iio_trigger_ops mxs_lradc_adc_trigger_ops = {
449*4882a593Smuzhiyun .set_trigger_state = &mxs_lradc_adc_configure_trigger,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
mxs_lradc_adc_trigger_init(struct iio_dev * iio)452*4882a593Smuzhiyun static int mxs_lradc_adc_trigger_init(struct iio_dev *iio)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun int ret;
455*4882a593Smuzhiyun struct iio_trigger *trig;
456*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun trig = devm_iio_trigger_alloc(&iio->dev, "%s-dev%i", iio->name,
459*4882a593Smuzhiyun iio->id);
460*4882a593Smuzhiyun if (!trig)
461*4882a593Smuzhiyun return -ENOMEM;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun trig->dev.parent = adc->dev;
464*4882a593Smuzhiyun iio_trigger_set_drvdata(trig, iio);
465*4882a593Smuzhiyun trig->ops = &mxs_lradc_adc_trigger_ops;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ret = iio_trigger_register(trig);
468*4882a593Smuzhiyun if (ret)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun adc->trig = trig;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
mxs_lradc_adc_trigger_remove(struct iio_dev * iio)476*4882a593Smuzhiyun static void mxs_lradc_adc_trigger_remove(struct iio_dev *iio)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun iio_trigger_unregister(adc->trig);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
mxs_lradc_adc_buffer_preenable(struct iio_dev * iio)483*4882a593Smuzhiyun static int mxs_lradc_adc_buffer_preenable(struct iio_dev *iio)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
486*4882a593Smuzhiyun struct mxs_lradc *lradc = adc->lradc;
487*4882a593Smuzhiyun int chan, ofs = 0;
488*4882a593Smuzhiyun unsigned long enable = 0;
489*4882a593Smuzhiyun u32 ctrl4_set = 0;
490*4882a593Smuzhiyun u32 ctrl4_clr = 0;
491*4882a593Smuzhiyun u32 ctrl1_irq = 0;
492*4882a593Smuzhiyun const u32 chan_value = LRADC_CH_ACCUMULATE |
493*4882a593Smuzhiyun ((LRADC_DELAY_TIMER_LOOP - 1) << LRADC_CH_NUM_SAMPLES_OFFSET);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (lradc->soc == IMX28_LRADC)
496*4882a593Smuzhiyun writel(lradc->buffer_vchans << LRADC_CTRL1_LRADC_IRQ_EN_OFFSET,
497*4882a593Smuzhiyun adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_CLR);
498*4882a593Smuzhiyun writel(lradc->buffer_vchans,
499*4882a593Smuzhiyun adc->base + LRADC_CTRL0 + STMP_OFFSET_REG_CLR);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun for_each_set_bit(chan, iio->active_scan_mask, LRADC_MAX_TOTAL_CHANS) {
502*4882a593Smuzhiyun ctrl4_set |= chan << LRADC_CTRL4_LRADCSELECT_OFFSET(ofs);
503*4882a593Smuzhiyun ctrl4_clr |= LRADC_CTRL4_LRADCSELECT_MASK(ofs);
504*4882a593Smuzhiyun ctrl1_irq |= LRADC_CTRL1_LRADC_IRQ_EN(ofs);
505*4882a593Smuzhiyun writel(chan_value, adc->base + LRADC_CH(ofs));
506*4882a593Smuzhiyun bitmap_set(&enable, ofs, 1);
507*4882a593Smuzhiyun ofs++;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun writel(LRADC_DELAY_TRIGGER_LRADCS_MASK | LRADC_DELAY_KICK,
511*4882a593Smuzhiyun adc->base + LRADC_DELAY(0) + STMP_OFFSET_REG_CLR);
512*4882a593Smuzhiyun writel(ctrl4_clr, adc->base + LRADC_CTRL4 + STMP_OFFSET_REG_CLR);
513*4882a593Smuzhiyun writel(ctrl4_set, adc->base + LRADC_CTRL4 + STMP_OFFSET_REG_SET);
514*4882a593Smuzhiyun writel(ctrl1_irq, adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_SET);
515*4882a593Smuzhiyun writel(enable << LRADC_DELAY_TRIGGER_LRADCS_OFFSET,
516*4882a593Smuzhiyun adc->base + LRADC_DELAY(0) + STMP_OFFSET_REG_SET);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
mxs_lradc_adc_buffer_postdisable(struct iio_dev * iio)521*4882a593Smuzhiyun static int mxs_lradc_adc_buffer_postdisable(struct iio_dev *iio)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
524*4882a593Smuzhiyun struct mxs_lradc *lradc = adc->lradc;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun writel(LRADC_DELAY_TRIGGER_LRADCS_MASK | LRADC_DELAY_KICK,
527*4882a593Smuzhiyun adc->base + LRADC_DELAY(0) + STMP_OFFSET_REG_CLR);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun writel(lradc->buffer_vchans,
530*4882a593Smuzhiyun adc->base + LRADC_CTRL0 + STMP_OFFSET_REG_CLR);
531*4882a593Smuzhiyun if (lradc->soc == IMX28_LRADC)
532*4882a593Smuzhiyun writel(lradc->buffer_vchans << LRADC_CTRL1_LRADC_IRQ_EN_OFFSET,
533*4882a593Smuzhiyun adc->base + LRADC_CTRL1 + STMP_OFFSET_REG_CLR);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
mxs_lradc_adc_validate_scan_mask(struct iio_dev * iio,const unsigned long * mask)538*4882a593Smuzhiyun static bool mxs_lradc_adc_validate_scan_mask(struct iio_dev *iio,
539*4882a593Smuzhiyun const unsigned long *mask)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
542*4882a593Smuzhiyun struct mxs_lradc *lradc = adc->lradc;
543*4882a593Smuzhiyun const int map_chans = bitmap_weight(mask, LRADC_MAX_TOTAL_CHANS);
544*4882a593Smuzhiyun int rsvd_chans = 0;
545*4882a593Smuzhiyun unsigned long rsvd_mask = 0;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (lradc->use_touchbutton)
548*4882a593Smuzhiyun rsvd_mask |= CHAN_MASK_TOUCHBUTTON;
549*4882a593Smuzhiyun if (lradc->touchscreen_wire == MXS_LRADC_TOUCHSCREEN_4WIRE)
550*4882a593Smuzhiyun rsvd_mask |= CHAN_MASK_TOUCHSCREEN_4WIRE;
551*4882a593Smuzhiyun if (lradc->touchscreen_wire == MXS_LRADC_TOUCHSCREEN_5WIRE)
552*4882a593Smuzhiyun rsvd_mask |= CHAN_MASK_TOUCHSCREEN_5WIRE;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (lradc->use_touchbutton)
555*4882a593Smuzhiyun rsvd_chans++;
556*4882a593Smuzhiyun if (lradc->touchscreen_wire)
557*4882a593Smuzhiyun rsvd_chans += 2;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Test for attempts to map channels with special mode of operation. */
560*4882a593Smuzhiyun if (bitmap_intersects(mask, &rsvd_mask, LRADC_MAX_TOTAL_CHANS))
561*4882a593Smuzhiyun return false;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Test for attempts to map more channels then available slots. */
564*4882a593Smuzhiyun if (map_chans + rsvd_chans > LRADC_MAX_MAPPED_CHANS)
565*4882a593Smuzhiyun return false;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return true;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static const struct iio_buffer_setup_ops mxs_lradc_adc_buffer_ops = {
571*4882a593Smuzhiyun .preenable = &mxs_lradc_adc_buffer_preenable,
572*4882a593Smuzhiyun .postdisable = &mxs_lradc_adc_buffer_postdisable,
573*4882a593Smuzhiyun .validate_scan_mask = &mxs_lradc_adc_validate_scan_mask,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Driver initialization */
577*4882a593Smuzhiyun #define MXS_ADC_CHAN(idx, chan_type, name) { \
578*4882a593Smuzhiyun .type = (chan_type), \
579*4882a593Smuzhiyun .indexed = 1, \
580*4882a593Smuzhiyun .scan_index = (idx), \
581*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
582*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE), \
583*4882a593Smuzhiyun .channel = (idx), \
584*4882a593Smuzhiyun .address = (idx), \
585*4882a593Smuzhiyun .scan_type = { \
586*4882a593Smuzhiyun .sign = 'u', \
587*4882a593Smuzhiyun .realbits = LRADC_RESOLUTION, \
588*4882a593Smuzhiyun .storagebits = 32, \
589*4882a593Smuzhiyun }, \
590*4882a593Smuzhiyun .datasheet_name = (name), \
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const struct iio_chan_spec mx23_lradc_chan_spec[] = {
594*4882a593Smuzhiyun MXS_ADC_CHAN(0, IIO_VOLTAGE, "LRADC0"),
595*4882a593Smuzhiyun MXS_ADC_CHAN(1, IIO_VOLTAGE, "LRADC1"),
596*4882a593Smuzhiyun MXS_ADC_CHAN(2, IIO_VOLTAGE, "LRADC2"),
597*4882a593Smuzhiyun MXS_ADC_CHAN(3, IIO_VOLTAGE, "LRADC3"),
598*4882a593Smuzhiyun MXS_ADC_CHAN(4, IIO_VOLTAGE, "LRADC4"),
599*4882a593Smuzhiyun MXS_ADC_CHAN(5, IIO_VOLTAGE, "LRADC5"),
600*4882a593Smuzhiyun MXS_ADC_CHAN(6, IIO_VOLTAGE, "VDDIO"),
601*4882a593Smuzhiyun MXS_ADC_CHAN(7, IIO_VOLTAGE, "VBATT"),
602*4882a593Smuzhiyun /* Combined Temperature sensors */
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun .type = IIO_TEMP,
605*4882a593Smuzhiyun .indexed = 1,
606*4882a593Smuzhiyun .scan_index = 8,
607*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
608*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_OFFSET) |
609*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
610*4882a593Smuzhiyun .channel = 8,
611*4882a593Smuzhiyun .scan_type = {.sign = 'u', .realbits = 18, .storagebits = 32,},
612*4882a593Smuzhiyun .datasheet_name = "TEMP_DIE",
613*4882a593Smuzhiyun },
614*4882a593Smuzhiyun /* Hidden channel to keep indexes */
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun .type = IIO_TEMP,
617*4882a593Smuzhiyun .indexed = 1,
618*4882a593Smuzhiyun .scan_index = -1,
619*4882a593Smuzhiyun .channel = 9,
620*4882a593Smuzhiyun },
621*4882a593Smuzhiyun MXS_ADC_CHAN(10, IIO_VOLTAGE, NULL),
622*4882a593Smuzhiyun MXS_ADC_CHAN(11, IIO_VOLTAGE, NULL),
623*4882a593Smuzhiyun MXS_ADC_CHAN(12, IIO_VOLTAGE, "USB_DP"),
624*4882a593Smuzhiyun MXS_ADC_CHAN(13, IIO_VOLTAGE, "USB_DN"),
625*4882a593Smuzhiyun MXS_ADC_CHAN(14, IIO_VOLTAGE, "VBG"),
626*4882a593Smuzhiyun MXS_ADC_CHAN(15, IIO_VOLTAGE, "VDD5V"),
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const struct iio_chan_spec mx28_lradc_chan_spec[] = {
630*4882a593Smuzhiyun MXS_ADC_CHAN(0, IIO_VOLTAGE, "LRADC0"),
631*4882a593Smuzhiyun MXS_ADC_CHAN(1, IIO_VOLTAGE, "LRADC1"),
632*4882a593Smuzhiyun MXS_ADC_CHAN(2, IIO_VOLTAGE, "LRADC2"),
633*4882a593Smuzhiyun MXS_ADC_CHAN(3, IIO_VOLTAGE, "LRADC3"),
634*4882a593Smuzhiyun MXS_ADC_CHAN(4, IIO_VOLTAGE, "LRADC4"),
635*4882a593Smuzhiyun MXS_ADC_CHAN(5, IIO_VOLTAGE, "LRADC5"),
636*4882a593Smuzhiyun MXS_ADC_CHAN(6, IIO_VOLTAGE, "LRADC6"),
637*4882a593Smuzhiyun MXS_ADC_CHAN(7, IIO_VOLTAGE, "VBATT"),
638*4882a593Smuzhiyun /* Combined Temperature sensors */
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun .type = IIO_TEMP,
641*4882a593Smuzhiyun .indexed = 1,
642*4882a593Smuzhiyun .scan_index = 8,
643*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
644*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_OFFSET) |
645*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
646*4882a593Smuzhiyun .channel = 8,
647*4882a593Smuzhiyun .scan_type = {.sign = 'u', .realbits = 18, .storagebits = 32,},
648*4882a593Smuzhiyun .datasheet_name = "TEMP_DIE",
649*4882a593Smuzhiyun },
650*4882a593Smuzhiyun /* Hidden channel to keep indexes */
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun .type = IIO_TEMP,
653*4882a593Smuzhiyun .indexed = 1,
654*4882a593Smuzhiyun .scan_index = -1,
655*4882a593Smuzhiyun .channel = 9,
656*4882a593Smuzhiyun },
657*4882a593Smuzhiyun MXS_ADC_CHAN(10, IIO_VOLTAGE, "VDDIO"),
658*4882a593Smuzhiyun MXS_ADC_CHAN(11, IIO_VOLTAGE, "VTH"),
659*4882a593Smuzhiyun MXS_ADC_CHAN(12, IIO_VOLTAGE, "VDDA"),
660*4882a593Smuzhiyun MXS_ADC_CHAN(13, IIO_VOLTAGE, "VDDD"),
661*4882a593Smuzhiyun MXS_ADC_CHAN(14, IIO_VOLTAGE, "VBG"),
662*4882a593Smuzhiyun MXS_ADC_CHAN(15, IIO_VOLTAGE, "VDD5V"),
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
mxs_lradc_adc_hw_init(struct mxs_lradc_adc * adc)665*4882a593Smuzhiyun static void mxs_lradc_adc_hw_init(struct mxs_lradc_adc *adc)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun /* The ADC always uses DELAY CHANNEL 0. */
668*4882a593Smuzhiyun const u32 adc_cfg =
669*4882a593Smuzhiyun (1 << (LRADC_DELAY_TRIGGER_DELAYS_OFFSET + 0)) |
670*4882a593Smuzhiyun (LRADC_DELAY_TIMER_PER << LRADC_DELAY_DELAY_OFFSET);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Configure DELAY CHANNEL 0 for generic ADC sampling. */
673*4882a593Smuzhiyun writel(adc_cfg, adc->base + LRADC_DELAY(0));
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /*
676*4882a593Smuzhiyun * Start internal temperature sensing by clearing bit
677*4882a593Smuzhiyun * HW_LRADC_CTRL2_TEMPSENSE_PWD. This bit can be left cleared
678*4882a593Smuzhiyun * after power up.
679*4882a593Smuzhiyun */
680*4882a593Smuzhiyun writel(0, adc->base + LRADC_CTRL2);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
mxs_lradc_adc_hw_stop(struct mxs_lradc_adc * adc)683*4882a593Smuzhiyun static void mxs_lradc_adc_hw_stop(struct mxs_lradc_adc *adc)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun writel(0, adc->base + LRADC_DELAY(0));
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
mxs_lradc_adc_probe(struct platform_device * pdev)688*4882a593Smuzhiyun static int mxs_lradc_adc_probe(struct platform_device *pdev)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct device *dev = &pdev->dev;
691*4882a593Smuzhiyun struct mxs_lradc *lradc = dev_get_drvdata(dev->parent);
692*4882a593Smuzhiyun struct mxs_lradc_adc *adc;
693*4882a593Smuzhiyun struct iio_dev *iio;
694*4882a593Smuzhiyun struct resource *iores;
695*4882a593Smuzhiyun int ret, irq, virq, i, s, n;
696*4882a593Smuzhiyun u64 scale_uv;
697*4882a593Smuzhiyun const char **irq_name;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* Allocate the IIO device. */
700*4882a593Smuzhiyun iio = devm_iio_device_alloc(dev, sizeof(*adc));
701*4882a593Smuzhiyun if (!iio) {
702*4882a593Smuzhiyun dev_err(dev, "Failed to allocate IIO device\n");
703*4882a593Smuzhiyun return -ENOMEM;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun adc = iio_priv(iio);
707*4882a593Smuzhiyun adc->lradc = lradc;
708*4882a593Smuzhiyun adc->dev = dev;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
711*4882a593Smuzhiyun if (!iores)
712*4882a593Smuzhiyun return -EINVAL;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun adc->base = devm_ioremap(dev, iores->start, resource_size(iores));
715*4882a593Smuzhiyun if (!adc->base)
716*4882a593Smuzhiyun return -ENOMEM;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun init_completion(&adc->completion);
719*4882a593Smuzhiyun spin_lock_init(&adc->lock);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun platform_set_drvdata(pdev, iio);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun iio->name = pdev->name;
724*4882a593Smuzhiyun iio->dev.of_node = dev->parent->of_node;
725*4882a593Smuzhiyun iio->info = &mxs_lradc_adc_iio_info;
726*4882a593Smuzhiyun iio->modes = INDIO_DIRECT_MODE;
727*4882a593Smuzhiyun iio->masklength = LRADC_MAX_TOTAL_CHANS;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (lradc->soc == IMX23_LRADC) {
730*4882a593Smuzhiyun iio->channels = mx23_lradc_chan_spec;
731*4882a593Smuzhiyun iio->num_channels = ARRAY_SIZE(mx23_lradc_chan_spec);
732*4882a593Smuzhiyun irq_name = mx23_lradc_adc_irq_names;
733*4882a593Smuzhiyun n = ARRAY_SIZE(mx23_lradc_adc_irq_names);
734*4882a593Smuzhiyun } else {
735*4882a593Smuzhiyun iio->channels = mx28_lradc_chan_spec;
736*4882a593Smuzhiyun iio->num_channels = ARRAY_SIZE(mx28_lradc_chan_spec);
737*4882a593Smuzhiyun irq_name = mx28_lradc_adc_irq_names;
738*4882a593Smuzhiyun n = ARRAY_SIZE(mx28_lradc_adc_irq_names);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun ret = stmp_reset_block(adc->base);
742*4882a593Smuzhiyun if (ret)
743*4882a593Smuzhiyun return ret;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun for (i = 0; i < n; i++) {
746*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, irq_name[i]);
747*4882a593Smuzhiyun if (irq < 0)
748*4882a593Smuzhiyun return irq;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun virq = irq_of_parse_and_map(dev->parent->of_node, irq);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun ret = devm_request_irq(dev, virq, mxs_lradc_adc_handle_irq,
753*4882a593Smuzhiyun 0, irq_name[i], iio);
754*4882a593Smuzhiyun if (ret)
755*4882a593Smuzhiyun return ret;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun ret = mxs_lradc_adc_trigger_init(iio);
759*4882a593Smuzhiyun if (ret)
760*4882a593Smuzhiyun goto err_trig;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun ret = iio_triggered_buffer_setup(iio, &iio_pollfunc_store_time,
763*4882a593Smuzhiyun &mxs_lradc_adc_trigger_handler,
764*4882a593Smuzhiyun &mxs_lradc_adc_buffer_ops);
765*4882a593Smuzhiyun if (ret)
766*4882a593Smuzhiyun return ret;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun adc->vref_mv = mxs_lradc_adc_vref_mv[lradc->soc];
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* Populate available ADC input ranges */
771*4882a593Smuzhiyun for (i = 0; i < LRADC_MAX_TOTAL_CHANS; i++) {
772*4882a593Smuzhiyun for (s = 0; s < ARRAY_SIZE(adc->scale_avail[i]); s++) {
773*4882a593Smuzhiyun /*
774*4882a593Smuzhiyun * [s=0] = optional divider by two disabled (default)
775*4882a593Smuzhiyun * [s=1] = optional divider by two enabled
776*4882a593Smuzhiyun *
777*4882a593Smuzhiyun * The scale is calculated by doing:
778*4882a593Smuzhiyun * Vref >> (realbits - s)
779*4882a593Smuzhiyun * which multiplies by two on the second component
780*4882a593Smuzhiyun * of the array.
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun scale_uv = ((u64)adc->vref_mv[i] * 100000000) >>
783*4882a593Smuzhiyun (LRADC_RESOLUTION - s);
784*4882a593Smuzhiyun adc->scale_avail[i][s].nano =
785*4882a593Smuzhiyun do_div(scale_uv, 100000000) * 10;
786*4882a593Smuzhiyun adc->scale_avail[i][s].integer = scale_uv;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Configure the hardware. */
791*4882a593Smuzhiyun mxs_lradc_adc_hw_init(adc);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* Register IIO device. */
794*4882a593Smuzhiyun ret = iio_device_register(iio);
795*4882a593Smuzhiyun if (ret) {
796*4882a593Smuzhiyun dev_err(dev, "Failed to register IIO device\n");
797*4882a593Smuzhiyun goto err_dev;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return 0;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun err_dev:
803*4882a593Smuzhiyun mxs_lradc_adc_hw_stop(adc);
804*4882a593Smuzhiyun mxs_lradc_adc_trigger_remove(iio);
805*4882a593Smuzhiyun err_trig:
806*4882a593Smuzhiyun iio_triggered_buffer_cleanup(iio);
807*4882a593Smuzhiyun return ret;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
mxs_lradc_adc_remove(struct platform_device * pdev)810*4882a593Smuzhiyun static int mxs_lradc_adc_remove(struct platform_device *pdev)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct iio_dev *iio = platform_get_drvdata(pdev);
813*4882a593Smuzhiyun struct mxs_lradc_adc *adc = iio_priv(iio);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun iio_device_unregister(iio);
816*4882a593Smuzhiyun mxs_lradc_adc_hw_stop(adc);
817*4882a593Smuzhiyun mxs_lradc_adc_trigger_remove(iio);
818*4882a593Smuzhiyun iio_triggered_buffer_cleanup(iio);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun static struct platform_driver mxs_lradc_adc_driver = {
824*4882a593Smuzhiyun .driver = {
825*4882a593Smuzhiyun .name = "mxs-lradc-adc",
826*4882a593Smuzhiyun },
827*4882a593Smuzhiyun .probe = mxs_lradc_adc_probe,
828*4882a593Smuzhiyun .remove = mxs_lradc_adc_remove,
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun module_platform_driver(mxs_lradc_adc_driver);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
833*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MXS LRADC driver general purpose ADC driver");
834*4882a593Smuzhiyun MODULE_LICENSE("GPL");
835*4882a593Smuzhiyun MODULE_ALIAS("platform:mxs-lradc-adc");
836