1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Zhiyong Tao <zhiyong.tao@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/property.h>
15*4882a593Smuzhiyun #include <linux/iopoll.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/iio/iio.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Register definitions */
20*4882a593Smuzhiyun #define MT6577_AUXADC_CON0 0x00
21*4882a593Smuzhiyun #define MT6577_AUXADC_CON1 0x04
22*4882a593Smuzhiyun #define MT6577_AUXADC_CON2 0x10
23*4882a593Smuzhiyun #define MT6577_AUXADC_STA BIT(0)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MT6577_AUXADC_DAT0 0x14
26*4882a593Smuzhiyun #define MT6577_AUXADC_RDY0 BIT(12)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MT6577_AUXADC_MISC 0x94
29*4882a593Smuzhiyun #define MT6577_AUXADC_PDN_EN BIT(14)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define MT6577_AUXADC_DAT_MASK 0xfff
32*4882a593Smuzhiyun #define MT6577_AUXADC_SLEEP_US 1000
33*4882a593Smuzhiyun #define MT6577_AUXADC_TIMEOUT_US 10000
34*4882a593Smuzhiyun #define MT6577_AUXADC_POWER_READY_MS 1
35*4882a593Smuzhiyun #define MT6577_AUXADC_SAMPLE_READY_US 25
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct mtk_auxadc_compatible {
38*4882a593Smuzhiyun bool sample_data_cali;
39*4882a593Smuzhiyun bool check_global_idle;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct mt6577_auxadc_device {
43*4882a593Smuzhiyun void __iomem *reg_base;
44*4882a593Smuzhiyun struct clk *adc_clk;
45*4882a593Smuzhiyun struct mutex lock;
46*4882a593Smuzhiyun const struct mtk_auxadc_compatible *dev_comp;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const struct mtk_auxadc_compatible mt8173_compat = {
50*4882a593Smuzhiyun .sample_data_cali = false,
51*4882a593Smuzhiyun .check_global_idle = true,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct mtk_auxadc_compatible mt6765_compat = {
55*4882a593Smuzhiyun .sample_data_cali = true,
56*4882a593Smuzhiyun .check_global_idle = false,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define MT6577_AUXADC_CHANNEL(idx) { \
60*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
61*4882a593Smuzhiyun .indexed = 1, \
62*4882a593Smuzhiyun .channel = (idx), \
63*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_PROCESSED), \
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static const struct iio_chan_spec mt6577_auxadc_iio_channels[] = {
67*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(0),
68*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(1),
69*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(2),
70*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(3),
71*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(4),
72*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(5),
73*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(6),
74*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(7),
75*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(8),
76*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(9),
77*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(10),
78*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(11),
79*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(12),
80*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(13),
81*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(14),
82*4882a593Smuzhiyun MT6577_AUXADC_CHANNEL(15),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* For Voltage calculation */
86*4882a593Smuzhiyun #define VOLTAGE_FULL_RANGE 1500 /* VA voltage */
87*4882a593Smuzhiyun #define AUXADC_PRECISE 4096 /* 12 bits */
88*4882a593Smuzhiyun
mt_auxadc_get_cali_data(int rawdata,bool enable_cali)89*4882a593Smuzhiyun static int mt_auxadc_get_cali_data(int rawdata, bool enable_cali)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun return rawdata;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
mt6577_auxadc_mod_reg(void __iomem * reg,u32 or_mask,u32 and_mask)94*4882a593Smuzhiyun static inline void mt6577_auxadc_mod_reg(void __iomem *reg,
95*4882a593Smuzhiyun u32 or_mask, u32 and_mask)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun u32 val;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun val = readl(reg);
100*4882a593Smuzhiyun val |= or_mask;
101*4882a593Smuzhiyun val &= ~and_mask;
102*4882a593Smuzhiyun writel(val, reg);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
mt6577_auxadc_read(struct iio_dev * indio_dev,struct iio_chan_spec const * chan)105*4882a593Smuzhiyun static int mt6577_auxadc_read(struct iio_dev *indio_dev,
106*4882a593Smuzhiyun struct iio_chan_spec const *chan)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 val;
109*4882a593Smuzhiyun void __iomem *reg_channel;
110*4882a593Smuzhiyun int ret;
111*4882a593Smuzhiyun struct mt6577_auxadc_device *adc_dev = iio_priv(indio_dev);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun reg_channel = adc_dev->reg_base + MT6577_AUXADC_DAT0 +
114*4882a593Smuzhiyun chan->channel * 0x04;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun mutex_lock(&adc_dev->lock);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_CON1,
119*4882a593Smuzhiyun 0, 1 << chan->channel);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* read channel and make sure old ready bit == 0 */
122*4882a593Smuzhiyun ret = readl_poll_timeout(reg_channel, val,
123*4882a593Smuzhiyun ((val & MT6577_AUXADC_RDY0) == 0),
124*4882a593Smuzhiyun MT6577_AUXADC_SLEEP_US,
125*4882a593Smuzhiyun MT6577_AUXADC_TIMEOUT_US);
126*4882a593Smuzhiyun if (ret < 0) {
127*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
128*4882a593Smuzhiyun "wait for channel[%d] ready bit clear time out\n",
129*4882a593Smuzhiyun chan->channel);
130*4882a593Smuzhiyun goto err_timeout;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* set bit to trigger sample */
134*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_CON1,
135*4882a593Smuzhiyun 1 << chan->channel, 0);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* we must delay here for hardware sample channel data */
138*4882a593Smuzhiyun udelay(MT6577_AUXADC_SAMPLE_READY_US);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (adc_dev->dev_comp->check_global_idle) {
141*4882a593Smuzhiyun /* check MTK_AUXADC_CON2 if auxadc is idle */
142*4882a593Smuzhiyun ret = readl_poll_timeout(adc_dev->reg_base + MT6577_AUXADC_CON2,
143*4882a593Smuzhiyun val, ((val & MT6577_AUXADC_STA) == 0),
144*4882a593Smuzhiyun MT6577_AUXADC_SLEEP_US,
145*4882a593Smuzhiyun MT6577_AUXADC_TIMEOUT_US);
146*4882a593Smuzhiyun if (ret < 0) {
147*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
148*4882a593Smuzhiyun "wait for auxadc idle time out\n");
149*4882a593Smuzhiyun goto err_timeout;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* read channel and make sure ready bit == 1 */
154*4882a593Smuzhiyun ret = readl_poll_timeout(reg_channel, val,
155*4882a593Smuzhiyun ((val & MT6577_AUXADC_RDY0) != 0),
156*4882a593Smuzhiyun MT6577_AUXADC_SLEEP_US,
157*4882a593Smuzhiyun MT6577_AUXADC_TIMEOUT_US);
158*4882a593Smuzhiyun if (ret < 0) {
159*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
160*4882a593Smuzhiyun "wait for channel[%d] data ready time out\n",
161*4882a593Smuzhiyun chan->channel);
162*4882a593Smuzhiyun goto err_timeout;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* read data */
166*4882a593Smuzhiyun val = readl(reg_channel) & MT6577_AUXADC_DAT_MASK;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun mutex_unlock(&adc_dev->lock);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return val;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun err_timeout:
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun mutex_unlock(&adc_dev->lock);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return -ETIMEDOUT;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
mt6577_auxadc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long info)179*4882a593Smuzhiyun static int mt6577_auxadc_read_raw(struct iio_dev *indio_dev,
180*4882a593Smuzhiyun struct iio_chan_spec const *chan,
181*4882a593Smuzhiyun int *val,
182*4882a593Smuzhiyun int *val2,
183*4882a593Smuzhiyun long info)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct mt6577_auxadc_device *adc_dev = iio_priv(indio_dev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun switch (info) {
188*4882a593Smuzhiyun case IIO_CHAN_INFO_PROCESSED:
189*4882a593Smuzhiyun *val = mt6577_auxadc_read(indio_dev, chan);
190*4882a593Smuzhiyun if (*val < 0) {
191*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
192*4882a593Smuzhiyun "failed to sample data on channel[%d]\n",
193*4882a593Smuzhiyun chan->channel);
194*4882a593Smuzhiyun return *val;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun if (adc_dev->dev_comp->sample_data_cali)
197*4882a593Smuzhiyun *val = mt_auxadc_get_cali_data(*val, true);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Convert adc raw data to voltage: 0 - 1500 mV */
200*4882a593Smuzhiyun *val = *val * VOLTAGE_FULL_RANGE / AUXADC_PRECISE;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return IIO_VAL_INT;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun default:
205*4882a593Smuzhiyun return -EINVAL;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct iio_info mt6577_auxadc_info = {
210*4882a593Smuzhiyun .read_raw = &mt6577_auxadc_read_raw,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
mt6577_auxadc_resume(struct device * dev)213*4882a593Smuzhiyun static int __maybe_unused mt6577_auxadc_resume(struct device *dev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
216*4882a593Smuzhiyun struct mt6577_auxadc_device *adc_dev = iio_priv(indio_dev);
217*4882a593Smuzhiyun int ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = clk_prepare_enable(adc_dev->adc_clk);
220*4882a593Smuzhiyun if (ret) {
221*4882a593Smuzhiyun pr_err("failed to enable auxadc clock\n");
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_MISC,
226*4882a593Smuzhiyun MT6577_AUXADC_PDN_EN, 0);
227*4882a593Smuzhiyun mdelay(MT6577_AUXADC_POWER_READY_MS);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
mt6577_auxadc_suspend(struct device * dev)232*4882a593Smuzhiyun static int __maybe_unused mt6577_auxadc_suspend(struct device *dev)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
235*4882a593Smuzhiyun struct mt6577_auxadc_device *adc_dev = iio_priv(indio_dev);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_MISC,
238*4882a593Smuzhiyun 0, MT6577_AUXADC_PDN_EN);
239*4882a593Smuzhiyun clk_disable_unprepare(adc_dev->adc_clk);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
mt6577_auxadc_probe(struct platform_device * pdev)244*4882a593Smuzhiyun static int mt6577_auxadc_probe(struct platform_device *pdev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct mt6577_auxadc_device *adc_dev;
247*4882a593Smuzhiyun unsigned long adc_clk_rate;
248*4882a593Smuzhiyun struct iio_dev *indio_dev;
249*4882a593Smuzhiyun int ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*adc_dev));
252*4882a593Smuzhiyun if (!indio_dev)
253*4882a593Smuzhiyun return -ENOMEM;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun adc_dev = iio_priv(indio_dev);
256*4882a593Smuzhiyun indio_dev->name = dev_name(&pdev->dev);
257*4882a593Smuzhiyun indio_dev->info = &mt6577_auxadc_info;
258*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
259*4882a593Smuzhiyun indio_dev->channels = mt6577_auxadc_iio_channels;
260*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(mt6577_auxadc_iio_channels);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun adc_dev->reg_base = devm_platform_ioremap_resource(pdev, 0);
263*4882a593Smuzhiyun if (IS_ERR(adc_dev->reg_base)) {
264*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get auxadc base address\n");
265*4882a593Smuzhiyun return PTR_ERR(adc_dev->reg_base);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun adc_dev->adc_clk = devm_clk_get(&pdev->dev, "main");
269*4882a593Smuzhiyun if (IS_ERR(adc_dev->adc_clk)) {
270*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get auxadc clock\n");
271*4882a593Smuzhiyun return PTR_ERR(adc_dev->adc_clk);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = clk_prepare_enable(adc_dev->adc_clk);
275*4882a593Smuzhiyun if (ret) {
276*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable auxadc clock\n");
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun adc_clk_rate = clk_get_rate(adc_dev->adc_clk);
281*4882a593Smuzhiyun if (!adc_clk_rate) {
282*4882a593Smuzhiyun ret = -EINVAL;
283*4882a593Smuzhiyun dev_err(&pdev->dev, "null clock rate\n");
284*4882a593Smuzhiyun goto err_disable_clk;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun adc_dev->dev_comp = device_get_match_data(&pdev->dev);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun mutex_init(&adc_dev->lock);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_MISC,
292*4882a593Smuzhiyun MT6577_AUXADC_PDN_EN, 0);
293*4882a593Smuzhiyun mdelay(MT6577_AUXADC_POWER_READY_MS);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
298*4882a593Smuzhiyun if (ret < 0) {
299*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register iio device\n");
300*4882a593Smuzhiyun goto err_power_off;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun return 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun err_power_off:
306*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_MISC,
307*4882a593Smuzhiyun 0, MT6577_AUXADC_PDN_EN);
308*4882a593Smuzhiyun err_disable_clk:
309*4882a593Smuzhiyun clk_disable_unprepare(adc_dev->adc_clk);
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
mt6577_auxadc_remove(struct platform_device * pdev)313*4882a593Smuzhiyun static int mt6577_auxadc_remove(struct platform_device *pdev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct iio_dev *indio_dev = platform_get_drvdata(pdev);
316*4882a593Smuzhiyun struct mt6577_auxadc_device *adc_dev = iio_priv(indio_dev);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun iio_device_unregister(indio_dev);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun mt6577_auxadc_mod_reg(adc_dev->reg_base + MT6577_AUXADC_MISC,
321*4882a593Smuzhiyun 0, MT6577_AUXADC_PDN_EN);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun clk_disable_unprepare(adc_dev->adc_clk);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mt6577_auxadc_pm_ops,
329*4882a593Smuzhiyun mt6577_auxadc_suspend,
330*4882a593Smuzhiyun mt6577_auxadc_resume);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const struct of_device_id mt6577_auxadc_of_match[] = {
333*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-auxadc", .data = &mt8173_compat},
334*4882a593Smuzhiyun { .compatible = "mediatek,mt2712-auxadc", .data = &mt8173_compat},
335*4882a593Smuzhiyun { .compatible = "mediatek,mt7622-auxadc", .data = &mt8173_compat},
336*4882a593Smuzhiyun { .compatible = "mediatek,mt8173-auxadc", .data = &mt8173_compat},
337*4882a593Smuzhiyun { .compatible = "mediatek,mt6765-auxadc", .data = &mt6765_compat},
338*4882a593Smuzhiyun { }
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6577_auxadc_of_match);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct platform_driver mt6577_auxadc_driver = {
343*4882a593Smuzhiyun .driver = {
344*4882a593Smuzhiyun .name = "mt6577-auxadc",
345*4882a593Smuzhiyun .of_match_table = mt6577_auxadc_of_match,
346*4882a593Smuzhiyun .pm = &mt6577_auxadc_pm_ops,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun .probe = mt6577_auxadc_probe,
349*4882a593Smuzhiyun .remove = mt6577_auxadc_remove,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun module_platform_driver(mt6577_auxadc_driver);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun MODULE_AUTHOR("Zhiyong Tao <zhiyong.tao@mediatek.com>");
354*4882a593Smuzhiyun MODULE_DESCRIPTION("MTK AUXADC Device Driver");
355*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
356