1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iio/iio.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0 0x00
26*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_PANEL_DETECT BIT(31)
27*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_BUSY_MASK GENMASK(30, 28)
28*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_DELTA_BUSY BIT(30)
29*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_AVG_BUSY BIT(29)
30*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_SAMPLE_BUSY BIT(28)
31*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_FIFO_FULL BIT(27)
32*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_FIFO_EMPTY BIT(26)
33*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK GENMASK(25, 21)
34*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK GENMASK(20, 19)
35*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK GENMASK(18, 16)
36*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL BIT(15)
37*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_SAMPLING_STOP BIT(14)
38*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK GENMASK(13, 12)
39*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_DETECT_IRQ_POL BIT(10)
40*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_DETECT_IRQ_EN BIT(9)
41*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK GENMASK(8, 4)
42*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_FIFO_IRQ_EN BIT(3)
43*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_SAMPLING_START BIT(2)
44*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_CONTINUOUS_EN BIT(1)
45*4882a593Smuzhiyun #define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE BIT(0)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_LIST 0x04
48*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK GENMASK(26, 24)
49*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan) \
50*4882a593Smuzhiyun (GENMASK(2, 0) << ((_chan) * 3))
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define MESON_SAR_ADC_AVG_CNTL 0x08
53*4882a593Smuzhiyun #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan) \
54*4882a593Smuzhiyun (16 + ((_chan) * 2))
55*4882a593Smuzhiyun #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan) \
56*4882a593Smuzhiyun (GENMASK(17, 16) << ((_chan) * 2))
57*4882a593Smuzhiyun #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan) \
58*4882a593Smuzhiyun (0 + ((_chan) * 2))
59*4882a593Smuzhiyun #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan) \
60*4882a593Smuzhiyun (GENMASK(1, 0) << ((_chan) * 2))
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3 0x0c
63*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY BIT(31)
64*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_CLK_EN BIT(30)
65*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_BL30_INITIALIZED BIT(28)
66*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN BIT(27)
67*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE BIT(26)
68*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK GENMASK(25, 23)
69*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_DETECT_EN BIT(22)
70*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_ADC_EN BIT(21)
71*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK GENMASK(20, 18)
72*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK GENMASK(17, 16)
73*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT 10
74*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH 5
75*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK GENMASK(9, 8)
76*4882a593Smuzhiyun #define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK GENMASK(7, 0)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY 0x10
79*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK GENMASK(25, 24)
80*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY_BL30_BUSY BIT(15)
81*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY_KERNEL_BUSY BIT(14)
82*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK GENMASK(23, 16)
83*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK GENMASK(9, 8)
84*4882a593Smuzhiyun #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK GENMASK(7, 0)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define MESON_SAR_ADC_LAST_RD 0x14
87*4882a593Smuzhiyun #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK GENMASK(23, 16)
88*4882a593Smuzhiyun #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK GENMASK(9, 0)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define MESON_SAR_ADC_FIFO_RD 0x18
91*4882a593Smuzhiyun #define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK GENMASK(14, 12)
92*4882a593Smuzhiyun #define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK GENMASK(11, 0)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW 0x1c
95*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(_chan) \
96*4882a593Smuzhiyun (8 + (((_chan) - 2) * 3))
97*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_VREF_P_MUX BIT(6)
98*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_VREF_N_MUX BIT(5)
99*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_MODE_SEL BIT(4)
100*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW BIT(3)
101*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW BIT(2)
102*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW BIT(1)
103*4882a593Smuzhiyun #define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW BIT(0)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW 0x20
106*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK GENMASK(25, 23)
107*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX BIT(22)
108*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX BIT(21)
109*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL BIT(20)
110*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW BIT(19)
111*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW BIT(18)
112*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW BIT(17)
113*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW BIT(16)
114*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK GENMASK(9, 7)
115*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX BIT(6)
116*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX BIT(5)
117*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL BIT(4)
118*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW BIT(3)
119*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW BIT(2)
120*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW BIT(1)
121*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW BIT(0)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW 0x24
124*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN BIT(26)
125*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK GENMASK(25, 23)
126*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX BIT(22)
127*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX BIT(21)
128*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL BIT(20)
129*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW BIT(19)
130*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW BIT(18)
131*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW BIT(17)
132*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW BIT(16)
133*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK GENMASK(9, 7)
134*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX BIT(6)
135*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX BIT(5)
136*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL BIT(4)
137*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW BIT(3)
138*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW BIT(2)
139*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW BIT(1)
140*4882a593Smuzhiyun #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW BIT(0)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10 0x28
143*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_TEMP_SEL BIT(27)
144*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_TS_REVE1 BIT(26)
145*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK GENMASK(25, 16)
146*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_TS_REVE0 BIT(15)
147*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_TS_C_MASK GENMASK(14, 11)
148*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_TS_VBG_EN BIT(10)
149*4882a593Smuzhiyun #define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK GENMASK(9, 0)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * NOTE: registers from here are undocumented (the vendor Linux kernel driver
153*4882a593Smuzhiyun * and u-boot source served as reference). These only seem to be relevant on
154*4882a593Smuzhiyun * GXBB and newer.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun #define MESON_SAR_ADC_REG11 0x2c
157*4882a593Smuzhiyun #define MESON_SAR_ADC_REG11_BANDGAP_EN BIT(13)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define MESON_SAR_ADC_REG13 0x34
160*4882a593Smuzhiyun #define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK GENMASK(13, 8)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define MESON_SAR_ADC_MAX_FIFO_SIZE 32
163*4882a593Smuzhiyun #define MESON_SAR_ADC_TIMEOUT 100 /* ms */
164*4882a593Smuzhiyun #define MESON_SAR_ADC_VOLTAGE_AND_TEMP_CHANNEL 6
165*4882a593Smuzhiyun #define MESON_SAR_ADC_TEMP_OFFSET 27
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* temperature sensor calibration information in eFuse */
168*4882a593Smuzhiyun #define MESON_SAR_ADC_EFUSE_BYTES 4
169*4882a593Smuzhiyun #define MESON_SAR_ADC_EFUSE_BYTE3_UPPER_ADC_VAL GENMASK(6, 0)
170*4882a593Smuzhiyun #define MESON_SAR_ADC_EFUSE_BYTE3_IS_CALIBRATED BIT(7)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define MESON_HHI_DPLL_TOP_0 0x318
173*4882a593Smuzhiyun #define MESON_HHI_DPLL_TOP_0_TSC_BIT4 BIT(9)
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* for use with IIO_VAL_INT_PLUS_MICRO */
176*4882a593Smuzhiyun #define MILLION 1000000
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define MESON_SAR_ADC_CHAN(_chan) { \
179*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
180*4882a593Smuzhiyun .indexed = 1, \
181*4882a593Smuzhiyun .channel = _chan, \
182*4882a593Smuzhiyun .address = _chan, \
183*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
184*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
185*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
186*4882a593Smuzhiyun .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_CALIBBIAS) | \
187*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_CALIBSCALE), \
188*4882a593Smuzhiyun .datasheet_name = "SAR_ADC_CH"#_chan, \
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define MESON_SAR_ADC_TEMP_CHAN(_chan) { \
192*4882a593Smuzhiyun .type = IIO_TEMP, \
193*4882a593Smuzhiyun .channel = _chan, \
194*4882a593Smuzhiyun .address = MESON_SAR_ADC_VOLTAGE_AND_TEMP_CHANNEL, \
195*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
196*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
197*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_OFFSET) | \
198*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE), \
199*4882a593Smuzhiyun .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_CALIBBIAS) | \
200*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_CALIBSCALE), \
201*4882a593Smuzhiyun .datasheet_name = "TEMP_SENSOR", \
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
205*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(0),
206*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(1),
207*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(2),
208*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(3),
209*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(4),
210*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(5),
211*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(6),
212*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(7),
213*4882a593Smuzhiyun IIO_CHAN_SOFT_TIMESTAMP(8),
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct iio_chan_spec meson_sar_adc_and_temp_iio_channels[] = {
217*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(0),
218*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(1),
219*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(2),
220*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(3),
221*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(4),
222*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(5),
223*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(6),
224*4882a593Smuzhiyun MESON_SAR_ADC_CHAN(7),
225*4882a593Smuzhiyun MESON_SAR_ADC_TEMP_CHAN(8),
226*4882a593Smuzhiyun IIO_CHAN_SOFT_TIMESTAMP(9),
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun enum meson_sar_adc_avg_mode {
230*4882a593Smuzhiyun NO_AVERAGING = 0x0,
231*4882a593Smuzhiyun MEAN_AVERAGING = 0x1,
232*4882a593Smuzhiyun MEDIAN_AVERAGING = 0x2,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun enum meson_sar_adc_num_samples {
236*4882a593Smuzhiyun ONE_SAMPLE = 0x0,
237*4882a593Smuzhiyun TWO_SAMPLES = 0x1,
238*4882a593Smuzhiyun FOUR_SAMPLES = 0x2,
239*4882a593Smuzhiyun EIGHT_SAMPLES = 0x3,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun enum meson_sar_adc_chan7_mux_sel {
243*4882a593Smuzhiyun CHAN7_MUX_VSS = 0x0,
244*4882a593Smuzhiyun CHAN7_MUX_VDD_DIV4 = 0x1,
245*4882a593Smuzhiyun CHAN7_MUX_VDD_DIV2 = 0x2,
246*4882a593Smuzhiyun CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
247*4882a593Smuzhiyun CHAN7_MUX_VDD = 0x4,
248*4882a593Smuzhiyun CHAN7_MUX_CH7_INPUT = 0x7,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun struct meson_sar_adc_param {
252*4882a593Smuzhiyun bool has_bl30_integration;
253*4882a593Smuzhiyun unsigned long clock_rate;
254*4882a593Smuzhiyun u32 bandgap_reg;
255*4882a593Smuzhiyun unsigned int resolution;
256*4882a593Smuzhiyun const struct regmap_config *regmap_config;
257*4882a593Smuzhiyun u8 temperature_trimming_bits;
258*4882a593Smuzhiyun unsigned int temperature_multiplier;
259*4882a593Smuzhiyun unsigned int temperature_divider;
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun struct meson_sar_adc_data {
263*4882a593Smuzhiyun const struct meson_sar_adc_param *param;
264*4882a593Smuzhiyun const char *name;
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun struct meson_sar_adc_priv {
268*4882a593Smuzhiyun struct regmap *regmap;
269*4882a593Smuzhiyun struct regulator *vref;
270*4882a593Smuzhiyun const struct meson_sar_adc_param *param;
271*4882a593Smuzhiyun struct clk *clkin;
272*4882a593Smuzhiyun struct clk *core_clk;
273*4882a593Smuzhiyun struct clk *adc_sel_clk;
274*4882a593Smuzhiyun struct clk *adc_clk;
275*4882a593Smuzhiyun struct clk_gate clk_gate;
276*4882a593Smuzhiyun struct clk *adc_div_clk;
277*4882a593Smuzhiyun struct clk_divider clk_div;
278*4882a593Smuzhiyun struct completion done;
279*4882a593Smuzhiyun int calibbias;
280*4882a593Smuzhiyun int calibscale;
281*4882a593Smuzhiyun struct regmap *tsc_regmap;
282*4882a593Smuzhiyun bool temperature_sensor_calibrated;
283*4882a593Smuzhiyun u8 temperature_sensor_coefficient;
284*4882a593Smuzhiyun u16 temperature_sensor_adc_val;
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const struct regmap_config meson_sar_adc_regmap_config_gxbb = {
288*4882a593Smuzhiyun .reg_bits = 8,
289*4882a593Smuzhiyun .val_bits = 32,
290*4882a593Smuzhiyun .reg_stride = 4,
291*4882a593Smuzhiyun .max_register = MESON_SAR_ADC_REG13,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct regmap_config meson_sar_adc_regmap_config_meson8 = {
295*4882a593Smuzhiyun .reg_bits = 8,
296*4882a593Smuzhiyun .val_bits = 32,
297*4882a593Smuzhiyun .reg_stride = 4,
298*4882a593Smuzhiyun .max_register = MESON_SAR_ADC_DELTA_10,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
meson_sar_adc_get_fifo_count(struct iio_dev * indio_dev)301*4882a593Smuzhiyun static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
304*4882a593Smuzhiyun u32 regval;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_REG0, ®val);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
meson_sar_adc_calib_val(struct iio_dev * indio_dev,int val)311*4882a593Smuzhiyun static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
314*4882a593Smuzhiyun int tmp;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* use val_calib = scale * val_raw + offset calibration function */
317*4882a593Smuzhiyun tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return clamp(tmp, 0, (1 << priv->param->resolution) - 1);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
meson_sar_adc_wait_busy_clear(struct iio_dev * indio_dev)322*4882a593Smuzhiyun static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
325*4882a593Smuzhiyun int regval, timeout = 10000;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * NOTE: we need a small delay before reading the status, otherwise
329*4882a593Smuzhiyun * the sample engine may not have started internally (which would
330*4882a593Smuzhiyun * seem to us that sampling is already finished).
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun do {
333*4882a593Smuzhiyun udelay(1);
334*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_REG0, ®val);
335*4882a593Smuzhiyun } while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (timeout < 0)
338*4882a593Smuzhiyun return -ETIMEDOUT;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
meson_sar_adc_read_raw_sample(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * val)343*4882a593Smuzhiyun static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
344*4882a593Smuzhiyun const struct iio_chan_spec *chan,
345*4882a593Smuzhiyun int *val)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
348*4882a593Smuzhiyun int regval, fifo_chan, fifo_val, count;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if(!wait_for_completion_timeout(&priv->done,
351*4882a593Smuzhiyun msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
352*4882a593Smuzhiyun return -ETIMEDOUT;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun count = meson_sar_adc_get_fifo_count(indio_dev);
355*4882a593Smuzhiyun if (count != 1) {
356*4882a593Smuzhiyun dev_err(&indio_dev->dev,
357*4882a593Smuzhiyun "ADC FIFO has %d element(s) instead of one\n", count);
358*4882a593Smuzhiyun return -EINVAL;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, ®val);
362*4882a593Smuzhiyun fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
363*4882a593Smuzhiyun if (fifo_chan != chan->address) {
364*4882a593Smuzhiyun dev_err(&indio_dev->dev,
365*4882a593Smuzhiyun "ADC FIFO entry belongs to channel %d instead of %lu\n",
366*4882a593Smuzhiyun fifo_chan, chan->address);
367*4882a593Smuzhiyun return -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
371*4882a593Smuzhiyun fifo_val &= GENMASK(priv->param->resolution - 1, 0);
372*4882a593Smuzhiyun *val = meson_sar_adc_calib_val(indio_dev, fifo_val);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
meson_sar_adc_set_averaging(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum meson_sar_adc_avg_mode mode,enum meson_sar_adc_num_samples samples)377*4882a593Smuzhiyun static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
378*4882a593Smuzhiyun const struct iio_chan_spec *chan,
379*4882a593Smuzhiyun enum meson_sar_adc_avg_mode mode,
380*4882a593Smuzhiyun enum meson_sar_adc_num_samples samples)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
383*4882a593Smuzhiyun int val, address = chan->address;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(address);
386*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
387*4882a593Smuzhiyun MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(address),
388*4882a593Smuzhiyun val);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(address);
391*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
392*4882a593Smuzhiyun MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(address), val);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
meson_sar_adc_enable_channel(struct iio_dev * indio_dev,const struct iio_chan_spec * chan)395*4882a593Smuzhiyun static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
396*4882a593Smuzhiyun const struct iio_chan_spec *chan)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
399*4882a593Smuzhiyun u32 regval;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * the SAR ADC engine allows sampling multiple channels at the same
403*4882a593Smuzhiyun * time. to keep it simple we're only working with one *internal*
404*4882a593Smuzhiyun * channel, which starts counting at index 0 (which means: count = 1).
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
407*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
408*4882a593Smuzhiyun MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* map channel index 0 to the channel which we want to read */
411*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
412*4882a593Smuzhiyun chan->address);
413*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
414*4882a593Smuzhiyun MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
417*4882a593Smuzhiyun chan->address);
418*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
419*4882a593Smuzhiyun MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
420*4882a593Smuzhiyun regval);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
423*4882a593Smuzhiyun chan->address);
424*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
425*4882a593Smuzhiyun MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
426*4882a593Smuzhiyun regval);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (chan->address == MESON_SAR_ADC_VOLTAGE_AND_TEMP_CHANNEL) {
429*4882a593Smuzhiyun if (chan->type == IIO_TEMP)
430*4882a593Smuzhiyun regval = MESON_SAR_ADC_DELTA_10_TEMP_SEL;
431*4882a593Smuzhiyun else
432*4882a593Smuzhiyun regval = 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
435*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10,
436*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TEMP_SEL, regval);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
meson_sar_adc_set_chan7_mux(struct iio_dev * indio_dev,enum meson_sar_adc_chan7_mux_sel sel)440*4882a593Smuzhiyun static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
441*4882a593Smuzhiyun enum meson_sar_adc_chan7_mux_sel sel)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
444*4882a593Smuzhiyun u32 regval;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
447*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
448*4882a593Smuzhiyun MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun usleep_range(10, 20);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
meson_sar_adc_start_sample_engine(struct iio_dev * indio_dev)453*4882a593Smuzhiyun static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun reinit_completion(&priv->done);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
460*4882a593Smuzhiyun MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
461*4882a593Smuzhiyun MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
464*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
465*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
468*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLING_START,
469*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLING_START);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
meson_sar_adc_stop_sample_engine(struct iio_dev * indio_dev)472*4882a593Smuzhiyun static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
477*4882a593Smuzhiyun MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
480*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLING_STOP,
481*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLING_STOP);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* wait until all modules are stopped */
484*4882a593Smuzhiyun meson_sar_adc_wait_busy_clear(indio_dev);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
487*4882a593Smuzhiyun MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
meson_sar_adc_lock(struct iio_dev * indio_dev)490*4882a593Smuzhiyun static int meson_sar_adc_lock(struct iio_dev *indio_dev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
493*4882a593Smuzhiyun int val, timeout = 10000;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun mutex_lock(&indio_dev->mlock);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (priv->param->has_bl30_integration) {
498*4882a593Smuzhiyun /* prevent BL30 from using the SAR ADC while we are using it */
499*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
500*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_KERNEL_BUSY,
501*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_KERNEL_BUSY);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * wait until BL30 releases it's lock (so we can use the SAR
505*4882a593Smuzhiyun * ADC)
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun do {
508*4882a593Smuzhiyun udelay(1);
509*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_DELAY, &val);
510*4882a593Smuzhiyun } while (val & MESON_SAR_ADC_DELAY_BL30_BUSY && timeout--);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (timeout < 0) {
513*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
514*4882a593Smuzhiyun return -ETIMEDOUT;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
meson_sar_adc_unlock(struct iio_dev * indio_dev)521*4882a593Smuzhiyun static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (priv->param->has_bl30_integration)
526*4882a593Smuzhiyun /* allow BL30 to use the SAR ADC again */
527*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
528*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun mutex_unlock(&indio_dev->mlock);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
meson_sar_adc_clear_fifo(struct iio_dev * indio_dev)533*4882a593Smuzhiyun static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
536*4882a593Smuzhiyun unsigned int count, tmp;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
539*4882a593Smuzhiyun if (!meson_sar_adc_get_fifo_count(indio_dev))
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &tmp);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
meson_sar_adc_get_sample(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum meson_sar_adc_avg_mode avg_mode,enum meson_sar_adc_num_samples avg_samples,int * val)546*4882a593Smuzhiyun static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
547*4882a593Smuzhiyun const struct iio_chan_spec *chan,
548*4882a593Smuzhiyun enum meson_sar_adc_avg_mode avg_mode,
549*4882a593Smuzhiyun enum meson_sar_adc_num_samples avg_samples,
550*4882a593Smuzhiyun int *val)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
553*4882a593Smuzhiyun int ret;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (chan->type == IIO_TEMP && !priv->temperature_sensor_calibrated)
556*4882a593Smuzhiyun return -ENOTSUPP;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun ret = meson_sar_adc_lock(indio_dev);
559*4882a593Smuzhiyun if (ret)
560*4882a593Smuzhiyun return ret;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* clear the FIFO to make sure we're not reading old values */
563*4882a593Smuzhiyun meson_sar_adc_clear_fifo(indio_dev);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun meson_sar_adc_enable_channel(indio_dev, chan);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun meson_sar_adc_start_sample_engine(indio_dev);
570*4882a593Smuzhiyun ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
571*4882a593Smuzhiyun meson_sar_adc_stop_sample_engine(indio_dev);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun meson_sar_adc_unlock(indio_dev);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (ret) {
576*4882a593Smuzhiyun dev_warn(indio_dev->dev.parent,
577*4882a593Smuzhiyun "failed to read sample for channel %lu: %d\n",
578*4882a593Smuzhiyun chan->address, ret);
579*4882a593Smuzhiyun return ret;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return IIO_VAL_INT;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
meson_sar_adc_iio_info_read_raw(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,int * val,int * val2,long mask)585*4882a593Smuzhiyun static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
586*4882a593Smuzhiyun const struct iio_chan_spec *chan,
587*4882a593Smuzhiyun int *val, int *val2, long mask)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
590*4882a593Smuzhiyun int ret;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun switch (mask) {
593*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
594*4882a593Smuzhiyun return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
595*4882a593Smuzhiyun ONE_SAMPLE, val);
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun case IIO_CHAN_INFO_AVERAGE_RAW:
599*4882a593Smuzhiyun return meson_sar_adc_get_sample(indio_dev, chan,
600*4882a593Smuzhiyun MEAN_AVERAGING, EIGHT_SAMPLES,
601*4882a593Smuzhiyun val);
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
605*4882a593Smuzhiyun if (chan->type == IIO_VOLTAGE) {
606*4882a593Smuzhiyun ret = regulator_get_voltage(priv->vref);
607*4882a593Smuzhiyun if (ret < 0) {
608*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
609*4882a593Smuzhiyun "failed to get vref voltage: %d\n",
610*4882a593Smuzhiyun ret);
611*4882a593Smuzhiyun return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun *val = ret / 1000;
615*4882a593Smuzhiyun *val2 = priv->param->resolution;
616*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
617*4882a593Smuzhiyun } else if (chan->type == IIO_TEMP) {
618*4882a593Smuzhiyun /* SoC specific multiplier and divider */
619*4882a593Smuzhiyun *val = priv->param->temperature_multiplier;
620*4882a593Smuzhiyun *val2 = priv->param->temperature_divider;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* celsius to millicelsius */
623*4882a593Smuzhiyun *val *= 1000;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL;
626*4882a593Smuzhiyun } else {
627*4882a593Smuzhiyun return -EINVAL;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun case IIO_CHAN_INFO_CALIBBIAS:
631*4882a593Smuzhiyun *val = priv->calibbias;
632*4882a593Smuzhiyun return IIO_VAL_INT;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun case IIO_CHAN_INFO_CALIBSCALE:
635*4882a593Smuzhiyun *val = priv->calibscale / MILLION;
636*4882a593Smuzhiyun *val2 = priv->calibscale % MILLION;
637*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
640*4882a593Smuzhiyun *val = DIV_ROUND_CLOSEST(MESON_SAR_ADC_TEMP_OFFSET *
641*4882a593Smuzhiyun priv->param->temperature_divider,
642*4882a593Smuzhiyun priv->param->temperature_multiplier);
643*4882a593Smuzhiyun *val -= priv->temperature_sensor_adc_val;
644*4882a593Smuzhiyun return IIO_VAL_INT;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun default:
647*4882a593Smuzhiyun return -EINVAL;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
meson_sar_adc_clk_init(struct iio_dev * indio_dev,void __iomem * base)651*4882a593Smuzhiyun static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
652*4882a593Smuzhiyun void __iomem *base)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
655*4882a593Smuzhiyun struct clk_init_data init;
656*4882a593Smuzhiyun const char *clk_parents[1];
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%s#adc_div",
659*4882a593Smuzhiyun dev_name(indio_dev->dev.parent));
660*4882a593Smuzhiyun if (!init.name)
661*4882a593Smuzhiyun return -ENOMEM;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun init.flags = 0;
664*4882a593Smuzhiyun init.ops = &clk_divider_ops;
665*4882a593Smuzhiyun clk_parents[0] = __clk_get_name(priv->clkin);
666*4882a593Smuzhiyun init.parent_names = clk_parents;
667*4882a593Smuzhiyun init.num_parents = 1;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
670*4882a593Smuzhiyun priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
671*4882a593Smuzhiyun priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
672*4882a593Smuzhiyun priv->clk_div.hw.init = &init;
673*4882a593Smuzhiyun priv->clk_div.flags = 0;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun priv->adc_div_clk = devm_clk_register(&indio_dev->dev,
676*4882a593Smuzhiyun &priv->clk_div.hw);
677*4882a593Smuzhiyun if (WARN_ON(IS_ERR(priv->adc_div_clk)))
678*4882a593Smuzhiyun return PTR_ERR(priv->adc_div_clk);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%s#adc_en",
681*4882a593Smuzhiyun dev_name(indio_dev->dev.parent));
682*4882a593Smuzhiyun if (!init.name)
683*4882a593Smuzhiyun return -ENOMEM;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT;
686*4882a593Smuzhiyun init.ops = &clk_gate_ops;
687*4882a593Smuzhiyun clk_parents[0] = __clk_get_name(priv->adc_div_clk);
688*4882a593Smuzhiyun init.parent_names = clk_parents;
689*4882a593Smuzhiyun init.num_parents = 1;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
692*4882a593Smuzhiyun priv->clk_gate.bit_idx = __ffs(MESON_SAR_ADC_REG3_CLK_EN);
693*4882a593Smuzhiyun priv->clk_gate.hw.init = &init;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun priv->adc_clk = devm_clk_register(&indio_dev->dev, &priv->clk_gate.hw);
696*4882a593Smuzhiyun if (WARN_ON(IS_ERR(priv->adc_clk)))
697*4882a593Smuzhiyun return PTR_ERR(priv->adc_clk);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
meson_sar_adc_temp_sensor_init(struct iio_dev * indio_dev)702*4882a593Smuzhiyun static int meson_sar_adc_temp_sensor_init(struct iio_dev *indio_dev)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
705*4882a593Smuzhiyun u8 *buf, trimming_bits, trimming_mask, upper_adc_val;
706*4882a593Smuzhiyun struct nvmem_cell *temperature_calib;
707*4882a593Smuzhiyun size_t read_len;
708*4882a593Smuzhiyun int ret;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun temperature_calib = devm_nvmem_cell_get(indio_dev->dev.parent,
711*4882a593Smuzhiyun "temperature_calib");
712*4882a593Smuzhiyun if (IS_ERR(temperature_calib)) {
713*4882a593Smuzhiyun ret = PTR_ERR(temperature_calib);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /*
716*4882a593Smuzhiyun * leave the temperature sensor disabled if no calibration data
717*4882a593Smuzhiyun * was passed via nvmem-cells.
718*4882a593Smuzhiyun */
719*4882a593Smuzhiyun if (ret == -ENODEV)
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return dev_err_probe(indio_dev->dev.parent, ret,
723*4882a593Smuzhiyun "failed to get temperature_calib cell\n");
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun priv->tsc_regmap =
727*4882a593Smuzhiyun syscon_regmap_lookup_by_phandle(indio_dev->dev.parent->of_node,
728*4882a593Smuzhiyun "amlogic,hhi-sysctrl");
729*4882a593Smuzhiyun if (IS_ERR(priv->tsc_regmap)) {
730*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
731*4882a593Smuzhiyun "failed to get amlogic,hhi-sysctrl regmap\n");
732*4882a593Smuzhiyun return PTR_ERR(priv->tsc_regmap);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun read_len = MESON_SAR_ADC_EFUSE_BYTES;
736*4882a593Smuzhiyun buf = nvmem_cell_read(temperature_calib, &read_len);
737*4882a593Smuzhiyun if (IS_ERR(buf)) {
738*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
739*4882a593Smuzhiyun "failed to read temperature_calib cell\n");
740*4882a593Smuzhiyun return PTR_ERR(buf);
741*4882a593Smuzhiyun } else if (read_len != MESON_SAR_ADC_EFUSE_BYTES) {
742*4882a593Smuzhiyun kfree(buf);
743*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
744*4882a593Smuzhiyun "invalid read size of temperature_calib cell\n");
745*4882a593Smuzhiyun return -EINVAL;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun trimming_bits = priv->param->temperature_trimming_bits;
749*4882a593Smuzhiyun trimming_mask = BIT(trimming_bits) - 1;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun priv->temperature_sensor_calibrated =
752*4882a593Smuzhiyun buf[3] & MESON_SAR_ADC_EFUSE_BYTE3_IS_CALIBRATED;
753*4882a593Smuzhiyun priv->temperature_sensor_coefficient = buf[2] & trimming_mask;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun upper_adc_val = FIELD_GET(MESON_SAR_ADC_EFUSE_BYTE3_UPPER_ADC_VAL,
756*4882a593Smuzhiyun buf[3]);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun priv->temperature_sensor_adc_val = buf[2];
759*4882a593Smuzhiyun priv->temperature_sensor_adc_val |= upper_adc_val << BITS_PER_BYTE;
760*4882a593Smuzhiyun priv->temperature_sensor_adc_val >>= trimming_bits;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun kfree(buf);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
meson_sar_adc_init(struct iio_dev * indio_dev)767*4882a593Smuzhiyun static int meson_sar_adc_init(struct iio_dev *indio_dev)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
770*4882a593Smuzhiyun int regval, i, ret;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /*
773*4882a593Smuzhiyun * make sure we start at CH7 input since the other muxes are only used
774*4882a593Smuzhiyun * for internal calibration.
775*4882a593Smuzhiyun */
776*4882a593Smuzhiyun meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (priv->param->has_bl30_integration) {
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun * leave sampling delay and the input clocks as configured by
781*4882a593Smuzhiyun * BL30 to make sure BL30 gets the values it expects when
782*4882a593Smuzhiyun * reading the temperature sensor.
783*4882a593Smuzhiyun */
784*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_REG3, ®val);
785*4882a593Smuzhiyun if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun meson_sar_adc_stop_sample_engine(indio_dev);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /*
792*4882a593Smuzhiyun * disable this bit as seems to be only relevant for Meson6 (based
793*4882a593Smuzhiyun * on the vendor driver), which we don't support at the moment.
794*4882a593Smuzhiyun */
795*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
796*4882a593Smuzhiyun MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL, 0);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* disable all channels by default */
799*4882a593Smuzhiyun regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
802*4882a593Smuzhiyun MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
803*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
804*4882a593Smuzhiyun MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
805*4882a593Smuzhiyun MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* delay between two samples = (10+1) * 1uS */
808*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
809*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
810*4882a593Smuzhiyun FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
811*4882a593Smuzhiyun 10));
812*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
813*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
814*4882a593Smuzhiyun FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
815*4882a593Smuzhiyun 0));
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /* delay between two samples = (10+1) * 1uS */
818*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
819*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
820*4882a593Smuzhiyun FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
821*4882a593Smuzhiyun 10));
822*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
823*4882a593Smuzhiyun MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
824*4882a593Smuzhiyun FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
825*4882a593Smuzhiyun 1));
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /*
828*4882a593Smuzhiyun * set up the input channel muxes in MESON_SAR_ADC_CHAN_10_SW
829*4882a593Smuzhiyun * (0 = SAR_ADC_CH0, 1 = SAR_ADC_CH1)
830*4882a593Smuzhiyun */
831*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK, 0);
832*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
833*4882a593Smuzhiyun MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK,
834*4882a593Smuzhiyun regval);
835*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK, 1);
836*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
837*4882a593Smuzhiyun MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK,
838*4882a593Smuzhiyun regval);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * set up the input channel muxes in MESON_SAR_ADC_AUX_SW
842*4882a593Smuzhiyun * (2 = SAR_ADC_CH2, 3 = SAR_ADC_CH3, ...) and enable
843*4882a593Smuzhiyun * MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW and
844*4882a593Smuzhiyun * MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW like the vendor driver.
845*4882a593Smuzhiyun */
846*4882a593Smuzhiyun regval = 0;
847*4882a593Smuzhiyun for (i = 2; i <= 7; i++)
848*4882a593Smuzhiyun regval |= i << MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(i);
849*4882a593Smuzhiyun regval |= MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW;
850*4882a593Smuzhiyun regval |= MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW;
851*4882a593Smuzhiyun regmap_write(priv->regmap, MESON_SAR_ADC_AUX_SW, regval);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (priv->temperature_sensor_calibrated) {
854*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
855*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_REVE1,
856*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_REVE1);
857*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
858*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_REVE0,
859*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_REVE0);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun * set bits [3:0] of the TSC (temperature sensor coefficient)
863*4882a593Smuzhiyun * to get the correct values when reading the temperature.
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_DELTA_10_TS_C_MASK,
866*4882a593Smuzhiyun priv->temperature_sensor_coefficient);
867*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
868*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_C_MASK, regval);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (priv->param->temperature_trimming_bits == 5) {
871*4882a593Smuzhiyun if (priv->temperature_sensor_coefficient & BIT(4))
872*4882a593Smuzhiyun regval = MESON_HHI_DPLL_TOP_0_TSC_BIT4;
873*4882a593Smuzhiyun else
874*4882a593Smuzhiyun regval = 0;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /*
877*4882a593Smuzhiyun * bit [4] (the 5th bit when starting to count at 1)
878*4882a593Smuzhiyun * of the TSC is located in the HHI register area.
879*4882a593Smuzhiyun */
880*4882a593Smuzhiyun regmap_update_bits(priv->tsc_regmap,
881*4882a593Smuzhiyun MESON_HHI_DPLL_TOP_0,
882*4882a593Smuzhiyun MESON_HHI_DPLL_TOP_0_TSC_BIT4,
883*4882a593Smuzhiyun regval);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun } else {
886*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
887*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_REVE1, 0);
888*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
889*4882a593Smuzhiyun MESON_SAR_ADC_DELTA_10_TS_REVE0, 0);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
893*4882a593Smuzhiyun if (ret) {
894*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
895*4882a593Smuzhiyun "failed to set adc parent to clkin\n");
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun ret = clk_set_rate(priv->adc_clk, priv->param->clock_rate);
900*4882a593Smuzhiyun if (ret) {
901*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
902*4882a593Smuzhiyun "failed to set adc clock rate\n");
903*4882a593Smuzhiyun return ret;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return 0;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
meson_sar_adc_set_bandgap(struct iio_dev * indio_dev,bool on_off)909*4882a593Smuzhiyun static void meson_sar_adc_set_bandgap(struct iio_dev *indio_dev, bool on_off)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
912*4882a593Smuzhiyun const struct meson_sar_adc_param *param = priv->param;
913*4882a593Smuzhiyun u32 enable_mask;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (param->bandgap_reg == MESON_SAR_ADC_REG11)
916*4882a593Smuzhiyun enable_mask = MESON_SAR_ADC_REG11_BANDGAP_EN;
917*4882a593Smuzhiyun else
918*4882a593Smuzhiyun enable_mask = MESON_SAR_ADC_DELTA_10_TS_VBG_EN;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun regmap_update_bits(priv->regmap, param->bandgap_reg, enable_mask,
921*4882a593Smuzhiyun on_off ? enable_mask : 0);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
meson_sar_adc_hw_enable(struct iio_dev * indio_dev)924*4882a593Smuzhiyun static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
927*4882a593Smuzhiyun int ret;
928*4882a593Smuzhiyun u32 regval;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun ret = meson_sar_adc_lock(indio_dev);
931*4882a593Smuzhiyun if (ret)
932*4882a593Smuzhiyun goto err_lock;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun ret = regulator_enable(priv->vref);
935*4882a593Smuzhiyun if (ret < 0) {
936*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
937*4882a593Smuzhiyun "failed to enable vref regulator\n");
938*4882a593Smuzhiyun goto err_vref;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun ret = clk_prepare_enable(priv->core_clk);
942*4882a593Smuzhiyun if (ret) {
943*4882a593Smuzhiyun dev_err(indio_dev->dev.parent, "failed to enable core clk\n");
944*4882a593Smuzhiyun goto err_core_clk;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
948*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
949*4882a593Smuzhiyun MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun meson_sar_adc_set_bandgap(indio_dev, true);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
954*4882a593Smuzhiyun MESON_SAR_ADC_REG3_ADC_EN,
955*4882a593Smuzhiyun MESON_SAR_ADC_REG3_ADC_EN);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun udelay(5);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun ret = clk_prepare_enable(priv->adc_clk);
960*4882a593Smuzhiyun if (ret) {
961*4882a593Smuzhiyun dev_err(indio_dev->dev.parent, "failed to enable adc clk\n");
962*4882a593Smuzhiyun goto err_adc_clk;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun meson_sar_adc_unlock(indio_dev);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun err_adc_clk:
970*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
971*4882a593Smuzhiyun MESON_SAR_ADC_REG3_ADC_EN, 0);
972*4882a593Smuzhiyun meson_sar_adc_set_bandgap(indio_dev, false);
973*4882a593Smuzhiyun clk_disable_unprepare(priv->core_clk);
974*4882a593Smuzhiyun err_core_clk:
975*4882a593Smuzhiyun regulator_disable(priv->vref);
976*4882a593Smuzhiyun err_vref:
977*4882a593Smuzhiyun meson_sar_adc_unlock(indio_dev);
978*4882a593Smuzhiyun err_lock:
979*4882a593Smuzhiyun return ret;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
meson_sar_adc_hw_disable(struct iio_dev * indio_dev)982*4882a593Smuzhiyun static int meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
985*4882a593Smuzhiyun int ret;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun ret = meson_sar_adc_lock(indio_dev);
988*4882a593Smuzhiyun if (ret)
989*4882a593Smuzhiyun return ret;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun clk_disable_unprepare(priv->adc_clk);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
994*4882a593Smuzhiyun MESON_SAR_ADC_REG3_ADC_EN, 0);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun meson_sar_adc_set_bandgap(indio_dev, false);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun clk_disable_unprepare(priv->core_clk);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun regulator_disable(priv->vref);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun meson_sar_adc_unlock(indio_dev);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
meson_sar_adc_irq(int irq,void * data)1007*4882a593Smuzhiyun static irqreturn_t meson_sar_adc_irq(int irq, void *data)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct iio_dev *indio_dev = data;
1010*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1011*4882a593Smuzhiyun unsigned int cnt, threshold;
1012*4882a593Smuzhiyun u32 regval;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun regmap_read(priv->regmap, MESON_SAR_ADC_REG0, ®val);
1015*4882a593Smuzhiyun cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
1016*4882a593Smuzhiyun threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (cnt < threshold)
1019*4882a593Smuzhiyun return IRQ_NONE;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun complete(&priv->done);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun return IRQ_HANDLED;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
meson_sar_adc_calib(struct iio_dev * indio_dev)1026*4882a593Smuzhiyun static int meson_sar_adc_calib(struct iio_dev *indio_dev)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1029*4882a593Smuzhiyun int ret, nominal0, nominal1, value0, value1;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* use points 25% and 75% for calibration */
1032*4882a593Smuzhiyun nominal0 = (1 << priv->param->resolution) / 4;
1033*4882a593Smuzhiyun nominal1 = (1 << priv->param->resolution) * 3 / 4;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
1036*4882a593Smuzhiyun usleep_range(10, 20);
1037*4882a593Smuzhiyun ret = meson_sar_adc_get_sample(indio_dev,
1038*4882a593Smuzhiyun &indio_dev->channels[7],
1039*4882a593Smuzhiyun MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
1040*4882a593Smuzhiyun if (ret < 0)
1041*4882a593Smuzhiyun goto out;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
1044*4882a593Smuzhiyun usleep_range(10, 20);
1045*4882a593Smuzhiyun ret = meson_sar_adc_get_sample(indio_dev,
1046*4882a593Smuzhiyun &indio_dev->channels[7],
1047*4882a593Smuzhiyun MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
1048*4882a593Smuzhiyun if (ret < 0)
1049*4882a593Smuzhiyun goto out;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (value1 <= value0) {
1052*4882a593Smuzhiyun ret = -EINVAL;
1053*4882a593Smuzhiyun goto out;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
1057*4882a593Smuzhiyun value1 - value0);
1058*4882a593Smuzhiyun priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
1059*4882a593Smuzhiyun MILLION);
1060*4882a593Smuzhiyun ret = 0;
1061*4882a593Smuzhiyun out:
1062*4882a593Smuzhiyun meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun return ret;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun static const struct iio_info meson_sar_adc_iio_info = {
1068*4882a593Smuzhiyun .read_raw = meson_sar_adc_iio_info_read_raw,
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun static const struct meson_sar_adc_param meson_sar_adc_meson8_param = {
1072*4882a593Smuzhiyun .has_bl30_integration = false,
1073*4882a593Smuzhiyun .clock_rate = 1150000,
1074*4882a593Smuzhiyun .bandgap_reg = MESON_SAR_ADC_DELTA_10,
1075*4882a593Smuzhiyun .regmap_config = &meson_sar_adc_regmap_config_meson8,
1076*4882a593Smuzhiyun .resolution = 10,
1077*4882a593Smuzhiyun .temperature_trimming_bits = 4,
1078*4882a593Smuzhiyun .temperature_multiplier = 18 * 10000,
1079*4882a593Smuzhiyun .temperature_divider = 1024 * 10 * 85,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun static const struct meson_sar_adc_param meson_sar_adc_meson8b_param = {
1083*4882a593Smuzhiyun .has_bl30_integration = false,
1084*4882a593Smuzhiyun .clock_rate = 1150000,
1085*4882a593Smuzhiyun .bandgap_reg = MESON_SAR_ADC_DELTA_10,
1086*4882a593Smuzhiyun .regmap_config = &meson_sar_adc_regmap_config_meson8,
1087*4882a593Smuzhiyun .resolution = 10,
1088*4882a593Smuzhiyun .temperature_trimming_bits = 5,
1089*4882a593Smuzhiyun .temperature_multiplier = 10,
1090*4882a593Smuzhiyun .temperature_divider = 32,
1091*4882a593Smuzhiyun };
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun static const struct meson_sar_adc_param meson_sar_adc_gxbb_param = {
1094*4882a593Smuzhiyun .has_bl30_integration = true,
1095*4882a593Smuzhiyun .clock_rate = 1200000,
1096*4882a593Smuzhiyun .bandgap_reg = MESON_SAR_ADC_REG11,
1097*4882a593Smuzhiyun .regmap_config = &meson_sar_adc_regmap_config_gxbb,
1098*4882a593Smuzhiyun .resolution = 10,
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun static const struct meson_sar_adc_param meson_sar_adc_gxl_param = {
1102*4882a593Smuzhiyun .has_bl30_integration = true,
1103*4882a593Smuzhiyun .clock_rate = 1200000,
1104*4882a593Smuzhiyun .bandgap_reg = MESON_SAR_ADC_REG11,
1105*4882a593Smuzhiyun .regmap_config = &meson_sar_adc_regmap_config_gxbb,
1106*4882a593Smuzhiyun .resolution = 12,
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_meson8_data = {
1110*4882a593Smuzhiyun .param = &meson_sar_adc_meson8_param,
1111*4882a593Smuzhiyun .name = "meson-meson8-saradc",
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_meson8b_data = {
1115*4882a593Smuzhiyun .param = &meson_sar_adc_meson8b_param,
1116*4882a593Smuzhiyun .name = "meson-meson8b-saradc",
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_meson8m2_data = {
1120*4882a593Smuzhiyun .param = &meson_sar_adc_meson8b_param,
1121*4882a593Smuzhiyun .name = "meson-meson8m2-saradc",
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
1125*4882a593Smuzhiyun .param = &meson_sar_adc_gxbb_param,
1126*4882a593Smuzhiyun .name = "meson-gxbb-saradc",
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_gxl_data = {
1130*4882a593Smuzhiyun .param = &meson_sar_adc_gxl_param,
1131*4882a593Smuzhiyun .name = "meson-gxl-saradc",
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_gxm_data = {
1135*4882a593Smuzhiyun .param = &meson_sar_adc_gxl_param,
1136*4882a593Smuzhiyun .name = "meson-gxm-saradc",
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_axg_data = {
1140*4882a593Smuzhiyun .param = &meson_sar_adc_gxl_param,
1141*4882a593Smuzhiyun .name = "meson-axg-saradc",
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static const struct meson_sar_adc_data meson_sar_adc_g12a_data = {
1145*4882a593Smuzhiyun .param = &meson_sar_adc_gxl_param,
1146*4882a593Smuzhiyun .name = "meson-g12a-saradc",
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static const struct of_device_id meson_sar_adc_of_match[] = {
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun .compatible = "amlogic,meson8-saradc",
1152*4882a593Smuzhiyun .data = &meson_sar_adc_meson8_data,
1153*4882a593Smuzhiyun }, {
1154*4882a593Smuzhiyun .compatible = "amlogic,meson8b-saradc",
1155*4882a593Smuzhiyun .data = &meson_sar_adc_meson8b_data,
1156*4882a593Smuzhiyun }, {
1157*4882a593Smuzhiyun .compatible = "amlogic,meson8m2-saradc",
1158*4882a593Smuzhiyun .data = &meson_sar_adc_meson8m2_data,
1159*4882a593Smuzhiyun }, {
1160*4882a593Smuzhiyun .compatible = "amlogic,meson-gxbb-saradc",
1161*4882a593Smuzhiyun .data = &meson_sar_adc_gxbb_data,
1162*4882a593Smuzhiyun }, {
1163*4882a593Smuzhiyun .compatible = "amlogic,meson-gxl-saradc",
1164*4882a593Smuzhiyun .data = &meson_sar_adc_gxl_data,
1165*4882a593Smuzhiyun }, {
1166*4882a593Smuzhiyun .compatible = "amlogic,meson-gxm-saradc",
1167*4882a593Smuzhiyun .data = &meson_sar_adc_gxm_data,
1168*4882a593Smuzhiyun }, {
1169*4882a593Smuzhiyun .compatible = "amlogic,meson-axg-saradc",
1170*4882a593Smuzhiyun .data = &meson_sar_adc_axg_data,
1171*4882a593Smuzhiyun }, {
1172*4882a593Smuzhiyun .compatible = "amlogic,meson-g12a-saradc",
1173*4882a593Smuzhiyun .data = &meson_sar_adc_g12a_data,
1174*4882a593Smuzhiyun },
1175*4882a593Smuzhiyun { /* sentinel */ }
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
1178*4882a593Smuzhiyun
meson_sar_adc_probe(struct platform_device * pdev)1179*4882a593Smuzhiyun static int meson_sar_adc_probe(struct platform_device *pdev)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun const struct meson_sar_adc_data *match_data;
1182*4882a593Smuzhiyun struct meson_sar_adc_priv *priv;
1183*4882a593Smuzhiyun struct iio_dev *indio_dev;
1184*4882a593Smuzhiyun void __iomem *base;
1185*4882a593Smuzhiyun int irq, ret;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
1188*4882a593Smuzhiyun if (!indio_dev) {
1189*4882a593Smuzhiyun dev_err(&pdev->dev, "failed allocating iio device\n");
1190*4882a593Smuzhiyun return -ENOMEM;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun priv = iio_priv(indio_dev);
1194*4882a593Smuzhiyun init_completion(&priv->done);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun match_data = of_device_get_match_data(&pdev->dev);
1197*4882a593Smuzhiyun if (!match_data) {
1198*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get match data\n");
1199*4882a593Smuzhiyun return -ENODEV;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun priv->param = match_data->param;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun indio_dev->name = match_data->name;
1205*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
1206*4882a593Smuzhiyun indio_dev->info = &meson_sar_adc_iio_info;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
1209*4882a593Smuzhiyun if (IS_ERR(base))
1210*4882a593Smuzhiyun return PTR_ERR(base);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
1213*4882a593Smuzhiyun priv->param->regmap_config);
1214*4882a593Smuzhiyun if (IS_ERR(priv->regmap))
1215*4882a593Smuzhiyun return PTR_ERR(priv->regmap);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1218*4882a593Smuzhiyun if (!irq)
1219*4882a593Smuzhiyun return -EINVAL;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, meson_sar_adc_irq, IRQF_SHARED,
1222*4882a593Smuzhiyun dev_name(&pdev->dev), indio_dev);
1223*4882a593Smuzhiyun if (ret)
1224*4882a593Smuzhiyun return ret;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun priv->clkin = devm_clk_get(&pdev->dev, "clkin");
1227*4882a593Smuzhiyun if (IS_ERR(priv->clkin)) {
1228*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clkin\n");
1229*4882a593Smuzhiyun return PTR_ERR(priv->clkin);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun priv->core_clk = devm_clk_get(&pdev->dev, "core");
1233*4882a593Smuzhiyun if (IS_ERR(priv->core_clk)) {
1234*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get core clk\n");
1235*4882a593Smuzhiyun return PTR_ERR(priv->core_clk);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun priv->adc_clk = devm_clk_get(&pdev->dev, "adc_clk");
1239*4882a593Smuzhiyun if (IS_ERR(priv->adc_clk)) {
1240*4882a593Smuzhiyun if (PTR_ERR(priv->adc_clk) == -ENOENT) {
1241*4882a593Smuzhiyun priv->adc_clk = NULL;
1242*4882a593Smuzhiyun } else {
1243*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get adc clk\n");
1244*4882a593Smuzhiyun return PTR_ERR(priv->adc_clk);
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun priv->adc_sel_clk = devm_clk_get(&pdev->dev, "adc_sel");
1249*4882a593Smuzhiyun if (IS_ERR(priv->adc_sel_clk)) {
1250*4882a593Smuzhiyun if (PTR_ERR(priv->adc_sel_clk) == -ENOENT) {
1251*4882a593Smuzhiyun priv->adc_sel_clk = NULL;
1252*4882a593Smuzhiyun } else {
1253*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get adc_sel clk\n");
1254*4882a593Smuzhiyun return PTR_ERR(priv->adc_sel_clk);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
1259*4882a593Smuzhiyun if (!priv->adc_clk) {
1260*4882a593Smuzhiyun ret = meson_sar_adc_clk_init(indio_dev, base);
1261*4882a593Smuzhiyun if (ret)
1262*4882a593Smuzhiyun return ret;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun priv->vref = devm_regulator_get(&pdev->dev, "vref");
1266*4882a593Smuzhiyun if (IS_ERR(priv->vref)) {
1267*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get vref regulator\n");
1268*4882a593Smuzhiyun return PTR_ERR(priv->vref);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun priv->calibscale = MILLION;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (priv->param->temperature_trimming_bits) {
1274*4882a593Smuzhiyun ret = meson_sar_adc_temp_sensor_init(indio_dev);
1275*4882a593Smuzhiyun if (ret)
1276*4882a593Smuzhiyun return ret;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (priv->temperature_sensor_calibrated) {
1280*4882a593Smuzhiyun indio_dev->channels = meson_sar_adc_and_temp_iio_channels;
1281*4882a593Smuzhiyun indio_dev->num_channels =
1282*4882a593Smuzhiyun ARRAY_SIZE(meson_sar_adc_and_temp_iio_channels);
1283*4882a593Smuzhiyun } else {
1284*4882a593Smuzhiyun indio_dev->channels = meson_sar_adc_iio_channels;
1285*4882a593Smuzhiyun indio_dev->num_channels =
1286*4882a593Smuzhiyun ARRAY_SIZE(meson_sar_adc_iio_channels);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun ret = meson_sar_adc_init(indio_dev);
1290*4882a593Smuzhiyun if (ret)
1291*4882a593Smuzhiyun goto err;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun ret = meson_sar_adc_hw_enable(indio_dev);
1294*4882a593Smuzhiyun if (ret)
1295*4882a593Smuzhiyun goto err;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun ret = meson_sar_adc_calib(indio_dev);
1298*4882a593Smuzhiyun if (ret)
1299*4882a593Smuzhiyun dev_warn(&pdev->dev, "calibration failed\n");
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
1304*4882a593Smuzhiyun if (ret)
1305*4882a593Smuzhiyun goto err_hw;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return 0;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun err_hw:
1310*4882a593Smuzhiyun meson_sar_adc_hw_disable(indio_dev);
1311*4882a593Smuzhiyun err:
1312*4882a593Smuzhiyun return ret;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
meson_sar_adc_remove(struct platform_device * pdev)1315*4882a593Smuzhiyun static int meson_sar_adc_remove(struct platform_device *pdev)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun iio_device_unregister(indio_dev);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun return meson_sar_adc_hw_disable(indio_dev);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
meson_sar_adc_suspend(struct device * dev)1324*4882a593Smuzhiyun static int __maybe_unused meson_sar_adc_suspend(struct device *dev)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return meson_sar_adc_hw_disable(indio_dev);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
meson_sar_adc_resume(struct device * dev)1331*4882a593Smuzhiyun static int __maybe_unused meson_sar_adc_resume(struct device *dev)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_get_drvdata(dev);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return meson_sar_adc_hw_enable(indio_dev);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
1339*4882a593Smuzhiyun meson_sar_adc_suspend, meson_sar_adc_resume);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun static struct platform_driver meson_sar_adc_driver = {
1342*4882a593Smuzhiyun .probe = meson_sar_adc_probe,
1343*4882a593Smuzhiyun .remove = meson_sar_adc_remove,
1344*4882a593Smuzhiyun .driver = {
1345*4882a593Smuzhiyun .name = "meson-saradc",
1346*4882a593Smuzhiyun .of_match_table = meson_sar_adc_of_match,
1347*4882a593Smuzhiyun .pm = &meson_sar_adc_pm_ops,
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun module_platform_driver(meson_sar_adc_driver);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
1354*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
1355*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1356