1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Microchip MCP3911, Two-channel Analog Front End
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Marcus Folkesson <marcus.folkesson@gmail.com>
6*4882a593Smuzhiyun * Copyright (C) 2018 Kent Gustavsson <kent@minoris.se>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/iio/iio.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define MCP3911_REG_CHANNEL0 0x00
17*4882a593Smuzhiyun #define MCP3911_REG_CHANNEL1 0x03
18*4882a593Smuzhiyun #define MCP3911_REG_MOD 0x06
19*4882a593Smuzhiyun #define MCP3911_REG_PHASE 0x07
20*4882a593Smuzhiyun #define MCP3911_REG_GAIN 0x09
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MCP3911_REG_STATUSCOM 0x0a
23*4882a593Smuzhiyun #define MCP3911_STATUSCOM_CH1_24WIDTH BIT(4)
24*4882a593Smuzhiyun #define MCP3911_STATUSCOM_CH0_24WIDTH BIT(3)
25*4882a593Smuzhiyun #define MCP3911_STATUSCOM_EN_OFFCAL BIT(2)
26*4882a593Smuzhiyun #define MCP3911_STATUSCOM_EN_GAINCAL BIT(1)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MCP3911_REG_CONFIG 0x0c
29*4882a593Smuzhiyun #define MCP3911_CONFIG_CLKEXT BIT(1)
30*4882a593Smuzhiyun #define MCP3911_CONFIG_VREFEXT BIT(2)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define MCP3911_REG_OFFCAL_CH0 0x0e
33*4882a593Smuzhiyun #define MCP3911_REG_GAINCAL_CH0 0x11
34*4882a593Smuzhiyun #define MCP3911_REG_OFFCAL_CH1 0x14
35*4882a593Smuzhiyun #define MCP3911_REG_GAINCAL_CH1 0x17
36*4882a593Smuzhiyun #define MCP3911_REG_VREFCAL 0x1a
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define MCP3911_CHANNEL(x) (MCP3911_REG_CHANNEL0 + x * 3)
39*4882a593Smuzhiyun #define MCP3911_OFFCAL(x) (MCP3911_REG_OFFCAL_CH0 + x * 6)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Internal voltage reference in mV */
42*4882a593Smuzhiyun #define MCP3911_INT_VREF_MV 1200
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define MCP3911_REG_READ(reg, id) ((((reg) << 1) | ((id) << 5) | (1 << 0)) & 0xff)
45*4882a593Smuzhiyun #define MCP3911_REG_WRITE(reg, id) ((((reg) << 1) | ((id) << 5) | (0 << 0)) & 0xff)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MCP3911_NUM_CHANNELS 2
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct mcp3911 {
50*4882a593Smuzhiyun struct spi_device *spi;
51*4882a593Smuzhiyun struct mutex lock;
52*4882a593Smuzhiyun struct regulator *vref;
53*4882a593Smuzhiyun struct clk *clki;
54*4882a593Smuzhiyun u32 dev_addr;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
mcp3911_read(struct mcp3911 * adc,u8 reg,u32 * val,u8 len)57*4882a593Smuzhiyun static int mcp3911_read(struct mcp3911 *adc, u8 reg, u32 *val, u8 len)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun int ret;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun reg = MCP3911_REG_READ(reg, adc->dev_addr);
62*4882a593Smuzhiyun ret = spi_write_then_read(adc->spi, ®, 1, val, len);
63*4882a593Smuzhiyun if (ret < 0)
64*4882a593Smuzhiyun return ret;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun be32_to_cpus(val);
67*4882a593Smuzhiyun *val >>= ((4 - len) * 8);
68*4882a593Smuzhiyun dev_dbg(&adc->spi->dev, "reading 0x%x from register 0x%x\n", *val,
69*4882a593Smuzhiyun reg >> 1);
70*4882a593Smuzhiyun return ret;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
mcp3911_write(struct mcp3911 * adc,u8 reg,u32 val,u8 len)73*4882a593Smuzhiyun static int mcp3911_write(struct mcp3911 *adc, u8 reg, u32 val, u8 len)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun dev_dbg(&adc->spi->dev, "writing 0x%x to register 0x%x\n", val, reg);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun val <<= (3 - len) * 8;
78*4882a593Smuzhiyun cpu_to_be32s(&val);
79*4882a593Smuzhiyun val |= MCP3911_REG_WRITE(reg, adc->dev_addr);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return spi_write(adc->spi, &val, len + 1);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
mcp3911_update(struct mcp3911 * adc,u8 reg,u32 mask,u32 val,u8 len)84*4882a593Smuzhiyun static int mcp3911_update(struct mcp3911 *adc, u8 reg, u32 mask,
85*4882a593Smuzhiyun u32 val, u8 len)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun u32 tmp;
88*4882a593Smuzhiyun int ret;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ret = mcp3911_read(adc, reg, &tmp, len);
91*4882a593Smuzhiyun if (ret)
92*4882a593Smuzhiyun return ret;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun val &= mask;
95*4882a593Smuzhiyun val |= tmp & ~mask;
96*4882a593Smuzhiyun return mcp3911_write(adc, reg, val, len);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
mcp3911_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * channel,int * val,int * val2,long mask)99*4882a593Smuzhiyun static int mcp3911_read_raw(struct iio_dev *indio_dev,
100*4882a593Smuzhiyun struct iio_chan_spec const *channel, int *val,
101*4882a593Smuzhiyun int *val2, long mask)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct mcp3911 *adc = iio_priv(indio_dev);
104*4882a593Smuzhiyun int ret = -EINVAL;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun mutex_lock(&adc->lock);
107*4882a593Smuzhiyun switch (mask) {
108*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
109*4882a593Smuzhiyun ret = mcp3911_read(adc,
110*4882a593Smuzhiyun MCP3911_CHANNEL(channel->channel), val, 3);
111*4882a593Smuzhiyun if (ret)
112*4882a593Smuzhiyun goto out;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun *val = sign_extend32(*val, 23);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun ret = IIO_VAL_INT;
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
120*4882a593Smuzhiyun ret = mcp3911_read(adc,
121*4882a593Smuzhiyun MCP3911_OFFCAL(channel->channel), val, 3);
122*4882a593Smuzhiyun if (ret)
123*4882a593Smuzhiyun goto out;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun ret = IIO_VAL_INT;
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
129*4882a593Smuzhiyun if (adc->vref) {
130*4882a593Smuzhiyun ret = regulator_get_voltage(adc->vref);
131*4882a593Smuzhiyun if (ret < 0) {
132*4882a593Smuzhiyun dev_err(indio_dev->dev.parent,
133*4882a593Smuzhiyun "failed to get vref voltage: %d\n",
134*4882a593Smuzhiyun ret);
135*4882a593Smuzhiyun goto out;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun *val = ret / 1000;
139*4882a593Smuzhiyun } else {
140*4882a593Smuzhiyun *val = MCP3911_INT_VREF_MV;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * For 24bit Conversion
145*4882a593Smuzhiyun * Raw = ((Voltage)/(Vref) * 2^23 * Gain * 1.5
146*4882a593Smuzhiyun * Voltage = Raw * (Vref)/(2^23 * Gain * 1.5)
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* val2 = (2^23 * 1.5) */
150*4882a593Smuzhiyun *val2 = 12582912;
151*4882a593Smuzhiyun ret = IIO_VAL_FRACTIONAL;
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun out:
156*4882a593Smuzhiyun mutex_unlock(&adc->lock);
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
mcp3911_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * channel,int val,int val2,long mask)160*4882a593Smuzhiyun static int mcp3911_write_raw(struct iio_dev *indio_dev,
161*4882a593Smuzhiyun struct iio_chan_spec const *channel, int val,
162*4882a593Smuzhiyun int val2, long mask)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct mcp3911 *adc = iio_priv(indio_dev);
165*4882a593Smuzhiyun int ret = -EINVAL;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun mutex_lock(&adc->lock);
168*4882a593Smuzhiyun switch (mask) {
169*4882a593Smuzhiyun case IIO_CHAN_INFO_OFFSET:
170*4882a593Smuzhiyun if (val2 != 0) {
171*4882a593Smuzhiyun ret = -EINVAL;
172*4882a593Smuzhiyun goto out;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Write offset */
176*4882a593Smuzhiyun ret = mcp3911_write(adc, MCP3911_OFFCAL(channel->channel), val,
177*4882a593Smuzhiyun 3);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun goto out;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Enable offset*/
182*4882a593Smuzhiyun ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM,
183*4882a593Smuzhiyun MCP3911_STATUSCOM_EN_OFFCAL,
184*4882a593Smuzhiyun MCP3911_STATUSCOM_EN_OFFCAL, 2);
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun out:
189*4882a593Smuzhiyun mutex_unlock(&adc->lock);
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define MCP3911_CHAN(idx) { \
194*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
195*4882a593Smuzhiyun .indexed = 1, \
196*4882a593Smuzhiyun .channel = idx, \
197*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
198*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_OFFSET) | \
199*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE), \
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct iio_chan_spec mcp3911_channels[] = {
203*4882a593Smuzhiyun MCP3911_CHAN(0),
204*4882a593Smuzhiyun MCP3911_CHAN(1),
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static const struct iio_info mcp3911_info = {
208*4882a593Smuzhiyun .read_raw = mcp3911_read_raw,
209*4882a593Smuzhiyun .write_raw = mcp3911_write_raw,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
mcp3911_config(struct mcp3911 * adc,struct device_node * of_node)212*4882a593Smuzhiyun static int mcp3911_config(struct mcp3911 *adc, struct device_node *of_node)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 configreg;
215*4882a593Smuzhiyun int ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun of_property_read_u32(of_node, "device-addr", &adc->dev_addr);
218*4882a593Smuzhiyun if (adc->dev_addr > 3) {
219*4882a593Smuzhiyun dev_err(&adc->spi->dev,
220*4882a593Smuzhiyun "invalid device address (%i). Must be in range 0-3.\n",
221*4882a593Smuzhiyun adc->dev_addr);
222*4882a593Smuzhiyun return -EINVAL;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun dev_dbg(&adc->spi->dev, "use device address %i\n", adc->dev_addr);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun ret = mcp3911_read(adc, MCP3911_REG_CONFIG, &configreg, 2);
227*4882a593Smuzhiyun if (ret)
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (adc->vref) {
231*4882a593Smuzhiyun dev_dbg(&adc->spi->dev, "use external voltage reference\n");
232*4882a593Smuzhiyun configreg |= MCP3911_CONFIG_VREFEXT;
233*4882a593Smuzhiyun } else {
234*4882a593Smuzhiyun dev_dbg(&adc->spi->dev,
235*4882a593Smuzhiyun "use internal voltage reference (1.2V)\n");
236*4882a593Smuzhiyun configreg &= ~MCP3911_CONFIG_VREFEXT;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (adc->clki) {
240*4882a593Smuzhiyun dev_dbg(&adc->spi->dev, "use external clock as clocksource\n");
241*4882a593Smuzhiyun configreg |= MCP3911_CONFIG_CLKEXT;
242*4882a593Smuzhiyun } else {
243*4882a593Smuzhiyun dev_dbg(&adc->spi->dev,
244*4882a593Smuzhiyun "use crystal oscillator as clocksource\n");
245*4882a593Smuzhiyun configreg &= ~MCP3911_CONFIG_CLKEXT;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return mcp3911_write(adc, MCP3911_REG_CONFIG, configreg, 2);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
mcp3911_probe(struct spi_device * spi)251*4882a593Smuzhiyun static int mcp3911_probe(struct spi_device *spi)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct iio_dev *indio_dev;
254*4882a593Smuzhiyun struct mcp3911 *adc;
255*4882a593Smuzhiyun int ret;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*adc));
258*4882a593Smuzhiyun if (!indio_dev)
259*4882a593Smuzhiyun return -ENOMEM;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun adc = iio_priv(indio_dev);
262*4882a593Smuzhiyun adc->spi = spi;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun adc->vref = devm_regulator_get_optional(&adc->spi->dev, "vref");
265*4882a593Smuzhiyun if (IS_ERR(adc->vref)) {
266*4882a593Smuzhiyun if (PTR_ERR(adc->vref) == -ENODEV) {
267*4882a593Smuzhiyun adc->vref = NULL;
268*4882a593Smuzhiyun } else {
269*4882a593Smuzhiyun dev_err(&adc->spi->dev,
270*4882a593Smuzhiyun "failed to get regulator (%ld)\n",
271*4882a593Smuzhiyun PTR_ERR(adc->vref));
272*4882a593Smuzhiyun return PTR_ERR(adc->vref);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun } else {
276*4882a593Smuzhiyun ret = regulator_enable(adc->vref);
277*4882a593Smuzhiyun if (ret)
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun adc->clki = devm_clk_get(&adc->spi->dev, NULL);
282*4882a593Smuzhiyun if (IS_ERR(adc->clki)) {
283*4882a593Smuzhiyun if (PTR_ERR(adc->clki) == -ENOENT) {
284*4882a593Smuzhiyun adc->clki = NULL;
285*4882a593Smuzhiyun } else {
286*4882a593Smuzhiyun dev_err(&adc->spi->dev,
287*4882a593Smuzhiyun "failed to get adc clk (%ld)\n",
288*4882a593Smuzhiyun PTR_ERR(adc->clki));
289*4882a593Smuzhiyun ret = PTR_ERR(adc->clki);
290*4882a593Smuzhiyun goto reg_disable;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun } else {
293*4882a593Smuzhiyun ret = clk_prepare_enable(adc->clki);
294*4882a593Smuzhiyun if (ret < 0) {
295*4882a593Smuzhiyun dev_err(&adc->spi->dev,
296*4882a593Smuzhiyun "Failed to enable clki: %d\n", ret);
297*4882a593Smuzhiyun goto reg_disable;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun ret = mcp3911_config(adc, spi->dev.of_node);
302*4882a593Smuzhiyun if (ret)
303*4882a593Smuzhiyun goto clk_disable;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun indio_dev->name = spi_get_device_id(spi)->name;
306*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
307*4882a593Smuzhiyun indio_dev->info = &mcp3911_info;
308*4882a593Smuzhiyun spi_set_drvdata(spi, indio_dev);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun indio_dev->channels = mcp3911_channels;
311*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(mcp3911_channels);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun mutex_init(&adc->lock);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun goto clk_disable;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun clk_disable:
322*4882a593Smuzhiyun clk_disable_unprepare(adc->clki);
323*4882a593Smuzhiyun reg_disable:
324*4882a593Smuzhiyun if (adc->vref)
325*4882a593Smuzhiyun regulator_disable(adc->vref);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
mcp3911_remove(struct spi_device * spi)330*4882a593Smuzhiyun static int mcp3911_remove(struct spi_device *spi)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct iio_dev *indio_dev = spi_get_drvdata(spi);
333*4882a593Smuzhiyun struct mcp3911 *adc = iio_priv(indio_dev);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun iio_device_unregister(indio_dev);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun clk_disable_unprepare(adc->clki);
338*4882a593Smuzhiyun if (adc->vref)
339*4882a593Smuzhiyun regulator_disable(adc->vref);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static const struct of_device_id mcp3911_dt_ids[] = {
345*4882a593Smuzhiyun { .compatible = "microchip,mcp3911" },
346*4882a593Smuzhiyun { }
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mcp3911_dt_ids);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static const struct spi_device_id mcp3911_id[] = {
351*4882a593Smuzhiyun { "mcp3911", 0 },
352*4882a593Smuzhiyun { }
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, mcp3911_id);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static struct spi_driver mcp3911_driver = {
357*4882a593Smuzhiyun .driver = {
358*4882a593Smuzhiyun .name = "mcp3911",
359*4882a593Smuzhiyun .of_match_table = mcp3911_dt_ids,
360*4882a593Smuzhiyun },
361*4882a593Smuzhiyun .probe = mcp3911_probe,
362*4882a593Smuzhiyun .remove = mcp3911_remove,
363*4882a593Smuzhiyun .id_table = mcp3911_id,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun module_spi_driver(mcp3911_driver);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun MODULE_AUTHOR("Marcus Folkesson <marcus.folkesson@gmail.com>");
368*4882a593Smuzhiyun MODULE_AUTHOR("Kent Gustavsson <kent@minoris.se>");
369*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip Technology MCP3911");
370*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
371