xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/mcp3422.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * mcp3422.c - driver for the Microchip mcp3421/2/3/4/5/6/7/8 chip family
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013, Angelo Compagnucci
6*4882a593Smuzhiyun  * Author: Angelo Compagnucci <angelo.compagnucci@gmail.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Datasheet: http://ww1.microchip.com/downloads/en/devicedoc/22088b.pdf
9*4882a593Smuzhiyun  *            https://ww1.microchip.com/downloads/en/DeviceDoc/22226a.pdf
10*4882a593Smuzhiyun  *            https://ww1.microchip.com/downloads/en/DeviceDoc/22072b.pdf
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This driver exports the value of analog input voltage to sysfs, the
13*4882a593Smuzhiyun  * voltage unit is nV.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/sysfs.h>
22*4882a593Smuzhiyun #include <asm/unaligned.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/iio/iio.h>
25*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Masks */
28*4882a593Smuzhiyun #define MCP3422_CHANNEL_MASK	0x60
29*4882a593Smuzhiyun #define MCP3422_PGA_MASK	0x03
30*4882a593Smuzhiyun #define MCP3422_SRATE_MASK	0x0C
31*4882a593Smuzhiyun #define MCP3422_SRATE_240	0x0
32*4882a593Smuzhiyun #define MCP3422_SRATE_60	0x1
33*4882a593Smuzhiyun #define MCP3422_SRATE_15	0x2
34*4882a593Smuzhiyun #define MCP3422_SRATE_3	0x3
35*4882a593Smuzhiyun #define MCP3422_PGA_1	0
36*4882a593Smuzhiyun #define MCP3422_PGA_2	1
37*4882a593Smuzhiyun #define MCP3422_PGA_4	2
38*4882a593Smuzhiyun #define MCP3422_PGA_8	3
39*4882a593Smuzhiyun #define MCP3422_CONT_SAMPLING	0x10
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MCP3422_CHANNEL(config)	(((config) & MCP3422_CHANNEL_MASK) >> 5)
42*4882a593Smuzhiyun #define MCP3422_PGA(config)	((config) & MCP3422_PGA_MASK)
43*4882a593Smuzhiyun #define MCP3422_SAMPLE_RATE(config)	(((config) & MCP3422_SRATE_MASK) >> 2)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MCP3422_CHANNEL_VALUE(value) (((value) << 5) & MCP3422_CHANNEL_MASK)
46*4882a593Smuzhiyun #define MCP3422_PGA_VALUE(value) ((value) & MCP3422_PGA_MASK)
47*4882a593Smuzhiyun #define MCP3422_SAMPLE_RATE_VALUE(value) ((value << 2) & MCP3422_SRATE_MASK)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MCP3422_CHAN(_index) \
50*4882a593Smuzhiyun 	{ \
51*4882a593Smuzhiyun 		.type = IIO_VOLTAGE, \
52*4882a593Smuzhiyun 		.indexed = 1, \
53*4882a593Smuzhiyun 		.channel = _index, \
54*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) \
55*4882a593Smuzhiyun 				| BIT(IIO_CHAN_INFO_SCALE), \
56*4882a593Smuzhiyun 		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const int mcp3422_scales[4][4] = {
60*4882a593Smuzhiyun 	{ 1000000, 500000, 250000, 125000 },
61*4882a593Smuzhiyun 	{ 250000,  125000, 62500,  31250  },
62*4882a593Smuzhiyun 	{ 62500,   31250,  15625,  7812   },
63*4882a593Smuzhiyun 	{ 15625,   7812,   3906,   1953   } };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Constant msleep times for data acquisitions */
66*4882a593Smuzhiyun static const int mcp3422_read_times[4] = {
67*4882a593Smuzhiyun 	[MCP3422_SRATE_240] = 1000 / 240,
68*4882a593Smuzhiyun 	[MCP3422_SRATE_60] = 1000 / 60,
69*4882a593Smuzhiyun 	[MCP3422_SRATE_15] = 1000 / 15,
70*4882a593Smuzhiyun 	[MCP3422_SRATE_3] = 1000 / 3 };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* sample rates to integer conversion table */
73*4882a593Smuzhiyun static const int mcp3422_sample_rates[4] = {
74*4882a593Smuzhiyun 	[MCP3422_SRATE_240] = 240,
75*4882a593Smuzhiyun 	[MCP3422_SRATE_60] = 60,
76*4882a593Smuzhiyun 	[MCP3422_SRATE_15] = 15,
77*4882a593Smuzhiyun 	[MCP3422_SRATE_3] = 3 };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* sample rates to sign extension table */
80*4882a593Smuzhiyun static const int mcp3422_sign_extend[4] = {
81*4882a593Smuzhiyun 	[MCP3422_SRATE_240] = 11,
82*4882a593Smuzhiyun 	[MCP3422_SRATE_60] = 13,
83*4882a593Smuzhiyun 	[MCP3422_SRATE_15] = 15,
84*4882a593Smuzhiyun 	[MCP3422_SRATE_3] = 17 };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Client data (each client gets its own) */
87*4882a593Smuzhiyun struct mcp3422 {
88*4882a593Smuzhiyun 	struct i2c_client *i2c;
89*4882a593Smuzhiyun 	u8 id;
90*4882a593Smuzhiyun 	u8 config;
91*4882a593Smuzhiyun 	u8 pga[4];
92*4882a593Smuzhiyun 	struct mutex lock;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
mcp3422_update_config(struct mcp3422 * adc,u8 newconfig)95*4882a593Smuzhiyun static int mcp3422_update_config(struct mcp3422 *adc, u8 newconfig)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	int ret;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	ret = i2c_master_send(adc->i2c, &newconfig, 1);
100*4882a593Smuzhiyun 	if (ret > 0) {
101*4882a593Smuzhiyun 		adc->config = newconfig;
102*4882a593Smuzhiyun 		ret = 0;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	return ret;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
mcp3422_read(struct mcp3422 * adc,int * value,u8 * config)108*4882a593Smuzhiyun static int mcp3422_read(struct mcp3422 *adc, int *value, u8 *config)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	int ret = 0;
111*4882a593Smuzhiyun 	u8 sample_rate = MCP3422_SAMPLE_RATE(adc->config);
112*4882a593Smuzhiyun 	u8 buf[4] = {0, 0, 0, 0};
113*4882a593Smuzhiyun 	u32 temp;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (sample_rate == MCP3422_SRATE_3) {
116*4882a593Smuzhiyun 		ret = i2c_master_recv(adc->i2c, buf, 4);
117*4882a593Smuzhiyun 		temp = get_unaligned_be24(&buf[0]);
118*4882a593Smuzhiyun 		*config = buf[3];
119*4882a593Smuzhiyun 	} else {
120*4882a593Smuzhiyun 		ret = i2c_master_recv(adc->i2c, buf, 3);
121*4882a593Smuzhiyun 		temp = get_unaligned_be16(&buf[0]);
122*4882a593Smuzhiyun 		*config = buf[2];
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	*value = sign_extend32(temp, mcp3422_sign_extend[sample_rate]);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return ret;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
mcp3422_read_channel(struct mcp3422 * adc,struct iio_chan_spec const * channel,int * value)130*4882a593Smuzhiyun static int mcp3422_read_channel(struct mcp3422 *adc,
131*4882a593Smuzhiyun 				struct iio_chan_spec const *channel, int *value)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	int ret;
134*4882a593Smuzhiyun 	u8 config;
135*4882a593Smuzhiyun 	u8 req_channel = channel->channel;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	mutex_lock(&adc->lock);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (req_channel != MCP3422_CHANNEL(adc->config)) {
140*4882a593Smuzhiyun 		config = adc->config;
141*4882a593Smuzhiyun 		config &= ~MCP3422_CHANNEL_MASK;
142*4882a593Smuzhiyun 		config |= MCP3422_CHANNEL_VALUE(req_channel);
143*4882a593Smuzhiyun 		config &= ~MCP3422_PGA_MASK;
144*4882a593Smuzhiyun 		config |= MCP3422_PGA_VALUE(adc->pga[req_channel]);
145*4882a593Smuzhiyun 		ret = mcp3422_update_config(adc, config);
146*4882a593Smuzhiyun 		if (ret < 0) {
147*4882a593Smuzhiyun 			mutex_unlock(&adc->lock);
148*4882a593Smuzhiyun 			return ret;
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 		msleep(mcp3422_read_times[MCP3422_SAMPLE_RATE(adc->config)]);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ret = mcp3422_read(adc, value, &config);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	mutex_unlock(&adc->lock);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
mcp3422_read_raw(struct iio_dev * iio,struct iio_chan_spec const * channel,int * val1,int * val2,long mask)160*4882a593Smuzhiyun static int mcp3422_read_raw(struct iio_dev *iio,
161*4882a593Smuzhiyun 			struct iio_chan_spec const *channel, int *val1,
162*4882a593Smuzhiyun 			int *val2, long mask)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct mcp3422 *adc = iio_priv(iio);
165*4882a593Smuzhiyun 	int err;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	u8 sample_rate = MCP3422_SAMPLE_RATE(adc->config);
168*4882a593Smuzhiyun 	u8 pga		 = MCP3422_PGA(adc->config);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	switch (mask) {
171*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
172*4882a593Smuzhiyun 		err = mcp3422_read_channel(adc, channel, val1);
173*4882a593Smuzhiyun 		if (err < 0)
174*4882a593Smuzhiyun 			return -EINVAL;
175*4882a593Smuzhiyun 		return IIO_VAL_INT;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		*val1 = 0;
180*4882a593Smuzhiyun 		*val2 = mcp3422_scales[sample_rate][pga];
181*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_NANO;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
184*4882a593Smuzhiyun 		*val1 = mcp3422_sample_rates[MCP3422_SAMPLE_RATE(adc->config)];
185*4882a593Smuzhiyun 		return IIO_VAL_INT;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	default:
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return -EINVAL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
mcp3422_write_raw(struct iio_dev * iio,struct iio_chan_spec const * channel,int val1,int val2,long mask)194*4882a593Smuzhiyun static int mcp3422_write_raw(struct iio_dev *iio,
195*4882a593Smuzhiyun 			struct iio_chan_spec const *channel, int val1,
196*4882a593Smuzhiyun 			int val2, long mask)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct mcp3422 *adc = iio_priv(iio);
199*4882a593Smuzhiyun 	u8 temp;
200*4882a593Smuzhiyun 	u8 config = adc->config;
201*4882a593Smuzhiyun 	u8 req_channel = channel->channel;
202*4882a593Smuzhiyun 	u8 sample_rate = MCP3422_SAMPLE_RATE(config);
203*4882a593Smuzhiyun 	u8 i;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	switch (mask) {
206*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
207*4882a593Smuzhiyun 		if (val1 != 0)
208*4882a593Smuzhiyun 			return -EINVAL;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(mcp3422_scales[0]); i++) {
211*4882a593Smuzhiyun 			if (val2 == mcp3422_scales[sample_rate][i]) {
212*4882a593Smuzhiyun 				adc->pga[req_channel] = i;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 				config &= ~MCP3422_CHANNEL_MASK;
215*4882a593Smuzhiyun 				config |= MCP3422_CHANNEL_VALUE(req_channel);
216*4882a593Smuzhiyun 				config &= ~MCP3422_PGA_MASK;
217*4882a593Smuzhiyun 				config |= MCP3422_PGA_VALUE(adc->pga[req_channel]);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 				return mcp3422_update_config(adc, config);
220*4882a593Smuzhiyun 			}
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 		return -EINVAL;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
225*4882a593Smuzhiyun 		switch (val1) {
226*4882a593Smuzhiyun 		case 240:
227*4882a593Smuzhiyun 			temp = MCP3422_SRATE_240;
228*4882a593Smuzhiyun 			break;
229*4882a593Smuzhiyun 		case 60:
230*4882a593Smuzhiyun 			temp = MCP3422_SRATE_60;
231*4882a593Smuzhiyun 			break;
232*4882a593Smuzhiyun 		case 15:
233*4882a593Smuzhiyun 			temp = MCP3422_SRATE_15;
234*4882a593Smuzhiyun 			break;
235*4882a593Smuzhiyun 		case 3:
236*4882a593Smuzhiyun 			if (adc->id > 4)
237*4882a593Smuzhiyun 				return -EINVAL;
238*4882a593Smuzhiyun 			temp = MCP3422_SRATE_3;
239*4882a593Smuzhiyun 			break;
240*4882a593Smuzhiyun 		default:
241*4882a593Smuzhiyun 			return -EINVAL;
242*4882a593Smuzhiyun 		}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		config &= ~MCP3422_CHANNEL_MASK;
245*4882a593Smuzhiyun 		config |= MCP3422_CHANNEL_VALUE(req_channel);
246*4882a593Smuzhiyun 		config &= ~MCP3422_SRATE_MASK;
247*4882a593Smuzhiyun 		config |= MCP3422_SAMPLE_RATE_VALUE(temp);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		return mcp3422_update_config(adc, config);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	default:
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return -EINVAL;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mcp3422_write_raw_get_fmt(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,long mask)258*4882a593Smuzhiyun static int mcp3422_write_raw_get_fmt(struct iio_dev *indio_dev,
259*4882a593Smuzhiyun 		struct iio_chan_spec const *chan, long mask)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	switch (mask) {
262*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
263*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_NANO;
264*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
265*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_MICRO;
266*4882a593Smuzhiyun 	default:
267*4882a593Smuzhiyun 		return -EINVAL;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mcp3422_show_samp_freqs(struct device * dev,struct device_attribute * attr,char * buf)271*4882a593Smuzhiyun static ssize_t mcp3422_show_samp_freqs(struct device *dev,
272*4882a593Smuzhiyun 		struct device_attribute *attr, char *buf)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct mcp3422 *adc = iio_priv(dev_to_iio_dev(dev));
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (adc->id > 4)
277*4882a593Smuzhiyun 		return sprintf(buf, "240 60 15\n");
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return sprintf(buf, "240 60 15 3\n");
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
mcp3422_show_scales(struct device * dev,struct device_attribute * attr,char * buf)282*4882a593Smuzhiyun static ssize_t mcp3422_show_scales(struct device *dev,
283*4882a593Smuzhiyun 		struct device_attribute *attr, char *buf)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct mcp3422 *adc = iio_priv(dev_to_iio_dev(dev));
286*4882a593Smuzhiyun 	u8 sample_rate = MCP3422_SAMPLE_RATE(adc->config);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return sprintf(buf, "0.%09u 0.%09u 0.%09u 0.%09u\n",
289*4882a593Smuzhiyun 		mcp3422_scales[sample_rate][0],
290*4882a593Smuzhiyun 		mcp3422_scales[sample_rate][1],
291*4882a593Smuzhiyun 		mcp3422_scales[sample_rate][2],
292*4882a593Smuzhiyun 		mcp3422_scales[sample_rate][3]);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static IIO_DEVICE_ATTR(sampling_frequency_available, S_IRUGO,
296*4882a593Smuzhiyun 		mcp3422_show_samp_freqs, NULL, 0);
297*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_voltage_scale_available, S_IRUGO,
298*4882a593Smuzhiyun 		mcp3422_show_scales, NULL, 0);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct attribute *mcp3422_attributes[] = {
301*4882a593Smuzhiyun 	&iio_dev_attr_sampling_frequency_available.dev_attr.attr,
302*4882a593Smuzhiyun 	&iio_dev_attr_in_voltage_scale_available.dev_attr.attr,
303*4882a593Smuzhiyun 	NULL,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const struct attribute_group mcp3422_attribute_group = {
307*4882a593Smuzhiyun 	.attrs = mcp3422_attributes,
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static const struct iio_chan_spec mcp3421_channels[] = {
311*4882a593Smuzhiyun 	MCP3422_CHAN(0),
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static const struct iio_chan_spec mcp3422_channels[] = {
315*4882a593Smuzhiyun 	MCP3422_CHAN(0),
316*4882a593Smuzhiyun 	MCP3422_CHAN(1),
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const struct iio_chan_spec mcp3424_channels[] = {
320*4882a593Smuzhiyun 	MCP3422_CHAN(0),
321*4882a593Smuzhiyun 	MCP3422_CHAN(1),
322*4882a593Smuzhiyun 	MCP3422_CHAN(2),
323*4882a593Smuzhiyun 	MCP3422_CHAN(3),
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct iio_info mcp3422_info = {
327*4882a593Smuzhiyun 	.read_raw = mcp3422_read_raw,
328*4882a593Smuzhiyun 	.write_raw = mcp3422_write_raw,
329*4882a593Smuzhiyun 	.write_raw_get_fmt = mcp3422_write_raw_get_fmt,
330*4882a593Smuzhiyun 	.attrs = &mcp3422_attribute_group,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
mcp3422_probe(struct i2c_client * client,const struct i2c_device_id * id)333*4882a593Smuzhiyun static int mcp3422_probe(struct i2c_client *client,
334*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
337*4882a593Smuzhiyun 	struct mcp3422 *adc;
338*4882a593Smuzhiyun 	int err;
339*4882a593Smuzhiyun 	u8 config;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
342*4882a593Smuzhiyun 		return -EOPNOTSUPP;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*adc));
345*4882a593Smuzhiyun 	if (!indio_dev)
346*4882a593Smuzhiyun 		return -ENOMEM;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	adc = iio_priv(indio_dev);
349*4882a593Smuzhiyun 	adc->i2c = client;
350*4882a593Smuzhiyun 	adc->id = (u8)(id->driver_data);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	mutex_init(&adc->lock);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	indio_dev->name = dev_name(&client->dev);
355*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
356*4882a593Smuzhiyun 	indio_dev->info = &mcp3422_info;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	switch (adc->id) {
359*4882a593Smuzhiyun 	case 1:
360*4882a593Smuzhiyun 	case 5:
361*4882a593Smuzhiyun 		indio_dev->channels = mcp3421_channels;
362*4882a593Smuzhiyun 		indio_dev->num_channels = ARRAY_SIZE(mcp3421_channels);
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	case 2:
365*4882a593Smuzhiyun 	case 3:
366*4882a593Smuzhiyun 	case 6:
367*4882a593Smuzhiyun 	case 7:
368*4882a593Smuzhiyun 		indio_dev->channels = mcp3422_channels;
369*4882a593Smuzhiyun 		indio_dev->num_channels = ARRAY_SIZE(mcp3422_channels);
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	case 4:
372*4882a593Smuzhiyun 	case 8:
373*4882a593Smuzhiyun 		indio_dev->channels = mcp3424_channels;
374*4882a593Smuzhiyun 		indio_dev->num_channels = ARRAY_SIZE(mcp3424_channels);
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* meaningful default configuration */
379*4882a593Smuzhiyun 	config = (MCP3422_CONT_SAMPLING
380*4882a593Smuzhiyun 		| MCP3422_CHANNEL_VALUE(0)
381*4882a593Smuzhiyun 		| MCP3422_PGA_VALUE(MCP3422_PGA_1)
382*4882a593Smuzhiyun 		| MCP3422_SAMPLE_RATE_VALUE(MCP3422_SRATE_240));
383*4882a593Smuzhiyun 	err = mcp3422_update_config(adc, config);
384*4882a593Smuzhiyun 	if (err < 0)
385*4882a593Smuzhiyun 		return err;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	err = devm_iio_device_register(&client->dev, indio_dev);
388*4882a593Smuzhiyun 	if (err < 0)
389*4882a593Smuzhiyun 		return err;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	i2c_set_clientdata(client, indio_dev);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const struct i2c_device_id mcp3422_id[] = {
397*4882a593Smuzhiyun 	{ "mcp3421", 1 },
398*4882a593Smuzhiyun 	{ "mcp3422", 2 },
399*4882a593Smuzhiyun 	{ "mcp3423", 3 },
400*4882a593Smuzhiyun 	{ "mcp3424", 4 },
401*4882a593Smuzhiyun 	{ "mcp3425", 5 },
402*4882a593Smuzhiyun 	{ "mcp3426", 6 },
403*4882a593Smuzhiyun 	{ "mcp3427", 7 },
404*4882a593Smuzhiyun 	{ "mcp3428", 8 },
405*4882a593Smuzhiyun 	{ }
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mcp3422_id);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static const struct of_device_id mcp3422_of_match[] = {
410*4882a593Smuzhiyun 	{ .compatible = "mcp3422" },
411*4882a593Smuzhiyun 	{ }
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mcp3422_of_match);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static struct i2c_driver mcp3422_driver = {
416*4882a593Smuzhiyun 	.driver = {
417*4882a593Smuzhiyun 		.name = "mcp3422",
418*4882a593Smuzhiyun 		.of_match_table = mcp3422_of_match,
419*4882a593Smuzhiyun 	},
420*4882a593Smuzhiyun 	.probe = mcp3422_probe,
421*4882a593Smuzhiyun 	.id_table = mcp3422_id,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun module_i2c_driver(mcp3422_driver);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun MODULE_AUTHOR("Angelo Compagnucci <angelo.compagnucci@gmail.com>");
426*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip mcp3421/2/3/4/5/6/7/8 driver");
427*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
428