xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/max1363.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun  /*
3*4882a593Smuzhiyun   * iio/adc/max1363.c
4*4882a593Smuzhiyun   * Copyright (C) 2008-2010 Jonathan Cameron
5*4882a593Smuzhiyun   *
6*4882a593Smuzhiyun   * based on linux/drivers/i2c/chips/max123x
7*4882a593Smuzhiyun   * Copyright (C) 2002-2004 Stefan Eletzhofer
8*4882a593Smuzhiyun   *
9*4882a593Smuzhiyun   * based on linux/drivers/acron/char/pcf8583.c
10*4882a593Smuzhiyun   * Copyright (C) 2000 Russell King
11*4882a593Smuzhiyun   *
12*4882a593Smuzhiyun   * Driver for max1363 and similar chips.
13*4882a593Smuzhiyun   */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/sysfs.h>
19*4882a593Smuzhiyun #include <linux/list.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/err.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
26*4882a593Smuzhiyun #include <linux/property.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/iio/iio.h>
29*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
30*4882a593Smuzhiyun #include <linux/iio/events.h>
31*4882a593Smuzhiyun #include <linux/iio/buffer.h>
32*4882a593Smuzhiyun #include <linux/iio/driver.h>
33*4882a593Smuzhiyun #include <linux/iio/kfifo_buf.h>
34*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
35*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MAX1363_SETUP_BYTE(a) ((a) | 0x80)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* There is a fair bit more defined here than currently
40*4882a593Smuzhiyun  * used, but the intention is to support everything these
41*4882a593Smuzhiyun  * chips do in the long run */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* see data sheets */
44*4882a593Smuzhiyun /* max1363 and max1236, max1237, max1238, max1239 */
45*4882a593Smuzhiyun #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_VDD	0x00
46*4882a593Smuzhiyun #define MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF	0x20
47*4882a593Smuzhiyun #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT	0x40
48*4882a593Smuzhiyun #define MAX1363_SETUP_AIN3_IS_REF_REF_IS_INT	0x60
49*4882a593Smuzhiyun #define MAX1363_SETUP_POWER_UP_INT_REF		0x10
50*4882a593Smuzhiyun #define MAX1363_SETUP_POWER_DOWN_INT_REF	0x00
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* think about including max11600 etc - more settings */
53*4882a593Smuzhiyun #define MAX1363_SETUP_EXT_CLOCK			0x08
54*4882a593Smuzhiyun #define MAX1363_SETUP_INT_CLOCK			0x00
55*4882a593Smuzhiyun #define MAX1363_SETUP_UNIPOLAR			0x00
56*4882a593Smuzhiyun #define MAX1363_SETUP_BIPOLAR			0x04
57*4882a593Smuzhiyun #define MAX1363_SETUP_RESET			0x00
58*4882a593Smuzhiyun #define MAX1363_SETUP_NORESET			0x02
59*4882a593Smuzhiyun /* max1363 only - though don't care on others.
60*4882a593Smuzhiyun  * For now monitor modes are not implemented as the relevant
61*4882a593Smuzhiyun  * line is not connected on my test board.
62*4882a593Smuzhiyun  * The definitions are here as I intend to add this soon.
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define MAX1363_SETUP_MONITOR_SETUP		0x01
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Specific to the max1363 */
67*4882a593Smuzhiyun #define MAX1363_MON_RESET_CHAN(a) (1 << ((a) + 4))
68*4882a593Smuzhiyun #define MAX1363_MON_INT_ENABLE			0x01
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* defined for readability reasons */
71*4882a593Smuzhiyun /* All chips */
72*4882a593Smuzhiyun #define MAX1363_CONFIG_BYTE(a) ((a))
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define MAX1363_CONFIG_SE			0x01
75*4882a593Smuzhiyun #define MAX1363_CONFIG_DE			0x00
76*4882a593Smuzhiyun #define MAX1363_CONFIG_SCAN_TO_CS		0x00
77*4882a593Smuzhiyun #define MAX1363_CONFIG_SCAN_SINGLE_8		0x20
78*4882a593Smuzhiyun #define MAX1363_CONFIG_SCAN_MONITOR_MODE	0x40
79*4882a593Smuzhiyun #define MAX1363_CONFIG_SCAN_SINGLE_1		0x60
80*4882a593Smuzhiyun /* max123{6-9} only */
81*4882a593Smuzhiyun #define MAX1236_SCAN_MID_TO_CHANNEL		0x40
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* max1363 only - merely part of channel selects or don't care for others */
84*4882a593Smuzhiyun #define MAX1363_CONFIG_EN_MON_MODE_READ 0x18
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MAX1363_CHANNEL_SEL(a) ((a) << 1)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* max1363 strictly 0x06 - but doesn't matter */
89*4882a593Smuzhiyun #define MAX1363_CHANNEL_SEL_MASK		0x1E
90*4882a593Smuzhiyun #define MAX1363_SCAN_MASK			0x60
91*4882a593Smuzhiyun #define MAX1363_SE_DE_MASK			0x01
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define MAX1363_MAX_CHANNELS 25
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun  * struct max1363_mode - scan mode information
96*4882a593Smuzhiyun  * @conf:	The corresponding value of the configuration register
97*4882a593Smuzhiyun  * @modemask:	Bit mask corresponding to channels enabled in this mode
98*4882a593Smuzhiyun  */
99*4882a593Smuzhiyun struct max1363_mode {
100*4882a593Smuzhiyun 	int8_t		conf;
101*4882a593Smuzhiyun 	DECLARE_BITMAP(modemask, MAX1363_MAX_CHANNELS);
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* This must be maintained along side the max1363_mode_table in max1363_core */
105*4882a593Smuzhiyun enum max1363_modes {
106*4882a593Smuzhiyun 	/* Single read of a single channel */
107*4882a593Smuzhiyun 	_s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
108*4882a593Smuzhiyun 	/* Differential single read */
109*4882a593Smuzhiyun 	d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
110*4882a593Smuzhiyun 	d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
111*4882a593Smuzhiyun 	/* Scan to channel and mid to channel where overlapping */
112*4882a593Smuzhiyun 	s0to1, s0to2, s2to3, s0to3, s0to4, s0to5, s0to6,
113*4882a593Smuzhiyun 	s6to7, s0to7, s6to8, s0to8, s6to9,
114*4882a593Smuzhiyun 	s0to9, s6to10, s0to10, s6to11, s0to11,
115*4882a593Smuzhiyun 	/* Differential scan to channel and mid to channel where overlapping */
116*4882a593Smuzhiyun 	d0m1to2m3, d0m1to4m5, d0m1to6m7, d6m7to8m9,
117*4882a593Smuzhiyun 	d0m1to8m9, d6m7to10m11, d0m1to10m11, d1m0to3m2,
118*4882a593Smuzhiyun 	d1m0to5m4, d1m0to7m6, d7m6to9m8, d1m0to9m8,
119*4882a593Smuzhiyun 	d7m6to11m10, d1m0to11m10,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /**
123*4882a593Smuzhiyun  * struct max1363_chip_info - chip specifc information
124*4882a593Smuzhiyun  * @info:		iio core function callbacks structure
125*4882a593Smuzhiyun  * @channels:		channel specification
126*4882a593Smuzhiyun  * @num_channels:       number of channels
127*4882a593Smuzhiyun  * @mode_list:		array of available scan modes
128*4882a593Smuzhiyun  * @default_mode:	the scan mode in which the chip starts up
129*4882a593Smuzhiyun  * @int_vref_mv:	the internal reference voltage
130*4882a593Smuzhiyun  * @num_modes:		number of modes
131*4882a593Smuzhiyun  * @bits:		accuracy of the adc in bits
132*4882a593Smuzhiyun  */
133*4882a593Smuzhiyun struct max1363_chip_info {
134*4882a593Smuzhiyun 	const struct iio_info		*info;
135*4882a593Smuzhiyun 	const struct iio_chan_spec	*channels;
136*4882a593Smuzhiyun 	int				num_channels;
137*4882a593Smuzhiyun 	const enum max1363_modes	*mode_list;
138*4882a593Smuzhiyun 	enum max1363_modes		default_mode;
139*4882a593Smuzhiyun 	u16				int_vref_mv;
140*4882a593Smuzhiyun 	u8				num_modes;
141*4882a593Smuzhiyun 	u8				bits;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun  * struct max1363_state - driver instance specific data
146*4882a593Smuzhiyun  * @client:		i2c_client
147*4882a593Smuzhiyun  * @setupbyte:		cache of current device setup byte
148*4882a593Smuzhiyun  * @configbyte:		cache of current device config byte
149*4882a593Smuzhiyun  * @chip_info:		chip model specific constants, available modes, etc.
150*4882a593Smuzhiyun  * @current_mode:	the scan mode of this chip
151*4882a593Smuzhiyun  * @requestedmask:	a valid requested set of channels
152*4882a593Smuzhiyun  * @reg:		supply regulator
153*4882a593Smuzhiyun  * @lock:		lock to ensure state is consistent
154*4882a593Smuzhiyun  * @monitor_on:		whether monitor mode is enabled
155*4882a593Smuzhiyun  * @monitor_speed:	parameter corresponding to device monitor speed setting
156*4882a593Smuzhiyun  * @mask_high:		bitmask for enabled high thresholds
157*4882a593Smuzhiyun  * @mask_low:		bitmask for enabled low thresholds
158*4882a593Smuzhiyun  * @thresh_high:	high threshold values
159*4882a593Smuzhiyun  * @thresh_low:		low threshold values
160*4882a593Smuzhiyun  * @vref:		Reference voltage regulator
161*4882a593Smuzhiyun  * @vref_uv:		Actual (external or internal) reference voltage
162*4882a593Smuzhiyun  * @send:		function used to send data to the chip
163*4882a593Smuzhiyun  * @recv:		function used to receive data from the chip
164*4882a593Smuzhiyun  */
165*4882a593Smuzhiyun struct max1363_state {
166*4882a593Smuzhiyun 	struct i2c_client		*client;
167*4882a593Smuzhiyun 	u8				setupbyte;
168*4882a593Smuzhiyun 	u8				configbyte;
169*4882a593Smuzhiyun 	const struct max1363_chip_info	*chip_info;
170*4882a593Smuzhiyun 	const struct max1363_mode	*current_mode;
171*4882a593Smuzhiyun 	u32				requestedmask;
172*4882a593Smuzhiyun 	struct regulator		*reg;
173*4882a593Smuzhiyun 	struct mutex			lock;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Using monitor modes and buffer at the same time is
176*4882a593Smuzhiyun 	   currently not supported */
177*4882a593Smuzhiyun 	bool				monitor_on;
178*4882a593Smuzhiyun 	unsigned int			monitor_speed:3;
179*4882a593Smuzhiyun 	u8				mask_high;
180*4882a593Smuzhiyun 	u8				mask_low;
181*4882a593Smuzhiyun 	/* 4x unipolar first then the fours bipolar ones */
182*4882a593Smuzhiyun 	s16				thresh_high[8];
183*4882a593Smuzhiyun 	s16				thresh_low[8];
184*4882a593Smuzhiyun 	struct regulator		*vref;
185*4882a593Smuzhiyun 	u32				vref_uv;
186*4882a593Smuzhiyun 	int				(*send)(const struct i2c_client *client,
187*4882a593Smuzhiyun 						const char *buf, int count);
188*4882a593Smuzhiyun 	int				(*recv)(const struct i2c_client *client,
189*4882a593Smuzhiyun 						char *buf, int count);
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define MAX1363_MODE_SINGLE(_num, _mask) {				\
193*4882a593Smuzhiyun 		.conf = MAX1363_CHANNEL_SEL(_num)			\
194*4882a593Smuzhiyun 			| MAX1363_CONFIG_SCAN_SINGLE_1			\
195*4882a593Smuzhiyun 			| MAX1363_CONFIG_SE,				\
196*4882a593Smuzhiyun 			.modemask[0] = _mask,				\
197*4882a593Smuzhiyun 			}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define MAX1363_MODE_SCAN_TO_CHANNEL(_num, _mask) {			\
200*4882a593Smuzhiyun 		.conf = MAX1363_CHANNEL_SEL(_num)			\
201*4882a593Smuzhiyun 			| MAX1363_CONFIG_SCAN_TO_CS			\
202*4882a593Smuzhiyun 			| MAX1363_CONFIG_SE,				\
203*4882a593Smuzhiyun 			.modemask[0] = _mask,				\
204*4882a593Smuzhiyun 			}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* note not available for max1363 hence naming */
207*4882a593Smuzhiyun #define MAX1236_MODE_SCAN_MID_TO_CHANNEL(_mid, _num, _mask) {		\
208*4882a593Smuzhiyun 		.conf = MAX1363_CHANNEL_SEL(_num)			\
209*4882a593Smuzhiyun 			| MAX1236_SCAN_MID_TO_CHANNEL			\
210*4882a593Smuzhiyun 			| MAX1363_CONFIG_SE,				\
211*4882a593Smuzhiyun 			.modemask[0] = _mask				\
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define MAX1363_MODE_DIFF_SINGLE(_nump, _numm, _mask) {			\
215*4882a593Smuzhiyun 		.conf = MAX1363_CHANNEL_SEL(_nump)			\
216*4882a593Smuzhiyun 			| MAX1363_CONFIG_SCAN_SINGLE_1			\
217*4882a593Smuzhiyun 			| MAX1363_CONFIG_DE,				\
218*4882a593Smuzhiyun 			.modemask[0] = _mask				\
219*4882a593Smuzhiyun 			}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* Can't think how to automate naming so specify for now */
222*4882a593Smuzhiyun #define MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(_num, _numvals, _mask) {	\
223*4882a593Smuzhiyun 		.conf = MAX1363_CHANNEL_SEL(_num)			\
224*4882a593Smuzhiyun 			| MAX1363_CONFIG_SCAN_TO_CS			\
225*4882a593Smuzhiyun 			| MAX1363_CONFIG_DE,				\
226*4882a593Smuzhiyun 			.modemask[0] = _mask				\
227*4882a593Smuzhiyun 			}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* note only available for max1363 hence naming */
230*4882a593Smuzhiyun #define MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(_num, _numvals, _mask) {	\
231*4882a593Smuzhiyun 		.conf = MAX1363_CHANNEL_SEL(_num)			\
232*4882a593Smuzhiyun 			| MAX1236_SCAN_MID_TO_CHANNEL			\
233*4882a593Smuzhiyun 			| MAX1363_CONFIG_SE,				\
234*4882a593Smuzhiyun 			.modemask[0] = _mask				\
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct max1363_mode max1363_mode_table[] = {
238*4882a593Smuzhiyun 	/* All of the single channel options first */
239*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(0, 1 << 0),
240*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(1, 1 << 1),
241*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(2, 1 << 2),
242*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(3, 1 << 3),
243*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(4, 1 << 4),
244*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(5, 1 << 5),
245*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(6, 1 << 6),
246*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(7, 1 << 7),
247*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(8, 1 << 8),
248*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(9, 1 << 9),
249*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(10, 1 << 10),
250*4882a593Smuzhiyun 	MAX1363_MODE_SINGLE(11, 1 << 11),
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(0, 1, 1 << 12),
253*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(2, 3, 1 << 13),
254*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(4, 5, 1 << 14),
255*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(6, 7, 1 << 15),
256*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(8, 9, 1 << 16),
257*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(10, 11, 1 << 17),
258*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(1, 0, 1 << 18),
259*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(3, 2, 1 << 19),
260*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(5, 4, 1 << 20),
261*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(7, 6, 1 << 21),
262*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(9, 8, 1 << 22),
263*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SINGLE(11, 10, 1 << 23),
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* The multichannel scans next */
266*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(1, 0x003),
267*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(2, 0x007),
268*4882a593Smuzhiyun 	MAX1236_MODE_SCAN_MID_TO_CHANNEL(2, 3, 0x00C),
269*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(3, 0x00F),
270*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(4, 0x01F),
271*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(5, 0x03F),
272*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(6, 0x07F),
273*4882a593Smuzhiyun 	MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 7, 0x0C0),
274*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(7, 0x0FF),
275*4882a593Smuzhiyun 	MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 8, 0x1C0),
276*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(8, 0x1FF),
277*4882a593Smuzhiyun 	MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 9, 0x3C0),
278*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(9, 0x3FF),
279*4882a593Smuzhiyun 	MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 10, 0x7C0),
280*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(10, 0x7FF),
281*4882a593Smuzhiyun 	MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 11, 0xFC0),
282*4882a593Smuzhiyun 	MAX1363_MODE_SCAN_TO_CHANNEL(11, 0xFFF),
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(2, 2, 0x003000),
285*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(4, 3, 0x007000),
286*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(6, 4, 0x00F000),
287*4882a593Smuzhiyun 	MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(8, 2, 0x018000),
288*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(8, 5, 0x01F000),
289*4882a593Smuzhiyun 	MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(10, 3, 0x038000),
290*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(10, 6, 0x3F000),
291*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(3, 2, 0x0C0000),
292*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(5, 3, 0x1C0000),
293*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(7, 4, 0x3C0000),
294*4882a593Smuzhiyun 	MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(9, 2, 0x600000),
295*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(9, 5, 0x7C0000),
296*4882a593Smuzhiyun 	MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(11, 3, 0xE00000),
297*4882a593Smuzhiyun 	MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(11, 6, 0xFC0000),
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct max1363_mode
max1363_match_mode(const unsigned long * mask,const struct max1363_chip_info * ci)301*4882a593Smuzhiyun *max1363_match_mode(const unsigned long *mask,
302*4882a593Smuzhiyun 	const struct max1363_chip_info *ci)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	int i;
305*4882a593Smuzhiyun 	if (mask)
306*4882a593Smuzhiyun 		for (i = 0; i < ci->num_modes; i++)
307*4882a593Smuzhiyun 			if (bitmap_subset(mask,
308*4882a593Smuzhiyun 					  max1363_mode_table[ci->mode_list[i]].
309*4882a593Smuzhiyun 					  modemask,
310*4882a593Smuzhiyun 					  MAX1363_MAX_CHANNELS))
311*4882a593Smuzhiyun 				return &max1363_mode_table[ci->mode_list[i]];
312*4882a593Smuzhiyun 	return NULL;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
max1363_smbus_send(const struct i2c_client * client,const char * buf,int count)315*4882a593Smuzhiyun static int max1363_smbus_send(const struct i2c_client *client, const char *buf,
316*4882a593Smuzhiyun 		int count)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	int i, err;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	for (i = err = 0; err == 0 && i < count; ++i)
321*4882a593Smuzhiyun 		err = i2c_smbus_write_byte(client, buf[i]);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return err ? err : count;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
max1363_smbus_recv(const struct i2c_client * client,char * buf,int count)326*4882a593Smuzhiyun static int max1363_smbus_recv(const struct i2c_client *client, char *buf,
327*4882a593Smuzhiyun 		int count)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	int i, ret;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	for (i = 0; i < count; ++i) {
332*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte(client);
333*4882a593Smuzhiyun 		if (ret < 0)
334*4882a593Smuzhiyun 			return ret;
335*4882a593Smuzhiyun 		buf[i] = ret;
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return count;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
max1363_write_basic_config(struct max1363_state * st)341*4882a593Smuzhiyun static int max1363_write_basic_config(struct max1363_state *st)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	u8 tx_buf[2] = { st->setupbyte, st->configbyte };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return st->send(st->client, tx_buf, 2);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
max1363_set_scan_mode(struct max1363_state * st)348*4882a593Smuzhiyun static int max1363_set_scan_mode(struct max1363_state *st)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
351*4882a593Smuzhiyun 			    | MAX1363_SCAN_MASK
352*4882a593Smuzhiyun 			    | MAX1363_SE_DE_MASK);
353*4882a593Smuzhiyun 	st->configbyte |= st->current_mode->conf;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return max1363_write_basic_config(st);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
max1363_read_single_chan(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,long m)358*4882a593Smuzhiyun static int max1363_read_single_chan(struct iio_dev *indio_dev,
359*4882a593Smuzhiyun 				    struct iio_chan_spec const *chan,
360*4882a593Smuzhiyun 				    int *val,
361*4882a593Smuzhiyun 				    long m)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	int ret = 0;
364*4882a593Smuzhiyun 	s32 data;
365*4882a593Smuzhiyun 	u8 rxbuf[2];
366*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
367*4882a593Smuzhiyun 	struct i2c_client *client = st->client;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	ret = iio_device_claim_direct_mode(indio_dev);
370*4882a593Smuzhiyun 	if (ret)
371*4882a593Smuzhiyun 		return ret;
372*4882a593Smuzhiyun 	mutex_lock(&st->lock);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/*
375*4882a593Smuzhiyun 	 * If monitor mode is enabled, the method for reading a single
376*4882a593Smuzhiyun 	 * channel will have to be rather different and has not yet
377*4882a593Smuzhiyun 	 * been implemented.
378*4882a593Smuzhiyun 	 *
379*4882a593Smuzhiyun 	 * Also, cannot read directly if buffered capture enabled.
380*4882a593Smuzhiyun 	 */
381*4882a593Smuzhiyun 	if (st->monitor_on) {
382*4882a593Smuzhiyun 		ret = -EBUSY;
383*4882a593Smuzhiyun 		goto error_ret;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* Check to see if current scan mode is correct */
387*4882a593Smuzhiyun 	if (st->current_mode != &max1363_mode_table[chan->address]) {
388*4882a593Smuzhiyun 		/* Update scan mode if needed */
389*4882a593Smuzhiyun 		st->current_mode = &max1363_mode_table[chan->address];
390*4882a593Smuzhiyun 		ret = max1363_set_scan_mode(st);
391*4882a593Smuzhiyun 		if (ret < 0)
392*4882a593Smuzhiyun 			goto error_ret;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 	if (st->chip_info->bits != 8) {
395*4882a593Smuzhiyun 		/* Get reading */
396*4882a593Smuzhiyun 		data = st->recv(client, rxbuf, 2);
397*4882a593Smuzhiyun 		if (data < 0) {
398*4882a593Smuzhiyun 			ret = data;
399*4882a593Smuzhiyun 			goto error_ret;
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun 		data = (rxbuf[1] | rxbuf[0] << 8) &
402*4882a593Smuzhiyun 		  ((1 << st->chip_info->bits) - 1);
403*4882a593Smuzhiyun 	} else {
404*4882a593Smuzhiyun 		/* Get reading */
405*4882a593Smuzhiyun 		data = st->recv(client, rxbuf, 1);
406*4882a593Smuzhiyun 		if (data < 0) {
407*4882a593Smuzhiyun 			ret = data;
408*4882a593Smuzhiyun 			goto error_ret;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 		data = rxbuf[0];
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 	*val = data;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun error_ret:
415*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
416*4882a593Smuzhiyun 	iio_device_release_direct_mode(indio_dev);
417*4882a593Smuzhiyun 	return ret;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
max1363_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)421*4882a593Smuzhiyun static int max1363_read_raw(struct iio_dev *indio_dev,
422*4882a593Smuzhiyun 			    struct iio_chan_spec const *chan,
423*4882a593Smuzhiyun 			    int *val,
424*4882a593Smuzhiyun 			    int *val2,
425*4882a593Smuzhiyun 			    long m)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
428*4882a593Smuzhiyun 	int ret;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	switch (m) {
431*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
432*4882a593Smuzhiyun 		ret = max1363_read_single_chan(indio_dev, chan, val, m);
433*4882a593Smuzhiyun 		if (ret < 0)
434*4882a593Smuzhiyun 			return ret;
435*4882a593Smuzhiyun 		return IIO_VAL_INT;
436*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
437*4882a593Smuzhiyun 		*val = st->vref_uv / 1000;
438*4882a593Smuzhiyun 		*val2 = st->chip_info->bits;
439*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
440*4882a593Smuzhiyun 	default:
441*4882a593Smuzhiyun 		return -EINVAL;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* Applies to max1363 */
447*4882a593Smuzhiyun static const enum max1363_modes max1363_mode_list[] = {
448*4882a593Smuzhiyun 	_s0, _s1, _s2, _s3,
449*4882a593Smuzhiyun 	s0to1, s0to2, s0to3,
450*4882a593Smuzhiyun 	d0m1, d2m3, d1m0, d3m2,
451*4882a593Smuzhiyun 	d0m1to2m3, d1m0to3m2,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct iio_event_spec max1363_events[] = {
455*4882a593Smuzhiyun 	{
456*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_THRESH,
457*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_RISING,
458*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_VALUE) |
459*4882a593Smuzhiyun 			BIT(IIO_EV_INFO_ENABLE),
460*4882a593Smuzhiyun 	}, {
461*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_THRESH,
462*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_FALLING,
463*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_VALUE) |
464*4882a593Smuzhiyun 			BIT(IIO_EV_INFO_ENABLE),
465*4882a593Smuzhiyun 	},
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #define MAX1363_CHAN_U(num, addr, si, bits, ev_spec, num_ev_spec)	\
469*4882a593Smuzhiyun 	{								\
470*4882a593Smuzhiyun 		.type = IIO_VOLTAGE,					\
471*4882a593Smuzhiyun 		.indexed = 1,						\
472*4882a593Smuzhiyun 		.channel = num,						\
473*4882a593Smuzhiyun 		.address = addr,					\
474*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
475*4882a593Smuzhiyun 		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),	\
476*4882a593Smuzhiyun 		.datasheet_name = "AIN"#num,				\
477*4882a593Smuzhiyun 		.scan_type = {						\
478*4882a593Smuzhiyun 			.sign = 'u',					\
479*4882a593Smuzhiyun 			.realbits = bits,				\
480*4882a593Smuzhiyun 			.storagebits = (bits > 8) ? 16 : 8,		\
481*4882a593Smuzhiyun 			.endianness = IIO_BE,				\
482*4882a593Smuzhiyun 		},							\
483*4882a593Smuzhiyun 		.scan_index = si,					\
484*4882a593Smuzhiyun 		.event_spec = ev_spec,					\
485*4882a593Smuzhiyun 		.num_event_specs = num_ev_spec,				\
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /* bipolar channel */
489*4882a593Smuzhiyun #define MAX1363_CHAN_B(num, num2, addr, si, bits, ev_spec, num_ev_spec)	\
490*4882a593Smuzhiyun 	{								\
491*4882a593Smuzhiyun 		.type = IIO_VOLTAGE,					\
492*4882a593Smuzhiyun 		.differential = 1,					\
493*4882a593Smuzhiyun 		.indexed = 1,						\
494*4882a593Smuzhiyun 		.channel = num,						\
495*4882a593Smuzhiyun 		.channel2 = num2,					\
496*4882a593Smuzhiyun 		.address = addr,					\
497*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
498*4882a593Smuzhiyun 		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),	\
499*4882a593Smuzhiyun 		.datasheet_name = "AIN"#num"-AIN"#num2,			\
500*4882a593Smuzhiyun 		.scan_type = {						\
501*4882a593Smuzhiyun 			.sign = 's',					\
502*4882a593Smuzhiyun 			.realbits = bits,				\
503*4882a593Smuzhiyun 			.storagebits = (bits > 8) ? 16 : 8,		\
504*4882a593Smuzhiyun 			.endianness = IIO_BE,				\
505*4882a593Smuzhiyun 		},							\
506*4882a593Smuzhiyun 		.scan_index = si,					\
507*4882a593Smuzhiyun 		.event_spec = ev_spec,					\
508*4882a593Smuzhiyun 		.num_event_specs = num_ev_spec,				\
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #define MAX1363_4X_CHANS(bits, ev_spec, num_ev_spec) {			\
512*4882a593Smuzhiyun 	MAX1363_CHAN_U(0, _s0, 0, bits, ev_spec, num_ev_spec),		\
513*4882a593Smuzhiyun 	MAX1363_CHAN_U(1, _s1, 1, bits, ev_spec, num_ev_spec),		\
514*4882a593Smuzhiyun 	MAX1363_CHAN_U(2, _s2, 2, bits, ev_spec, num_ev_spec),		\
515*4882a593Smuzhiyun 	MAX1363_CHAN_U(3, _s3, 3, bits, ev_spec, num_ev_spec),		\
516*4882a593Smuzhiyun 	MAX1363_CHAN_B(0, 1, d0m1, 4, bits, ev_spec, num_ev_spec),	\
517*4882a593Smuzhiyun 	MAX1363_CHAN_B(2, 3, d2m3, 5, bits, ev_spec, num_ev_spec),	\
518*4882a593Smuzhiyun 	MAX1363_CHAN_B(1, 0, d1m0, 6, bits, ev_spec, num_ev_spec),	\
519*4882a593Smuzhiyun 	MAX1363_CHAN_B(3, 2, d3m2, 7, bits, ev_spec, num_ev_spec),	\
520*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(8)					\
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun static const struct iio_chan_spec max1036_channels[] =
524*4882a593Smuzhiyun 	MAX1363_4X_CHANS(8, NULL, 0);
525*4882a593Smuzhiyun static const struct iio_chan_spec max1136_channels[] =
526*4882a593Smuzhiyun 	MAX1363_4X_CHANS(10, NULL, 0);
527*4882a593Smuzhiyun static const struct iio_chan_spec max1236_channels[] =
528*4882a593Smuzhiyun 	MAX1363_4X_CHANS(12, NULL, 0);
529*4882a593Smuzhiyun static const struct iio_chan_spec max1361_channels[] =
530*4882a593Smuzhiyun 	MAX1363_4X_CHANS(10, max1363_events, ARRAY_SIZE(max1363_events));
531*4882a593Smuzhiyun static const struct iio_chan_spec max1363_channels[] =
532*4882a593Smuzhiyun 	MAX1363_4X_CHANS(12, max1363_events, ARRAY_SIZE(max1363_events));
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* Applies to max1236, max1237 */
535*4882a593Smuzhiyun static const enum max1363_modes max1236_mode_list[] = {
536*4882a593Smuzhiyun 	_s0, _s1, _s2, _s3,
537*4882a593Smuzhiyun 	s0to1, s0to2, s0to3,
538*4882a593Smuzhiyun 	d0m1, d2m3, d1m0, d3m2,
539*4882a593Smuzhiyun 	d0m1to2m3, d1m0to3m2,
540*4882a593Smuzhiyun 	s2to3,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /* Applies to max1238, max1239 */
544*4882a593Smuzhiyun static const enum max1363_modes max1238_mode_list[] = {
545*4882a593Smuzhiyun 	_s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
546*4882a593Smuzhiyun 	s0to1, s0to2, s0to3, s0to4, s0to5, s0to6,
547*4882a593Smuzhiyun 	s0to7, s0to8, s0to9, s0to10, s0to11,
548*4882a593Smuzhiyun 	d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
549*4882a593Smuzhiyun 	d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
550*4882a593Smuzhiyun 	d0m1to2m3, d0m1to4m5, d0m1to6m7, d0m1to8m9, d0m1to10m11,
551*4882a593Smuzhiyun 	d1m0to3m2, d1m0to5m4, d1m0to7m6, d1m0to9m8, d1m0to11m10,
552*4882a593Smuzhiyun 	s6to7, s6to8, s6to9, s6to10, s6to11,
553*4882a593Smuzhiyun 	d6m7to8m9, d6m7to10m11, d7m6to9m8, d7m6to11m10,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define MAX1363_12X_CHANS(bits) {				\
557*4882a593Smuzhiyun 	MAX1363_CHAN_U(0, _s0, 0, bits, NULL, 0),		\
558*4882a593Smuzhiyun 	MAX1363_CHAN_U(1, _s1, 1, bits, NULL, 0),		\
559*4882a593Smuzhiyun 	MAX1363_CHAN_U(2, _s2, 2, bits, NULL, 0),		\
560*4882a593Smuzhiyun 	MAX1363_CHAN_U(3, _s3, 3, bits, NULL, 0),		\
561*4882a593Smuzhiyun 	MAX1363_CHAN_U(4, _s4, 4, bits, NULL, 0),		\
562*4882a593Smuzhiyun 	MAX1363_CHAN_U(5, _s5, 5, bits, NULL, 0),		\
563*4882a593Smuzhiyun 	MAX1363_CHAN_U(6, _s6, 6, bits, NULL, 0),		\
564*4882a593Smuzhiyun 	MAX1363_CHAN_U(7, _s7, 7, bits, NULL, 0),		\
565*4882a593Smuzhiyun 	MAX1363_CHAN_U(8, _s8, 8, bits, NULL, 0),		\
566*4882a593Smuzhiyun 	MAX1363_CHAN_U(9, _s9, 9, bits, NULL, 0),		\
567*4882a593Smuzhiyun 	MAX1363_CHAN_U(10, _s10, 10, bits, NULL, 0),		\
568*4882a593Smuzhiyun 	MAX1363_CHAN_U(11, _s11, 11, bits, NULL, 0),		\
569*4882a593Smuzhiyun 	MAX1363_CHAN_B(0, 1, d0m1, 12, bits, NULL, 0),		\
570*4882a593Smuzhiyun 	MAX1363_CHAN_B(2, 3, d2m3, 13, bits, NULL, 0),		\
571*4882a593Smuzhiyun 	MAX1363_CHAN_B(4, 5, d4m5, 14, bits, NULL, 0),		\
572*4882a593Smuzhiyun 	MAX1363_CHAN_B(6, 7, d6m7, 15, bits, NULL, 0),		\
573*4882a593Smuzhiyun 	MAX1363_CHAN_B(8, 9, d8m9, 16, bits, NULL, 0),		\
574*4882a593Smuzhiyun 	MAX1363_CHAN_B(10, 11, d10m11, 17, bits, NULL, 0),	\
575*4882a593Smuzhiyun 	MAX1363_CHAN_B(1, 0, d1m0, 18, bits, NULL, 0),		\
576*4882a593Smuzhiyun 	MAX1363_CHAN_B(3, 2, d3m2, 19, bits, NULL, 0),		\
577*4882a593Smuzhiyun 	MAX1363_CHAN_B(5, 4, d5m4, 20, bits, NULL, 0),		\
578*4882a593Smuzhiyun 	MAX1363_CHAN_B(7, 6, d7m6, 21, bits, NULL, 0),		\
579*4882a593Smuzhiyun 	MAX1363_CHAN_B(9, 8, d9m8, 22, bits, NULL, 0),		\
580*4882a593Smuzhiyun 	MAX1363_CHAN_B(11, 10, d11m10, 23, bits, NULL, 0),	\
581*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(24)				\
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun static const struct iio_chan_spec max1038_channels[] = MAX1363_12X_CHANS(8);
584*4882a593Smuzhiyun static const struct iio_chan_spec max1138_channels[] = MAX1363_12X_CHANS(10);
585*4882a593Smuzhiyun static const struct iio_chan_spec max1238_channels[] = MAX1363_12X_CHANS(12);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun static const enum max1363_modes max11607_mode_list[] = {
588*4882a593Smuzhiyun 	_s0, _s1, _s2, _s3,
589*4882a593Smuzhiyun 	s0to1, s0to2, s0to3,
590*4882a593Smuzhiyun 	s2to3,
591*4882a593Smuzhiyun 	d0m1, d2m3, d1m0, d3m2,
592*4882a593Smuzhiyun 	d0m1to2m3, d1m0to3m2,
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static const enum max1363_modes max11608_mode_list[] = {
596*4882a593Smuzhiyun 	_s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7,
597*4882a593Smuzhiyun 	s0to1, s0to2, s0to3, s0to4, s0to5, s0to6, s0to7,
598*4882a593Smuzhiyun 	s6to7,
599*4882a593Smuzhiyun 	d0m1, d2m3, d4m5, d6m7,
600*4882a593Smuzhiyun 	d1m0, d3m2, d5m4, d7m6,
601*4882a593Smuzhiyun 	d0m1to2m3, d0m1to4m5, d0m1to6m7,
602*4882a593Smuzhiyun 	d1m0to3m2, d1m0to5m4, d1m0to7m6,
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun #define MAX1363_8X_CHANS(bits) {			\
606*4882a593Smuzhiyun 	MAX1363_CHAN_U(0, _s0, 0, bits, NULL, 0),	\
607*4882a593Smuzhiyun 	MAX1363_CHAN_U(1, _s1, 1, bits, NULL, 0),	\
608*4882a593Smuzhiyun 	MAX1363_CHAN_U(2, _s2, 2, bits, NULL, 0),	\
609*4882a593Smuzhiyun 	MAX1363_CHAN_U(3, _s3, 3, bits, NULL, 0),	\
610*4882a593Smuzhiyun 	MAX1363_CHAN_U(4, _s4, 4, bits, NULL, 0),	\
611*4882a593Smuzhiyun 	MAX1363_CHAN_U(5, _s5, 5, bits, NULL, 0),	\
612*4882a593Smuzhiyun 	MAX1363_CHAN_U(6, _s6, 6, bits, NULL, 0),	\
613*4882a593Smuzhiyun 	MAX1363_CHAN_U(7, _s7, 7, bits, NULL, 0),	\
614*4882a593Smuzhiyun 	MAX1363_CHAN_B(0, 1, d0m1, 8, bits, NULL, 0),	\
615*4882a593Smuzhiyun 	MAX1363_CHAN_B(2, 3, d2m3, 9, bits, NULL, 0),	\
616*4882a593Smuzhiyun 	MAX1363_CHAN_B(4, 5, d4m5, 10, bits, NULL, 0),	\
617*4882a593Smuzhiyun 	MAX1363_CHAN_B(6, 7, d6m7, 11, bits, NULL, 0),	\
618*4882a593Smuzhiyun 	MAX1363_CHAN_B(1, 0, d1m0, 12, bits, NULL, 0),	\
619*4882a593Smuzhiyun 	MAX1363_CHAN_B(3, 2, d3m2, 13, bits, NULL, 0),	\
620*4882a593Smuzhiyun 	MAX1363_CHAN_B(5, 4, d5m4, 14, bits, NULL, 0),	\
621*4882a593Smuzhiyun 	MAX1363_CHAN_B(7, 6, d7m6, 15, bits, NULL, 0),	\
622*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(16)			\
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun static const struct iio_chan_spec max11602_channels[] = MAX1363_8X_CHANS(8);
625*4882a593Smuzhiyun static const struct iio_chan_spec max11608_channels[] = MAX1363_8X_CHANS(10);
626*4882a593Smuzhiyun static const struct iio_chan_spec max11614_channels[] = MAX1363_8X_CHANS(12);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun static const enum max1363_modes max11644_mode_list[] = {
629*4882a593Smuzhiyun 	_s0, _s1, s0to1, d0m1, d1m0,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun #define MAX1363_2X_CHANS(bits) {			\
633*4882a593Smuzhiyun 	MAX1363_CHAN_U(0, _s0, 0, bits, NULL, 0),	\
634*4882a593Smuzhiyun 	MAX1363_CHAN_U(1, _s1, 1, bits, NULL, 0),	\
635*4882a593Smuzhiyun 	MAX1363_CHAN_B(0, 1, d0m1, 2, bits, NULL, 0),	\
636*4882a593Smuzhiyun 	MAX1363_CHAN_B(1, 0, d1m0, 3, bits, NULL, 0),	\
637*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(4)			\
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun static const struct iio_chan_spec max11646_channels[] = MAX1363_2X_CHANS(10);
641*4882a593Smuzhiyun static const struct iio_chan_spec max11644_channels[] = MAX1363_2X_CHANS(12);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun enum { max1361,
644*4882a593Smuzhiyun        max1362,
645*4882a593Smuzhiyun        max1363,
646*4882a593Smuzhiyun        max1364,
647*4882a593Smuzhiyun        max1036,
648*4882a593Smuzhiyun        max1037,
649*4882a593Smuzhiyun        max1038,
650*4882a593Smuzhiyun        max1039,
651*4882a593Smuzhiyun        max1136,
652*4882a593Smuzhiyun        max1137,
653*4882a593Smuzhiyun        max1138,
654*4882a593Smuzhiyun        max1139,
655*4882a593Smuzhiyun        max1236,
656*4882a593Smuzhiyun        max1237,
657*4882a593Smuzhiyun        max1238,
658*4882a593Smuzhiyun        max1239,
659*4882a593Smuzhiyun        max11600,
660*4882a593Smuzhiyun        max11601,
661*4882a593Smuzhiyun        max11602,
662*4882a593Smuzhiyun        max11603,
663*4882a593Smuzhiyun        max11604,
664*4882a593Smuzhiyun        max11605,
665*4882a593Smuzhiyun        max11606,
666*4882a593Smuzhiyun        max11607,
667*4882a593Smuzhiyun        max11608,
668*4882a593Smuzhiyun        max11609,
669*4882a593Smuzhiyun        max11610,
670*4882a593Smuzhiyun        max11611,
671*4882a593Smuzhiyun        max11612,
672*4882a593Smuzhiyun        max11613,
673*4882a593Smuzhiyun        max11614,
674*4882a593Smuzhiyun        max11615,
675*4882a593Smuzhiyun        max11616,
676*4882a593Smuzhiyun        max11617,
677*4882a593Smuzhiyun        max11644,
678*4882a593Smuzhiyun        max11645,
679*4882a593Smuzhiyun        max11646,
680*4882a593Smuzhiyun        max11647
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun static const int max1363_monitor_speeds[] = { 133000, 665000, 33300, 16600,
684*4882a593Smuzhiyun 					      8300, 4200, 2000, 1000 };
685*4882a593Smuzhiyun 
max1363_monitor_show_freq(struct device * dev,struct device_attribute * attr,char * buf)686*4882a593Smuzhiyun static ssize_t max1363_monitor_show_freq(struct device *dev,
687*4882a593Smuzhiyun 					struct device_attribute *attr,
688*4882a593Smuzhiyun 					char *buf)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(dev_to_iio_dev(dev));
691*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", max1363_monitor_speeds[st->monitor_speed]);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
max1363_monitor_store_freq(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)694*4882a593Smuzhiyun static ssize_t max1363_monitor_store_freq(struct device *dev,
695*4882a593Smuzhiyun 					struct device_attribute *attr,
696*4882a593Smuzhiyun 					const char *buf,
697*4882a593Smuzhiyun 					size_t len)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
700*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
701*4882a593Smuzhiyun 	int i, ret;
702*4882a593Smuzhiyun 	unsigned long val;
703*4882a593Smuzhiyun 	bool found = false;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	ret = kstrtoul(buf, 10, &val);
706*4882a593Smuzhiyun 	if (ret)
707*4882a593Smuzhiyun 		return -EINVAL;
708*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(max1363_monitor_speeds); i++)
709*4882a593Smuzhiyun 		if (val == max1363_monitor_speeds[i]) {
710*4882a593Smuzhiyun 			found = true;
711*4882a593Smuzhiyun 			break;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 	if (!found)
714*4882a593Smuzhiyun 		return -EINVAL;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	mutex_lock(&st->lock);
717*4882a593Smuzhiyun 	st->monitor_speed = i;
718*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static IIO_DEV_ATTR_SAMP_FREQ(S_IRUGO | S_IWUSR,
724*4882a593Smuzhiyun 			max1363_monitor_show_freq,
725*4882a593Smuzhiyun 			max1363_monitor_store_freq);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun static IIO_CONST_ATTR(sampling_frequency_available,
728*4882a593Smuzhiyun 		"133000 665000 33300 16600 8300 4200 2000 1000");
729*4882a593Smuzhiyun 
max1363_read_thresh(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int * val,int * val2)730*4882a593Smuzhiyun static int max1363_read_thresh(struct iio_dev *indio_dev,
731*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
732*4882a593Smuzhiyun 	enum iio_event_direction dir, enum iio_event_info info, int *val,
733*4882a593Smuzhiyun 	int *val2)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
736*4882a593Smuzhiyun 	if (dir == IIO_EV_DIR_FALLING)
737*4882a593Smuzhiyun 		*val = st->thresh_low[chan->channel];
738*4882a593Smuzhiyun 	else
739*4882a593Smuzhiyun 		*val = st->thresh_high[chan->channel];
740*4882a593Smuzhiyun 	return IIO_VAL_INT;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
max1363_write_thresh(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int val,int val2)743*4882a593Smuzhiyun static int max1363_write_thresh(struct iio_dev *indio_dev,
744*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
745*4882a593Smuzhiyun 	enum iio_event_direction dir, enum iio_event_info info, int val,
746*4882a593Smuzhiyun 	int val2)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
749*4882a593Smuzhiyun 	/* make it handle signed correctly as well */
750*4882a593Smuzhiyun 	switch (st->chip_info->bits) {
751*4882a593Smuzhiyun 	case 10:
752*4882a593Smuzhiyun 		if (val > 0x3FF)
753*4882a593Smuzhiyun 			return -EINVAL;
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun 	case 12:
756*4882a593Smuzhiyun 		if (val > 0xFFF)
757*4882a593Smuzhiyun 			return -EINVAL;
758*4882a593Smuzhiyun 		break;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	switch (dir) {
762*4882a593Smuzhiyun 	case IIO_EV_DIR_FALLING:
763*4882a593Smuzhiyun 		st->thresh_low[chan->channel] = val;
764*4882a593Smuzhiyun 		break;
765*4882a593Smuzhiyun 	case IIO_EV_DIR_RISING:
766*4882a593Smuzhiyun 		st->thresh_high[chan->channel] = val;
767*4882a593Smuzhiyun 		break;
768*4882a593Smuzhiyun 	default:
769*4882a593Smuzhiyun 		return -EINVAL;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static const u64 max1363_event_codes[] = {
776*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
777*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
778*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
779*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
780*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
781*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
782*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
783*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
784*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
785*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
786*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
787*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
788*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
789*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
790*4882a593Smuzhiyun 	IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
791*4882a593Smuzhiyun 			     IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun 
max1363_event_handler(int irq,void * private)794*4882a593Smuzhiyun static irqreturn_t max1363_event_handler(int irq, void *private)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct iio_dev *indio_dev = private;
797*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
798*4882a593Smuzhiyun 	s64 timestamp = iio_get_time_ns(indio_dev);
799*4882a593Smuzhiyun 	unsigned long mask, loc;
800*4882a593Smuzhiyun 	u8 rx;
801*4882a593Smuzhiyun 	u8 tx[2] = { st->setupbyte,
802*4882a593Smuzhiyun 		     MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0 };
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	st->recv(st->client, &rx, 1);
805*4882a593Smuzhiyun 	mask = rx;
806*4882a593Smuzhiyun 	for_each_set_bit(loc, &mask, 8)
807*4882a593Smuzhiyun 		iio_push_event(indio_dev, max1363_event_codes[loc], timestamp);
808*4882a593Smuzhiyun 	st->send(st->client, tx, 2);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	return IRQ_HANDLED;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
max1363_read_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir)813*4882a593Smuzhiyun static int max1363_read_event_config(struct iio_dev *indio_dev,
814*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
815*4882a593Smuzhiyun 	enum iio_event_direction dir)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
818*4882a593Smuzhiyun 	int val;
819*4882a593Smuzhiyun 	int number = chan->channel;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	mutex_lock(&st->lock);
822*4882a593Smuzhiyun 	if (dir == IIO_EV_DIR_FALLING)
823*4882a593Smuzhiyun 		val = (1 << number) & st->mask_low;
824*4882a593Smuzhiyun 	else
825*4882a593Smuzhiyun 		val = (1 << number) & st->mask_high;
826*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	return val;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
max1363_monitor_mode_update(struct max1363_state * st,int enabled)831*4882a593Smuzhiyun static int max1363_monitor_mode_update(struct max1363_state *st, int enabled)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	u8 *tx_buf;
834*4882a593Smuzhiyun 	int ret, i = 3, j;
835*4882a593Smuzhiyun 	unsigned long numelements;
836*4882a593Smuzhiyun 	int len;
837*4882a593Smuzhiyun 	const long *modemask;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (!enabled) {
840*4882a593Smuzhiyun 		/* transition to buffered capture is not currently supported */
841*4882a593Smuzhiyun 		st->setupbyte &= ~MAX1363_SETUP_MONITOR_SETUP;
842*4882a593Smuzhiyun 		st->configbyte &= ~MAX1363_SCAN_MASK;
843*4882a593Smuzhiyun 		st->monitor_on = false;
844*4882a593Smuzhiyun 		return max1363_write_basic_config(st);
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* Ensure we are in the relevant mode */
848*4882a593Smuzhiyun 	st->setupbyte |= MAX1363_SETUP_MONITOR_SETUP;
849*4882a593Smuzhiyun 	st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
850*4882a593Smuzhiyun 			    | MAX1363_SCAN_MASK
851*4882a593Smuzhiyun 			| MAX1363_SE_DE_MASK);
852*4882a593Smuzhiyun 	st->configbyte |= MAX1363_CONFIG_SCAN_MONITOR_MODE;
853*4882a593Smuzhiyun 	if ((st->mask_low | st->mask_high) & 0x0F) {
854*4882a593Smuzhiyun 		st->configbyte |= max1363_mode_table[s0to3].conf;
855*4882a593Smuzhiyun 		modemask = max1363_mode_table[s0to3].modemask;
856*4882a593Smuzhiyun 	} else if ((st->mask_low | st->mask_high) & 0x30) {
857*4882a593Smuzhiyun 		st->configbyte |= max1363_mode_table[d0m1to2m3].conf;
858*4882a593Smuzhiyun 		modemask = max1363_mode_table[d0m1to2m3].modemask;
859*4882a593Smuzhiyun 	} else {
860*4882a593Smuzhiyun 		st->configbyte |= max1363_mode_table[d1m0to3m2].conf;
861*4882a593Smuzhiyun 		modemask = max1363_mode_table[d1m0to3m2].modemask;
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 	numelements = bitmap_weight(modemask, MAX1363_MAX_CHANNELS);
864*4882a593Smuzhiyun 	len = 3 * numelements + 3;
865*4882a593Smuzhiyun 	tx_buf = kmalloc(len, GFP_KERNEL);
866*4882a593Smuzhiyun 	if (!tx_buf) {
867*4882a593Smuzhiyun 		ret = -ENOMEM;
868*4882a593Smuzhiyun 		goto error_ret;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 	tx_buf[0] = st->configbyte;
871*4882a593Smuzhiyun 	tx_buf[1] = st->setupbyte;
872*4882a593Smuzhiyun 	tx_buf[2] = (st->monitor_speed << 1);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/*
875*4882a593Smuzhiyun 	 * So we need to do yet another bit of nefarious scan mode
876*4882a593Smuzhiyun 	 * setup to match what we need.
877*4882a593Smuzhiyun 	 */
878*4882a593Smuzhiyun 	for (j = 0; j < 8; j++)
879*4882a593Smuzhiyun 		if (test_bit(j, modemask)) {
880*4882a593Smuzhiyun 			/* Establish the mode is in the scan */
881*4882a593Smuzhiyun 			if (st->mask_low & (1 << j)) {
882*4882a593Smuzhiyun 				tx_buf[i] = (st->thresh_low[j] >> 4) & 0xFF;
883*4882a593Smuzhiyun 				tx_buf[i + 1] = (st->thresh_low[j] << 4) & 0xF0;
884*4882a593Smuzhiyun 			} else if (j < 4) {
885*4882a593Smuzhiyun 				tx_buf[i] = 0;
886*4882a593Smuzhiyun 				tx_buf[i + 1] = 0;
887*4882a593Smuzhiyun 			} else {
888*4882a593Smuzhiyun 				tx_buf[i] = 0x80;
889*4882a593Smuzhiyun 				tx_buf[i + 1] = 0;
890*4882a593Smuzhiyun 			}
891*4882a593Smuzhiyun 			if (st->mask_high & (1 << j)) {
892*4882a593Smuzhiyun 				tx_buf[i + 1] |=
893*4882a593Smuzhiyun 					(st->thresh_high[j] >> 8) & 0x0F;
894*4882a593Smuzhiyun 				tx_buf[i + 2] = st->thresh_high[j] & 0xFF;
895*4882a593Smuzhiyun 			} else if (j < 4) {
896*4882a593Smuzhiyun 				tx_buf[i + 1] |= 0x0F;
897*4882a593Smuzhiyun 				tx_buf[i + 2] = 0xFF;
898*4882a593Smuzhiyun 			} else {
899*4882a593Smuzhiyun 				tx_buf[i + 1] |= 0x07;
900*4882a593Smuzhiyun 				tx_buf[i + 2] = 0xFF;
901*4882a593Smuzhiyun 			}
902*4882a593Smuzhiyun 			i += 3;
903*4882a593Smuzhiyun 		}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	ret = st->send(st->client, tx_buf, len);
907*4882a593Smuzhiyun 	if (ret < 0)
908*4882a593Smuzhiyun 		goto error_ret;
909*4882a593Smuzhiyun 	if (ret != len) {
910*4882a593Smuzhiyun 		ret = -EIO;
911*4882a593Smuzhiyun 		goto error_ret;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/*
915*4882a593Smuzhiyun 	 * Now that we hopefully have sensible thresholds in place it is
916*4882a593Smuzhiyun 	 * time to turn the interrupts on.
917*4882a593Smuzhiyun 	 * It is unclear from the data sheet if this should be necessary
918*4882a593Smuzhiyun 	 * (i.e. whether monitor mode setup is atomic) but it appears to
919*4882a593Smuzhiyun 	 * be in practice.
920*4882a593Smuzhiyun 	 */
921*4882a593Smuzhiyun 	tx_buf[0] = st->setupbyte;
922*4882a593Smuzhiyun 	tx_buf[1] = MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0;
923*4882a593Smuzhiyun 	ret = st->send(st->client, tx_buf, 2);
924*4882a593Smuzhiyun 	if (ret < 0)
925*4882a593Smuzhiyun 		goto error_ret;
926*4882a593Smuzhiyun 	if (ret != 2) {
927*4882a593Smuzhiyun 		ret = -EIO;
928*4882a593Smuzhiyun 		goto error_ret;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 	ret = 0;
931*4882a593Smuzhiyun 	st->monitor_on = true;
932*4882a593Smuzhiyun error_ret:
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	kfree(tx_buf);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return ret;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun /*
940*4882a593Smuzhiyun  * To keep this manageable we always use one of 3 scan modes.
941*4882a593Smuzhiyun  * Scan 0...3, 0-1,2-3 and 1-0,3-2
942*4882a593Smuzhiyun  */
943*4882a593Smuzhiyun 
__max1363_check_event_mask(int thismask,int checkmask)944*4882a593Smuzhiyun static inline int __max1363_check_event_mask(int thismask, int checkmask)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	int ret = 0;
947*4882a593Smuzhiyun 	/* Is it unipolar */
948*4882a593Smuzhiyun 	if (thismask < 4) {
949*4882a593Smuzhiyun 		if (checkmask & ~0x0F) {
950*4882a593Smuzhiyun 			ret = -EBUSY;
951*4882a593Smuzhiyun 			goto error_ret;
952*4882a593Smuzhiyun 		}
953*4882a593Smuzhiyun 	} else if (thismask < 6) {
954*4882a593Smuzhiyun 		if (checkmask & ~0x30) {
955*4882a593Smuzhiyun 			ret = -EBUSY;
956*4882a593Smuzhiyun 			goto error_ret;
957*4882a593Smuzhiyun 		}
958*4882a593Smuzhiyun 	} else if (checkmask & ~0xC0)
959*4882a593Smuzhiyun 		ret = -EBUSY;
960*4882a593Smuzhiyun error_ret:
961*4882a593Smuzhiyun 	return ret;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
max1363_write_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,int state)964*4882a593Smuzhiyun static int max1363_write_event_config(struct iio_dev *indio_dev,
965*4882a593Smuzhiyun 	const struct iio_chan_spec *chan, enum iio_event_type type,
966*4882a593Smuzhiyun 	enum iio_event_direction dir, int state)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	int ret = 0;
969*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
970*4882a593Smuzhiyun 	u16 unifiedmask;
971*4882a593Smuzhiyun 	int number = chan->channel;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	ret = iio_device_claim_direct_mode(indio_dev);
974*4882a593Smuzhiyun 	if (ret)
975*4882a593Smuzhiyun 		return ret;
976*4882a593Smuzhiyun 	mutex_lock(&st->lock);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	unifiedmask = st->mask_low | st->mask_high;
979*4882a593Smuzhiyun 	if (dir == IIO_EV_DIR_FALLING) {
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 		if (state == 0)
982*4882a593Smuzhiyun 			st->mask_low &= ~(1 << number);
983*4882a593Smuzhiyun 		else {
984*4882a593Smuzhiyun 			ret = __max1363_check_event_mask((1 << number),
985*4882a593Smuzhiyun 							 unifiedmask);
986*4882a593Smuzhiyun 			if (ret)
987*4882a593Smuzhiyun 				goto error_ret;
988*4882a593Smuzhiyun 			st->mask_low |= (1 << number);
989*4882a593Smuzhiyun 		}
990*4882a593Smuzhiyun 	} else {
991*4882a593Smuzhiyun 		if (state == 0)
992*4882a593Smuzhiyun 			st->mask_high &= ~(1 << number);
993*4882a593Smuzhiyun 		else {
994*4882a593Smuzhiyun 			ret = __max1363_check_event_mask((1 << number),
995*4882a593Smuzhiyun 							 unifiedmask);
996*4882a593Smuzhiyun 			if (ret)
997*4882a593Smuzhiyun 				goto error_ret;
998*4882a593Smuzhiyun 			st->mask_high |= (1 << number);
999*4882a593Smuzhiyun 		}
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	max1363_monitor_mode_update(st, !!(st->mask_high | st->mask_low));
1003*4882a593Smuzhiyun error_ret:
1004*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
1005*4882a593Smuzhiyun 	iio_device_release_direct_mode(indio_dev);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun /*
1011*4882a593Smuzhiyun  * As with scan_elements, only certain sets of these can
1012*4882a593Smuzhiyun  * be combined.
1013*4882a593Smuzhiyun  */
1014*4882a593Smuzhiyun static struct attribute *max1363_event_attributes[] = {
1015*4882a593Smuzhiyun 	&iio_dev_attr_sampling_frequency.dev_attr.attr,
1016*4882a593Smuzhiyun 	&iio_const_attr_sampling_frequency_available.dev_attr.attr,
1017*4882a593Smuzhiyun 	NULL,
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun static const struct attribute_group max1363_event_attribute_group = {
1021*4882a593Smuzhiyun 	.attrs = max1363_event_attributes,
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun 
max1363_update_scan_mode(struct iio_dev * indio_dev,const unsigned long * scan_mask)1024*4882a593Smuzhiyun static int max1363_update_scan_mode(struct iio_dev *indio_dev,
1025*4882a593Smuzhiyun 				    const unsigned long *scan_mask)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	/*
1030*4882a593Smuzhiyun 	 * Need to figure out the current mode based upon the requested
1031*4882a593Smuzhiyun 	 * scan mask in iio_dev
1032*4882a593Smuzhiyun 	 */
1033*4882a593Smuzhiyun 	st->current_mode = max1363_match_mode(scan_mask, st->chip_info);
1034*4882a593Smuzhiyun 	if (!st->current_mode)
1035*4882a593Smuzhiyun 		return -EINVAL;
1036*4882a593Smuzhiyun 	max1363_set_scan_mode(st);
1037*4882a593Smuzhiyun 	return 0;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static const struct iio_info max1238_info = {
1041*4882a593Smuzhiyun 	.read_raw = &max1363_read_raw,
1042*4882a593Smuzhiyun 	.update_scan_mode = &max1363_update_scan_mode,
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun static const struct iio_info max1363_info = {
1046*4882a593Smuzhiyun 	.read_event_value = &max1363_read_thresh,
1047*4882a593Smuzhiyun 	.write_event_value = &max1363_write_thresh,
1048*4882a593Smuzhiyun 	.read_event_config = &max1363_read_event_config,
1049*4882a593Smuzhiyun 	.write_event_config = &max1363_write_event_config,
1050*4882a593Smuzhiyun 	.read_raw = &max1363_read_raw,
1051*4882a593Smuzhiyun 	.update_scan_mode = &max1363_update_scan_mode,
1052*4882a593Smuzhiyun 	.event_attrs = &max1363_event_attribute_group,
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun /* max1363 and max1368 tested - rest from data sheet */
1056*4882a593Smuzhiyun static const struct max1363_chip_info max1363_chip_info_tbl[] = {
1057*4882a593Smuzhiyun 	[max1361] = {
1058*4882a593Smuzhiyun 		.bits = 10,
1059*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1060*4882a593Smuzhiyun 		.mode_list = max1363_mode_list,
1061*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1363_mode_list),
1062*4882a593Smuzhiyun 		.default_mode = s0to3,
1063*4882a593Smuzhiyun 		.channels = max1361_channels,
1064*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1361_channels),
1065*4882a593Smuzhiyun 		.info = &max1363_info,
1066*4882a593Smuzhiyun 	},
1067*4882a593Smuzhiyun 	[max1362] = {
1068*4882a593Smuzhiyun 		.bits = 10,
1069*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1070*4882a593Smuzhiyun 		.mode_list = max1363_mode_list,
1071*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1363_mode_list),
1072*4882a593Smuzhiyun 		.default_mode = s0to3,
1073*4882a593Smuzhiyun 		.channels = max1361_channels,
1074*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1361_channels),
1075*4882a593Smuzhiyun 		.info = &max1363_info,
1076*4882a593Smuzhiyun 	},
1077*4882a593Smuzhiyun 	[max1363] = {
1078*4882a593Smuzhiyun 		.bits = 12,
1079*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1080*4882a593Smuzhiyun 		.mode_list = max1363_mode_list,
1081*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1363_mode_list),
1082*4882a593Smuzhiyun 		.default_mode = s0to3,
1083*4882a593Smuzhiyun 		.channels = max1363_channels,
1084*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1363_channels),
1085*4882a593Smuzhiyun 		.info = &max1363_info,
1086*4882a593Smuzhiyun 	},
1087*4882a593Smuzhiyun 	[max1364] = {
1088*4882a593Smuzhiyun 		.bits = 12,
1089*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1090*4882a593Smuzhiyun 		.mode_list = max1363_mode_list,
1091*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1363_mode_list),
1092*4882a593Smuzhiyun 		.default_mode = s0to3,
1093*4882a593Smuzhiyun 		.channels = max1363_channels,
1094*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1363_channels),
1095*4882a593Smuzhiyun 		.info = &max1363_info,
1096*4882a593Smuzhiyun 	},
1097*4882a593Smuzhiyun 	[max1036] = {
1098*4882a593Smuzhiyun 		.bits = 8,
1099*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1100*4882a593Smuzhiyun 		.mode_list = max1236_mode_list,
1101*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1236_mode_list),
1102*4882a593Smuzhiyun 		.default_mode = s0to3,
1103*4882a593Smuzhiyun 		.info = &max1238_info,
1104*4882a593Smuzhiyun 		.channels = max1036_channels,
1105*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1036_channels),
1106*4882a593Smuzhiyun 	},
1107*4882a593Smuzhiyun 	[max1037] = {
1108*4882a593Smuzhiyun 		.bits = 8,
1109*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1110*4882a593Smuzhiyun 		.mode_list = max1236_mode_list,
1111*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1236_mode_list),
1112*4882a593Smuzhiyun 		.default_mode = s0to3,
1113*4882a593Smuzhiyun 		.info = &max1238_info,
1114*4882a593Smuzhiyun 		.channels = max1036_channels,
1115*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1036_channels),
1116*4882a593Smuzhiyun 	},
1117*4882a593Smuzhiyun 	[max1038] = {
1118*4882a593Smuzhiyun 		.bits = 8,
1119*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1120*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1121*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1122*4882a593Smuzhiyun 		.default_mode = s0to11,
1123*4882a593Smuzhiyun 		.info = &max1238_info,
1124*4882a593Smuzhiyun 		.channels = max1038_channels,
1125*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1038_channels),
1126*4882a593Smuzhiyun 	},
1127*4882a593Smuzhiyun 	[max1039] = {
1128*4882a593Smuzhiyun 		.bits = 8,
1129*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1130*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1131*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1132*4882a593Smuzhiyun 		.default_mode = s0to11,
1133*4882a593Smuzhiyun 		.info = &max1238_info,
1134*4882a593Smuzhiyun 		.channels = max1038_channels,
1135*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1038_channels),
1136*4882a593Smuzhiyun 	},
1137*4882a593Smuzhiyun 	[max1136] = {
1138*4882a593Smuzhiyun 		.bits = 10,
1139*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1140*4882a593Smuzhiyun 		.mode_list = max1236_mode_list,
1141*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1236_mode_list),
1142*4882a593Smuzhiyun 		.default_mode = s0to3,
1143*4882a593Smuzhiyun 		.info = &max1238_info,
1144*4882a593Smuzhiyun 		.channels = max1136_channels,
1145*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1136_channels),
1146*4882a593Smuzhiyun 	},
1147*4882a593Smuzhiyun 	[max1137] = {
1148*4882a593Smuzhiyun 		.bits = 10,
1149*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1150*4882a593Smuzhiyun 		.mode_list = max1236_mode_list,
1151*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1236_mode_list),
1152*4882a593Smuzhiyun 		.default_mode = s0to3,
1153*4882a593Smuzhiyun 		.info = &max1238_info,
1154*4882a593Smuzhiyun 		.channels = max1136_channels,
1155*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1136_channels),
1156*4882a593Smuzhiyun 	},
1157*4882a593Smuzhiyun 	[max1138] = {
1158*4882a593Smuzhiyun 		.bits = 10,
1159*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1160*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1161*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1162*4882a593Smuzhiyun 		.default_mode = s0to11,
1163*4882a593Smuzhiyun 		.info = &max1238_info,
1164*4882a593Smuzhiyun 		.channels = max1138_channels,
1165*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1138_channels),
1166*4882a593Smuzhiyun 	},
1167*4882a593Smuzhiyun 	[max1139] = {
1168*4882a593Smuzhiyun 		.bits = 10,
1169*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1170*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1171*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1172*4882a593Smuzhiyun 		.default_mode = s0to11,
1173*4882a593Smuzhiyun 		.info = &max1238_info,
1174*4882a593Smuzhiyun 		.channels = max1138_channels,
1175*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1138_channels),
1176*4882a593Smuzhiyun 	},
1177*4882a593Smuzhiyun 	[max1236] = {
1178*4882a593Smuzhiyun 		.bits = 12,
1179*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1180*4882a593Smuzhiyun 		.mode_list = max1236_mode_list,
1181*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1236_mode_list),
1182*4882a593Smuzhiyun 		.default_mode = s0to3,
1183*4882a593Smuzhiyun 		.info = &max1238_info,
1184*4882a593Smuzhiyun 		.channels = max1236_channels,
1185*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1236_channels),
1186*4882a593Smuzhiyun 	},
1187*4882a593Smuzhiyun 	[max1237] = {
1188*4882a593Smuzhiyun 		.bits = 12,
1189*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1190*4882a593Smuzhiyun 		.mode_list = max1236_mode_list,
1191*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1236_mode_list),
1192*4882a593Smuzhiyun 		.default_mode = s0to3,
1193*4882a593Smuzhiyun 		.info = &max1238_info,
1194*4882a593Smuzhiyun 		.channels = max1236_channels,
1195*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1236_channels),
1196*4882a593Smuzhiyun 	},
1197*4882a593Smuzhiyun 	[max1238] = {
1198*4882a593Smuzhiyun 		.bits = 12,
1199*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1200*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1201*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1202*4882a593Smuzhiyun 		.default_mode = s0to11,
1203*4882a593Smuzhiyun 		.info = &max1238_info,
1204*4882a593Smuzhiyun 		.channels = max1238_channels,
1205*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1238_channels),
1206*4882a593Smuzhiyun 	},
1207*4882a593Smuzhiyun 	[max1239] = {
1208*4882a593Smuzhiyun 		.bits = 12,
1209*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1210*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1211*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1212*4882a593Smuzhiyun 		.default_mode = s0to11,
1213*4882a593Smuzhiyun 		.info = &max1238_info,
1214*4882a593Smuzhiyun 		.channels = max1238_channels,
1215*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1238_channels),
1216*4882a593Smuzhiyun 	},
1217*4882a593Smuzhiyun 	[max11600] = {
1218*4882a593Smuzhiyun 		.bits = 8,
1219*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1220*4882a593Smuzhiyun 		.mode_list = max11607_mode_list,
1221*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11607_mode_list),
1222*4882a593Smuzhiyun 		.default_mode = s0to3,
1223*4882a593Smuzhiyun 		.info = &max1238_info,
1224*4882a593Smuzhiyun 		.channels = max1036_channels,
1225*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1036_channels),
1226*4882a593Smuzhiyun 	},
1227*4882a593Smuzhiyun 	[max11601] = {
1228*4882a593Smuzhiyun 		.bits = 8,
1229*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1230*4882a593Smuzhiyun 		.mode_list = max11607_mode_list,
1231*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11607_mode_list),
1232*4882a593Smuzhiyun 		.default_mode = s0to3,
1233*4882a593Smuzhiyun 		.info = &max1238_info,
1234*4882a593Smuzhiyun 		.channels = max1036_channels,
1235*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1036_channels),
1236*4882a593Smuzhiyun 	},
1237*4882a593Smuzhiyun 	[max11602] = {
1238*4882a593Smuzhiyun 		.bits = 8,
1239*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1240*4882a593Smuzhiyun 		.mode_list = max11608_mode_list,
1241*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11608_mode_list),
1242*4882a593Smuzhiyun 		.default_mode = s0to7,
1243*4882a593Smuzhiyun 		.info = &max1238_info,
1244*4882a593Smuzhiyun 		.channels = max11602_channels,
1245*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11602_channels),
1246*4882a593Smuzhiyun 	},
1247*4882a593Smuzhiyun 	[max11603] = {
1248*4882a593Smuzhiyun 		.bits = 8,
1249*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1250*4882a593Smuzhiyun 		.mode_list = max11608_mode_list,
1251*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11608_mode_list),
1252*4882a593Smuzhiyun 		.default_mode = s0to7,
1253*4882a593Smuzhiyun 		.info = &max1238_info,
1254*4882a593Smuzhiyun 		.channels = max11602_channels,
1255*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11602_channels),
1256*4882a593Smuzhiyun 	},
1257*4882a593Smuzhiyun 	[max11604] = {
1258*4882a593Smuzhiyun 		.bits = 8,
1259*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1260*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1261*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1262*4882a593Smuzhiyun 		.default_mode = s0to11,
1263*4882a593Smuzhiyun 		.info = &max1238_info,
1264*4882a593Smuzhiyun 		.channels = max1038_channels,
1265*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1038_channels),
1266*4882a593Smuzhiyun 	},
1267*4882a593Smuzhiyun 	[max11605] = {
1268*4882a593Smuzhiyun 		.bits = 8,
1269*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1270*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1271*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1272*4882a593Smuzhiyun 		.default_mode = s0to11,
1273*4882a593Smuzhiyun 		.info = &max1238_info,
1274*4882a593Smuzhiyun 		.channels = max1038_channels,
1275*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1038_channels),
1276*4882a593Smuzhiyun 	},
1277*4882a593Smuzhiyun 	[max11606] = {
1278*4882a593Smuzhiyun 		.bits = 10,
1279*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1280*4882a593Smuzhiyun 		.mode_list = max11607_mode_list,
1281*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11607_mode_list),
1282*4882a593Smuzhiyun 		.default_mode = s0to3,
1283*4882a593Smuzhiyun 		.info = &max1238_info,
1284*4882a593Smuzhiyun 		.channels = max1136_channels,
1285*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1136_channels),
1286*4882a593Smuzhiyun 	},
1287*4882a593Smuzhiyun 	[max11607] = {
1288*4882a593Smuzhiyun 		.bits = 10,
1289*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1290*4882a593Smuzhiyun 		.mode_list = max11607_mode_list,
1291*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11607_mode_list),
1292*4882a593Smuzhiyun 		.default_mode = s0to3,
1293*4882a593Smuzhiyun 		.info = &max1238_info,
1294*4882a593Smuzhiyun 		.channels = max1136_channels,
1295*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1136_channels),
1296*4882a593Smuzhiyun 	},
1297*4882a593Smuzhiyun 	[max11608] = {
1298*4882a593Smuzhiyun 		.bits = 10,
1299*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1300*4882a593Smuzhiyun 		.mode_list = max11608_mode_list,
1301*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11608_mode_list),
1302*4882a593Smuzhiyun 		.default_mode = s0to7,
1303*4882a593Smuzhiyun 		.info = &max1238_info,
1304*4882a593Smuzhiyun 		.channels = max11608_channels,
1305*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11608_channels),
1306*4882a593Smuzhiyun 	},
1307*4882a593Smuzhiyun 	[max11609] = {
1308*4882a593Smuzhiyun 		.bits = 10,
1309*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1310*4882a593Smuzhiyun 		.mode_list = max11608_mode_list,
1311*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11608_mode_list),
1312*4882a593Smuzhiyun 		.default_mode = s0to7,
1313*4882a593Smuzhiyun 		.info = &max1238_info,
1314*4882a593Smuzhiyun 		.channels = max11608_channels,
1315*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11608_channels),
1316*4882a593Smuzhiyun 	},
1317*4882a593Smuzhiyun 	[max11610] = {
1318*4882a593Smuzhiyun 		.bits = 10,
1319*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1320*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1321*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1322*4882a593Smuzhiyun 		.default_mode = s0to11,
1323*4882a593Smuzhiyun 		.info = &max1238_info,
1324*4882a593Smuzhiyun 		.channels = max1138_channels,
1325*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1138_channels),
1326*4882a593Smuzhiyun 	},
1327*4882a593Smuzhiyun 	[max11611] = {
1328*4882a593Smuzhiyun 		.bits = 10,
1329*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1330*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1331*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1332*4882a593Smuzhiyun 		.default_mode = s0to11,
1333*4882a593Smuzhiyun 		.info = &max1238_info,
1334*4882a593Smuzhiyun 		.channels = max1138_channels,
1335*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1138_channels),
1336*4882a593Smuzhiyun 	},
1337*4882a593Smuzhiyun 	[max11612] = {
1338*4882a593Smuzhiyun 		.bits = 12,
1339*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1340*4882a593Smuzhiyun 		.mode_list = max11607_mode_list,
1341*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11607_mode_list),
1342*4882a593Smuzhiyun 		.default_mode = s0to3,
1343*4882a593Smuzhiyun 		.info = &max1238_info,
1344*4882a593Smuzhiyun 		.channels = max1363_channels,
1345*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1363_channels),
1346*4882a593Smuzhiyun 	},
1347*4882a593Smuzhiyun 	[max11613] = {
1348*4882a593Smuzhiyun 		.bits = 12,
1349*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1350*4882a593Smuzhiyun 		.mode_list = max11607_mode_list,
1351*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11607_mode_list),
1352*4882a593Smuzhiyun 		.default_mode = s0to3,
1353*4882a593Smuzhiyun 		.info = &max1238_info,
1354*4882a593Smuzhiyun 		.channels = max1363_channels,
1355*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1363_channels),
1356*4882a593Smuzhiyun 	},
1357*4882a593Smuzhiyun 	[max11614] = {
1358*4882a593Smuzhiyun 		.bits = 12,
1359*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1360*4882a593Smuzhiyun 		.mode_list = max11608_mode_list,
1361*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11608_mode_list),
1362*4882a593Smuzhiyun 		.default_mode = s0to7,
1363*4882a593Smuzhiyun 		.info = &max1238_info,
1364*4882a593Smuzhiyun 		.channels = max11614_channels,
1365*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11614_channels),
1366*4882a593Smuzhiyun 	},
1367*4882a593Smuzhiyun 	[max11615] = {
1368*4882a593Smuzhiyun 		.bits = 12,
1369*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1370*4882a593Smuzhiyun 		.mode_list = max11608_mode_list,
1371*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11608_mode_list),
1372*4882a593Smuzhiyun 		.default_mode = s0to7,
1373*4882a593Smuzhiyun 		.info = &max1238_info,
1374*4882a593Smuzhiyun 		.channels = max11614_channels,
1375*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11614_channels),
1376*4882a593Smuzhiyun 	},
1377*4882a593Smuzhiyun 	[max11616] = {
1378*4882a593Smuzhiyun 		.bits = 12,
1379*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1380*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1381*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1382*4882a593Smuzhiyun 		.default_mode = s0to11,
1383*4882a593Smuzhiyun 		.info = &max1238_info,
1384*4882a593Smuzhiyun 		.channels = max1238_channels,
1385*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1238_channels),
1386*4882a593Smuzhiyun 	},
1387*4882a593Smuzhiyun 	[max11617] = {
1388*4882a593Smuzhiyun 		.bits = 12,
1389*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1390*4882a593Smuzhiyun 		.mode_list = max1238_mode_list,
1391*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max1238_mode_list),
1392*4882a593Smuzhiyun 		.default_mode = s0to11,
1393*4882a593Smuzhiyun 		.info = &max1238_info,
1394*4882a593Smuzhiyun 		.channels = max1238_channels,
1395*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max1238_channels),
1396*4882a593Smuzhiyun 	},
1397*4882a593Smuzhiyun 	[max11644] = {
1398*4882a593Smuzhiyun 		.bits = 12,
1399*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1400*4882a593Smuzhiyun 		.mode_list = max11644_mode_list,
1401*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11644_mode_list),
1402*4882a593Smuzhiyun 		.default_mode = s0to1,
1403*4882a593Smuzhiyun 		.info = &max1238_info,
1404*4882a593Smuzhiyun 		.channels = max11644_channels,
1405*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11644_channels),
1406*4882a593Smuzhiyun 	},
1407*4882a593Smuzhiyun 	[max11645] = {
1408*4882a593Smuzhiyun 		.bits = 12,
1409*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1410*4882a593Smuzhiyun 		.mode_list = max11644_mode_list,
1411*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11644_mode_list),
1412*4882a593Smuzhiyun 		.default_mode = s0to1,
1413*4882a593Smuzhiyun 		.info = &max1238_info,
1414*4882a593Smuzhiyun 		.channels = max11644_channels,
1415*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11644_channels),
1416*4882a593Smuzhiyun 	},
1417*4882a593Smuzhiyun 	[max11646] = {
1418*4882a593Smuzhiyun 		.bits = 10,
1419*4882a593Smuzhiyun 		.int_vref_mv = 4096,
1420*4882a593Smuzhiyun 		.mode_list = max11644_mode_list,
1421*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11644_mode_list),
1422*4882a593Smuzhiyun 		.default_mode = s0to1,
1423*4882a593Smuzhiyun 		.info = &max1238_info,
1424*4882a593Smuzhiyun 		.channels = max11646_channels,
1425*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11646_channels),
1426*4882a593Smuzhiyun 	},
1427*4882a593Smuzhiyun 	[max11647] = {
1428*4882a593Smuzhiyun 		.bits = 10,
1429*4882a593Smuzhiyun 		.int_vref_mv = 2048,
1430*4882a593Smuzhiyun 		.mode_list = max11644_mode_list,
1431*4882a593Smuzhiyun 		.num_modes = ARRAY_SIZE(max11644_mode_list),
1432*4882a593Smuzhiyun 		.default_mode = s0to1,
1433*4882a593Smuzhiyun 		.info = &max1238_info,
1434*4882a593Smuzhiyun 		.channels = max11646_channels,
1435*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(max11646_channels),
1436*4882a593Smuzhiyun 	},
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
max1363_initial_setup(struct max1363_state * st)1439*4882a593Smuzhiyun static int max1363_initial_setup(struct max1363_state *st)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	st->setupbyte = MAX1363_SETUP_INT_CLOCK
1442*4882a593Smuzhiyun 		| MAX1363_SETUP_UNIPOLAR
1443*4882a593Smuzhiyun 		| MAX1363_SETUP_NORESET;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	if (st->vref)
1446*4882a593Smuzhiyun 		st->setupbyte |= MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF;
1447*4882a593Smuzhiyun 	else
1448*4882a593Smuzhiyun 		st->setupbyte |= MAX1363_SETUP_POWER_UP_INT_REF
1449*4882a593Smuzhiyun 		  | MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT;
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	/* Set scan mode writes the config anyway so wait until then */
1452*4882a593Smuzhiyun 	st->setupbyte = MAX1363_SETUP_BYTE(st->setupbyte);
1453*4882a593Smuzhiyun 	st->current_mode = &max1363_mode_table[st->chip_info->default_mode];
1454*4882a593Smuzhiyun 	st->configbyte = MAX1363_CONFIG_BYTE(st->configbyte);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	return max1363_set_scan_mode(st);
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun 
max1363_alloc_scan_masks(struct iio_dev * indio_dev)1459*4882a593Smuzhiyun static int max1363_alloc_scan_masks(struct iio_dev *indio_dev)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
1462*4882a593Smuzhiyun 	unsigned long *masks;
1463*4882a593Smuzhiyun 	int i;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	masks = devm_kzalloc(&indio_dev->dev,
1466*4882a593Smuzhiyun 			array3_size(BITS_TO_LONGS(MAX1363_MAX_CHANNELS),
1467*4882a593Smuzhiyun 				    sizeof(long),
1468*4882a593Smuzhiyun 				    st->chip_info->num_modes + 1),
1469*4882a593Smuzhiyun 			GFP_KERNEL);
1470*4882a593Smuzhiyun 	if (!masks)
1471*4882a593Smuzhiyun 		return -ENOMEM;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	for (i = 0; i < st->chip_info->num_modes; i++)
1474*4882a593Smuzhiyun 		bitmap_copy(masks + BITS_TO_LONGS(MAX1363_MAX_CHANNELS)*i,
1475*4882a593Smuzhiyun 			    max1363_mode_table[st->chip_info->mode_list[i]]
1476*4882a593Smuzhiyun 			    .modemask, MAX1363_MAX_CHANNELS);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	indio_dev->available_scan_masks = masks;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	return 0;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun 
max1363_trigger_handler(int irq,void * p)1483*4882a593Smuzhiyun static irqreturn_t max1363_trigger_handler(int irq, void *p)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	struct iio_poll_func *pf = p;
1486*4882a593Smuzhiyun 	struct iio_dev *indio_dev = pf->indio_dev;
1487*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
1488*4882a593Smuzhiyun 	__u8 *rxbuf;
1489*4882a593Smuzhiyun 	int b_sent;
1490*4882a593Smuzhiyun 	size_t d_size;
1491*4882a593Smuzhiyun 	unsigned long numvals = bitmap_weight(st->current_mode->modemask,
1492*4882a593Smuzhiyun 					      MAX1363_MAX_CHANNELS);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/* Ensure the timestamp is 8 byte aligned */
1495*4882a593Smuzhiyun 	if (st->chip_info->bits != 8)
1496*4882a593Smuzhiyun 		d_size = numvals*2;
1497*4882a593Smuzhiyun 	else
1498*4882a593Smuzhiyun 		d_size = numvals;
1499*4882a593Smuzhiyun 	if (indio_dev->scan_timestamp) {
1500*4882a593Smuzhiyun 		d_size += sizeof(s64);
1501*4882a593Smuzhiyun 		if (d_size % sizeof(s64))
1502*4882a593Smuzhiyun 			d_size += sizeof(s64) - (d_size % sizeof(s64));
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 	/* Monitor mode prevents reading. Whilst not currently implemented
1505*4882a593Smuzhiyun 	 * might as well have this test in here in the meantime as it does
1506*4882a593Smuzhiyun 	 * no harm.
1507*4882a593Smuzhiyun 	 */
1508*4882a593Smuzhiyun 	if (numvals == 0)
1509*4882a593Smuzhiyun 		goto done;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	rxbuf = kmalloc(d_size,	GFP_KERNEL);
1512*4882a593Smuzhiyun 	if (rxbuf == NULL)
1513*4882a593Smuzhiyun 		goto done;
1514*4882a593Smuzhiyun 	if (st->chip_info->bits != 8)
1515*4882a593Smuzhiyun 		b_sent = st->recv(st->client, rxbuf, numvals * 2);
1516*4882a593Smuzhiyun 	else
1517*4882a593Smuzhiyun 		b_sent = st->recv(st->client, rxbuf, numvals);
1518*4882a593Smuzhiyun 	if (b_sent < 0)
1519*4882a593Smuzhiyun 		goto done_free;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	iio_push_to_buffers_with_timestamp(indio_dev, rxbuf,
1522*4882a593Smuzhiyun 					   iio_get_time_ns(indio_dev));
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun done_free:
1525*4882a593Smuzhiyun 	kfree(rxbuf);
1526*4882a593Smuzhiyun done:
1527*4882a593Smuzhiyun 	iio_trigger_notify_done(indio_dev->trig);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	return IRQ_HANDLED;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun #define MAX1363_COMPATIBLE(of_compatible, cfg) {		\
1533*4882a593Smuzhiyun 			.compatible = of_compatible,		\
1534*4882a593Smuzhiyun 			.data = &max1363_chip_info_tbl[cfg],	\
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun static const struct of_device_id max1363_of_match[] = {
1538*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1361", max1361),
1539*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1362", max1362),
1540*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1363", max1363),
1541*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1364", max1364),
1542*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1036", max1036),
1543*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1037", max1037),
1544*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1038", max1038),
1545*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1039", max1039),
1546*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1136", max1136),
1547*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1137", max1137),
1548*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1138", max1138),
1549*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1139", max1139),
1550*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1236", max1236),
1551*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1237", max1237),
1552*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1238", max1238),
1553*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max1239", max1239),
1554*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11600", max11600),
1555*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11601", max11601),
1556*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11602", max11602),
1557*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11603", max11603),
1558*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11604", max11604),
1559*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11605", max11605),
1560*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11606", max11606),
1561*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11607", max11607),
1562*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11608", max11608),
1563*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11609", max11609),
1564*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11610", max11610),
1565*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11611", max11611),
1566*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11612", max11612),
1567*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11613", max11613),
1568*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11614", max11614),
1569*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11615", max11615),
1570*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11616", max11616),
1571*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11617", max11617),
1572*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11644", max11644),
1573*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11645", max11645),
1574*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11646", max11646),
1575*4882a593Smuzhiyun 	MAX1363_COMPATIBLE("maxim,max11647", max11647),
1576*4882a593Smuzhiyun 	{ /* sentinel */ }
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max1363_of_match);
1579*4882a593Smuzhiyun 
max1363_probe(struct i2c_client * client,const struct i2c_device_id * id)1580*4882a593Smuzhiyun static int max1363_probe(struct i2c_client *client,
1581*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	int ret;
1584*4882a593Smuzhiyun 	struct max1363_state *st;
1585*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
1586*4882a593Smuzhiyun 	struct regulator *vref;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&client->dev,
1589*4882a593Smuzhiyun 					  sizeof(struct max1363_state));
1590*4882a593Smuzhiyun 	if (!indio_dev)
1591*4882a593Smuzhiyun 		return -ENOMEM;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	ret = iio_map_array_register(indio_dev, client->dev.platform_data);
1594*4882a593Smuzhiyun 	if (ret < 0)
1595*4882a593Smuzhiyun 		return ret;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	st = iio_priv(indio_dev);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	mutex_init(&st->lock);
1600*4882a593Smuzhiyun 	st->reg = devm_regulator_get(&client->dev, "vcc");
1601*4882a593Smuzhiyun 	if (IS_ERR(st->reg)) {
1602*4882a593Smuzhiyun 		ret = PTR_ERR(st->reg);
1603*4882a593Smuzhiyun 		goto error_unregister_map;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	ret = regulator_enable(st->reg);
1607*4882a593Smuzhiyun 	if (ret)
1608*4882a593Smuzhiyun 		goto error_unregister_map;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/* this is only used for device removal purposes */
1611*4882a593Smuzhiyun 	i2c_set_clientdata(client, indio_dev);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	st->chip_info = device_get_match_data(&client->dev);
1614*4882a593Smuzhiyun 	if (!st->chip_info)
1615*4882a593Smuzhiyun 		st->chip_info = &max1363_chip_info_tbl[id->driver_data];
1616*4882a593Smuzhiyun 	st->client = client;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	st->vref_uv = st->chip_info->int_vref_mv * 1000;
1619*4882a593Smuzhiyun 	vref = devm_regulator_get_optional(&client->dev, "vref");
1620*4882a593Smuzhiyun 	if (!IS_ERR(vref)) {
1621*4882a593Smuzhiyun 		int vref_uv;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 		ret = regulator_enable(vref);
1624*4882a593Smuzhiyun 		if (ret)
1625*4882a593Smuzhiyun 			goto error_disable_reg;
1626*4882a593Smuzhiyun 		st->vref = vref;
1627*4882a593Smuzhiyun 		vref_uv = regulator_get_voltage(vref);
1628*4882a593Smuzhiyun 		if (vref_uv <= 0) {
1629*4882a593Smuzhiyun 			ret = -EINVAL;
1630*4882a593Smuzhiyun 			goto error_disable_reg;
1631*4882a593Smuzhiyun 		}
1632*4882a593Smuzhiyun 		st->vref_uv = vref_uv;
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	if (i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
1636*4882a593Smuzhiyun 		st->send = i2c_master_send;
1637*4882a593Smuzhiyun 		st->recv = i2c_master_recv;
1638*4882a593Smuzhiyun 	} else if (i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE)
1639*4882a593Smuzhiyun 			&& st->chip_info->bits == 8) {
1640*4882a593Smuzhiyun 		st->send = max1363_smbus_send;
1641*4882a593Smuzhiyun 		st->recv = max1363_smbus_recv;
1642*4882a593Smuzhiyun 	} else {
1643*4882a593Smuzhiyun 		ret = -EOPNOTSUPP;
1644*4882a593Smuzhiyun 		goto error_disable_reg;
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	ret = max1363_alloc_scan_masks(indio_dev);
1648*4882a593Smuzhiyun 	if (ret)
1649*4882a593Smuzhiyun 		goto error_disable_reg;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	indio_dev->name = id->name;
1652*4882a593Smuzhiyun 	indio_dev->channels = st->chip_info->channels;
1653*4882a593Smuzhiyun 	indio_dev->num_channels = st->chip_info->num_channels;
1654*4882a593Smuzhiyun 	indio_dev->info = st->chip_info->info;
1655*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
1656*4882a593Smuzhiyun 	ret = max1363_initial_setup(st);
1657*4882a593Smuzhiyun 	if (ret < 0)
1658*4882a593Smuzhiyun 		goto error_disable_reg;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	ret = iio_triggered_buffer_setup(indio_dev, NULL,
1661*4882a593Smuzhiyun 		&max1363_trigger_handler, NULL);
1662*4882a593Smuzhiyun 	if (ret)
1663*4882a593Smuzhiyun 		goto error_disable_reg;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	if (client->irq) {
1666*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&client->dev, st->client->irq,
1667*4882a593Smuzhiyun 					   NULL,
1668*4882a593Smuzhiyun 					   &max1363_event_handler,
1669*4882a593Smuzhiyun 					   IRQF_TRIGGER_RISING | IRQF_ONESHOT,
1670*4882a593Smuzhiyun 					   "max1363_event",
1671*4882a593Smuzhiyun 					   indio_dev);
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 		if (ret)
1674*4882a593Smuzhiyun 			goto error_uninit_buffer;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
1678*4882a593Smuzhiyun 	if (ret < 0)
1679*4882a593Smuzhiyun 		goto error_uninit_buffer;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	return 0;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun error_uninit_buffer:
1684*4882a593Smuzhiyun 	iio_triggered_buffer_cleanup(indio_dev);
1685*4882a593Smuzhiyun error_disable_reg:
1686*4882a593Smuzhiyun 	if (st->vref)
1687*4882a593Smuzhiyun 		regulator_disable(st->vref);
1688*4882a593Smuzhiyun 	regulator_disable(st->reg);
1689*4882a593Smuzhiyun error_unregister_map:
1690*4882a593Smuzhiyun 	iio_map_array_unregister(indio_dev);
1691*4882a593Smuzhiyun 	return ret;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun 
max1363_remove(struct i2c_client * client)1694*4882a593Smuzhiyun static int max1363_remove(struct i2c_client *client)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(client);
1697*4882a593Smuzhiyun 	struct max1363_state *st = iio_priv(indio_dev);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
1700*4882a593Smuzhiyun 	iio_triggered_buffer_cleanup(indio_dev);
1701*4882a593Smuzhiyun 	if (st->vref)
1702*4882a593Smuzhiyun 		regulator_disable(st->vref);
1703*4882a593Smuzhiyun 	regulator_disable(st->reg);
1704*4882a593Smuzhiyun 	iio_map_array_unregister(indio_dev);
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	return 0;
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun static const struct i2c_device_id max1363_id[] = {
1710*4882a593Smuzhiyun 	{ "max1361", max1361 },
1711*4882a593Smuzhiyun 	{ "max1362", max1362 },
1712*4882a593Smuzhiyun 	{ "max1363", max1363 },
1713*4882a593Smuzhiyun 	{ "max1364", max1364 },
1714*4882a593Smuzhiyun 	{ "max1036", max1036 },
1715*4882a593Smuzhiyun 	{ "max1037", max1037 },
1716*4882a593Smuzhiyun 	{ "max1038", max1038 },
1717*4882a593Smuzhiyun 	{ "max1039", max1039 },
1718*4882a593Smuzhiyun 	{ "max1136", max1136 },
1719*4882a593Smuzhiyun 	{ "max1137", max1137 },
1720*4882a593Smuzhiyun 	{ "max1138", max1138 },
1721*4882a593Smuzhiyun 	{ "max1139", max1139 },
1722*4882a593Smuzhiyun 	{ "max1236", max1236 },
1723*4882a593Smuzhiyun 	{ "max1237", max1237 },
1724*4882a593Smuzhiyun 	{ "max1238", max1238 },
1725*4882a593Smuzhiyun 	{ "max1239", max1239 },
1726*4882a593Smuzhiyun 	{ "max11600", max11600 },
1727*4882a593Smuzhiyun 	{ "max11601", max11601 },
1728*4882a593Smuzhiyun 	{ "max11602", max11602 },
1729*4882a593Smuzhiyun 	{ "max11603", max11603 },
1730*4882a593Smuzhiyun 	{ "max11604", max11604 },
1731*4882a593Smuzhiyun 	{ "max11605", max11605 },
1732*4882a593Smuzhiyun 	{ "max11606", max11606 },
1733*4882a593Smuzhiyun 	{ "max11607", max11607 },
1734*4882a593Smuzhiyun 	{ "max11608", max11608 },
1735*4882a593Smuzhiyun 	{ "max11609", max11609 },
1736*4882a593Smuzhiyun 	{ "max11610", max11610 },
1737*4882a593Smuzhiyun 	{ "max11611", max11611 },
1738*4882a593Smuzhiyun 	{ "max11612", max11612 },
1739*4882a593Smuzhiyun 	{ "max11613", max11613 },
1740*4882a593Smuzhiyun 	{ "max11614", max11614 },
1741*4882a593Smuzhiyun 	{ "max11615", max11615 },
1742*4882a593Smuzhiyun 	{ "max11616", max11616 },
1743*4882a593Smuzhiyun 	{ "max11617", max11617 },
1744*4882a593Smuzhiyun 	{ "max11644", max11644 },
1745*4882a593Smuzhiyun 	{ "max11645", max11645 },
1746*4882a593Smuzhiyun 	{ "max11646", max11646 },
1747*4882a593Smuzhiyun 	{ "max11647", max11647 },
1748*4882a593Smuzhiyun 	{}
1749*4882a593Smuzhiyun };
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, max1363_id);
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun static struct i2c_driver max1363_driver = {
1754*4882a593Smuzhiyun 	.driver = {
1755*4882a593Smuzhiyun 		.name = "max1363",
1756*4882a593Smuzhiyun 		.of_match_table = max1363_of_match,
1757*4882a593Smuzhiyun 	},
1758*4882a593Smuzhiyun 	.probe = max1363_probe,
1759*4882a593Smuzhiyun 	.remove = max1363_remove,
1760*4882a593Smuzhiyun 	.id_table = max1363_id,
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun module_i2c_driver(max1363_driver);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun MODULE_AUTHOR("Jonathan Cameron <jic23@kernel.org>");
1765*4882a593Smuzhiyun MODULE_DESCRIPTION("Maxim 1363 ADC");
1766*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1767