xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/lpc18xx_adc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * IIO ADC driver for NXP LPC18xx ADC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 Joachim Eastwood <manabian@gmail.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * UNSUPPORTED hardware features:
8*4882a593Smuzhiyun  *  - Hardware triggers
9*4882a593Smuzhiyun  *  - Burst mode
10*4882a593Smuzhiyun  *  - Interrupts
11*4882a593Smuzhiyun  *  - DMA
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/iio/iio.h>
17*4882a593Smuzhiyun #include <linux/iio/driver.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/iopoll.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/mutex.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* LPC18XX ADC registers and bits */
28*4882a593Smuzhiyun #define LPC18XX_ADC_CR			0x000
29*4882a593Smuzhiyun #define  LPC18XX_ADC_CR_CLKDIV_SHIFT	8
30*4882a593Smuzhiyun #define  LPC18XX_ADC_CR_PDN		BIT(21)
31*4882a593Smuzhiyun #define  LPC18XX_ADC_CR_START_NOW	(0x1 << 24)
32*4882a593Smuzhiyun #define LPC18XX_ADC_GDR			0x004
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Data register bits */
35*4882a593Smuzhiyun #define LPC18XX_ADC_SAMPLE_SHIFT	6
36*4882a593Smuzhiyun #define LPC18XX_ADC_SAMPLE_MASK		0x3ff
37*4882a593Smuzhiyun #define LPC18XX_ADC_CONV_DONE		BIT(31)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Clock should be 4.5 MHz or less */
40*4882a593Smuzhiyun #define LPC18XX_ADC_CLK_TARGET		4500000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct lpc18xx_adc {
43*4882a593Smuzhiyun 	struct regulator *vref;
44*4882a593Smuzhiyun 	void __iomem *base;
45*4882a593Smuzhiyun 	struct device *dev;
46*4882a593Smuzhiyun 	struct mutex lock;
47*4882a593Smuzhiyun 	struct clk *clk;
48*4882a593Smuzhiyun 	u32 cr_reg;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define LPC18XX_ADC_CHAN(_idx) {				\
52*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
53*4882a593Smuzhiyun 	.indexed = 1,						\
54*4882a593Smuzhiyun 	.channel = _idx,					\
55*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
56*4882a593Smuzhiyun 	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),	\
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const struct iio_chan_spec lpc18xx_adc_iio_channels[] = {
60*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(0),
61*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(1),
62*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(2),
63*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(3),
64*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(4),
65*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(5),
66*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(6),
67*4882a593Smuzhiyun 	LPC18XX_ADC_CHAN(7),
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
lpc18xx_adc_read_chan(struct lpc18xx_adc * adc,unsigned int ch)70*4882a593Smuzhiyun static int lpc18xx_adc_read_chan(struct lpc18xx_adc *adc, unsigned int ch)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	int ret;
73*4882a593Smuzhiyun 	u32 reg;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	reg = adc->cr_reg | BIT(ch) | LPC18XX_ADC_CR_START_NOW;
76*4882a593Smuzhiyun 	writel(reg, adc->base + LPC18XX_ADC_CR);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	ret = readl_poll_timeout(adc->base + LPC18XX_ADC_GDR, reg,
79*4882a593Smuzhiyun 				 reg & LPC18XX_ADC_CONV_DONE, 3, 9);
80*4882a593Smuzhiyun 	if (ret) {
81*4882a593Smuzhiyun 		dev_warn(adc->dev, "adc read timed out\n");
82*4882a593Smuzhiyun 		return ret;
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return (reg >> LPC18XX_ADC_SAMPLE_SHIFT) & LPC18XX_ADC_SAMPLE_MASK;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
lpc18xx_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)88*4882a593Smuzhiyun static int lpc18xx_adc_read_raw(struct iio_dev *indio_dev,
89*4882a593Smuzhiyun 				struct iio_chan_spec const *chan,
90*4882a593Smuzhiyun 				int *val, int *val2, long mask)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct lpc18xx_adc *adc = iio_priv(indio_dev);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	switch (mask) {
95*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
96*4882a593Smuzhiyun 		mutex_lock(&adc->lock);
97*4882a593Smuzhiyun 		*val = lpc18xx_adc_read_chan(adc, chan->channel);
98*4882a593Smuzhiyun 		mutex_unlock(&adc->lock);
99*4882a593Smuzhiyun 		if (*val < 0)
100*4882a593Smuzhiyun 			return *val;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 		return IIO_VAL_INT;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
105*4882a593Smuzhiyun 		*val = regulator_get_voltage(adc->vref) / 1000;
106*4882a593Smuzhiyun 		*val2 = 10;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return -EINVAL;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct iio_info lpc18xx_adc_info = {
115*4882a593Smuzhiyun 	.read_raw = lpc18xx_adc_read_raw,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
lpc18xx_adc_probe(struct platform_device * pdev)118*4882a593Smuzhiyun static int lpc18xx_adc_probe(struct platform_device *pdev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
121*4882a593Smuzhiyun 	struct lpc18xx_adc *adc;
122*4882a593Smuzhiyun 	unsigned int clkdiv;
123*4882a593Smuzhiyun 	unsigned long rate;
124*4882a593Smuzhiyun 	int ret;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*adc));
127*4882a593Smuzhiyun 	if (!indio_dev)
128*4882a593Smuzhiyun 		return -ENOMEM;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	platform_set_drvdata(pdev, indio_dev);
131*4882a593Smuzhiyun 	adc = iio_priv(indio_dev);
132*4882a593Smuzhiyun 	adc->dev = &pdev->dev;
133*4882a593Smuzhiyun 	mutex_init(&adc->lock);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	adc->base = devm_platform_ioremap_resource(pdev, 0);
136*4882a593Smuzhiyun 	if (IS_ERR(adc->base))
137*4882a593Smuzhiyun 		return PTR_ERR(adc->base);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	adc->clk = devm_clk_get(&pdev->dev, NULL);
140*4882a593Smuzhiyun 	if (IS_ERR(adc->clk)) {
141*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error getting clock\n");
142*4882a593Smuzhiyun 		return PTR_ERR(adc->clk);
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	rate = clk_get_rate(adc->clk);
146*4882a593Smuzhiyun 	clkdiv = DIV_ROUND_UP(rate, LPC18XX_ADC_CLK_TARGET);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	adc->vref = devm_regulator_get(&pdev->dev, "vref");
149*4882a593Smuzhiyun 	if (IS_ERR(adc->vref)) {
150*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error getting regulator\n");
151*4882a593Smuzhiyun 		return PTR_ERR(adc->vref);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	indio_dev->name = dev_name(&pdev->dev);
155*4882a593Smuzhiyun 	indio_dev->info = &lpc18xx_adc_info;
156*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
157*4882a593Smuzhiyun 	indio_dev->channels = lpc18xx_adc_iio_channels;
158*4882a593Smuzhiyun 	indio_dev->num_channels = ARRAY_SIZE(lpc18xx_adc_iio_channels);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = regulator_enable(adc->vref);
161*4882a593Smuzhiyun 	if (ret) {
162*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to enable regulator\n");
163*4882a593Smuzhiyun 		return ret;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	ret = clk_prepare_enable(adc->clk);
167*4882a593Smuzhiyun 	if (ret) {
168*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to enable clock\n");
169*4882a593Smuzhiyun 		goto dis_reg;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	adc->cr_reg = (clkdiv << LPC18XX_ADC_CR_CLKDIV_SHIFT) |
173*4882a593Smuzhiyun 			LPC18XX_ADC_CR_PDN;
174*4882a593Smuzhiyun 	writel(adc->cr_reg, adc->base + LPC18XX_ADC_CR);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
177*4882a593Smuzhiyun 	if (ret) {
178*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to register device\n");
179*4882a593Smuzhiyun 		goto dis_clk;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun dis_clk:
185*4882a593Smuzhiyun 	writel(0, adc->base + LPC18XX_ADC_CR);
186*4882a593Smuzhiyun 	clk_disable_unprepare(adc->clk);
187*4882a593Smuzhiyun dis_reg:
188*4882a593Smuzhiyun 	regulator_disable(adc->vref);
189*4882a593Smuzhiyun 	return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
lpc18xx_adc_remove(struct platform_device * pdev)192*4882a593Smuzhiyun static int lpc18xx_adc_remove(struct platform_device *pdev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
195*4882a593Smuzhiyun 	struct lpc18xx_adc *adc = iio_priv(indio_dev);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	writel(0, adc->base + LPC18XX_ADC_CR);
200*4882a593Smuzhiyun 	clk_disable_unprepare(adc->clk);
201*4882a593Smuzhiyun 	regulator_disable(adc->vref);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const struct of_device_id lpc18xx_adc_match[] = {
207*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc1850-adc" },
208*4882a593Smuzhiyun 	{ /* sentinel */ }
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc18xx_adc_match);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct platform_driver lpc18xx_adc_driver = {
213*4882a593Smuzhiyun 	.probe	= lpc18xx_adc_probe,
214*4882a593Smuzhiyun 	.remove	= lpc18xx_adc_remove,
215*4882a593Smuzhiyun 	.driver	= {
216*4882a593Smuzhiyun 		.name = "lpc18xx-adc",
217*4882a593Smuzhiyun 		.of_match_table = lpc18xx_adc_match,
218*4882a593Smuzhiyun 	},
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun module_platform_driver(lpc18xx_adc_driver);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun MODULE_DESCRIPTION("LPC18xx ADC driver");
223*4882a593Smuzhiyun MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
224*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
225