1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ADC driver for the Ingenic JZ47xx SoCs
4*4882a593Smuzhiyun * Copyright (c) 2019 Artur Rojek <contact@artur-rojek.eu>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * based on drivers/mfd/jz4740-adc.c
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <dt-bindings/iio/adc/ingenic,adc.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/iio/buffer.h>
12*4882a593Smuzhiyun #include <linux/iio/iio.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/iopoll.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
19*4882a593Smuzhiyun #include <linux/mutex.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define JZ_ADC_REG_ENABLE 0x00
23*4882a593Smuzhiyun #define JZ_ADC_REG_CFG 0x04
24*4882a593Smuzhiyun #define JZ_ADC_REG_CTRL 0x08
25*4882a593Smuzhiyun #define JZ_ADC_REG_STATUS 0x0c
26*4882a593Smuzhiyun #define JZ_ADC_REG_ADSAME 0x10
27*4882a593Smuzhiyun #define JZ_ADC_REG_ADWAIT 0x14
28*4882a593Smuzhiyun #define JZ_ADC_REG_ADTCH 0x18
29*4882a593Smuzhiyun #define JZ_ADC_REG_ADBDAT 0x1c
30*4882a593Smuzhiyun #define JZ_ADC_REG_ADSDAT 0x20
31*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD 0x24
32*4882a593Smuzhiyun #define JZ_ADC_REG_ADCLK 0x28
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define JZ_ADC_REG_ENABLE_PD BIT(7)
35*4882a593Smuzhiyun #define JZ_ADC_REG_CFG_AUX_MD (BIT(0) | BIT(1))
36*4882a593Smuzhiyun #define JZ_ADC_REG_CFG_BAT_MD BIT(4)
37*4882a593Smuzhiyun #define JZ_ADC_REG_CFG_SAMPLE_NUM(n) ((n) << 10)
38*4882a593Smuzhiyun #define JZ_ADC_REG_CFG_PULL_UP(n) ((n) << 16)
39*4882a593Smuzhiyun #define JZ_ADC_REG_CFG_CMD_SEL BIT(22)
40*4882a593Smuzhiyun #define JZ_ADC_REG_CFG_TOUCH_OPS_MASK (BIT(31) | GENMASK(23, 10))
41*4882a593Smuzhiyun #define JZ_ADC_REG_ADCLK_CLKDIV_LSB 0
42*4882a593Smuzhiyun #define JZ4725B_ADC_REG_ADCLK_CLKDIV10US_LSB 16
43*4882a593Smuzhiyun #define JZ4770_ADC_REG_ADCLK_CLKDIV10US_LSB 8
44*4882a593Smuzhiyun #define JZ4770_ADC_REG_ADCLK_CLKDIVMS_LSB 16
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_YNADC BIT(7)
47*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_YPADC BIT(8)
48*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_XNADC BIT(9)
49*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_XPADC BIT(10)
50*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFPYP BIT(11)
51*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFPXP BIT(12)
52*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFPXN BIT(13)
53*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFPAUX BIT(14)
54*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFPVDD33 BIT(15)
55*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFNYN BIT(16)
56*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFNXP BIT(17)
57*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFNXN BIT(18)
58*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_VREFAUX BIT(19)
59*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_YNGRU BIT(20)
60*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_XNGRU BIT(21)
61*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_XPGRU BIT(22)
62*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_YPSUP BIT(23)
63*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_XNSUP BIT(24)
64*4882a593Smuzhiyun #define JZ_ADC_REG_ADCMD_XPSUP BIT(25)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define JZ_ADC_AUX_VREF 3300
67*4882a593Smuzhiyun #define JZ_ADC_AUX_VREF_BITS 12
68*4882a593Smuzhiyun #define JZ_ADC_BATTERY_LOW_VREF 2500
69*4882a593Smuzhiyun #define JZ_ADC_BATTERY_LOW_VREF_BITS 12
70*4882a593Smuzhiyun #define JZ4725B_ADC_BATTERY_HIGH_VREF 7500
71*4882a593Smuzhiyun #define JZ4725B_ADC_BATTERY_HIGH_VREF_BITS 10
72*4882a593Smuzhiyun #define JZ4740_ADC_BATTERY_HIGH_VREF (7500 * 0.986)
73*4882a593Smuzhiyun #define JZ4740_ADC_BATTERY_HIGH_VREF_BITS 12
74*4882a593Smuzhiyun #define JZ4770_ADC_BATTERY_VREF 1200
75*4882a593Smuzhiyun #define JZ4770_ADC_BATTERY_VREF_BITS 12
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define JZ_ADC_IRQ_AUX BIT(0)
78*4882a593Smuzhiyun #define JZ_ADC_IRQ_BATTERY BIT(1)
79*4882a593Smuzhiyun #define JZ_ADC_IRQ_TOUCH BIT(2)
80*4882a593Smuzhiyun #define JZ_ADC_IRQ_PEN_DOWN BIT(3)
81*4882a593Smuzhiyun #define JZ_ADC_IRQ_PEN_UP BIT(4)
82*4882a593Smuzhiyun #define JZ_ADC_IRQ_PEN_DOWN_SLEEP BIT(5)
83*4882a593Smuzhiyun #define JZ_ADC_IRQ_SLEEP BIT(7)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct ingenic_adc;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct ingenic_adc_soc_data {
88*4882a593Smuzhiyun unsigned int battery_high_vref;
89*4882a593Smuzhiyun unsigned int battery_high_vref_bits;
90*4882a593Smuzhiyun const int *battery_raw_avail;
91*4882a593Smuzhiyun size_t battery_raw_avail_size;
92*4882a593Smuzhiyun const int *battery_scale_avail;
93*4882a593Smuzhiyun size_t battery_scale_avail_size;
94*4882a593Smuzhiyun unsigned int battery_vref_mode: 1;
95*4882a593Smuzhiyun unsigned int has_aux2: 1;
96*4882a593Smuzhiyun const struct iio_chan_spec *channels;
97*4882a593Smuzhiyun unsigned int num_channels;
98*4882a593Smuzhiyun int (*init_clk_div)(struct device *dev, struct ingenic_adc *adc);
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct ingenic_adc {
102*4882a593Smuzhiyun void __iomem *base;
103*4882a593Smuzhiyun struct clk *clk;
104*4882a593Smuzhiyun struct mutex lock;
105*4882a593Smuzhiyun struct mutex aux_lock;
106*4882a593Smuzhiyun const struct ingenic_adc_soc_data *soc_data;
107*4882a593Smuzhiyun bool low_vref_mode;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
ingenic_adc_set_adcmd(struct iio_dev * iio_dev,unsigned long mask)110*4882a593Smuzhiyun static void ingenic_adc_set_adcmd(struct iio_dev *iio_dev, unsigned long mask)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun mutex_lock(&adc->lock);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Init ADCMD */
117*4882a593Smuzhiyun readl(adc->base + JZ_ADC_REG_ADCMD);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (mask & 0x3) {
120*4882a593Smuzhiyun /* Second channel (INGENIC_ADC_TOUCH_YP): sample YP vs. GND */
121*4882a593Smuzhiyun writel(JZ_ADC_REG_ADCMD_XNGRU
122*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_VREFNXN | JZ_ADC_REG_ADCMD_VREFPVDD33
123*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_YPADC,
124*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCMD);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* First channel (INGENIC_ADC_TOUCH_XP): sample XP vs. GND */
127*4882a593Smuzhiyun writel(JZ_ADC_REG_ADCMD_YNGRU
128*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_VREFNYN | JZ_ADC_REG_ADCMD_VREFPVDD33
129*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_XPADC,
130*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCMD);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (mask & 0xc) {
134*4882a593Smuzhiyun /* Fourth channel (INGENIC_ADC_TOUCH_YN): sample YN vs. GND */
135*4882a593Smuzhiyun writel(JZ_ADC_REG_ADCMD_XNGRU
136*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_VREFNXN | JZ_ADC_REG_ADCMD_VREFPVDD33
137*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_YNADC,
138*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCMD);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Third channel (INGENIC_ADC_TOUCH_XN): sample XN vs. GND */
141*4882a593Smuzhiyun writel(JZ_ADC_REG_ADCMD_YNGRU
142*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_VREFNYN | JZ_ADC_REG_ADCMD_VREFPVDD33
143*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_XNADC,
144*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCMD);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (mask & 0x30) {
148*4882a593Smuzhiyun /* Sixth channel (INGENIC_ADC_TOUCH_YD): sample YP vs. YN */
149*4882a593Smuzhiyun writel(JZ_ADC_REG_ADCMD_VREFNYN | JZ_ADC_REG_ADCMD_VREFPVDD33
150*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_YPADC,
151*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCMD);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Fifth channel (INGENIC_ADC_TOUCH_XD): sample XP vs. XN */
154*4882a593Smuzhiyun writel(JZ_ADC_REG_ADCMD_VREFNXN | JZ_ADC_REG_ADCMD_VREFPVDD33
155*4882a593Smuzhiyun | JZ_ADC_REG_ADCMD_XPADC,
156*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCMD);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* We're done */
160*4882a593Smuzhiyun writel(0, adc->base + JZ_ADC_REG_ADCMD);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun mutex_unlock(&adc->lock);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
ingenic_adc_set_config(struct ingenic_adc * adc,uint32_t mask,uint32_t val)165*4882a593Smuzhiyun static void ingenic_adc_set_config(struct ingenic_adc *adc,
166*4882a593Smuzhiyun uint32_t mask,
167*4882a593Smuzhiyun uint32_t val)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun uint32_t cfg;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun mutex_lock(&adc->lock);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun cfg = readl(adc->base + JZ_ADC_REG_CFG) & ~mask;
174*4882a593Smuzhiyun cfg |= val;
175*4882a593Smuzhiyun writel(cfg, adc->base + JZ_ADC_REG_CFG);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun mutex_unlock(&adc->lock);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
ingenic_adc_enable_unlocked(struct ingenic_adc * adc,int engine,bool enabled)180*4882a593Smuzhiyun static void ingenic_adc_enable_unlocked(struct ingenic_adc *adc,
181*4882a593Smuzhiyun int engine,
182*4882a593Smuzhiyun bool enabled)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun u8 val;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun val = readb(adc->base + JZ_ADC_REG_ENABLE);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (enabled)
189*4882a593Smuzhiyun val |= BIT(engine);
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun val &= ~BIT(engine);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun writeb(val, adc->base + JZ_ADC_REG_ENABLE);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
ingenic_adc_enable(struct ingenic_adc * adc,int engine,bool enabled)196*4882a593Smuzhiyun static void ingenic_adc_enable(struct ingenic_adc *adc,
197*4882a593Smuzhiyun int engine,
198*4882a593Smuzhiyun bool enabled)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun mutex_lock(&adc->lock);
201*4882a593Smuzhiyun ingenic_adc_enable_unlocked(adc, engine, enabled);
202*4882a593Smuzhiyun mutex_unlock(&adc->lock);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
ingenic_adc_capture(struct ingenic_adc * adc,int engine)205*4882a593Smuzhiyun static int ingenic_adc_capture(struct ingenic_adc *adc,
206*4882a593Smuzhiyun int engine)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u32 cfg;
209*4882a593Smuzhiyun u8 val;
210*4882a593Smuzhiyun int ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * Disable CMD_SEL temporarily, because it causes wrong VBAT readings,
214*4882a593Smuzhiyun * probably due to the switch of VREF. We must keep the lock here to
215*4882a593Smuzhiyun * avoid races with the buffer enable/disable functions.
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun mutex_lock(&adc->lock);
218*4882a593Smuzhiyun cfg = readl(adc->base + JZ_ADC_REG_CFG);
219*4882a593Smuzhiyun writel(cfg & ~JZ_ADC_REG_CFG_CMD_SEL, adc->base + JZ_ADC_REG_CFG);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ingenic_adc_enable_unlocked(adc, engine, true);
222*4882a593Smuzhiyun ret = readb_poll_timeout(adc->base + JZ_ADC_REG_ENABLE, val,
223*4882a593Smuzhiyun !(val & BIT(engine)), 250, 1000);
224*4882a593Smuzhiyun if (ret)
225*4882a593Smuzhiyun ingenic_adc_enable_unlocked(adc, engine, false);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun writel(cfg, adc->base + JZ_ADC_REG_CFG);
228*4882a593Smuzhiyun mutex_unlock(&adc->lock);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
ingenic_adc_write_raw(struct iio_dev * iio_dev,struct iio_chan_spec const * chan,int val,int val2,long m)233*4882a593Smuzhiyun static int ingenic_adc_write_raw(struct iio_dev *iio_dev,
234*4882a593Smuzhiyun struct iio_chan_spec const *chan,
235*4882a593Smuzhiyun int val,
236*4882a593Smuzhiyun int val2,
237*4882a593Smuzhiyun long m)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
240*4882a593Smuzhiyun struct device *dev = iio_dev->dev.parent;
241*4882a593Smuzhiyun int ret;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun switch (m) {
244*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
245*4882a593Smuzhiyun switch (chan->channel) {
246*4882a593Smuzhiyun case INGENIC_ADC_BATTERY:
247*4882a593Smuzhiyun if (!adc->soc_data->battery_vref_mode)
248*4882a593Smuzhiyun return -EINVAL;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun ret = clk_enable(adc->clk);
251*4882a593Smuzhiyun if (ret) {
252*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock: %d\n",
253*4882a593Smuzhiyun ret);
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (val > JZ_ADC_BATTERY_LOW_VREF) {
258*4882a593Smuzhiyun ingenic_adc_set_config(adc,
259*4882a593Smuzhiyun JZ_ADC_REG_CFG_BAT_MD,
260*4882a593Smuzhiyun 0);
261*4882a593Smuzhiyun adc->low_vref_mode = false;
262*4882a593Smuzhiyun } else {
263*4882a593Smuzhiyun ingenic_adc_set_config(adc,
264*4882a593Smuzhiyun JZ_ADC_REG_CFG_BAT_MD,
265*4882a593Smuzhiyun JZ_ADC_REG_CFG_BAT_MD);
266*4882a593Smuzhiyun adc->low_vref_mode = true;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun clk_disable(adc->clk);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun default:
273*4882a593Smuzhiyun return -EINVAL;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun default:
276*4882a593Smuzhiyun return -EINVAL;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const int jz4725b_adc_battery_raw_avail[] = {
281*4882a593Smuzhiyun 0, 1, (1 << JZ_ADC_BATTERY_LOW_VREF_BITS) - 1,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const int jz4725b_adc_battery_scale_avail[] = {
285*4882a593Smuzhiyun JZ4725B_ADC_BATTERY_HIGH_VREF, JZ4725B_ADC_BATTERY_HIGH_VREF_BITS,
286*4882a593Smuzhiyun JZ_ADC_BATTERY_LOW_VREF, JZ_ADC_BATTERY_LOW_VREF_BITS,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const int jz4740_adc_battery_raw_avail[] = {
290*4882a593Smuzhiyun 0, 1, (1 << JZ_ADC_BATTERY_LOW_VREF_BITS) - 1,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const int jz4740_adc_battery_scale_avail[] = {
294*4882a593Smuzhiyun JZ4740_ADC_BATTERY_HIGH_VREF, JZ4740_ADC_BATTERY_HIGH_VREF_BITS,
295*4882a593Smuzhiyun JZ_ADC_BATTERY_LOW_VREF, JZ_ADC_BATTERY_LOW_VREF_BITS,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const int jz4770_adc_battery_raw_avail[] = {
299*4882a593Smuzhiyun 0, 1, (1 << JZ4770_ADC_BATTERY_VREF_BITS) - 1,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const int jz4770_adc_battery_scale_avail[] = {
303*4882a593Smuzhiyun JZ4770_ADC_BATTERY_VREF, JZ4770_ADC_BATTERY_VREF_BITS,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
jz4725b_adc_init_clk_div(struct device * dev,struct ingenic_adc * adc)306*4882a593Smuzhiyun static int jz4725b_adc_init_clk_div(struct device *dev, struct ingenic_adc *adc)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct clk *parent_clk;
309*4882a593Smuzhiyun unsigned long parent_rate, rate;
310*4882a593Smuzhiyun unsigned int div_main, div_10us;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun parent_clk = clk_get_parent(adc->clk);
313*4882a593Smuzhiyun if (!parent_clk) {
314*4882a593Smuzhiyun dev_err(dev, "ADC clock has no parent\n");
315*4882a593Smuzhiyun return -ENODEV;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun parent_rate = clk_get_rate(parent_clk);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * The JZ4725B ADC works at 500 kHz to 8 MHz.
321*4882a593Smuzhiyun * We pick the highest rate possible.
322*4882a593Smuzhiyun * In practice we typically get 6 MHz, half of the 12 MHz EXT clock.
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun div_main = DIV_ROUND_UP(parent_rate, 8000000);
325*4882a593Smuzhiyun div_main = clamp(div_main, 1u, 64u);
326*4882a593Smuzhiyun rate = parent_rate / div_main;
327*4882a593Smuzhiyun if (rate < 500000 || rate > 8000000) {
328*4882a593Smuzhiyun dev_err(dev, "No valid divider for ADC main clock\n");
329*4882a593Smuzhiyun return -EINVAL;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* We also need a divider that produces a 10us clock. */
333*4882a593Smuzhiyun div_10us = DIV_ROUND_UP(rate, 100000);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun writel(((div_10us - 1) << JZ4725B_ADC_REG_ADCLK_CLKDIV10US_LSB) |
336*4882a593Smuzhiyun (div_main - 1) << JZ_ADC_REG_ADCLK_CLKDIV_LSB,
337*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCLK);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
jz4770_adc_init_clk_div(struct device * dev,struct ingenic_adc * adc)342*4882a593Smuzhiyun static int jz4770_adc_init_clk_div(struct device *dev, struct ingenic_adc *adc)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct clk *parent_clk;
345*4882a593Smuzhiyun unsigned long parent_rate, rate;
346*4882a593Smuzhiyun unsigned int div_main, div_ms, div_10us;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun parent_clk = clk_get_parent(adc->clk);
349*4882a593Smuzhiyun if (!parent_clk) {
350*4882a593Smuzhiyun dev_err(dev, "ADC clock has no parent\n");
351*4882a593Smuzhiyun return -ENODEV;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun parent_rate = clk_get_rate(parent_clk);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * The JZ4770 ADC works at 20 kHz to 200 kHz.
357*4882a593Smuzhiyun * We pick the highest rate possible.
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun div_main = DIV_ROUND_UP(parent_rate, 200000);
360*4882a593Smuzhiyun div_main = clamp(div_main, 1u, 256u);
361*4882a593Smuzhiyun rate = parent_rate / div_main;
362*4882a593Smuzhiyun if (rate < 20000 || rate > 200000) {
363*4882a593Smuzhiyun dev_err(dev, "No valid divider for ADC main clock\n");
364*4882a593Smuzhiyun return -EINVAL;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* We also need a divider that produces a 10us clock. */
368*4882a593Smuzhiyun div_10us = DIV_ROUND_UP(rate, 10000);
369*4882a593Smuzhiyun /* And another, which produces a 1ms clock. */
370*4882a593Smuzhiyun div_ms = DIV_ROUND_UP(rate, 1000);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun writel(((div_ms - 1) << JZ4770_ADC_REG_ADCLK_CLKDIVMS_LSB) |
373*4882a593Smuzhiyun ((div_10us - 1) << JZ4770_ADC_REG_ADCLK_CLKDIV10US_LSB) |
374*4882a593Smuzhiyun (div_main - 1) << JZ_ADC_REG_ADCLK_CLKDIV_LSB,
375*4882a593Smuzhiyun adc->base + JZ_ADC_REG_ADCLK);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static const struct iio_chan_spec jz4740_channels[] = {
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun .extend_name = "aux",
383*4882a593Smuzhiyun .type = IIO_VOLTAGE,
384*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
385*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
386*4882a593Smuzhiyun .indexed = 1,
387*4882a593Smuzhiyun .channel = INGENIC_ADC_AUX,
388*4882a593Smuzhiyun .scan_index = -1,
389*4882a593Smuzhiyun },
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun .extend_name = "battery",
392*4882a593Smuzhiyun .type = IIO_VOLTAGE,
393*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
394*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
395*4882a593Smuzhiyun .info_mask_separate_available = BIT(IIO_CHAN_INFO_RAW) |
396*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
397*4882a593Smuzhiyun .indexed = 1,
398*4882a593Smuzhiyun .channel = INGENIC_ADC_BATTERY,
399*4882a593Smuzhiyun .scan_index = -1,
400*4882a593Smuzhiyun },
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static const struct iio_chan_spec jz4770_channels[] = {
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun .type = IIO_VOLTAGE,
406*4882a593Smuzhiyun .indexed = 1,
407*4882a593Smuzhiyun .channel = INGENIC_ADC_TOUCH_XP,
408*4882a593Smuzhiyun .scan_index = 0,
409*4882a593Smuzhiyun .scan_type = {
410*4882a593Smuzhiyun .sign = 'u',
411*4882a593Smuzhiyun .realbits = 12,
412*4882a593Smuzhiyun .storagebits = 16,
413*4882a593Smuzhiyun },
414*4882a593Smuzhiyun },
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun .type = IIO_VOLTAGE,
417*4882a593Smuzhiyun .indexed = 1,
418*4882a593Smuzhiyun .channel = INGENIC_ADC_TOUCH_YP,
419*4882a593Smuzhiyun .scan_index = 1,
420*4882a593Smuzhiyun .scan_type = {
421*4882a593Smuzhiyun .sign = 'u',
422*4882a593Smuzhiyun .realbits = 12,
423*4882a593Smuzhiyun .storagebits = 16,
424*4882a593Smuzhiyun },
425*4882a593Smuzhiyun },
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun .type = IIO_VOLTAGE,
428*4882a593Smuzhiyun .indexed = 1,
429*4882a593Smuzhiyun .channel = INGENIC_ADC_TOUCH_XN,
430*4882a593Smuzhiyun .scan_index = 2,
431*4882a593Smuzhiyun .scan_type = {
432*4882a593Smuzhiyun .sign = 'u',
433*4882a593Smuzhiyun .realbits = 12,
434*4882a593Smuzhiyun .storagebits = 16,
435*4882a593Smuzhiyun },
436*4882a593Smuzhiyun },
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun .type = IIO_VOLTAGE,
439*4882a593Smuzhiyun .indexed = 1,
440*4882a593Smuzhiyun .channel = INGENIC_ADC_TOUCH_YN,
441*4882a593Smuzhiyun .scan_index = 3,
442*4882a593Smuzhiyun .scan_type = {
443*4882a593Smuzhiyun .sign = 'u',
444*4882a593Smuzhiyun .realbits = 12,
445*4882a593Smuzhiyun .storagebits = 16,
446*4882a593Smuzhiyun },
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun .type = IIO_VOLTAGE,
450*4882a593Smuzhiyun .indexed = 1,
451*4882a593Smuzhiyun .channel = INGENIC_ADC_TOUCH_XD,
452*4882a593Smuzhiyun .scan_index = 4,
453*4882a593Smuzhiyun .scan_type = {
454*4882a593Smuzhiyun .sign = 'u',
455*4882a593Smuzhiyun .realbits = 12,
456*4882a593Smuzhiyun .storagebits = 16,
457*4882a593Smuzhiyun },
458*4882a593Smuzhiyun },
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun .type = IIO_VOLTAGE,
461*4882a593Smuzhiyun .indexed = 1,
462*4882a593Smuzhiyun .channel = INGENIC_ADC_TOUCH_YD,
463*4882a593Smuzhiyun .scan_index = 5,
464*4882a593Smuzhiyun .scan_type = {
465*4882a593Smuzhiyun .sign = 'u',
466*4882a593Smuzhiyun .realbits = 12,
467*4882a593Smuzhiyun .storagebits = 16,
468*4882a593Smuzhiyun },
469*4882a593Smuzhiyun },
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun .extend_name = "aux",
472*4882a593Smuzhiyun .type = IIO_VOLTAGE,
473*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
474*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
475*4882a593Smuzhiyun .indexed = 1,
476*4882a593Smuzhiyun .channel = INGENIC_ADC_AUX,
477*4882a593Smuzhiyun .scan_index = -1,
478*4882a593Smuzhiyun },
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun .extend_name = "battery",
481*4882a593Smuzhiyun .type = IIO_VOLTAGE,
482*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
483*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
484*4882a593Smuzhiyun .info_mask_separate_available = BIT(IIO_CHAN_INFO_RAW) |
485*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
486*4882a593Smuzhiyun .indexed = 1,
487*4882a593Smuzhiyun .channel = INGENIC_ADC_BATTERY,
488*4882a593Smuzhiyun .scan_index = -1,
489*4882a593Smuzhiyun },
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun .extend_name = "aux2",
492*4882a593Smuzhiyun .type = IIO_VOLTAGE,
493*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
494*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),
495*4882a593Smuzhiyun .indexed = 1,
496*4882a593Smuzhiyun .channel = INGENIC_ADC_AUX2,
497*4882a593Smuzhiyun .scan_index = -1,
498*4882a593Smuzhiyun },
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct ingenic_adc_soc_data jz4725b_adc_soc_data = {
502*4882a593Smuzhiyun .battery_high_vref = JZ4725B_ADC_BATTERY_HIGH_VREF,
503*4882a593Smuzhiyun .battery_high_vref_bits = JZ4725B_ADC_BATTERY_HIGH_VREF_BITS,
504*4882a593Smuzhiyun .battery_raw_avail = jz4725b_adc_battery_raw_avail,
505*4882a593Smuzhiyun .battery_raw_avail_size = ARRAY_SIZE(jz4725b_adc_battery_raw_avail),
506*4882a593Smuzhiyun .battery_scale_avail = jz4725b_adc_battery_scale_avail,
507*4882a593Smuzhiyun .battery_scale_avail_size = ARRAY_SIZE(jz4725b_adc_battery_scale_avail),
508*4882a593Smuzhiyun .battery_vref_mode = true,
509*4882a593Smuzhiyun .has_aux2 = false,
510*4882a593Smuzhiyun .channels = jz4740_channels,
511*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(jz4740_channels),
512*4882a593Smuzhiyun .init_clk_div = jz4725b_adc_init_clk_div,
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static const struct ingenic_adc_soc_data jz4740_adc_soc_data = {
516*4882a593Smuzhiyun .battery_high_vref = JZ4740_ADC_BATTERY_HIGH_VREF,
517*4882a593Smuzhiyun .battery_high_vref_bits = JZ4740_ADC_BATTERY_HIGH_VREF_BITS,
518*4882a593Smuzhiyun .battery_raw_avail = jz4740_adc_battery_raw_avail,
519*4882a593Smuzhiyun .battery_raw_avail_size = ARRAY_SIZE(jz4740_adc_battery_raw_avail),
520*4882a593Smuzhiyun .battery_scale_avail = jz4740_adc_battery_scale_avail,
521*4882a593Smuzhiyun .battery_scale_avail_size = ARRAY_SIZE(jz4740_adc_battery_scale_avail),
522*4882a593Smuzhiyun .battery_vref_mode = true,
523*4882a593Smuzhiyun .has_aux2 = false,
524*4882a593Smuzhiyun .channels = jz4740_channels,
525*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(jz4740_channels),
526*4882a593Smuzhiyun .init_clk_div = NULL, /* no ADCLK register on JZ4740 */
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static const struct ingenic_adc_soc_data jz4770_adc_soc_data = {
530*4882a593Smuzhiyun .battery_high_vref = JZ4770_ADC_BATTERY_VREF,
531*4882a593Smuzhiyun .battery_high_vref_bits = JZ4770_ADC_BATTERY_VREF_BITS,
532*4882a593Smuzhiyun .battery_raw_avail = jz4770_adc_battery_raw_avail,
533*4882a593Smuzhiyun .battery_raw_avail_size = ARRAY_SIZE(jz4770_adc_battery_raw_avail),
534*4882a593Smuzhiyun .battery_scale_avail = jz4770_adc_battery_scale_avail,
535*4882a593Smuzhiyun .battery_scale_avail_size = ARRAY_SIZE(jz4770_adc_battery_scale_avail),
536*4882a593Smuzhiyun .battery_vref_mode = false,
537*4882a593Smuzhiyun .has_aux2 = true,
538*4882a593Smuzhiyun .channels = jz4770_channels,
539*4882a593Smuzhiyun .num_channels = ARRAY_SIZE(jz4770_channels),
540*4882a593Smuzhiyun .init_clk_div = jz4770_adc_init_clk_div,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun
ingenic_adc_read_avail(struct iio_dev * iio_dev,struct iio_chan_spec const * chan,const int ** vals,int * type,int * length,long m)543*4882a593Smuzhiyun static int ingenic_adc_read_avail(struct iio_dev *iio_dev,
544*4882a593Smuzhiyun struct iio_chan_spec const *chan,
545*4882a593Smuzhiyun const int **vals,
546*4882a593Smuzhiyun int *type,
547*4882a593Smuzhiyun int *length,
548*4882a593Smuzhiyun long m)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun switch (m) {
553*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
554*4882a593Smuzhiyun *type = IIO_VAL_INT;
555*4882a593Smuzhiyun *length = adc->soc_data->battery_raw_avail_size;
556*4882a593Smuzhiyun *vals = adc->soc_data->battery_raw_avail;
557*4882a593Smuzhiyun return IIO_AVAIL_RANGE;
558*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
559*4882a593Smuzhiyun *type = IIO_VAL_FRACTIONAL_LOG2;
560*4882a593Smuzhiyun *length = adc->soc_data->battery_scale_avail_size;
561*4882a593Smuzhiyun *vals = adc->soc_data->battery_scale_avail;
562*4882a593Smuzhiyun return IIO_AVAIL_LIST;
563*4882a593Smuzhiyun default:
564*4882a593Smuzhiyun return -EINVAL;
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
ingenic_adc_read_chan_info_raw(struct iio_dev * iio_dev,struct iio_chan_spec const * chan,int * val)568*4882a593Smuzhiyun static int ingenic_adc_read_chan_info_raw(struct iio_dev *iio_dev,
569*4882a593Smuzhiyun struct iio_chan_spec const *chan,
570*4882a593Smuzhiyun int *val)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun int bit, ret, engine = (chan->channel == INGENIC_ADC_BATTERY);
573*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun ret = clk_enable(adc->clk);
576*4882a593Smuzhiyun if (ret) {
577*4882a593Smuzhiyun dev_err(iio_dev->dev.parent, "Failed to enable clock: %d\n",
578*4882a593Smuzhiyun ret);
579*4882a593Smuzhiyun return ret;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* We cannot sample AUX/AUX2 in parallel. */
583*4882a593Smuzhiyun mutex_lock(&adc->aux_lock);
584*4882a593Smuzhiyun if (adc->soc_data->has_aux2 && engine == 0) {
585*4882a593Smuzhiyun bit = BIT(chan->channel == INGENIC_ADC_AUX2);
586*4882a593Smuzhiyun ingenic_adc_set_config(adc, JZ_ADC_REG_CFG_AUX_MD, bit);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun ret = ingenic_adc_capture(adc, engine);
590*4882a593Smuzhiyun if (ret)
591*4882a593Smuzhiyun goto out;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun switch (chan->channel) {
594*4882a593Smuzhiyun case INGENIC_ADC_AUX:
595*4882a593Smuzhiyun case INGENIC_ADC_AUX2:
596*4882a593Smuzhiyun *val = readw(adc->base + JZ_ADC_REG_ADSDAT);
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case INGENIC_ADC_BATTERY:
599*4882a593Smuzhiyun *val = readw(adc->base + JZ_ADC_REG_ADBDAT);
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun ret = IIO_VAL_INT;
604*4882a593Smuzhiyun out:
605*4882a593Smuzhiyun mutex_unlock(&adc->aux_lock);
606*4882a593Smuzhiyun clk_disable(adc->clk);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
ingenic_adc_read_raw(struct iio_dev * iio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)611*4882a593Smuzhiyun static int ingenic_adc_read_raw(struct iio_dev *iio_dev,
612*4882a593Smuzhiyun struct iio_chan_spec const *chan,
613*4882a593Smuzhiyun int *val,
614*4882a593Smuzhiyun int *val2,
615*4882a593Smuzhiyun long m)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun switch (m) {
620*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
621*4882a593Smuzhiyun return ingenic_adc_read_chan_info_raw(iio_dev, chan, val);
622*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
623*4882a593Smuzhiyun switch (chan->channel) {
624*4882a593Smuzhiyun case INGENIC_ADC_AUX:
625*4882a593Smuzhiyun case INGENIC_ADC_AUX2:
626*4882a593Smuzhiyun *val = JZ_ADC_AUX_VREF;
627*4882a593Smuzhiyun *val2 = JZ_ADC_AUX_VREF_BITS;
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun case INGENIC_ADC_BATTERY:
630*4882a593Smuzhiyun if (adc->low_vref_mode) {
631*4882a593Smuzhiyun *val = JZ_ADC_BATTERY_LOW_VREF;
632*4882a593Smuzhiyun *val2 = JZ_ADC_BATTERY_LOW_VREF_BITS;
633*4882a593Smuzhiyun } else {
634*4882a593Smuzhiyun *val = adc->soc_data->battery_high_vref;
635*4882a593Smuzhiyun *val2 = adc->soc_data->battery_high_vref_bits;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
641*4882a593Smuzhiyun default:
642*4882a593Smuzhiyun return -EINVAL;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
ingenic_adc_of_xlate(struct iio_dev * iio_dev,const struct of_phandle_args * iiospec)646*4882a593Smuzhiyun static int ingenic_adc_of_xlate(struct iio_dev *iio_dev,
647*4882a593Smuzhiyun const struct of_phandle_args *iiospec)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun int i;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (!iiospec->args_count)
652*4882a593Smuzhiyun return -EINVAL;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun for (i = 0; i < iio_dev->num_channels; ++i)
655*4882a593Smuzhiyun if (iio_dev->channels[i].channel == iiospec->args[0])
656*4882a593Smuzhiyun return i;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return -EINVAL;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
ingenic_adc_clk_cleanup(void * data)661*4882a593Smuzhiyun static void ingenic_adc_clk_cleanup(void *data)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun clk_unprepare(data);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static const struct iio_info ingenic_adc_info = {
667*4882a593Smuzhiyun .write_raw = ingenic_adc_write_raw,
668*4882a593Smuzhiyun .read_raw = ingenic_adc_read_raw,
669*4882a593Smuzhiyun .read_avail = ingenic_adc_read_avail,
670*4882a593Smuzhiyun .of_xlate = ingenic_adc_of_xlate,
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
ingenic_adc_buffer_enable(struct iio_dev * iio_dev)673*4882a593Smuzhiyun static int ingenic_adc_buffer_enable(struct iio_dev *iio_dev)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
676*4882a593Smuzhiyun int ret;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun ret = clk_enable(adc->clk);
679*4882a593Smuzhiyun if (ret) {
680*4882a593Smuzhiyun dev_err(iio_dev->dev.parent, "Failed to enable clock: %d\n",
681*4882a593Smuzhiyun ret);
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* It takes significant time for the touchscreen hw to stabilize. */
686*4882a593Smuzhiyun msleep(50);
687*4882a593Smuzhiyun ingenic_adc_set_config(adc, JZ_ADC_REG_CFG_TOUCH_OPS_MASK,
688*4882a593Smuzhiyun JZ_ADC_REG_CFG_SAMPLE_NUM(4) |
689*4882a593Smuzhiyun JZ_ADC_REG_CFG_PULL_UP(4));
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun writew(80, adc->base + JZ_ADC_REG_ADWAIT);
692*4882a593Smuzhiyun writew(2, adc->base + JZ_ADC_REG_ADSAME);
693*4882a593Smuzhiyun writeb((u8)~JZ_ADC_IRQ_TOUCH, adc->base + JZ_ADC_REG_CTRL);
694*4882a593Smuzhiyun writel(0, adc->base + JZ_ADC_REG_ADTCH);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun ingenic_adc_set_config(adc, JZ_ADC_REG_CFG_CMD_SEL,
697*4882a593Smuzhiyun JZ_ADC_REG_CFG_CMD_SEL);
698*4882a593Smuzhiyun ingenic_adc_set_adcmd(iio_dev, iio_dev->active_scan_mask[0]);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun ingenic_adc_enable(adc, 2, true);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
ingenic_adc_buffer_disable(struct iio_dev * iio_dev)705*4882a593Smuzhiyun static int ingenic_adc_buffer_disable(struct iio_dev *iio_dev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun ingenic_adc_enable(adc, 2, false);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun ingenic_adc_set_config(adc, JZ_ADC_REG_CFG_CMD_SEL, 0);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun writeb(0xff, adc->base + JZ_ADC_REG_CTRL);
714*4882a593Smuzhiyun writeb(0xff, adc->base + JZ_ADC_REG_STATUS);
715*4882a593Smuzhiyun ingenic_adc_set_config(adc, JZ_ADC_REG_CFG_TOUCH_OPS_MASK, 0);
716*4882a593Smuzhiyun writew(0, adc->base + JZ_ADC_REG_ADSAME);
717*4882a593Smuzhiyun writew(0, adc->base + JZ_ADC_REG_ADWAIT);
718*4882a593Smuzhiyun clk_disable(adc->clk);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun static const struct iio_buffer_setup_ops ingenic_buffer_setup_ops = {
724*4882a593Smuzhiyun .postenable = &ingenic_adc_buffer_enable,
725*4882a593Smuzhiyun .predisable = &ingenic_adc_buffer_disable
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun
ingenic_adc_irq(int irq,void * data)728*4882a593Smuzhiyun static irqreturn_t ingenic_adc_irq(int irq, void *data)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun struct iio_dev *iio_dev = data;
731*4882a593Smuzhiyun struct ingenic_adc *adc = iio_priv(iio_dev);
732*4882a593Smuzhiyun unsigned long mask = iio_dev->active_scan_mask[0];
733*4882a593Smuzhiyun unsigned int i;
734*4882a593Smuzhiyun u32 tdat[3];
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tdat); mask >>= 2, i++) {
737*4882a593Smuzhiyun if (mask & 0x3)
738*4882a593Smuzhiyun tdat[i] = readl(adc->base + JZ_ADC_REG_ADTCH);
739*4882a593Smuzhiyun else
740*4882a593Smuzhiyun tdat[i] = 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun iio_push_to_buffers(iio_dev, tdat);
744*4882a593Smuzhiyun writeb(JZ_ADC_IRQ_TOUCH, adc->base + JZ_ADC_REG_STATUS);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return IRQ_HANDLED;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
ingenic_adc_probe(struct platform_device * pdev)749*4882a593Smuzhiyun static int ingenic_adc_probe(struct platform_device *pdev)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct device *dev = &pdev->dev;
752*4882a593Smuzhiyun struct iio_dev *iio_dev;
753*4882a593Smuzhiyun struct ingenic_adc *adc;
754*4882a593Smuzhiyun const struct ingenic_adc_soc_data *soc_data;
755*4882a593Smuzhiyun int irq, ret;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun soc_data = device_get_match_data(dev);
758*4882a593Smuzhiyun if (!soc_data)
759*4882a593Smuzhiyun return -EINVAL;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun iio_dev = devm_iio_device_alloc(dev, sizeof(*adc));
762*4882a593Smuzhiyun if (!iio_dev)
763*4882a593Smuzhiyun return -ENOMEM;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun adc = iio_priv(iio_dev);
766*4882a593Smuzhiyun mutex_init(&adc->lock);
767*4882a593Smuzhiyun mutex_init(&adc->aux_lock);
768*4882a593Smuzhiyun adc->soc_data = soc_data;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
771*4882a593Smuzhiyun if (irq < 0)
772*4882a593Smuzhiyun return irq;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, ingenic_adc_irq, 0,
775*4882a593Smuzhiyun dev_name(dev), iio_dev);
776*4882a593Smuzhiyun if (ret < 0) {
777*4882a593Smuzhiyun dev_err(dev, "Failed to request irq: %d\n", ret);
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun adc->base = devm_platform_ioremap_resource(pdev, 0);
782*4882a593Smuzhiyun if (IS_ERR(adc->base))
783*4882a593Smuzhiyun return PTR_ERR(adc->base);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun adc->clk = devm_clk_get(dev, "adc");
786*4882a593Smuzhiyun if (IS_ERR(adc->clk)) {
787*4882a593Smuzhiyun dev_err(dev, "Unable to get clock\n");
788*4882a593Smuzhiyun return PTR_ERR(adc->clk);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = clk_prepare_enable(adc->clk);
792*4882a593Smuzhiyun if (ret) {
793*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock\n");
794*4882a593Smuzhiyun return ret;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* Set clock dividers. */
798*4882a593Smuzhiyun if (soc_data->init_clk_div) {
799*4882a593Smuzhiyun ret = soc_data->init_clk_div(dev, adc);
800*4882a593Smuzhiyun if (ret) {
801*4882a593Smuzhiyun clk_disable_unprepare(adc->clk);
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Put hardware in a known passive state. */
807*4882a593Smuzhiyun writeb(0x00, adc->base + JZ_ADC_REG_ENABLE);
808*4882a593Smuzhiyun writeb(0xff, adc->base + JZ_ADC_REG_CTRL);
809*4882a593Smuzhiyun usleep_range(2000, 3000); /* Must wait at least 2ms. */
810*4882a593Smuzhiyun clk_disable(adc->clk);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, ingenic_adc_clk_cleanup, adc->clk);
813*4882a593Smuzhiyun if (ret) {
814*4882a593Smuzhiyun dev_err(dev, "Unable to add action\n");
815*4882a593Smuzhiyun return ret;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun iio_dev->name = "jz-adc";
819*4882a593Smuzhiyun iio_dev->modes = INDIO_DIRECT_MODE | INDIO_BUFFER_SOFTWARE;
820*4882a593Smuzhiyun iio_dev->setup_ops = &ingenic_buffer_setup_ops;
821*4882a593Smuzhiyun iio_dev->channels = soc_data->channels;
822*4882a593Smuzhiyun iio_dev->num_channels = soc_data->num_channels;
823*4882a593Smuzhiyun iio_dev->info = &ingenic_adc_info;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun ret = devm_iio_device_register(dev, iio_dev);
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun dev_err(dev, "Unable to register IIO device\n");
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun static const struct of_device_id ingenic_adc_of_match[] = {
833*4882a593Smuzhiyun { .compatible = "ingenic,jz4725b-adc", .data = &jz4725b_adc_soc_data, },
834*4882a593Smuzhiyun { .compatible = "ingenic,jz4740-adc", .data = &jz4740_adc_soc_data, },
835*4882a593Smuzhiyun { .compatible = "ingenic,jz4770-adc", .data = &jz4770_adc_soc_data, },
836*4882a593Smuzhiyun { },
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ingenic_adc_of_match);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static struct platform_driver ingenic_adc_driver = {
841*4882a593Smuzhiyun .driver = {
842*4882a593Smuzhiyun .name = "ingenic-adc",
843*4882a593Smuzhiyun .of_match_table = ingenic_adc_of_match,
844*4882a593Smuzhiyun },
845*4882a593Smuzhiyun .probe = ingenic_adc_probe,
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun module_platform_driver(ingenic_adc_driver);
848*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
849