1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Holt Integrated Circuits HI-8435 threshold detector driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Zodiac Inflight Innovations
6*4882a593Smuzhiyun * Copyright (C) 2015 Cogent Embedded, Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/iio/events.h>
11*4882a593Smuzhiyun #include <linux/iio/iio.h>
12*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
13*4882a593Smuzhiyun #include <linux/iio/trigger.h>
14*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
15*4882a593Smuzhiyun #include <linux/iio/triggered_event.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define DRV_NAME "hi8435"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Register offsets for HI-8435 */
25*4882a593Smuzhiyun #define HI8435_CTRL_REG 0x02
26*4882a593Smuzhiyun #define HI8435_PSEN_REG 0x04
27*4882a593Smuzhiyun #define HI8435_TMDATA_REG 0x1E
28*4882a593Smuzhiyun #define HI8435_GOCENHYS_REG 0x3A
29*4882a593Smuzhiyun #define HI8435_SOCENHYS_REG 0x3C
30*4882a593Smuzhiyun #define HI8435_SO7_0_REG 0x10
31*4882a593Smuzhiyun #define HI8435_SO15_8_REG 0x12
32*4882a593Smuzhiyun #define HI8435_SO23_16_REG 0x14
33*4882a593Smuzhiyun #define HI8435_SO31_24_REG 0x16
34*4882a593Smuzhiyun #define HI8435_SO31_0_REG 0x78
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define HI8435_WRITE_OPCODE 0x00
37*4882a593Smuzhiyun #define HI8435_READ_OPCODE 0x80
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* CTRL register bits */
40*4882a593Smuzhiyun #define HI8435_CTRL_TEST 0x01
41*4882a593Smuzhiyun #define HI8435_CTRL_SRST 0x02
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct hi8435_priv {
44*4882a593Smuzhiyun struct spi_device *spi;
45*4882a593Smuzhiyun struct mutex lock;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun unsigned long event_scan_mask; /* soft mask/unmask channels events */
48*4882a593Smuzhiyun unsigned int event_prev_val;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun unsigned threshold_lo[2]; /* GND-Open and Supply-Open thresholds */
51*4882a593Smuzhiyun unsigned threshold_hi[2]; /* GND-Open and Supply-Open thresholds */
52*4882a593Smuzhiyun u8 reg_buffer[3] ____cacheline_aligned;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
hi8435_readb(struct hi8435_priv * priv,u8 reg,u8 * val)55*4882a593Smuzhiyun static int hi8435_readb(struct hi8435_priv *priv, u8 reg, u8 *val)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun reg |= HI8435_READ_OPCODE;
58*4882a593Smuzhiyun return spi_write_then_read(priv->spi, ®, 1, val, 1);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
hi8435_readw(struct hi8435_priv * priv,u8 reg,u16 * val)61*4882a593Smuzhiyun static int hi8435_readw(struct hi8435_priv *priv, u8 reg, u16 *val)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun int ret;
64*4882a593Smuzhiyun __be16 be_val;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun reg |= HI8435_READ_OPCODE;
67*4882a593Smuzhiyun ret = spi_write_then_read(priv->spi, ®, 1, &be_val, 2);
68*4882a593Smuzhiyun *val = be16_to_cpu(be_val);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun return ret;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
hi8435_readl(struct hi8435_priv * priv,u8 reg,u32 * val)73*4882a593Smuzhiyun static int hi8435_readl(struct hi8435_priv *priv, u8 reg, u32 *val)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int ret;
76*4882a593Smuzhiyun __be32 be_val;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun reg |= HI8435_READ_OPCODE;
79*4882a593Smuzhiyun ret = spi_write_then_read(priv->spi, ®, 1, &be_val, 4);
80*4882a593Smuzhiyun *val = be32_to_cpu(be_val);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
hi8435_writeb(struct hi8435_priv * priv,u8 reg,u8 val)85*4882a593Smuzhiyun static int hi8435_writeb(struct hi8435_priv *priv, u8 reg, u8 val)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun priv->reg_buffer[0] = reg | HI8435_WRITE_OPCODE;
88*4882a593Smuzhiyun priv->reg_buffer[1] = val;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return spi_write(priv->spi, priv->reg_buffer, 2);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
hi8435_writew(struct hi8435_priv * priv,u8 reg,u16 val)93*4882a593Smuzhiyun static int hi8435_writew(struct hi8435_priv *priv, u8 reg, u16 val)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun priv->reg_buffer[0] = reg | HI8435_WRITE_OPCODE;
96*4882a593Smuzhiyun priv->reg_buffer[1] = (val >> 8) & 0xff;
97*4882a593Smuzhiyun priv->reg_buffer[2] = val & 0xff;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return spi_write(priv->spi, priv->reg_buffer, 3);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
hi8435_read_raw(struct iio_dev * idev,const struct iio_chan_spec * chan,int * val,int * val2,long mask)102*4882a593Smuzhiyun static int hi8435_read_raw(struct iio_dev *idev,
103*4882a593Smuzhiyun const struct iio_chan_spec *chan,
104*4882a593Smuzhiyun int *val, int *val2, long mask)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
107*4882a593Smuzhiyun u32 tmp;
108*4882a593Smuzhiyun int ret;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun switch (mask) {
111*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
112*4882a593Smuzhiyun ret = hi8435_readl(priv, HI8435_SO31_0_REG, &tmp);
113*4882a593Smuzhiyun if (ret < 0)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun *val = !!(tmp & BIT(chan->channel));
116*4882a593Smuzhiyun return IIO_VAL_INT;
117*4882a593Smuzhiyun default:
118*4882a593Smuzhiyun return -EINVAL;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
hi8435_read_event_config(struct iio_dev * idev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir)122*4882a593Smuzhiyun static int hi8435_read_event_config(struct iio_dev *idev,
123*4882a593Smuzhiyun const struct iio_chan_spec *chan,
124*4882a593Smuzhiyun enum iio_event_type type,
125*4882a593Smuzhiyun enum iio_event_direction dir)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return !!(priv->event_scan_mask & BIT(chan->channel));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
hi8435_write_event_config(struct iio_dev * idev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,int state)132*4882a593Smuzhiyun static int hi8435_write_event_config(struct iio_dev *idev,
133*4882a593Smuzhiyun const struct iio_chan_spec *chan,
134*4882a593Smuzhiyun enum iio_event_type type,
135*4882a593Smuzhiyun enum iio_event_direction dir, int state)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
138*4882a593Smuzhiyun int ret;
139*4882a593Smuzhiyun u32 tmp;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (state) {
142*4882a593Smuzhiyun ret = hi8435_readl(priv, HI8435_SO31_0_REG, &tmp);
143*4882a593Smuzhiyun if (ret < 0)
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun if (tmp & BIT(chan->channel))
146*4882a593Smuzhiyun priv->event_prev_val |= BIT(chan->channel);
147*4882a593Smuzhiyun else
148*4882a593Smuzhiyun priv->event_prev_val &= ~BIT(chan->channel);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun priv->event_scan_mask |= BIT(chan->channel);
151*4882a593Smuzhiyun } else
152*4882a593Smuzhiyun priv->event_scan_mask &= ~BIT(chan->channel);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
hi8435_read_event_value(struct iio_dev * idev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int * val,int * val2)157*4882a593Smuzhiyun static int hi8435_read_event_value(struct iio_dev *idev,
158*4882a593Smuzhiyun const struct iio_chan_spec *chan,
159*4882a593Smuzhiyun enum iio_event_type type,
160*4882a593Smuzhiyun enum iio_event_direction dir,
161*4882a593Smuzhiyun enum iio_event_info info,
162*4882a593Smuzhiyun int *val, int *val2)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun u8 mode, psen;
167*4882a593Smuzhiyun u16 reg;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = hi8435_readb(priv, HI8435_PSEN_REG, &psen);
170*4882a593Smuzhiyun if (ret < 0)
171*4882a593Smuzhiyun return ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Supply-Open or GND-Open sensing mode */
174*4882a593Smuzhiyun mode = !!(psen & BIT(chan->channel / 8));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = hi8435_readw(priv, mode ? HI8435_SOCENHYS_REG :
177*4882a593Smuzhiyun HI8435_GOCENHYS_REG, ®);
178*4882a593Smuzhiyun if (ret < 0)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (dir == IIO_EV_DIR_FALLING)
182*4882a593Smuzhiyun *val = ((reg & 0xff) - (reg >> 8)) / 2;
183*4882a593Smuzhiyun else if (dir == IIO_EV_DIR_RISING)
184*4882a593Smuzhiyun *val = ((reg & 0xff) + (reg >> 8)) / 2;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return IIO_VAL_INT;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
hi8435_write_event_value(struct iio_dev * idev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int val,int val2)189*4882a593Smuzhiyun static int hi8435_write_event_value(struct iio_dev *idev,
190*4882a593Smuzhiyun const struct iio_chan_spec *chan,
191*4882a593Smuzhiyun enum iio_event_type type,
192*4882a593Smuzhiyun enum iio_event_direction dir,
193*4882a593Smuzhiyun enum iio_event_info info,
194*4882a593Smuzhiyun int val, int val2)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
197*4882a593Smuzhiyun int ret;
198*4882a593Smuzhiyun u8 mode, psen;
199*4882a593Smuzhiyun u16 reg;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ret = hi8435_readb(priv, HI8435_PSEN_REG, &psen);
202*4882a593Smuzhiyun if (ret < 0)
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Supply-Open or GND-Open sensing mode */
206*4882a593Smuzhiyun mode = !!(psen & BIT(chan->channel / 8));
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ret = hi8435_readw(priv, mode ? HI8435_SOCENHYS_REG :
209*4882a593Smuzhiyun HI8435_GOCENHYS_REG, ®);
210*4882a593Smuzhiyun if (ret < 0)
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (dir == IIO_EV_DIR_FALLING) {
214*4882a593Smuzhiyun /* falling threshold range 2..21V, hysteresis minimum 2V */
215*4882a593Smuzhiyun if (val < 2 || val > 21 || (val + 2) > priv->threshold_hi[mode])
216*4882a593Smuzhiyun return -EINVAL;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (val == priv->threshold_lo[mode])
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun priv->threshold_lo[mode] = val;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* hysteresis must not be odd */
224*4882a593Smuzhiyun if ((priv->threshold_hi[mode] - priv->threshold_lo[mode]) % 2)
225*4882a593Smuzhiyun priv->threshold_hi[mode]--;
226*4882a593Smuzhiyun } else if (dir == IIO_EV_DIR_RISING) {
227*4882a593Smuzhiyun /* rising threshold range 3..22V, hysteresis minimum 2V */
228*4882a593Smuzhiyun if (val < 3 || val > 22 || val < (priv->threshold_lo[mode] + 2))
229*4882a593Smuzhiyun return -EINVAL;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (val == priv->threshold_hi[mode])
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun priv->threshold_hi[mode] = val;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* hysteresis must not be odd */
237*4882a593Smuzhiyun if ((priv->threshold_hi[mode] - priv->threshold_lo[mode]) % 2)
238*4882a593Smuzhiyun priv->threshold_lo[mode]++;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* program thresholds */
242*4882a593Smuzhiyun mutex_lock(&priv->lock);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun ret = hi8435_readw(priv, mode ? HI8435_SOCENHYS_REG :
245*4882a593Smuzhiyun HI8435_GOCENHYS_REG, ®);
246*4882a593Smuzhiyun if (ret < 0) {
247*4882a593Smuzhiyun mutex_unlock(&priv->lock);
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* hysteresis */
252*4882a593Smuzhiyun reg = priv->threshold_hi[mode] - priv->threshold_lo[mode];
253*4882a593Smuzhiyun reg <<= 8;
254*4882a593Smuzhiyun /* threshold center */
255*4882a593Smuzhiyun reg |= (priv->threshold_hi[mode] + priv->threshold_lo[mode]);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = hi8435_writew(priv, mode ? HI8435_SOCENHYS_REG :
258*4882a593Smuzhiyun HI8435_GOCENHYS_REG, reg);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun mutex_unlock(&priv->lock);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
hi8435_debugfs_reg_access(struct iio_dev * idev,unsigned reg,unsigned writeval,unsigned * readval)265*4882a593Smuzhiyun static int hi8435_debugfs_reg_access(struct iio_dev *idev,
266*4882a593Smuzhiyun unsigned reg, unsigned writeval,
267*4882a593Smuzhiyun unsigned *readval)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
270*4882a593Smuzhiyun int ret;
271*4882a593Smuzhiyun u8 val;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (readval != NULL) {
274*4882a593Smuzhiyun ret = hi8435_readb(priv, reg, &val);
275*4882a593Smuzhiyun *readval = val;
276*4882a593Smuzhiyun } else {
277*4882a593Smuzhiyun val = (u8)writeval;
278*4882a593Smuzhiyun ret = hi8435_writeb(priv, reg, val);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct iio_event_spec hi8435_events[] = {
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
287*4882a593Smuzhiyun .dir = IIO_EV_DIR_RISING,
288*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_VALUE),
289*4882a593Smuzhiyun }, {
290*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
291*4882a593Smuzhiyun .dir = IIO_EV_DIR_FALLING,
292*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_VALUE),
293*4882a593Smuzhiyun }, {
294*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
295*4882a593Smuzhiyun .dir = IIO_EV_DIR_EITHER,
296*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_ENABLE),
297*4882a593Smuzhiyun },
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
hi8435_get_sensing_mode(struct iio_dev * idev,const struct iio_chan_spec * chan)300*4882a593Smuzhiyun static int hi8435_get_sensing_mode(struct iio_dev *idev,
301*4882a593Smuzhiyun const struct iio_chan_spec *chan)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
304*4882a593Smuzhiyun int ret;
305*4882a593Smuzhiyun u8 reg;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ret = hi8435_readb(priv, HI8435_PSEN_REG, ®);
308*4882a593Smuzhiyun if (ret < 0)
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return !!(reg & BIT(chan->channel / 8));
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
hi8435_set_sensing_mode(struct iio_dev * idev,const struct iio_chan_spec * chan,unsigned int mode)314*4882a593Smuzhiyun static int hi8435_set_sensing_mode(struct iio_dev *idev,
315*4882a593Smuzhiyun const struct iio_chan_spec *chan,
316*4882a593Smuzhiyun unsigned int mode)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
319*4882a593Smuzhiyun int ret;
320*4882a593Smuzhiyun u8 reg;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun mutex_lock(&priv->lock);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ret = hi8435_readb(priv, HI8435_PSEN_REG, ®);
325*4882a593Smuzhiyun if (ret < 0) {
326*4882a593Smuzhiyun mutex_unlock(&priv->lock);
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun reg &= ~BIT(chan->channel / 8);
331*4882a593Smuzhiyun if (mode)
332*4882a593Smuzhiyun reg |= BIT(chan->channel / 8);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = hi8435_writeb(priv, HI8435_PSEN_REG, reg);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun mutex_unlock(&priv->lock);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return ret;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const char * const hi8435_sensing_modes[] = { "GND-Open",
342*4882a593Smuzhiyun "Supply-Open" };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static const struct iio_enum hi8435_sensing_mode = {
345*4882a593Smuzhiyun .items = hi8435_sensing_modes,
346*4882a593Smuzhiyun .num_items = ARRAY_SIZE(hi8435_sensing_modes),
347*4882a593Smuzhiyun .get = hi8435_get_sensing_mode,
348*4882a593Smuzhiyun .set = hi8435_set_sensing_mode,
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const struct iio_chan_spec_ext_info hi8435_ext_info[] = {
352*4882a593Smuzhiyun IIO_ENUM("sensing_mode", IIO_SEPARATE, &hi8435_sensing_mode),
353*4882a593Smuzhiyun IIO_ENUM_AVAILABLE("sensing_mode", &hi8435_sensing_mode),
354*4882a593Smuzhiyun {},
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #define HI8435_VOLTAGE_CHANNEL(num) \
358*4882a593Smuzhiyun { \
359*4882a593Smuzhiyun .type = IIO_VOLTAGE, \
360*4882a593Smuzhiyun .indexed = 1, \
361*4882a593Smuzhiyun .channel = num, \
362*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
363*4882a593Smuzhiyun .event_spec = hi8435_events, \
364*4882a593Smuzhiyun .num_event_specs = ARRAY_SIZE(hi8435_events), \
365*4882a593Smuzhiyun .ext_info = hi8435_ext_info, \
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static const struct iio_chan_spec hi8435_channels[] = {
369*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(0),
370*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(1),
371*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(2),
372*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(3),
373*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(4),
374*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(5),
375*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(6),
376*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(7),
377*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(8),
378*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(9),
379*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(10),
380*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(11),
381*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(12),
382*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(13),
383*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(14),
384*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(15),
385*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(16),
386*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(17),
387*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(18),
388*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(19),
389*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(20),
390*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(21),
391*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(22),
392*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(23),
393*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(24),
394*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(25),
395*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(26),
396*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(27),
397*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(28),
398*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(29),
399*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(30),
400*4882a593Smuzhiyun HI8435_VOLTAGE_CHANNEL(31),
401*4882a593Smuzhiyun IIO_CHAN_SOFT_TIMESTAMP(32),
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct iio_info hi8435_info = {
405*4882a593Smuzhiyun .read_raw = hi8435_read_raw,
406*4882a593Smuzhiyun .read_event_config = hi8435_read_event_config,
407*4882a593Smuzhiyun .write_event_config = hi8435_write_event_config,
408*4882a593Smuzhiyun .read_event_value = hi8435_read_event_value,
409*4882a593Smuzhiyun .write_event_value = hi8435_write_event_value,
410*4882a593Smuzhiyun .debugfs_reg_access = hi8435_debugfs_reg_access,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
hi8435_iio_push_event(struct iio_dev * idev,unsigned int val)413*4882a593Smuzhiyun static void hi8435_iio_push_event(struct iio_dev *idev, unsigned int val)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
416*4882a593Smuzhiyun enum iio_event_direction dir;
417*4882a593Smuzhiyun unsigned int i;
418*4882a593Smuzhiyun unsigned int status = priv->event_prev_val ^ val;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (!status)
421*4882a593Smuzhiyun return;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun for_each_set_bit(i, &priv->event_scan_mask, 32) {
424*4882a593Smuzhiyun if (status & BIT(i)) {
425*4882a593Smuzhiyun dir = val & BIT(i) ? IIO_EV_DIR_RISING :
426*4882a593Smuzhiyun IIO_EV_DIR_FALLING;
427*4882a593Smuzhiyun iio_push_event(idev,
428*4882a593Smuzhiyun IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, i,
429*4882a593Smuzhiyun IIO_EV_TYPE_THRESH, dir),
430*4882a593Smuzhiyun iio_get_time_ns(idev));
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun priv->event_prev_val = val;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
hi8435_trigger_handler(int irq,void * private)437*4882a593Smuzhiyun static irqreturn_t hi8435_trigger_handler(int irq, void *private)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct iio_poll_func *pf = private;
440*4882a593Smuzhiyun struct iio_dev *idev = pf->indio_dev;
441*4882a593Smuzhiyun struct hi8435_priv *priv = iio_priv(idev);
442*4882a593Smuzhiyun u32 val;
443*4882a593Smuzhiyun int ret;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret = hi8435_readl(priv, HI8435_SO31_0_REG, &val);
446*4882a593Smuzhiyun if (ret < 0)
447*4882a593Smuzhiyun goto err_read;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun hi8435_iio_push_event(idev, val);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun err_read:
452*4882a593Smuzhiyun iio_trigger_notify_done(idev->trig);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return IRQ_HANDLED;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
hi8435_triggered_event_cleanup(void * data)457*4882a593Smuzhiyun static void hi8435_triggered_event_cleanup(void *data)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun iio_triggered_event_cleanup(data);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
hi8435_probe(struct spi_device * spi)462*4882a593Smuzhiyun static int hi8435_probe(struct spi_device *spi)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct iio_dev *idev;
465*4882a593Smuzhiyun struct hi8435_priv *priv;
466*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
467*4882a593Smuzhiyun int ret;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun idev = devm_iio_device_alloc(&spi->dev, sizeof(*priv));
470*4882a593Smuzhiyun if (!idev)
471*4882a593Smuzhiyun return -ENOMEM;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun priv = iio_priv(idev);
474*4882a593Smuzhiyun priv->spi = spi;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun reset_gpio = devm_gpiod_get(&spi->dev, NULL, GPIOD_OUT_LOW);
477*4882a593Smuzhiyun if (IS_ERR(reset_gpio)) {
478*4882a593Smuzhiyun /* chip s/w reset if h/w reset failed */
479*4882a593Smuzhiyun hi8435_writeb(priv, HI8435_CTRL_REG, HI8435_CTRL_SRST);
480*4882a593Smuzhiyun hi8435_writeb(priv, HI8435_CTRL_REG, 0);
481*4882a593Smuzhiyun } else {
482*4882a593Smuzhiyun udelay(5);
483*4882a593Smuzhiyun gpiod_set_value_cansleep(reset_gpio, 1);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun spi_set_drvdata(spi, idev);
487*4882a593Smuzhiyun mutex_init(&priv->lock);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun idev->name = spi_get_device_id(spi)->name;
490*4882a593Smuzhiyun idev->modes = INDIO_DIRECT_MODE;
491*4882a593Smuzhiyun idev->info = &hi8435_info;
492*4882a593Smuzhiyun idev->channels = hi8435_channels;
493*4882a593Smuzhiyun idev->num_channels = ARRAY_SIZE(hi8435_channels);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* unmask all events */
496*4882a593Smuzhiyun priv->event_scan_mask = ~(0);
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * There is a restriction in the chip - the hysteresis can not be odd.
499*4882a593Smuzhiyun * If the hysteresis is set to odd value then chip gets into lock state
500*4882a593Smuzhiyun * and not functional anymore.
501*4882a593Smuzhiyun * After chip reset the thresholds are in undefined state, so we need to
502*4882a593Smuzhiyun * initialize thresholds to some initial values and then prevent
503*4882a593Smuzhiyun * userspace setting odd hysteresis.
504*4882a593Smuzhiyun *
505*4882a593Smuzhiyun * Set threshold low voltage to 2V, threshold high voltage to 4V
506*4882a593Smuzhiyun * for both GND-Open and Supply-Open sensing modes.
507*4882a593Smuzhiyun */
508*4882a593Smuzhiyun priv->threshold_lo[0] = priv->threshold_lo[1] = 2;
509*4882a593Smuzhiyun priv->threshold_hi[0] = priv->threshold_hi[1] = 4;
510*4882a593Smuzhiyun hi8435_writew(priv, HI8435_GOCENHYS_REG, 0x206);
511*4882a593Smuzhiyun hi8435_writew(priv, HI8435_SOCENHYS_REG, 0x206);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ret = iio_triggered_event_setup(idev, NULL, hi8435_trigger_handler);
514*4882a593Smuzhiyun if (ret)
515*4882a593Smuzhiyun return ret;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ret = devm_add_action_or_reset(&spi->dev,
518*4882a593Smuzhiyun hi8435_triggered_event_cleanup,
519*4882a593Smuzhiyun idev);
520*4882a593Smuzhiyun if (ret)
521*4882a593Smuzhiyun return ret;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return devm_iio_device_register(&spi->dev, idev);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const struct of_device_id hi8435_dt_ids[] = {
527*4882a593Smuzhiyun { .compatible = "holt,hi8435" },
528*4882a593Smuzhiyun {},
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hi8435_dt_ids);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const struct spi_device_id hi8435_id[] = {
533*4882a593Smuzhiyun { "hi8435", 0},
534*4882a593Smuzhiyun { }
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, hi8435_id);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static struct spi_driver hi8435_driver = {
539*4882a593Smuzhiyun .driver = {
540*4882a593Smuzhiyun .name = DRV_NAME,
541*4882a593Smuzhiyun .of_match_table = hi8435_dt_ids,
542*4882a593Smuzhiyun },
543*4882a593Smuzhiyun .probe = hi8435_probe,
544*4882a593Smuzhiyun .id_table = hi8435_id,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun module_spi_driver(hi8435_driver);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun MODULE_LICENSE("GPL");
549*4882a593Smuzhiyun MODULE_AUTHOR("Vladimir Barinov");
550*4882a593Smuzhiyun MODULE_DESCRIPTION("HI-8435 threshold detector");
551