1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014-2015 Pengutronix, Markus Pargmann <mpa@pengutronix.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This is the driver for the imx25 GCQ (Generic Conversion Queue)
6*4882a593Smuzhiyun * connected to the imx25 ADC.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <dt-bindings/iio/adc/fsl-imx25-gcq.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/iio/iio.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mfd/imx25-tsadc.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MX25_GCQ_TIMEOUT (msecs_to_jiffies(2000))
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static const char * const driver_name = "mx25-gcq";
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum mx25_gcq_cfgs {
25*4882a593Smuzhiyun MX25_CFG_XP = 0,
26*4882a593Smuzhiyun MX25_CFG_YP,
27*4882a593Smuzhiyun MX25_CFG_XN,
28*4882a593Smuzhiyun MX25_CFG_YN,
29*4882a593Smuzhiyun MX25_CFG_WIPER,
30*4882a593Smuzhiyun MX25_CFG_INAUX0,
31*4882a593Smuzhiyun MX25_CFG_INAUX1,
32*4882a593Smuzhiyun MX25_CFG_INAUX2,
33*4882a593Smuzhiyun MX25_NUM_CFGS,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct mx25_gcq_priv {
37*4882a593Smuzhiyun struct regmap *regs;
38*4882a593Smuzhiyun struct completion completed;
39*4882a593Smuzhiyun struct clk *clk;
40*4882a593Smuzhiyun int irq;
41*4882a593Smuzhiyun struct regulator *vref[4];
42*4882a593Smuzhiyun u32 channel_vref_mv[MX25_NUM_CFGS];
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * Lock to protect the device state during a potential concurrent
45*4882a593Smuzhiyun * read access from userspace. Reading a raw value requires a sequence
46*4882a593Smuzhiyun * of register writes, then a wait for a completion callback,
47*4882a593Smuzhiyun * and finally a register read, during which userspace could issue
48*4882a593Smuzhiyun * another read request. This lock protects a read access from
49*4882a593Smuzhiyun * ocurring before another one has finished.
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun struct mutex lock;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define MX25_CQG_CHAN(chan, id) {\
55*4882a593Smuzhiyun .type = IIO_VOLTAGE,\
56*4882a593Smuzhiyun .indexed = 1,\
57*4882a593Smuzhiyun .channel = chan,\
58*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
59*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SCALE),\
60*4882a593Smuzhiyun .datasheet_name = id,\
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct iio_chan_spec mx25_gcq_channels[MX25_NUM_CFGS] = {
64*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_XP, "xp"),
65*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_YP, "yp"),
66*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_XN, "xn"),
67*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_YN, "yn"),
68*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_WIPER, "wiper"),
69*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_INAUX0, "inaux0"),
70*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_INAUX1, "inaux1"),
71*4882a593Smuzhiyun MX25_CQG_CHAN(MX25_CFG_INAUX2, "inaux2"),
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const char * const mx25_gcq_refp_names[] = {
75*4882a593Smuzhiyun [MX25_ADC_REFP_YP] = "yp",
76*4882a593Smuzhiyun [MX25_ADC_REFP_XP] = "xp",
77*4882a593Smuzhiyun [MX25_ADC_REFP_INT] = "int",
78*4882a593Smuzhiyun [MX25_ADC_REFP_EXT] = "ext",
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
mx25_gcq_irq(int irq,void * data)81*4882a593Smuzhiyun static irqreturn_t mx25_gcq_irq(int irq, void *data)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct mx25_gcq_priv *priv = data;
84*4882a593Smuzhiyun u32 stats;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun regmap_read(priv->regs, MX25_ADCQ_SR, &stats);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (stats & MX25_ADCQ_SR_EOQ) {
89*4882a593Smuzhiyun regmap_update_bits(priv->regs, MX25_ADCQ_MR,
90*4882a593Smuzhiyun MX25_ADCQ_MR_EOQ_IRQ, MX25_ADCQ_MR_EOQ_IRQ);
91*4882a593Smuzhiyun complete(&priv->completed);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Disable conversion queue run */
95*4882a593Smuzhiyun regmap_update_bits(priv->regs, MX25_ADCQ_CR, MX25_ADCQ_CR_FQS, 0);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Acknowledge all possible irqs */
98*4882a593Smuzhiyun regmap_write(priv->regs, MX25_ADCQ_SR, MX25_ADCQ_SR_FRR |
99*4882a593Smuzhiyun MX25_ADCQ_SR_FUR | MX25_ADCQ_SR_FOR |
100*4882a593Smuzhiyun MX25_ADCQ_SR_EOQ | MX25_ADCQ_SR_PD);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return IRQ_HANDLED;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
mx25_gcq_get_raw_value(struct device * dev,struct iio_chan_spec const * chan,struct mx25_gcq_priv * priv,int * val)105*4882a593Smuzhiyun static int mx25_gcq_get_raw_value(struct device *dev,
106*4882a593Smuzhiyun struct iio_chan_spec const *chan,
107*4882a593Smuzhiyun struct mx25_gcq_priv *priv,
108*4882a593Smuzhiyun int *val)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun long timeout;
111*4882a593Smuzhiyun u32 data;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Setup the configuration we want to use */
114*4882a593Smuzhiyun regmap_write(priv->regs, MX25_ADCQ_ITEM_7_0,
115*4882a593Smuzhiyun MX25_ADCQ_ITEM(0, chan->channel));
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun regmap_update_bits(priv->regs, MX25_ADCQ_MR, MX25_ADCQ_MR_EOQ_IRQ, 0);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Trigger queue for one run */
120*4882a593Smuzhiyun regmap_update_bits(priv->regs, MX25_ADCQ_CR, MX25_ADCQ_CR_FQS,
121*4882a593Smuzhiyun MX25_ADCQ_CR_FQS);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun timeout = wait_for_completion_interruptible_timeout(
124*4882a593Smuzhiyun &priv->completed, MX25_GCQ_TIMEOUT);
125*4882a593Smuzhiyun if (timeout < 0) {
126*4882a593Smuzhiyun dev_err(dev, "ADC wait for measurement failed\n");
127*4882a593Smuzhiyun return timeout;
128*4882a593Smuzhiyun } else if (timeout == 0) {
129*4882a593Smuzhiyun dev_err(dev, "ADC timed out\n");
130*4882a593Smuzhiyun return -ETIMEDOUT;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun regmap_read(priv->regs, MX25_ADCQ_FIFO, &data);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun *val = MX25_ADCQ_FIFO_DATA(data);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return IIO_VAL_INT;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
mx25_gcq_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)140*4882a593Smuzhiyun static int mx25_gcq_read_raw(struct iio_dev *indio_dev,
141*4882a593Smuzhiyun struct iio_chan_spec const *chan, int *val,
142*4882a593Smuzhiyun int *val2, long mask)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct mx25_gcq_priv *priv = iio_priv(indio_dev);
145*4882a593Smuzhiyun int ret;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun switch (mask) {
148*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
149*4882a593Smuzhiyun mutex_lock(&priv->lock);
150*4882a593Smuzhiyun ret = mx25_gcq_get_raw_value(&indio_dev->dev, chan, priv, val);
151*4882a593Smuzhiyun mutex_unlock(&priv->lock);
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
155*4882a593Smuzhiyun *val = priv->channel_vref_mv[chan->channel];
156*4882a593Smuzhiyun *val2 = 12;
157*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun default:
160*4882a593Smuzhiyun return -EINVAL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const struct iio_info mx25_gcq_iio_info = {
165*4882a593Smuzhiyun .read_raw = mx25_gcq_read_raw,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const struct regmap_config mx25_gcq_regconfig = {
169*4882a593Smuzhiyun .max_register = 0x5c,
170*4882a593Smuzhiyun .reg_bits = 32,
171*4882a593Smuzhiyun .val_bits = 32,
172*4882a593Smuzhiyun .reg_stride = 4,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
mx25_gcq_setup_cfgs(struct platform_device * pdev,struct mx25_gcq_priv * priv)175*4882a593Smuzhiyun static int mx25_gcq_setup_cfgs(struct platform_device *pdev,
176*4882a593Smuzhiyun struct mx25_gcq_priv *priv)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
179*4882a593Smuzhiyun struct device_node *child;
180*4882a593Smuzhiyun struct device *dev = &pdev->dev;
181*4882a593Smuzhiyun unsigned int refp_used[4] = {};
182*4882a593Smuzhiyun int ret, i;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * Setup all configurations registers with a default conversion
186*4882a593Smuzhiyun * configuration for each input
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun for (i = 0; i < MX25_NUM_CFGS; ++i)
189*4882a593Smuzhiyun regmap_write(priv->regs, MX25_ADCQ_CFG(i),
190*4882a593Smuzhiyun MX25_ADCQ_CFG_YPLL_OFF |
191*4882a593Smuzhiyun MX25_ADCQ_CFG_XNUR_OFF |
192*4882a593Smuzhiyun MX25_ADCQ_CFG_XPUL_OFF |
193*4882a593Smuzhiyun MX25_ADCQ_CFG_REFP_INT |
194*4882a593Smuzhiyun MX25_ADCQ_CFG_IN(i) |
195*4882a593Smuzhiyun MX25_ADCQ_CFG_REFN_NGND2);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun * First get all regulators to store them in channel_vref_mv if
199*4882a593Smuzhiyun * necessary. Later we use that information for proper IIO scale
200*4882a593Smuzhiyun * information.
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun priv->vref[MX25_ADC_REFP_INT] = NULL;
203*4882a593Smuzhiyun priv->vref[MX25_ADC_REFP_EXT] =
204*4882a593Smuzhiyun devm_regulator_get_optional(&pdev->dev, "vref-ext");
205*4882a593Smuzhiyun priv->vref[MX25_ADC_REFP_XP] =
206*4882a593Smuzhiyun devm_regulator_get_optional(&pdev->dev, "vref-xp");
207*4882a593Smuzhiyun priv->vref[MX25_ADC_REFP_YP] =
208*4882a593Smuzhiyun devm_regulator_get_optional(&pdev->dev, "vref-yp");
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun for_each_child_of_node(np, child) {
211*4882a593Smuzhiyun u32 reg;
212*4882a593Smuzhiyun u32 refp = MX25_ADCQ_CFG_REFP_INT;
213*4882a593Smuzhiyun u32 refn = MX25_ADCQ_CFG_REFN_NGND2;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", ®);
216*4882a593Smuzhiyun if (ret) {
217*4882a593Smuzhiyun dev_err(dev, "Failed to get reg property\n");
218*4882a593Smuzhiyun of_node_put(child);
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (reg >= MX25_NUM_CFGS) {
223*4882a593Smuzhiyun dev_err(dev,
224*4882a593Smuzhiyun "reg value is greater than the number of available configuration registers\n");
225*4882a593Smuzhiyun of_node_put(child);
226*4882a593Smuzhiyun return -EINVAL;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun of_property_read_u32(child, "fsl,adc-refp", &refp);
230*4882a593Smuzhiyun of_property_read_u32(child, "fsl,adc-refn", &refn);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun switch (refp) {
233*4882a593Smuzhiyun case MX25_ADC_REFP_EXT:
234*4882a593Smuzhiyun case MX25_ADC_REFP_XP:
235*4882a593Smuzhiyun case MX25_ADC_REFP_YP:
236*4882a593Smuzhiyun if (IS_ERR(priv->vref[refp])) {
237*4882a593Smuzhiyun dev_err(dev, "Error, trying to use external voltage reference without a vref-%s regulator.",
238*4882a593Smuzhiyun mx25_gcq_refp_names[refp]);
239*4882a593Smuzhiyun of_node_put(child);
240*4882a593Smuzhiyun return PTR_ERR(priv->vref[refp]);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun priv->channel_vref_mv[reg] =
243*4882a593Smuzhiyun regulator_get_voltage(priv->vref[refp]);
244*4882a593Smuzhiyun /* Conversion from uV to mV */
245*4882a593Smuzhiyun priv->channel_vref_mv[reg] /= 1000;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun case MX25_ADC_REFP_INT:
248*4882a593Smuzhiyun priv->channel_vref_mv[reg] = 2500;
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun default:
251*4882a593Smuzhiyun dev_err(dev, "Invalid positive reference %d\n", refp);
252*4882a593Smuzhiyun of_node_put(child);
253*4882a593Smuzhiyun return -EINVAL;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ++refp_used[refp];
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * Shift the read values to the correct positions within the
260*4882a593Smuzhiyun * register.
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun refp = MX25_ADCQ_CFG_REFP(refp);
263*4882a593Smuzhiyun refn = MX25_ADCQ_CFG_REFN(refn);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if ((refp & MX25_ADCQ_CFG_REFP_MASK) != refp) {
266*4882a593Smuzhiyun dev_err(dev, "Invalid fsl,adc-refp property value\n");
267*4882a593Smuzhiyun of_node_put(child);
268*4882a593Smuzhiyun return -EINVAL;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun if ((refn & MX25_ADCQ_CFG_REFN_MASK) != refn) {
271*4882a593Smuzhiyun dev_err(dev, "Invalid fsl,adc-refn property value\n");
272*4882a593Smuzhiyun of_node_put(child);
273*4882a593Smuzhiyun return -EINVAL;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun regmap_update_bits(priv->regs, MX25_ADCQ_CFG(reg),
277*4882a593Smuzhiyun MX25_ADCQ_CFG_REFP_MASK |
278*4882a593Smuzhiyun MX25_ADCQ_CFG_REFN_MASK,
279*4882a593Smuzhiyun refp | refn);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun regmap_update_bits(priv->regs, MX25_ADCQ_CR,
282*4882a593Smuzhiyun MX25_ADCQ_CR_FRST | MX25_ADCQ_CR_QRST,
283*4882a593Smuzhiyun MX25_ADCQ_CR_FRST | MX25_ADCQ_CR_QRST);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun regmap_write(priv->regs, MX25_ADCQ_CR,
286*4882a593Smuzhiyun MX25_ADCQ_CR_PDMSK | MX25_ADCQ_CR_QSM_FQS);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Remove unused regulators */
289*4882a593Smuzhiyun for (i = 0; i != 4; ++i) {
290*4882a593Smuzhiyun if (!refp_used[i]) {
291*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(priv->vref[i]))
292*4882a593Smuzhiyun devm_regulator_put(priv->vref[i]);
293*4882a593Smuzhiyun priv->vref[i] = NULL;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
mx25_gcq_probe(struct platform_device * pdev)300*4882a593Smuzhiyun static int mx25_gcq_probe(struct platform_device *pdev)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct iio_dev *indio_dev;
303*4882a593Smuzhiyun struct mx25_gcq_priv *priv;
304*4882a593Smuzhiyun struct mx25_tsadc *tsadc = dev_get_drvdata(pdev->dev.parent);
305*4882a593Smuzhiyun struct device *dev = &pdev->dev;
306*4882a593Smuzhiyun void __iomem *mem;
307*4882a593Smuzhiyun int ret;
308*4882a593Smuzhiyun int i;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
311*4882a593Smuzhiyun if (!indio_dev)
312*4882a593Smuzhiyun return -ENOMEM;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun priv = iio_priv(indio_dev);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun mem = devm_platform_ioremap_resource(pdev, 0);
317*4882a593Smuzhiyun if (IS_ERR(mem))
318*4882a593Smuzhiyun return PTR_ERR(mem);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun priv->regs = devm_regmap_init_mmio(dev, mem, &mx25_gcq_regconfig);
321*4882a593Smuzhiyun if (IS_ERR(priv->regs)) {
322*4882a593Smuzhiyun dev_err(dev, "Failed to initialize regmap\n");
323*4882a593Smuzhiyun return PTR_ERR(priv->regs);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun mutex_init(&priv->lock);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun init_completion(&priv->completed);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ret = mx25_gcq_setup_cfgs(pdev, priv);
331*4882a593Smuzhiyun if (ret)
332*4882a593Smuzhiyun return ret;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun for (i = 0; i != 4; ++i) {
335*4882a593Smuzhiyun if (!priv->vref[i])
336*4882a593Smuzhiyun continue;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = regulator_enable(priv->vref[i]);
339*4882a593Smuzhiyun if (ret)
340*4882a593Smuzhiyun goto err_regulator_disable;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun priv->clk = tsadc->clk;
344*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
345*4882a593Smuzhiyun if (ret) {
346*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock\n");
347*4882a593Smuzhiyun goto err_vref_disable;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun priv->irq = platform_get_irq(pdev, 0);
351*4882a593Smuzhiyun if (priv->irq <= 0) {
352*4882a593Smuzhiyun ret = priv->irq;
353*4882a593Smuzhiyun if (!ret)
354*4882a593Smuzhiyun ret = -ENXIO;
355*4882a593Smuzhiyun goto err_clk_unprepare;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = request_irq(priv->irq, mx25_gcq_irq, 0, pdev->name, priv);
359*4882a593Smuzhiyun if (ret) {
360*4882a593Smuzhiyun dev_err(dev, "Failed requesting IRQ\n");
361*4882a593Smuzhiyun goto err_clk_unprepare;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun indio_dev->channels = mx25_gcq_channels;
365*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(mx25_gcq_channels);
366*4882a593Smuzhiyun indio_dev->info = &mx25_gcq_iio_info;
367*4882a593Smuzhiyun indio_dev->name = driver_name;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
370*4882a593Smuzhiyun if (ret) {
371*4882a593Smuzhiyun dev_err(dev, "Failed to register iio device\n");
372*4882a593Smuzhiyun goto err_irq_free;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun err_irq_free:
380*4882a593Smuzhiyun free_irq(priv->irq, priv);
381*4882a593Smuzhiyun err_clk_unprepare:
382*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
383*4882a593Smuzhiyun err_vref_disable:
384*4882a593Smuzhiyun i = 4;
385*4882a593Smuzhiyun err_regulator_disable:
386*4882a593Smuzhiyun for (; i-- > 0;) {
387*4882a593Smuzhiyun if (priv->vref[i])
388*4882a593Smuzhiyun regulator_disable(priv->vref[i]);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun return ret;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
mx25_gcq_remove(struct platform_device * pdev)393*4882a593Smuzhiyun static int mx25_gcq_remove(struct platform_device *pdev)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct iio_dev *indio_dev = platform_get_drvdata(pdev);
396*4882a593Smuzhiyun struct mx25_gcq_priv *priv = iio_priv(indio_dev);
397*4882a593Smuzhiyun int i;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun iio_device_unregister(indio_dev);
400*4882a593Smuzhiyun free_irq(priv->irq, priv);
401*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
402*4882a593Smuzhiyun for (i = 4; i-- > 0;) {
403*4882a593Smuzhiyun if (priv->vref[i])
404*4882a593Smuzhiyun regulator_disable(priv->vref[i]);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun static const struct of_device_id mx25_gcq_ids[] = {
411*4882a593Smuzhiyun { .compatible = "fsl,imx25-gcq", },
412*4882a593Smuzhiyun { /* Sentinel */ }
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mx25_gcq_ids);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static struct platform_driver mx25_gcq_driver = {
417*4882a593Smuzhiyun .driver = {
418*4882a593Smuzhiyun .name = "mx25-gcq",
419*4882a593Smuzhiyun .of_match_table = mx25_gcq_ids,
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun .probe = mx25_gcq_probe,
422*4882a593Smuzhiyun .remove = mx25_gcq_remove,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun module_platform_driver(mx25_gcq_driver);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun MODULE_DESCRIPTION("ADC driver for Freescale mx25");
427*4882a593Smuzhiyun MODULE_AUTHOR("Markus Pargmann <mpa@pengutronix.de>");
428*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
429