xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/exynos_adc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  exynos_adc.c - Support for ADC in EXYNOS SoCs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  8 ~ 10 channel, 10/12-bit ADC
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright (C) 2013 Naveen Krishna Chatradhi <ch.naveen@samsung.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/completion.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_irq.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/of_platform.h>
24*4882a593Smuzhiyun #include <linux/err.h>
25*4882a593Smuzhiyun #include <linux/input.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <linux/iio/iio.h>
28*4882a593Smuzhiyun #include <linux/iio/machine.h>
29*4882a593Smuzhiyun #include <linux/iio/driver.h>
30*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
31*4882a593Smuzhiyun #include <linux/regmap.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <linux/platform_data/touchscreen-s3c2410.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* S3C/EXYNOS4412/5250 ADC_V1 registers definitions */
36*4882a593Smuzhiyun #define ADC_V1_CON(x)		((x) + 0x00)
37*4882a593Smuzhiyun #define ADC_V1_TSC(x)		((x) + 0x04)
38*4882a593Smuzhiyun #define ADC_V1_DLY(x)		((x) + 0x08)
39*4882a593Smuzhiyun #define ADC_V1_DATX(x)		((x) + 0x0C)
40*4882a593Smuzhiyun #define ADC_V1_DATY(x)		((x) + 0x10)
41*4882a593Smuzhiyun #define ADC_V1_UPDN(x)		((x) + 0x14)
42*4882a593Smuzhiyun #define ADC_V1_INTCLR(x)	((x) + 0x18)
43*4882a593Smuzhiyun #define ADC_V1_MUX(x)		((x) + 0x1c)
44*4882a593Smuzhiyun #define ADC_V1_CLRINTPNDNUP(x)	((x) + 0x20)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* S3C2410 ADC registers definitions */
47*4882a593Smuzhiyun #define ADC_S3C2410_MUX(x)	((x) + 0x18)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Future ADC_V2 registers definitions */
50*4882a593Smuzhiyun #define ADC_V2_CON1(x)		((x) + 0x00)
51*4882a593Smuzhiyun #define ADC_V2_CON2(x)		((x) + 0x04)
52*4882a593Smuzhiyun #define ADC_V2_STAT(x)		((x) + 0x08)
53*4882a593Smuzhiyun #define ADC_V2_INT_EN(x)	((x) + 0x10)
54*4882a593Smuzhiyun #define ADC_V2_INT_ST(x)	((x) + 0x14)
55*4882a593Smuzhiyun #define ADC_V2_VER(x)		((x) + 0x20)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Bit definitions for ADC_V1 */
58*4882a593Smuzhiyun #define ADC_V1_CON_RES		(1u << 16)
59*4882a593Smuzhiyun #define ADC_V1_CON_PRSCEN	(1u << 14)
60*4882a593Smuzhiyun #define ADC_V1_CON_PRSCLV(x)	(((x) & 0xFF) << 6)
61*4882a593Smuzhiyun #define ADC_V1_CON_STANDBY	(1u << 2)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Bit definitions for S3C2410 ADC */
64*4882a593Smuzhiyun #define ADC_S3C2410_CON_SELMUX(x) (((x) & 7) << 3)
65*4882a593Smuzhiyun #define ADC_S3C2410_DATX_MASK	0x3FF
66*4882a593Smuzhiyun #define ADC_S3C2416_CON_RES_SEL	(1u << 3)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* touch screen always uses channel 0 */
69*4882a593Smuzhiyun #define ADC_S3C2410_MUX_TS	0
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* ADCTSC Register Bits */
72*4882a593Smuzhiyun #define ADC_S3C2443_TSC_UD_SEN		(1u << 8)
73*4882a593Smuzhiyun #define ADC_S3C2410_TSC_YM_SEN		(1u << 7)
74*4882a593Smuzhiyun #define ADC_S3C2410_TSC_YP_SEN		(1u << 6)
75*4882a593Smuzhiyun #define ADC_S3C2410_TSC_XM_SEN		(1u << 5)
76*4882a593Smuzhiyun #define ADC_S3C2410_TSC_XP_SEN		(1u << 4)
77*4882a593Smuzhiyun #define ADC_S3C2410_TSC_PULL_UP_DISABLE	(1u << 3)
78*4882a593Smuzhiyun #define ADC_S3C2410_TSC_AUTO_PST	(1u << 2)
79*4882a593Smuzhiyun #define ADC_S3C2410_TSC_XY_PST(x)	(((x) & 0x3) << 0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define ADC_TSC_WAIT4INT (ADC_S3C2410_TSC_YM_SEN | \
82*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_YP_SEN | \
83*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_XP_SEN | \
84*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_XY_PST(3))
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define ADC_TSC_AUTOPST	(ADC_S3C2410_TSC_YM_SEN | \
87*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_YP_SEN | \
88*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_XP_SEN | \
89*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_AUTO_PST | \
90*4882a593Smuzhiyun 			 ADC_S3C2410_TSC_XY_PST(0))
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Bit definitions for ADC_V2 */
93*4882a593Smuzhiyun #define ADC_V2_CON1_SOFT_RESET	(1u << 2)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define ADC_V2_CON2_OSEL	(1u << 10)
96*4882a593Smuzhiyun #define ADC_V2_CON2_ESEL	(1u << 9)
97*4882a593Smuzhiyun #define ADC_V2_CON2_HIGHF	(1u << 8)
98*4882a593Smuzhiyun #define ADC_V2_CON2_C_TIME(x)	(((x) & 7) << 4)
99*4882a593Smuzhiyun #define ADC_V2_CON2_ACH_SEL(x)	(((x) & 0xF) << 0)
100*4882a593Smuzhiyun #define ADC_V2_CON2_ACH_MASK	0xF
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define MAX_ADC_V2_CHANNELS		10
103*4882a593Smuzhiyun #define MAX_ADC_V1_CHANNELS		8
104*4882a593Smuzhiyun #define MAX_EXYNOS3250_ADC_CHANNELS	2
105*4882a593Smuzhiyun #define MAX_EXYNOS4212_ADC_CHANNELS	4
106*4882a593Smuzhiyun #define MAX_S5PV210_ADC_CHANNELS	10
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Bit definitions common for ADC_V1 and ADC_V2 */
109*4882a593Smuzhiyun #define ADC_CON_EN_START	(1u << 0)
110*4882a593Smuzhiyun #define ADC_CON_EN_START_MASK	(0x3 << 0)
111*4882a593Smuzhiyun #define ADC_DATX_PRESSED	(1u << 15)
112*4882a593Smuzhiyun #define ADC_DATX_MASK		0xFFF
113*4882a593Smuzhiyun #define ADC_DATY_MASK		0xFFF
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define EXYNOS_ADC_TIMEOUT	(msecs_to_jiffies(100))
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define EXYNOS_ADCV1_PHY_OFFSET	0x0718
118*4882a593Smuzhiyun #define EXYNOS_ADCV2_PHY_OFFSET	0x0720
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct exynos_adc {
121*4882a593Smuzhiyun 	struct exynos_adc_data	*data;
122*4882a593Smuzhiyun 	struct device		*dev;
123*4882a593Smuzhiyun 	struct input_dev	*input;
124*4882a593Smuzhiyun 	void __iomem		*regs;
125*4882a593Smuzhiyun 	struct regmap		*pmu_map;
126*4882a593Smuzhiyun 	struct clk		*clk;
127*4882a593Smuzhiyun 	struct clk		*sclk;
128*4882a593Smuzhiyun 	unsigned int		irq;
129*4882a593Smuzhiyun 	unsigned int		tsirq;
130*4882a593Smuzhiyun 	unsigned int		delay;
131*4882a593Smuzhiyun 	struct regulator	*vdd;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	struct completion	completion;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	u32			value;
136*4882a593Smuzhiyun 	unsigned int            version;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	bool			read_ts;
139*4882a593Smuzhiyun 	u32			ts_x;
140*4882a593Smuzhiyun 	u32			ts_y;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * Lock to protect from potential concurrent access to the
144*4882a593Smuzhiyun 	 * completion callback during a manual conversion. For this driver
145*4882a593Smuzhiyun 	 * a wait-callback is used to wait for the conversion result,
146*4882a593Smuzhiyun 	 * so in the meantime no other read request (or conversion start)
147*4882a593Smuzhiyun 	 * must be performed, otherwise it would interfere with the
148*4882a593Smuzhiyun 	 * current conversion result.
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	struct mutex		lock;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun struct exynos_adc_data {
154*4882a593Smuzhiyun 	int num_channels;
155*4882a593Smuzhiyun 	bool needs_sclk;
156*4882a593Smuzhiyun 	bool needs_adc_phy;
157*4882a593Smuzhiyun 	int phy_offset;
158*4882a593Smuzhiyun 	u32 mask;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	void (*init_hw)(struct exynos_adc *info);
161*4882a593Smuzhiyun 	void (*exit_hw)(struct exynos_adc *info);
162*4882a593Smuzhiyun 	void (*clear_irq)(struct exynos_adc *info);
163*4882a593Smuzhiyun 	void (*start_conv)(struct exynos_adc *info, unsigned long addr);
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
exynos_adc_unprepare_clk(struct exynos_adc * info)166*4882a593Smuzhiyun static void exynos_adc_unprepare_clk(struct exynos_adc *info)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	if (info->data->needs_sclk)
169*4882a593Smuzhiyun 		clk_unprepare(info->sclk);
170*4882a593Smuzhiyun 	clk_unprepare(info->clk);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
exynos_adc_prepare_clk(struct exynos_adc * info)173*4882a593Smuzhiyun static int exynos_adc_prepare_clk(struct exynos_adc *info)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = clk_prepare(info->clk);
178*4882a593Smuzhiyun 	if (ret) {
179*4882a593Smuzhiyun 		dev_err(info->dev, "failed preparing adc clock: %d\n", ret);
180*4882a593Smuzhiyun 		return ret;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (info->data->needs_sclk) {
184*4882a593Smuzhiyun 		ret = clk_prepare(info->sclk);
185*4882a593Smuzhiyun 		if (ret) {
186*4882a593Smuzhiyun 			clk_unprepare(info->clk);
187*4882a593Smuzhiyun 			dev_err(info->dev,
188*4882a593Smuzhiyun 				"failed preparing sclk_adc clock: %d\n", ret);
189*4882a593Smuzhiyun 			return ret;
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
exynos_adc_disable_clk(struct exynos_adc * info)196*4882a593Smuzhiyun static void exynos_adc_disable_clk(struct exynos_adc *info)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	if (info->data->needs_sclk)
199*4882a593Smuzhiyun 		clk_disable(info->sclk);
200*4882a593Smuzhiyun 	clk_disable(info->clk);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
exynos_adc_enable_clk(struct exynos_adc * info)203*4882a593Smuzhiyun static int exynos_adc_enable_clk(struct exynos_adc *info)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	int ret;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	ret = clk_enable(info->clk);
208*4882a593Smuzhiyun 	if (ret) {
209*4882a593Smuzhiyun 		dev_err(info->dev, "failed enabling adc clock: %d\n", ret);
210*4882a593Smuzhiyun 		return ret;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (info->data->needs_sclk) {
214*4882a593Smuzhiyun 		ret = clk_enable(info->sclk);
215*4882a593Smuzhiyun 		if (ret) {
216*4882a593Smuzhiyun 			clk_disable(info->clk);
217*4882a593Smuzhiyun 			dev_err(info->dev,
218*4882a593Smuzhiyun 				"failed enabling sclk_adc clock: %d\n", ret);
219*4882a593Smuzhiyun 			return ret;
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
exynos_adc_v1_init_hw(struct exynos_adc * info)226*4882a593Smuzhiyun static void exynos_adc_v1_init_hw(struct exynos_adc *info)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u32 con1;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (info->data->needs_adc_phy)
231*4882a593Smuzhiyun 		regmap_write(info->pmu_map, info->data->phy_offset, 1);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* set default prescaler values and Enable prescaler */
234*4882a593Smuzhiyun 	con1 =  ADC_V1_CON_PRSCLV(49) | ADC_V1_CON_PRSCEN;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Enable 12-bit ADC resolution */
237*4882a593Smuzhiyun 	con1 |= ADC_V1_CON_RES;
238*4882a593Smuzhiyun 	writel(con1, ADC_V1_CON(info->regs));
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* set touchscreen delay */
241*4882a593Smuzhiyun 	writel(info->delay, ADC_V1_DLY(info->regs));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
exynos_adc_v1_exit_hw(struct exynos_adc * info)244*4882a593Smuzhiyun static void exynos_adc_v1_exit_hw(struct exynos_adc *info)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	u32 con;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (info->data->needs_adc_phy)
249*4882a593Smuzhiyun 		regmap_write(info->pmu_map, info->data->phy_offset, 0);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	con = readl(ADC_V1_CON(info->regs));
252*4882a593Smuzhiyun 	con |= ADC_V1_CON_STANDBY;
253*4882a593Smuzhiyun 	writel(con, ADC_V1_CON(info->regs));
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
exynos_adc_v1_clear_irq(struct exynos_adc * info)256*4882a593Smuzhiyun static void exynos_adc_v1_clear_irq(struct exynos_adc *info)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	writel(1, ADC_V1_INTCLR(info->regs));
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
exynos_adc_v1_start_conv(struct exynos_adc * info,unsigned long addr)261*4882a593Smuzhiyun static void exynos_adc_v1_start_conv(struct exynos_adc *info,
262*4882a593Smuzhiyun 				     unsigned long addr)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	u32 con1;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	writel(addr, ADC_V1_MUX(info->regs));
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	con1 = readl(ADC_V1_CON(info->regs));
269*4882a593Smuzhiyun 	writel(con1 | ADC_CON_EN_START, ADC_V1_CON(info->regs));
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Exynos4212 and 4412 is like ADCv1 but with four channels only */
273*4882a593Smuzhiyun static const struct exynos_adc_data exynos4212_adc_data = {
274*4882a593Smuzhiyun 	.num_channels	= MAX_EXYNOS4212_ADC_CHANNELS,
275*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK,	/* 12 bit ADC resolution */
276*4882a593Smuzhiyun 	.needs_adc_phy	= true,
277*4882a593Smuzhiyun 	.phy_offset	= EXYNOS_ADCV1_PHY_OFFSET,
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
280*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
281*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v1_clear_irq,
282*4882a593Smuzhiyun 	.start_conv	= exynos_adc_v1_start_conv,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static const struct exynos_adc_data exynos_adc_v1_data = {
286*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V1_CHANNELS,
287*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK,	/* 12 bit ADC resolution */
288*4882a593Smuzhiyun 	.needs_adc_phy	= true,
289*4882a593Smuzhiyun 	.phy_offset	= EXYNOS_ADCV1_PHY_OFFSET,
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
292*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
293*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v1_clear_irq,
294*4882a593Smuzhiyun 	.start_conv	= exynos_adc_v1_start_conv,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const struct exynos_adc_data exynos_adc_s5pv210_data = {
298*4882a593Smuzhiyun 	.num_channels	= MAX_S5PV210_ADC_CHANNELS,
299*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK,	/* 12 bit ADC resolution */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
302*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
303*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v1_clear_irq,
304*4882a593Smuzhiyun 	.start_conv	= exynos_adc_v1_start_conv,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
exynos_adc_s3c2416_start_conv(struct exynos_adc * info,unsigned long addr)307*4882a593Smuzhiyun static void exynos_adc_s3c2416_start_conv(struct exynos_adc *info,
308*4882a593Smuzhiyun 					  unsigned long addr)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	u32 con1;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Enable 12 bit ADC resolution */
313*4882a593Smuzhiyun 	con1 = readl(ADC_V1_CON(info->regs));
314*4882a593Smuzhiyun 	con1 |= ADC_S3C2416_CON_RES_SEL;
315*4882a593Smuzhiyun 	writel(con1, ADC_V1_CON(info->regs));
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Select channel for S3C2416 */
318*4882a593Smuzhiyun 	writel(addr, ADC_S3C2410_MUX(info->regs));
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	con1 = readl(ADC_V1_CON(info->regs));
321*4882a593Smuzhiyun 	writel(con1 | ADC_CON_EN_START, ADC_V1_CON(info->regs));
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static struct exynos_adc_data const exynos_adc_s3c2416_data = {
325*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V1_CHANNELS,
326*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK,	/* 12 bit ADC resolution */
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
329*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
330*4882a593Smuzhiyun 	.start_conv	= exynos_adc_s3c2416_start_conv,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
exynos_adc_s3c2443_start_conv(struct exynos_adc * info,unsigned long addr)333*4882a593Smuzhiyun static void exynos_adc_s3c2443_start_conv(struct exynos_adc *info,
334*4882a593Smuzhiyun 					  unsigned long addr)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	u32 con1;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* Select channel for S3C2433 */
339*4882a593Smuzhiyun 	writel(addr, ADC_S3C2410_MUX(info->regs));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	con1 = readl(ADC_V1_CON(info->regs));
342*4882a593Smuzhiyun 	writel(con1 | ADC_CON_EN_START, ADC_V1_CON(info->regs));
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static struct exynos_adc_data const exynos_adc_s3c2443_data = {
346*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V1_CHANNELS,
347*4882a593Smuzhiyun 	.mask		= ADC_S3C2410_DATX_MASK, /* 10 bit ADC resolution */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
350*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
351*4882a593Smuzhiyun 	.start_conv	= exynos_adc_s3c2443_start_conv,
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
exynos_adc_s3c64xx_start_conv(struct exynos_adc * info,unsigned long addr)354*4882a593Smuzhiyun static void exynos_adc_s3c64xx_start_conv(struct exynos_adc *info,
355*4882a593Smuzhiyun 					  unsigned long addr)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	u32 con1;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	con1 = readl(ADC_V1_CON(info->regs));
360*4882a593Smuzhiyun 	con1 &= ~ADC_S3C2410_CON_SELMUX(0x7);
361*4882a593Smuzhiyun 	con1 |= ADC_S3C2410_CON_SELMUX(addr);
362*4882a593Smuzhiyun 	writel(con1 | ADC_CON_EN_START, ADC_V1_CON(info->regs));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct exynos_adc_data const exynos_adc_s3c24xx_data = {
366*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V1_CHANNELS,
367*4882a593Smuzhiyun 	.mask		= ADC_S3C2410_DATX_MASK, /* 10 bit ADC resolution */
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
370*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
371*4882a593Smuzhiyun 	.start_conv	= exynos_adc_s3c64xx_start_conv,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static struct exynos_adc_data const exynos_adc_s3c64xx_data = {
375*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V1_CHANNELS,
376*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK,	/* 12 bit ADC resolution */
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v1_init_hw,
379*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v1_exit_hw,
380*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v1_clear_irq,
381*4882a593Smuzhiyun 	.start_conv	= exynos_adc_s3c64xx_start_conv,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
exynos_adc_v2_init_hw(struct exynos_adc * info)384*4882a593Smuzhiyun static void exynos_adc_v2_init_hw(struct exynos_adc *info)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	u32 con1, con2;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (info->data->needs_adc_phy)
389*4882a593Smuzhiyun 		regmap_write(info->pmu_map, info->data->phy_offset, 1);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	con1 = ADC_V2_CON1_SOFT_RESET;
392*4882a593Smuzhiyun 	writel(con1, ADC_V2_CON1(info->regs));
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	con2 = ADC_V2_CON2_OSEL | ADC_V2_CON2_ESEL |
395*4882a593Smuzhiyun 		ADC_V2_CON2_HIGHF | ADC_V2_CON2_C_TIME(0);
396*4882a593Smuzhiyun 	writel(con2, ADC_V2_CON2(info->regs));
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* Enable interrupts */
399*4882a593Smuzhiyun 	writel(1, ADC_V2_INT_EN(info->regs));
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
exynos_adc_v2_exit_hw(struct exynos_adc * info)402*4882a593Smuzhiyun static void exynos_adc_v2_exit_hw(struct exynos_adc *info)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	u32 con;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (info->data->needs_adc_phy)
407*4882a593Smuzhiyun 		regmap_write(info->pmu_map, info->data->phy_offset, 0);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	con = readl(ADC_V2_CON1(info->regs));
410*4882a593Smuzhiyun 	con &= ~ADC_CON_EN_START;
411*4882a593Smuzhiyun 	writel(con, ADC_V2_CON1(info->regs));
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
exynos_adc_v2_clear_irq(struct exynos_adc * info)414*4882a593Smuzhiyun static void exynos_adc_v2_clear_irq(struct exynos_adc *info)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	writel(1, ADC_V2_INT_ST(info->regs));
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
exynos_adc_v2_start_conv(struct exynos_adc * info,unsigned long addr)419*4882a593Smuzhiyun static void exynos_adc_v2_start_conv(struct exynos_adc *info,
420*4882a593Smuzhiyun 				     unsigned long addr)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	u32 con1, con2;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	con2 = readl(ADC_V2_CON2(info->regs));
425*4882a593Smuzhiyun 	con2 &= ~ADC_V2_CON2_ACH_MASK;
426*4882a593Smuzhiyun 	con2 |= ADC_V2_CON2_ACH_SEL(addr);
427*4882a593Smuzhiyun 	writel(con2, ADC_V2_CON2(info->regs));
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	con1 = readl(ADC_V2_CON1(info->regs));
430*4882a593Smuzhiyun 	writel(con1 | ADC_CON_EN_START, ADC_V2_CON1(info->regs));
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct exynos_adc_data exynos_adc_v2_data = {
434*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V2_CHANNELS,
435*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK, /* 12 bit ADC resolution */
436*4882a593Smuzhiyun 	.needs_adc_phy	= true,
437*4882a593Smuzhiyun 	.phy_offset	= EXYNOS_ADCV2_PHY_OFFSET,
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v2_init_hw,
440*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v2_exit_hw,
441*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v2_clear_irq,
442*4882a593Smuzhiyun 	.start_conv	= exynos_adc_v2_start_conv,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun static const struct exynos_adc_data exynos3250_adc_data = {
446*4882a593Smuzhiyun 	.num_channels	= MAX_EXYNOS3250_ADC_CHANNELS,
447*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK, /* 12 bit ADC resolution */
448*4882a593Smuzhiyun 	.needs_sclk	= true,
449*4882a593Smuzhiyun 	.needs_adc_phy	= true,
450*4882a593Smuzhiyun 	.phy_offset	= EXYNOS_ADCV1_PHY_OFFSET,
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	.init_hw	= exynos_adc_v2_init_hw,
453*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v2_exit_hw,
454*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v2_clear_irq,
455*4882a593Smuzhiyun 	.start_conv	= exynos_adc_v2_start_conv,
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
exynos_adc_exynos7_init_hw(struct exynos_adc * info)458*4882a593Smuzhiyun static void exynos_adc_exynos7_init_hw(struct exynos_adc *info)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	u32 con1, con2;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	con1 = ADC_V2_CON1_SOFT_RESET;
463*4882a593Smuzhiyun 	writel(con1, ADC_V2_CON1(info->regs));
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	con2 = readl(ADC_V2_CON2(info->regs));
466*4882a593Smuzhiyun 	con2 &= ~ADC_V2_CON2_C_TIME(7);
467*4882a593Smuzhiyun 	con2 |= ADC_V2_CON2_C_TIME(0);
468*4882a593Smuzhiyun 	writel(con2, ADC_V2_CON2(info->regs));
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* Enable interrupts */
471*4882a593Smuzhiyun 	writel(1, ADC_V2_INT_EN(info->regs));
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static const struct exynos_adc_data exynos7_adc_data = {
475*4882a593Smuzhiyun 	.num_channels	= MAX_ADC_V1_CHANNELS,
476*4882a593Smuzhiyun 	.mask		= ADC_DATX_MASK, /* 12 bit ADC resolution */
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	.init_hw	= exynos_adc_exynos7_init_hw,
479*4882a593Smuzhiyun 	.exit_hw	= exynos_adc_v2_exit_hw,
480*4882a593Smuzhiyun 	.clear_irq	= exynos_adc_v2_clear_irq,
481*4882a593Smuzhiyun 	.start_conv	= exynos_adc_v2_start_conv,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static const struct of_device_id exynos_adc_match[] = {
485*4882a593Smuzhiyun 	{
486*4882a593Smuzhiyun 		.compatible = "samsung,s3c2410-adc",
487*4882a593Smuzhiyun 		.data = &exynos_adc_s3c24xx_data,
488*4882a593Smuzhiyun 	}, {
489*4882a593Smuzhiyun 		.compatible = "samsung,s3c2416-adc",
490*4882a593Smuzhiyun 		.data = &exynos_adc_s3c2416_data,
491*4882a593Smuzhiyun 	}, {
492*4882a593Smuzhiyun 		.compatible = "samsung,s3c2440-adc",
493*4882a593Smuzhiyun 		.data = &exynos_adc_s3c24xx_data,
494*4882a593Smuzhiyun 	}, {
495*4882a593Smuzhiyun 		.compatible = "samsung,s3c2443-adc",
496*4882a593Smuzhiyun 		.data = &exynos_adc_s3c2443_data,
497*4882a593Smuzhiyun 	}, {
498*4882a593Smuzhiyun 		.compatible = "samsung,s3c6410-adc",
499*4882a593Smuzhiyun 		.data = &exynos_adc_s3c64xx_data,
500*4882a593Smuzhiyun 	}, {
501*4882a593Smuzhiyun 		.compatible = "samsung,s5pv210-adc",
502*4882a593Smuzhiyun 		.data = &exynos_adc_s5pv210_data,
503*4882a593Smuzhiyun 	}, {
504*4882a593Smuzhiyun 		.compatible = "samsung,exynos4212-adc",
505*4882a593Smuzhiyun 		.data = &exynos4212_adc_data,
506*4882a593Smuzhiyun 	}, {
507*4882a593Smuzhiyun 		.compatible = "samsung,exynos-adc-v1",
508*4882a593Smuzhiyun 		.data = &exynos_adc_v1_data,
509*4882a593Smuzhiyun 	}, {
510*4882a593Smuzhiyun 		.compatible = "samsung,exynos-adc-v2",
511*4882a593Smuzhiyun 		.data = &exynos_adc_v2_data,
512*4882a593Smuzhiyun 	}, {
513*4882a593Smuzhiyun 		.compatible = "samsung,exynos3250-adc",
514*4882a593Smuzhiyun 		.data = &exynos3250_adc_data,
515*4882a593Smuzhiyun 	}, {
516*4882a593Smuzhiyun 		.compatible = "samsung,exynos7-adc",
517*4882a593Smuzhiyun 		.data = &exynos7_adc_data,
518*4882a593Smuzhiyun 	},
519*4882a593Smuzhiyun 	{},
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_adc_match);
522*4882a593Smuzhiyun 
exynos_adc_get_data(struct platform_device * pdev)523*4882a593Smuzhiyun static struct exynos_adc_data *exynos_adc_get_data(struct platform_device *pdev)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	const struct of_device_id *match;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	match = of_match_node(exynos_adc_match, pdev->dev.of_node);
528*4882a593Smuzhiyun 	return (struct exynos_adc_data *)match->data;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
exynos_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)531*4882a593Smuzhiyun static int exynos_read_raw(struct iio_dev *indio_dev,
532*4882a593Smuzhiyun 				struct iio_chan_spec const *chan,
533*4882a593Smuzhiyun 				int *val,
534*4882a593Smuzhiyun 				int *val2,
535*4882a593Smuzhiyun 				long mask)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct exynos_adc *info = iio_priv(indio_dev);
538*4882a593Smuzhiyun 	unsigned long timeout;
539*4882a593Smuzhiyun 	int ret;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (mask == IIO_CHAN_INFO_SCALE) {
542*4882a593Smuzhiyun 		ret = regulator_get_voltage(info->vdd);
543*4882a593Smuzhiyun 		if (ret < 0)
544*4882a593Smuzhiyun 			return ret;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		/* Regulator voltage is in uV, but need mV */
547*4882a593Smuzhiyun 		*val = ret / 1000;
548*4882a593Smuzhiyun 		*val2 = info->data->mask;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL;
551*4882a593Smuzhiyun 	} else if (mask != IIO_CHAN_INFO_RAW) {
552*4882a593Smuzhiyun 		return -EINVAL;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	mutex_lock(&info->lock);
556*4882a593Smuzhiyun 	reinit_completion(&info->completion);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Select the channel to be used and Trigger conversion */
559*4882a593Smuzhiyun 	if (info->data->start_conv)
560*4882a593Smuzhiyun 		info->data->start_conv(info, chan->address);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	timeout = wait_for_completion_timeout(&info->completion,
563*4882a593Smuzhiyun 					      EXYNOS_ADC_TIMEOUT);
564*4882a593Smuzhiyun 	if (timeout == 0) {
565*4882a593Smuzhiyun 		dev_warn(&indio_dev->dev, "Conversion timed out! Resetting\n");
566*4882a593Smuzhiyun 		if (info->data->init_hw)
567*4882a593Smuzhiyun 			info->data->init_hw(info);
568*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
569*4882a593Smuzhiyun 	} else {
570*4882a593Smuzhiyun 		*val = info->value;
571*4882a593Smuzhiyun 		*val2 = 0;
572*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	mutex_unlock(&info->lock);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
exynos_read_s3c64xx_ts(struct iio_dev * indio_dev,int * x,int * y)580*4882a593Smuzhiyun static int exynos_read_s3c64xx_ts(struct iio_dev *indio_dev, int *x, int *y)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	struct exynos_adc *info = iio_priv(indio_dev);
583*4882a593Smuzhiyun 	unsigned long timeout;
584*4882a593Smuzhiyun 	int ret;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	mutex_lock(&info->lock);
587*4882a593Smuzhiyun 	info->read_ts = true;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	reinit_completion(&info->completion);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	writel(ADC_S3C2410_TSC_PULL_UP_DISABLE | ADC_TSC_AUTOPST,
592*4882a593Smuzhiyun 	       ADC_V1_TSC(info->regs));
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* Select the ts channel to be used and Trigger conversion */
595*4882a593Smuzhiyun 	info->data->start_conv(info, ADC_S3C2410_MUX_TS);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	timeout = wait_for_completion_timeout(&info->completion,
598*4882a593Smuzhiyun 					      EXYNOS_ADC_TIMEOUT);
599*4882a593Smuzhiyun 	if (timeout == 0) {
600*4882a593Smuzhiyun 		dev_warn(&indio_dev->dev, "Conversion timed out! Resetting\n");
601*4882a593Smuzhiyun 		if (info->data->init_hw)
602*4882a593Smuzhiyun 			info->data->init_hw(info);
603*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
604*4882a593Smuzhiyun 	} else {
605*4882a593Smuzhiyun 		*x = info->ts_x;
606*4882a593Smuzhiyun 		*y = info->ts_y;
607*4882a593Smuzhiyun 		ret = 0;
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	info->read_ts = false;
611*4882a593Smuzhiyun 	mutex_unlock(&info->lock);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return ret;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
exynos_adc_isr(int irq,void * dev_id)616*4882a593Smuzhiyun static irqreturn_t exynos_adc_isr(int irq, void *dev_id)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	struct exynos_adc *info = dev_id;
619*4882a593Smuzhiyun 	u32 mask = info->data->mask;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* Read value */
622*4882a593Smuzhiyun 	if (info->read_ts) {
623*4882a593Smuzhiyun 		info->ts_x = readl(ADC_V1_DATX(info->regs));
624*4882a593Smuzhiyun 		info->ts_y = readl(ADC_V1_DATY(info->regs));
625*4882a593Smuzhiyun 		writel(ADC_TSC_WAIT4INT | ADC_S3C2443_TSC_UD_SEN, ADC_V1_TSC(info->regs));
626*4882a593Smuzhiyun 	} else {
627*4882a593Smuzhiyun 		info->value = readl(ADC_V1_DATX(info->regs)) & mask;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* clear irq */
631*4882a593Smuzhiyun 	if (info->data->clear_irq)
632*4882a593Smuzhiyun 		info->data->clear_irq(info);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	complete(&info->completion);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return IRQ_HANDLED;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun  * Here we (ab)use a threaded interrupt handler to stay running
641*4882a593Smuzhiyun  * for as long as the touchscreen remains pressed, we report
642*4882a593Smuzhiyun  * a new event with the latest data and then sleep until the
643*4882a593Smuzhiyun  * next timer tick. This mirrors the behavior of the old
644*4882a593Smuzhiyun  * driver, with much less code.
645*4882a593Smuzhiyun  */
exynos_ts_isr(int irq,void * dev_id)646*4882a593Smuzhiyun static irqreturn_t exynos_ts_isr(int irq, void *dev_id)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct exynos_adc *info = dev_id;
649*4882a593Smuzhiyun 	struct iio_dev *dev = dev_get_drvdata(info->dev);
650*4882a593Smuzhiyun 	u32 x, y;
651*4882a593Smuzhiyun 	bool pressed;
652*4882a593Smuzhiyun 	int ret;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	while (info->input->users) {
655*4882a593Smuzhiyun 		ret = exynos_read_s3c64xx_ts(dev, &x, &y);
656*4882a593Smuzhiyun 		if (ret == -ETIMEDOUT)
657*4882a593Smuzhiyun 			break;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		pressed = x & y & ADC_DATX_PRESSED;
660*4882a593Smuzhiyun 		if (!pressed) {
661*4882a593Smuzhiyun 			input_report_key(info->input, BTN_TOUCH, 0);
662*4882a593Smuzhiyun 			input_sync(info->input);
663*4882a593Smuzhiyun 			break;
664*4882a593Smuzhiyun 		}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		input_report_abs(info->input, ABS_X, x & ADC_DATX_MASK);
667*4882a593Smuzhiyun 		input_report_abs(info->input, ABS_Y, y & ADC_DATY_MASK);
668*4882a593Smuzhiyun 		input_report_key(info->input, BTN_TOUCH, 1);
669*4882a593Smuzhiyun 		input_sync(info->input);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		usleep_range(1000, 1100);
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	writel(0, ADC_V1_CLRINTPNDNUP(info->regs));
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	return IRQ_HANDLED;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
exynos_adc_reg_access(struct iio_dev * indio_dev,unsigned reg,unsigned writeval,unsigned * readval)679*4882a593Smuzhiyun static int exynos_adc_reg_access(struct iio_dev *indio_dev,
680*4882a593Smuzhiyun 			      unsigned reg, unsigned writeval,
681*4882a593Smuzhiyun 			      unsigned *readval)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct exynos_adc *info = iio_priv(indio_dev);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (readval == NULL)
686*4882a593Smuzhiyun 		return -EINVAL;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	*readval = readl(info->regs + reg);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const struct iio_info exynos_adc_iio_info = {
694*4882a593Smuzhiyun 	.read_raw = &exynos_read_raw,
695*4882a593Smuzhiyun 	.debugfs_reg_access = &exynos_adc_reg_access,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun #define ADC_CHANNEL(_index, _id) {			\
699*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,				\
700*4882a593Smuzhiyun 	.indexed = 1,					\
701*4882a593Smuzhiyun 	.channel = _index,				\
702*4882a593Smuzhiyun 	.address = _index,				\
703*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),	\
704*4882a593Smuzhiyun 	.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SCALE),	\
705*4882a593Smuzhiyun 	.datasheet_name = _id,				\
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static const struct iio_chan_spec exynos_adc_iio_channels[] = {
709*4882a593Smuzhiyun 	ADC_CHANNEL(0, "adc0"),
710*4882a593Smuzhiyun 	ADC_CHANNEL(1, "adc1"),
711*4882a593Smuzhiyun 	ADC_CHANNEL(2, "adc2"),
712*4882a593Smuzhiyun 	ADC_CHANNEL(3, "adc3"),
713*4882a593Smuzhiyun 	ADC_CHANNEL(4, "adc4"),
714*4882a593Smuzhiyun 	ADC_CHANNEL(5, "adc5"),
715*4882a593Smuzhiyun 	ADC_CHANNEL(6, "adc6"),
716*4882a593Smuzhiyun 	ADC_CHANNEL(7, "adc7"),
717*4882a593Smuzhiyun 	ADC_CHANNEL(8, "adc8"),
718*4882a593Smuzhiyun 	ADC_CHANNEL(9, "adc9"),
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun 
exynos_adc_remove_devices(struct device * dev,void * c)721*4882a593Smuzhiyun static int exynos_adc_remove_devices(struct device *dev, void *c)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	platform_device_unregister(pdev);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
exynos_adc_ts_open(struct input_dev * dev)730*4882a593Smuzhiyun static int exynos_adc_ts_open(struct input_dev *dev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct exynos_adc *info = input_get_drvdata(dev);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	enable_irq(info->tsirq);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
exynos_adc_ts_close(struct input_dev * dev)739*4882a593Smuzhiyun static void exynos_adc_ts_close(struct input_dev *dev)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct exynos_adc *info = input_get_drvdata(dev);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	disable_irq(info->tsirq);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
exynos_adc_ts_init(struct exynos_adc * info)746*4882a593Smuzhiyun static int exynos_adc_ts_init(struct exynos_adc *info)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	int ret;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (info->tsirq <= 0)
751*4882a593Smuzhiyun 		return -ENODEV;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	info->input = input_allocate_device();
754*4882a593Smuzhiyun 	if (!info->input)
755*4882a593Smuzhiyun 		return -ENOMEM;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	info->input->evbit[0] = BIT_MASK(EV_KEY) | BIT_MASK(EV_ABS);
758*4882a593Smuzhiyun 	info->input->keybit[BIT_WORD(BTN_TOUCH)] = BIT_MASK(BTN_TOUCH);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	input_set_abs_params(info->input, ABS_X, 0, 0x3FF, 0, 0);
761*4882a593Smuzhiyun 	input_set_abs_params(info->input, ABS_Y, 0, 0x3FF, 0, 0);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	info->input->name = "S3C24xx TouchScreen";
764*4882a593Smuzhiyun 	info->input->id.bustype = BUS_HOST;
765*4882a593Smuzhiyun 	info->input->open = exynos_adc_ts_open;
766*4882a593Smuzhiyun 	info->input->close = exynos_adc_ts_close;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	input_set_drvdata(info->input, info);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	ret = input_register_device(info->input);
771*4882a593Smuzhiyun 	if (ret) {
772*4882a593Smuzhiyun 		input_free_device(info->input);
773*4882a593Smuzhiyun 		return ret;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	disable_irq(info->tsirq);
777*4882a593Smuzhiyun 	ret = request_threaded_irq(info->tsirq, NULL, exynos_ts_isr,
778*4882a593Smuzhiyun 				   IRQF_ONESHOT, "touchscreen", info);
779*4882a593Smuzhiyun 	if (ret)
780*4882a593Smuzhiyun 		input_unregister_device(info->input);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return ret;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
exynos_adc_probe(struct platform_device * pdev)785*4882a593Smuzhiyun static int exynos_adc_probe(struct platform_device *pdev)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	struct exynos_adc *info = NULL;
788*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
789*4882a593Smuzhiyun 	struct s3c2410_ts_mach_info *pdata = dev_get_platdata(&pdev->dev);
790*4882a593Smuzhiyun 	struct iio_dev *indio_dev = NULL;
791*4882a593Smuzhiyun 	bool has_ts = false;
792*4882a593Smuzhiyun 	int ret = -ENODEV;
793*4882a593Smuzhiyun 	int irq;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(struct exynos_adc));
796*4882a593Smuzhiyun 	if (!indio_dev) {
797*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed allocating iio device\n");
798*4882a593Smuzhiyun 		return -ENOMEM;
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	info = iio_priv(indio_dev);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	info->data = exynos_adc_get_data(pdev);
804*4882a593Smuzhiyun 	if (!info->data) {
805*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed getting exynos_adc_data\n");
806*4882a593Smuzhiyun 		return -EINVAL;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	info->regs = devm_platform_ioremap_resource(pdev, 0);
810*4882a593Smuzhiyun 	if (IS_ERR(info->regs))
811*4882a593Smuzhiyun 		return PTR_ERR(info->regs);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if (info->data->needs_adc_phy) {
815*4882a593Smuzhiyun 		info->pmu_map = syscon_regmap_lookup_by_phandle(
816*4882a593Smuzhiyun 					pdev->dev.of_node,
817*4882a593Smuzhiyun 					"samsung,syscon-phandle");
818*4882a593Smuzhiyun 		if (IS_ERR(info->pmu_map)) {
819*4882a593Smuzhiyun 			dev_err(&pdev->dev, "syscon regmap lookup failed.\n");
820*4882a593Smuzhiyun 			return PTR_ERR(info->pmu_map);
821*4882a593Smuzhiyun 		}
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
825*4882a593Smuzhiyun 	if (irq < 0)
826*4882a593Smuzhiyun 		return irq;
827*4882a593Smuzhiyun 	info->irq = irq;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 1);
830*4882a593Smuzhiyun 	if (irq == -EPROBE_DEFER)
831*4882a593Smuzhiyun 		return irq;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	info->tsirq = irq;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	info->dev = &pdev->dev;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	init_completion(&info->completion);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	info->clk = devm_clk_get(&pdev->dev, "adc");
840*4882a593Smuzhiyun 	if (IS_ERR(info->clk)) {
841*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed getting clock, err = %ld\n",
842*4882a593Smuzhiyun 							PTR_ERR(info->clk));
843*4882a593Smuzhiyun 		return PTR_ERR(info->clk);
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (info->data->needs_sclk) {
847*4882a593Smuzhiyun 		info->sclk = devm_clk_get(&pdev->dev, "sclk");
848*4882a593Smuzhiyun 		if (IS_ERR(info->sclk)) {
849*4882a593Smuzhiyun 			dev_err(&pdev->dev,
850*4882a593Smuzhiyun 				"failed getting sclk clock, err = %ld\n",
851*4882a593Smuzhiyun 				PTR_ERR(info->sclk));
852*4882a593Smuzhiyun 			return PTR_ERR(info->sclk);
853*4882a593Smuzhiyun 		}
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	info->vdd = devm_regulator_get(&pdev->dev, "vdd");
857*4882a593Smuzhiyun 	if (IS_ERR(info->vdd))
858*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(info->vdd),
859*4882a593Smuzhiyun 				     "failed getting regulator");
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	ret = regulator_enable(info->vdd);
862*4882a593Smuzhiyun 	if (ret)
863*4882a593Smuzhiyun 		return ret;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	ret = exynos_adc_prepare_clk(info);
866*4882a593Smuzhiyun 	if (ret)
867*4882a593Smuzhiyun 		goto err_disable_reg;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	ret = exynos_adc_enable_clk(info);
870*4882a593Smuzhiyun 	if (ret)
871*4882a593Smuzhiyun 		goto err_unprepare_clk;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	platform_set_drvdata(pdev, indio_dev);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	indio_dev->name = dev_name(&pdev->dev);
876*4882a593Smuzhiyun 	indio_dev->info = &exynos_adc_iio_info;
877*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
878*4882a593Smuzhiyun 	indio_dev->channels = exynos_adc_iio_channels;
879*4882a593Smuzhiyun 	indio_dev->num_channels = info->data->num_channels;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	mutex_init(&info->lock);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	ret = request_irq(info->irq, exynos_adc_isr,
884*4882a593Smuzhiyun 					0, dev_name(&pdev->dev), info);
885*4882a593Smuzhiyun 	if (ret < 0) {
886*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed requesting irq, irq = %d\n",
887*4882a593Smuzhiyun 							info->irq);
888*4882a593Smuzhiyun 		goto err_disable_clk;
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
892*4882a593Smuzhiyun 	if (ret)
893*4882a593Smuzhiyun 		goto err_irq;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (info->data->init_hw)
896*4882a593Smuzhiyun 		info->data->init_hw(info);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* leave out any TS related code if unreachable */
899*4882a593Smuzhiyun 	if (IS_REACHABLE(CONFIG_INPUT)) {
900*4882a593Smuzhiyun 		has_ts = of_property_read_bool(pdev->dev.of_node,
901*4882a593Smuzhiyun 					       "has-touchscreen") || pdata;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (pdata)
905*4882a593Smuzhiyun 		info->delay = pdata->delay;
906*4882a593Smuzhiyun 	else
907*4882a593Smuzhiyun 		info->delay = 10000;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (has_ts)
910*4882a593Smuzhiyun 		ret = exynos_adc_ts_init(info);
911*4882a593Smuzhiyun 	if (ret)
912*4882a593Smuzhiyun 		goto err_iio;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	ret = of_platform_populate(np, exynos_adc_match, NULL, &indio_dev->dev);
915*4882a593Smuzhiyun 	if (ret < 0) {
916*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed adding child nodes\n");
917*4882a593Smuzhiyun 		goto err_of_populate;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	return 0;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun err_of_populate:
923*4882a593Smuzhiyun 	device_for_each_child(&indio_dev->dev, NULL,
924*4882a593Smuzhiyun 				exynos_adc_remove_devices);
925*4882a593Smuzhiyun 	if (has_ts) {
926*4882a593Smuzhiyun 		input_unregister_device(info->input);
927*4882a593Smuzhiyun 		free_irq(info->tsirq, info);
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun err_iio:
930*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
931*4882a593Smuzhiyun err_irq:
932*4882a593Smuzhiyun 	free_irq(info->irq, info);
933*4882a593Smuzhiyun err_disable_clk:
934*4882a593Smuzhiyun 	if (info->data->exit_hw)
935*4882a593Smuzhiyun 		info->data->exit_hw(info);
936*4882a593Smuzhiyun 	exynos_adc_disable_clk(info);
937*4882a593Smuzhiyun err_unprepare_clk:
938*4882a593Smuzhiyun 	exynos_adc_unprepare_clk(info);
939*4882a593Smuzhiyun err_disable_reg:
940*4882a593Smuzhiyun 	regulator_disable(info->vdd);
941*4882a593Smuzhiyun 	return ret;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
exynos_adc_remove(struct platform_device * pdev)944*4882a593Smuzhiyun static int exynos_adc_remove(struct platform_device *pdev)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
947*4882a593Smuzhiyun 	struct exynos_adc *info = iio_priv(indio_dev);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (IS_REACHABLE(CONFIG_INPUT) && info->input) {
950*4882a593Smuzhiyun 		free_irq(info->tsirq, info);
951*4882a593Smuzhiyun 		input_unregister_device(info->input);
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 	device_for_each_child(&indio_dev->dev, NULL,
954*4882a593Smuzhiyun 				exynos_adc_remove_devices);
955*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
956*4882a593Smuzhiyun 	free_irq(info->irq, info);
957*4882a593Smuzhiyun 	if (info->data->exit_hw)
958*4882a593Smuzhiyun 		info->data->exit_hw(info);
959*4882a593Smuzhiyun 	exynos_adc_disable_clk(info);
960*4882a593Smuzhiyun 	exynos_adc_unprepare_clk(info);
961*4882a593Smuzhiyun 	regulator_disable(info->vdd);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
exynos_adc_suspend(struct device * dev)967*4882a593Smuzhiyun static int exynos_adc_suspend(struct device *dev)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
970*4882a593Smuzhiyun 	struct exynos_adc *info = iio_priv(indio_dev);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (info->data->exit_hw)
973*4882a593Smuzhiyun 		info->data->exit_hw(info);
974*4882a593Smuzhiyun 	exynos_adc_disable_clk(info);
975*4882a593Smuzhiyun 	regulator_disable(info->vdd);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
exynos_adc_resume(struct device * dev)980*4882a593Smuzhiyun static int exynos_adc_resume(struct device *dev)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
983*4882a593Smuzhiyun 	struct exynos_adc *info = iio_priv(indio_dev);
984*4882a593Smuzhiyun 	int ret;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	ret = regulator_enable(info->vdd);
987*4882a593Smuzhiyun 	if (ret)
988*4882a593Smuzhiyun 		return ret;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	ret = exynos_adc_enable_clk(info);
991*4882a593Smuzhiyun 	if (ret)
992*4882a593Smuzhiyun 		return ret;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	if (info->data->init_hw)
995*4882a593Smuzhiyun 		info->data->init_hw(info);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun #endif
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(exynos_adc_pm_ops,
1002*4882a593Smuzhiyun 			exynos_adc_suspend,
1003*4882a593Smuzhiyun 			exynos_adc_resume);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun static struct platform_driver exynos_adc_driver = {
1006*4882a593Smuzhiyun 	.probe		= exynos_adc_probe,
1007*4882a593Smuzhiyun 	.remove		= exynos_adc_remove,
1008*4882a593Smuzhiyun 	.driver		= {
1009*4882a593Smuzhiyun 		.name	= "exynos-adc",
1010*4882a593Smuzhiyun 		.of_match_table = exynos_adc_match,
1011*4882a593Smuzhiyun 		.pm	= &exynos_adc_pm_ops,
1012*4882a593Smuzhiyun 	},
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun module_platform_driver(exynos_adc_driver);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun MODULE_AUTHOR("Naveen Krishna Chatradhi <ch.naveen@samsung.com>");
1018*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung EXYNOS5 ADC driver");
1019*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1020