xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/ep93xx_adc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for ADC module on the Cirrus Logic EP93xx series of SoCs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Alexander Sverdlin
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * The driver uses polling to get the conversion status. According to EP93xx
8*4882a593Smuzhiyun  * datasheets, reading ADCResult register starts the conversion, but user is also
9*4882a593Smuzhiyun  * responsible for ensuring that delay between adjacent conversion triggers is
10*4882a593Smuzhiyun  * long enough so that maximum allowed conversion rate is not exceeded. This
11*4882a593Smuzhiyun  * basically renders IRQ mode unusable.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/iio/iio.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/irqflags.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/mutex.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * This code could benefit from real HR Timers, but jiffy granularity would
27*4882a593Smuzhiyun  * lower ADC conversion rate down to CONFIG_HZ, so we fallback to busy wait
28*4882a593Smuzhiyun  * in such case.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * HR Timers-based version loads CPU only up to 10% during back to back ADC
31*4882a593Smuzhiyun  * conversion, while busy wait-based version consumes whole CPU power.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun #ifdef CONFIG_HIGH_RES_TIMERS
34*4882a593Smuzhiyun #define ep93xx_adc_delay(usmin, usmax) usleep_range(usmin, usmax)
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun #define ep93xx_adc_delay(usmin, usmax) udelay(usmin)
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define EP93XX_ADC_RESULT	0x08
40*4882a593Smuzhiyun #define   EP93XX_ADC_SDR	BIT(31)
41*4882a593Smuzhiyun #define EP93XX_ADC_SWITCH	0x18
42*4882a593Smuzhiyun #define EP93XX_ADC_SW_LOCK	0x20
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct ep93xx_adc_priv {
45*4882a593Smuzhiyun 	struct clk *clk;
46*4882a593Smuzhiyun 	void __iomem *base;
47*4882a593Smuzhiyun 	int lastch;
48*4882a593Smuzhiyun 	struct mutex lock;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define EP93XX_ADC_CH(index, dname, swcfg) {			\
52*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
53*4882a593Smuzhiyun 	.indexed = 1,						\
54*4882a593Smuzhiyun 	.channel = index,					\
55*4882a593Smuzhiyun 	.address = swcfg,					\
56*4882a593Smuzhiyun 	.datasheet_name = dname,				\
57*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
58*4882a593Smuzhiyun 	.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SCALE) |	\
59*4882a593Smuzhiyun 				   BIT(IIO_CHAN_INFO_OFFSET),	\
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * Numbering scheme for channels 0..4 is defined in EP9301 and EP9302 datasheets.
64*4882a593Smuzhiyun  * EP9307, EP9312 and EP9312 have 3 channels more (total 8), but the numbering is
65*4882a593Smuzhiyun  * not defined. So the last three are numbered randomly, let's say.
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun static const struct iio_chan_spec ep93xx_adc_channels[8] = {
68*4882a593Smuzhiyun 	EP93XX_ADC_CH(0, "YM",	0x608),
69*4882a593Smuzhiyun 	EP93XX_ADC_CH(1, "SXP",	0x680),
70*4882a593Smuzhiyun 	EP93XX_ADC_CH(2, "SXM",	0x640),
71*4882a593Smuzhiyun 	EP93XX_ADC_CH(3, "SYP",	0x620),
72*4882a593Smuzhiyun 	EP93XX_ADC_CH(4, "SYM",	0x610),
73*4882a593Smuzhiyun 	EP93XX_ADC_CH(5, "XP",	0x601),
74*4882a593Smuzhiyun 	EP93XX_ADC_CH(6, "XM",	0x602),
75*4882a593Smuzhiyun 	EP93XX_ADC_CH(7, "YP",	0x604),
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
ep93xx_read_raw(struct iio_dev * iiodev,struct iio_chan_spec const * channel,int * value,int * shift,long mask)78*4882a593Smuzhiyun static int ep93xx_read_raw(struct iio_dev *iiodev,
79*4882a593Smuzhiyun 			   struct iio_chan_spec const *channel, int *value,
80*4882a593Smuzhiyun 			   int *shift, long mask)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct ep93xx_adc_priv *priv = iio_priv(iiodev);
83*4882a593Smuzhiyun 	unsigned long timeout;
84*4882a593Smuzhiyun 	int ret;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	switch (mask) {
87*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
88*4882a593Smuzhiyun 		mutex_lock(&priv->lock);
89*4882a593Smuzhiyun 		if (priv->lastch != channel->channel) {
90*4882a593Smuzhiyun 			priv->lastch = channel->channel;
91*4882a593Smuzhiyun 			/*
92*4882a593Smuzhiyun 			 * Switch register is software-locked, unlocking must be
93*4882a593Smuzhiyun 			 * immediately followed by write
94*4882a593Smuzhiyun 			 */
95*4882a593Smuzhiyun 			local_irq_disable();
96*4882a593Smuzhiyun 			writel_relaxed(0xAA, priv->base + EP93XX_ADC_SW_LOCK);
97*4882a593Smuzhiyun 			writel_relaxed(channel->address,
98*4882a593Smuzhiyun 				       priv->base + EP93XX_ADC_SWITCH);
99*4882a593Smuzhiyun 			local_irq_enable();
100*4882a593Smuzhiyun 			/*
101*4882a593Smuzhiyun 			 * Settling delay depends on module clock and could be
102*4882a593Smuzhiyun 			 * 2ms or 500us
103*4882a593Smuzhiyun 			 */
104*4882a593Smuzhiyun 			ep93xx_adc_delay(2000, 2000);
105*4882a593Smuzhiyun 		}
106*4882a593Smuzhiyun 		/* Start the conversion, eventually discarding old result */
107*4882a593Smuzhiyun 		readl_relaxed(priv->base + EP93XX_ADC_RESULT);
108*4882a593Smuzhiyun 		/* Ensure maximum conversion rate is not exceeded */
109*4882a593Smuzhiyun 		ep93xx_adc_delay(DIV_ROUND_UP(1000000, 925),
110*4882a593Smuzhiyun 				 DIV_ROUND_UP(1000000, 925));
111*4882a593Smuzhiyun 		/* At this point conversion must be completed, but anyway... */
112*4882a593Smuzhiyun 		ret = IIO_VAL_INT;
113*4882a593Smuzhiyun 		timeout = jiffies + msecs_to_jiffies(1) + 1;
114*4882a593Smuzhiyun 		while (1) {
115*4882a593Smuzhiyun 			u32 t;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 			t = readl_relaxed(priv->base + EP93XX_ADC_RESULT);
118*4882a593Smuzhiyun 			if (t & EP93XX_ADC_SDR) {
119*4882a593Smuzhiyun 				*value = sign_extend32(t, 15);
120*4882a593Smuzhiyun 				break;
121*4882a593Smuzhiyun 			}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 			if (time_after(jiffies, timeout)) {
124*4882a593Smuzhiyun 				dev_err(&iiodev->dev, "Conversion timeout\n");
125*4882a593Smuzhiyun 				ret = -ETIMEDOUT;
126*4882a593Smuzhiyun 				break;
127*4882a593Smuzhiyun 			}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 			cpu_relax();
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 		mutex_unlock(&priv->lock);
132*4882a593Smuzhiyun 		return ret;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OFFSET:
135*4882a593Smuzhiyun 		/* According to datasheet, range is -25000..25000 */
136*4882a593Smuzhiyun 		*value = 25000;
137*4882a593Smuzhiyun 		return IIO_VAL_INT;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
140*4882a593Smuzhiyun 		/* Typical supply voltage is 3.3v */
141*4882a593Smuzhiyun 		*value = (1ULL << 32) * 3300 / 50000;
142*4882a593Smuzhiyun 		*shift = 32;
143*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return -EINVAL;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct iio_info ep93xx_adc_info = {
150*4882a593Smuzhiyun 	.read_raw = ep93xx_read_raw,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
ep93xx_adc_probe(struct platform_device * pdev)153*4882a593Smuzhiyun static int ep93xx_adc_probe(struct platform_device *pdev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	int ret;
156*4882a593Smuzhiyun 	struct iio_dev *iiodev;
157*4882a593Smuzhiyun 	struct ep93xx_adc_priv *priv;
158*4882a593Smuzhiyun 	struct clk *pclk;
159*4882a593Smuzhiyun 	struct resource *res;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	iiodev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
162*4882a593Smuzhiyun 	if (!iiodev)
163*4882a593Smuzhiyun 		return -ENOMEM;
164*4882a593Smuzhiyun 	priv = iio_priv(iiodev);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
167*4882a593Smuzhiyun 	priv->base = devm_ioremap_resource(&pdev->dev, res);
168*4882a593Smuzhiyun 	if (IS_ERR(priv->base)) {
169*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map memory resource\n");
170*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	iiodev->name = dev_name(&pdev->dev);
174*4882a593Smuzhiyun 	iiodev->modes = INDIO_DIRECT_MODE;
175*4882a593Smuzhiyun 	iiodev->info = &ep93xx_adc_info;
176*4882a593Smuzhiyun 	iiodev->num_channels = ARRAY_SIZE(ep93xx_adc_channels);
177*4882a593Smuzhiyun 	iiodev->channels = ep93xx_adc_channels;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	priv->lastch = -1;
180*4882a593Smuzhiyun 	mutex_init(&priv->lock);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	platform_set_drvdata(pdev, iiodev);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	priv->clk = devm_clk_get(&pdev->dev, NULL);
185*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
186*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot obtain clock\n");
187*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	pclk = clk_get_parent(priv->clk);
191*4882a593Smuzhiyun 	if (!pclk) {
192*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Cannot obtain parent clock\n");
193*4882a593Smuzhiyun 	} else {
194*4882a593Smuzhiyun 		/*
195*4882a593Smuzhiyun 		 * This is actually a place for improvement:
196*4882a593Smuzhiyun 		 * EP93xx ADC supports two clock divisors -- 4 and 16,
197*4882a593Smuzhiyun 		 * resulting in conversion rates 3750 and 925 samples per second
198*4882a593Smuzhiyun 		 * with 500us or 2ms settling time respectively.
199*4882a593Smuzhiyun 		 * One might find this interesting enough to be configurable.
200*4882a593Smuzhiyun 		 */
201*4882a593Smuzhiyun 		ret = clk_set_rate(priv->clk, clk_get_rate(pclk) / 16);
202*4882a593Smuzhiyun 		if (ret)
203*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "Cannot set clock rate\n");
204*4882a593Smuzhiyun 		/*
205*4882a593Smuzhiyun 		 * We can tolerate rate setting failure because the module should
206*4882a593Smuzhiyun 		 * work in any case.
207*4882a593Smuzhiyun 		 */
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	ret = clk_enable(priv->clk);
211*4882a593Smuzhiyun 	if (ret) {
212*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable clock\n");
213*4882a593Smuzhiyun 		return ret;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ret = iio_device_register(iiodev);
217*4882a593Smuzhiyun 	if (ret)
218*4882a593Smuzhiyun 		clk_disable(priv->clk);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
ep93xx_adc_remove(struct platform_device * pdev)223*4882a593Smuzhiyun static int ep93xx_adc_remove(struct platform_device *pdev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct iio_dev *iiodev = platform_get_drvdata(pdev);
226*4882a593Smuzhiyun 	struct ep93xx_adc_priv *priv = iio_priv(iiodev);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	iio_device_unregister(iiodev);
229*4882a593Smuzhiyun 	clk_disable(priv->clk);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static struct platform_driver ep93xx_adc_driver = {
235*4882a593Smuzhiyun 	.driver = {
236*4882a593Smuzhiyun 		.name = "ep93xx-adc",
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	.probe = ep93xx_adc_probe,
239*4882a593Smuzhiyun 	.remove = ep93xx_adc_remove,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun module_platform_driver(ep93xx_adc_driver);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun MODULE_AUTHOR("Alexander Sverdlin <alexander.sverdlin@gmail.com>");
244*4882a593Smuzhiyun MODULE_DESCRIPTION("Cirrus Logic EP93XX ADC driver");
245*4882a593Smuzhiyun MODULE_LICENSE("GPL");
246*4882a593Smuzhiyun MODULE_ALIAS("platform:ep93xx-adc");
247